]> git.ipfire.org Git - people/ms/u-boot.git/blame - board/mpl/mip405/mip405.c
rename CFG_ macros to CONFIG_SYS
[people/ms/u-boot.git] / board / mpl / mip405 / mip405.c
CommitLineData
858b1a64
WD
1/*
2 * (C) Copyright 2001
3 * Denis Peter, MPL AG Switzerland, d.peter@mpl.ch
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 *
23 *
24 * TODO: clean-up
25 */
26
27/*
28 * How do I program the SDRAM Timing Register (SDRAM0_TR) for a specific SDRAM or DIMM?
29 *
30 * As an example, consider a case where PC133 memory with CAS Latency equal to 2 is being
31 * used with a 200MHz 405GP. For a typical 128Mb, PC133 SDRAM, the relevant minimum
32 * parameters from the datasheet are:
33 * Tclk = 7.5ns (CL = 2)
34 * Trp = 15ns
35 * Trc = 60ns
36 * Trcd = 15ns
37 * Trfc = 66ns
38 *
39 * If we are operating the 405GP with the MemClk output frequency set to 100 MHZ, the clock
40 * period is 10ns and the parameters needed for the Timing Register are:
41 * CASL = CL = 2 clock cycles
42 * PTA = Trp = 15ns / 10ns = 2 clock cycles
43 * CTP = Trc - Trcd - Trp = (60ns - 15ns - 15ns) / 10ns= 3 clock cycles
44 * LDF = 2 clock cycles (but can be extended to meet board-level timing)
45 * RFTA = Trfc = 66ns / 10ns= 7 clock cycles
46 * RCD = Trcd = 15ns / 10ns= 2 clock cycles
47 *
48 * The actual bit settings in the register would be:
49 *
50 * CASL = 0b01
51 * PTA = 0b01
52 * CTP = 0b10
53 * LDF = 0b01
54 * RFTA = 0b011
55 * RCD = 0b01
56 *
57 * If Trfc is not specified in the datasheet for PC100 or PC133 memory, set RFTA = Trc
58 * instead. Figure 24 in the PC SDRAM Specification Rev. 1.7 shows refresh to active delay
59 * defined as Trc rather than Trfc.
60 * When using DIMM modules, most but not all of the required timing parameters can be read
61 * from the Serial Presence Detect (SPD) EEPROM on the module. Specifically, Trc and Trfc
62 * are not available from the EEPROM
63 */
64
65#include <common.h>
66#include "mip405.h"
67#include <asm/processor.h>
79b2d0bb 68#include <4xx_i2c.h>
858b1a64
WD
69#include <miiphy.h>
70#include "../common/common_util.h"
71#include <i2c.h>
27b207fd 72#include <rtc.h>
d87080b7
WD
73
74DECLARE_GLOBAL_DATA_PTR;
75
858b1a64 76#undef SDRAM_DEBUG
f3e0de60 77#define ENABLE_ECC /* for ecc boards */
858b1a64
WD
78#define FALSE 0
79#define TRUE 1
80
81/* stdlib.h causes some compatibility problems; should fixe these! -- wd */
82#ifndef __ldiv_t_defined
83typedef struct {
84 long int quot; /* Quotient */
85 long int rem; /* Remainder */
86} ldiv_t;
87extern ldiv_t ldiv (long int __numer, long int __denom);
88# define __ldiv_t_defined 1
89#endif
90
91
53677ef1
WD
92#define PLD_PART_REG PER_PLD_ADDR + 0
93#define PLD_VERS_REG PER_PLD_ADDR + 1
94#define PLD_BOARD_CFG_REG PER_PLD_ADDR + 2
95#define PLD_IRQ_REG PER_PLD_ADDR + 3
96#define PLD_COM_MODE_REG PER_PLD_ADDR + 4
97#define PLD_EXT_CONF_REG PER_PLD_ADDR + 5
858b1a64
WD
98
99#define MEGA_BYTE (1024*1024)
100
101typedef struct {
102 unsigned char boardtype; /* Board revision and Population Options */
103 unsigned char cal; /* cas Latency (will be programmend as cal-1) */
104 unsigned char trp; /* datain27 in clocks */
105 unsigned char trcd; /* datain29 in clocks */
106 unsigned char tras; /* datain30 in clocks */
107 unsigned char tctp; /* tras - trcd in clocks */
108 unsigned char am; /* Address Mod (will be programmed as am-1) */
109 unsigned char sz; /* log binary => Size = (4MByte<<sz) 5 = 128, 4 = 64, 3 = 32, 2 = 16, 1=8 */
110 unsigned char ecc; /* if true, ecc is enabled */
111} sdram_t;
f3e0de60
WD
112#if defined(CONFIG_MIP405T)
113const sdram_t sdram_table[] = {
27b207fd 114 { 0x0F, /* MIP405T Rev A, 64MByte -1 Board */
f3e0de60
WD
115 3, /* Case Latenty = 3 */
116 3, /* trp 20ns / 7.5 ns datain[27] */
117 3, /* trcd 20ns /7.5 ns (datain[29]) */
118 6, /* tras 44ns /7.5 ns (datain[30]) */
119 4, /* tcpt 44 - 20ns = 24ns */
27b207fd
WD
120 2, /* Address Mode = 2 (12x9x4) */
121 3, /* size value (32MByte) */
f3e0de60
WD
122 0}, /* ECC disabled */
123 { 0xff, /* terminator */
124 0xff,
125 0xff,
126 0xff,
127 0xff,
128 0xff,
129 0xff,
130 0xff }
131};
132#else
858b1a64
WD
133const sdram_t sdram_table[] = {
134 { 0x0f, /* Rev A, 128MByte -1 Board */
135 3, /* Case Latenty = 3 */
136 3, /* trp 20ns / 7.5 ns datain[27] */
33149b88
WD
137 3, /* trcd 20ns /7.5 ns (datain[29]) */
138 6, /* tras 44ns /7.5 ns (datain[30]) */
858b1a64 139 4, /* tcpt 44 - 20ns = 24ns */
33149b88 140 3, /* Address Mode = 3 */
858b1a64
WD
141 5, /* size value */
142 1}, /* ECC enabled */
143 { 0x07, /* Rev A, 64MByte -2 Board */
144 3, /* Case Latenty = 3 */
145 3, /* trp 20ns / 7.5 ns datain[27] */
33149b88
WD
146 3, /* trcd 20ns /7.5 ns (datain[29]) */
147 6, /* tras 44ns /7.5 ns (datain[30]) */
858b1a64 148 4, /* tcpt 44 - 20ns = 24ns */
33149b88 149 2, /* Address Mode = 2 */
858b1a64
WD
150 4, /* size value */
151 1}, /* ECC enabled */
3e38691e
WD
152 { 0x03, /* Rev A, 128MByte -4 Board */
153 3, /* Case Latenty = 3 */
154 3, /* trp 20ns / 7.5 ns datain[27] */
33149b88
WD
155 3, /* trcd 20ns /7.5 ns (datain[29]) */
156 6, /* tras 44ns /7.5 ns (datain[30]) */
3e38691e 157 4, /* tcpt 44 - 20ns = 24ns */
33149b88
WD
158 3, /* Address Mode = 3 */
159 5, /* size value */
160 1}, /* ECC enabled */
161 { 0x1f, /* Rev B, 128MByte -3 Board */
162 3, /* Case Latenty = 3 */
163 3, /* trp 20ns / 7.5 ns datain[27] */
164 3, /* trcd 20ns /7.5 ns (datain[29]) */
165 6, /* tras 44ns /7.5 ns (datain[30]) */
166 4, /* tcpt 44 - 20ns = 24ns */
167 3, /* Address Mode = 3 */
3e38691e
WD
168 5, /* size value */
169 1}, /* ECC enabled */
4a551709
WD
170 { 0x2f, /* Rev C, 128MByte -3 Board */
171 3, /* Case Latenty = 3 */
172 3, /* trp 20ns / 7.5 ns datain[27] */
173 3, /* trcd 20ns /7.5 ns (datain[29]) */
174 6, /* tras 44ns /7.5 ns (datain[30]) */
175 4, /* tcpt 44 - 20ns = 24ns */
176 3, /* Address Mode = 3 */
177 5, /* size value */
178 1}, /* ECC enabled */
858b1a64
WD
179 { 0xff, /* terminator */
180 0xff,
181 0xff,
182 0xff,
183 0xff,
184 0xff,
185 0xff,
186 0xff }
187};
f3e0de60 188#endif /*CONFIG_MIP405T */
858b1a64
WD
189void SDRAM_err (const char *s)
190{
191#ifndef SDRAM_DEBUG
858b1a64
WD
192 (void) get_clocks ();
193 gd->baudrate = 9600;
194 serial_init ();
195#endif
196 serial_puts ("\n");
197 serial_puts (s);
198 serial_puts ("\n enable SDRAM_DEBUG for more info\n");
199 for (;;);
200}
201
202
203unsigned char get_board_revcfg (void)
204{
205 out8 (PER_BOARD_ADDR, 0);
206 return (in8 (PER_BOARD_ADDR));
207}
208
209
210#ifdef SDRAM_DEBUG
211
212void write_hex (unsigned char i)
213{
214 char cc;
215
216 cc = i >> 4;
217 cc &= 0xf;
218 if (cc > 9)
219 serial_putc (cc + 55);
220 else
221 serial_putc (cc + 48);
222 cc = i & 0xf;
223 if (cc > 9)
224 serial_putc (cc + 55);
225 else
226 serial_putc (cc + 48);
227}
228
229void write_4hex (unsigned long val)
230{
231 write_hex ((unsigned char) (val >> 24));
232 write_hex ((unsigned char) (val >> 16));
233 write_hex ((unsigned char) (val >> 8));
234 write_hex ((unsigned char) val);
235}
236
237#endif
238
239
240int init_sdram (void)
241{
858b1a64
WD
242 unsigned long tmp, baseaddr;
243 unsigned short i;
244 unsigned char trp_clocks,
245 trcd_clocks,
246 tras_clocks,
247 trc_clocks,
248 tctp_clocks;
249 unsigned char cal_val;
250 unsigned char bc;
f3e0de60 251 unsigned long sdram_tim, sdram_bank;
858b1a64 252
6d0f6bcf 253 /*i2c_init (CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);*/
858b1a64
WD
254 (void) get_clocks ();
255 gd->baudrate = 9600;
256 serial_init ();
f3e0de60
WD
257 /* set up the pld */
258 mtdcr (ebccfga, pb7ap);
259 mtdcr (ebccfgd, PLD_AP);
260 mtdcr (ebccfga, pb7cr);
261 mtdcr (ebccfgd, PLD_CR);
262 /* THIS IS OBSOLETE */
263 /* set up the board rev reg*/
264 mtdcr (ebccfga, pb5ap);
265 mtdcr (ebccfgd, BOARD_AP);
266 mtdcr (ebccfga, pb5cr);
267 mtdcr (ebccfgd, BOARD_CR);
268#ifdef SDRAM_DEBUG
269 /* get all informations from PLD */
270 serial_puts ("\nPLD Part 0x");
271 bc = in8 (PLD_PART_REG);
272 write_hex (bc);
273 serial_puts ("\nPLD Vers 0x");
274 bc = in8 (PLD_VERS_REG);
275 write_hex (bc);
276 serial_puts ("\nBoard Rev 0x");
277 bc = in8 (PLD_BOARD_CFG_REG);
278 write_hex (bc);
279 serial_puts ("\n");
280#endif
281 /* check board */
282 bc = in8 (PLD_PART_REG);
283#if defined(CONFIG_MIP405T)
284 if((bc & 0x80)==0)
285 SDRAM_err ("U-Boot configured for a MIP405T not for a MIP405!!!\n");
286#else
287 if((bc & 0x80)==0x80)
288 SDRAM_err ("U-Boot configured for a MIP405 not for a MIP405T!!!\n");
289#endif
f3e0de60 290 /* set-up the chipselect machine */
858b1a64 291 mtdcr (ebccfga, pb0cr); /* get cs0 config reg */
f3e0de60
WD
292 tmp = mfdcr (ebccfgd);
293 if ((tmp & 0x00002000) == 0) {
858b1a64
WD
294 /* MPS Boot, set up the flash */
295 mtdcr (ebccfga, pb1ap);
296 mtdcr (ebccfgd, FLASH_AP);
297 mtdcr (ebccfga, pb1cr);
298 mtdcr (ebccfgd, FLASH_CR);
299 } else {
300 /* Flash boot, set up the MPS */
301 mtdcr (ebccfga, pb1ap);
302 mtdcr (ebccfgd, MPS_AP);
303 mtdcr (ebccfga, pb1cr);
304 mtdcr (ebccfgd, MPS_CR);
305 }
306 /* set up UART0 (CS2) and UART1 (CS3) */
307 mtdcr (ebccfga, pb2ap);
308 mtdcr (ebccfgd, UART0_AP);
309 mtdcr (ebccfga, pb2cr);
310 mtdcr (ebccfgd, UART0_CR);
311 mtdcr (ebccfga, pb3ap);
312 mtdcr (ebccfgd, UART1_AP);
313 mtdcr (ebccfga, pb3cr);
314 mtdcr (ebccfgd, UART1_CR);
f3e0de60 315 bc = in8 (PLD_BOARD_CFG_REG);
858b1a64
WD
316#ifdef SDRAM_DEBUG
317 serial_puts ("\nstart SDRAM Setup\n");
318 serial_puts ("\nBoard Rev: ");
319 write_hex (bc);
320 serial_puts ("\n");
321#endif
322 i = 0;
6d0f6bcf 323 baseaddr = CONFIG_SYS_SDRAM_BASE;
858b1a64
WD
324 while (sdram_table[i].sz != 0xff) {
325 if (sdram_table[i].boardtype == bc)
326 break;
327 i++;
328 }
329 if (sdram_table[i].boardtype != bc)
330 SDRAM_err ("No SDRAM table found for this board!!!\n");
331#ifdef SDRAM_DEBUG
332 serial_puts (" found table ");
333 write_hex (i);
334 serial_puts (" \n");
335#endif
27b207fd
WD
336 /* since the ECC initialisation needs some time,
337 * we show that we're alive
338 */
339 if (sdram_table[i].ecc)
340 serial_puts ("\nInitializing SDRAM, Please stand by");
858b1a64
WD
341 cal_val = sdram_table[i].cal - 1; /* Cas Latency */
342 trp_clocks = sdram_table[i].trp; /* 20ns / 7.5 ns datain[27] */
343 trcd_clocks = sdram_table[i].trcd; /* 20ns /7.5 ns (datain[29]) */
344 tras_clocks = sdram_table[i].tras; /* 44ns /7.5 ns (datain[30]) */
345 /* ctp = ((trp + tras) - trp - trcd) => tras - trcd */
346 tctp_clocks = sdram_table[i].tctp; /* 44 - 20ns = 24ns */
347 /* trc_clocks is sum of trp_clocks + tras_clocks */
348 trc_clocks = trp_clocks + tras_clocks;
349 /* get SDRAM timing register */
350 mtdcr (memcfga, mem_sdtr1);
351 sdram_tim = mfdcr (memcfgd) & ~0x018FC01F;
352 /* insert CASL value */
353 sdram_tim |= ((unsigned long) (cal_val)) << 23;
354 /* insert PTA value */
355 sdram_tim |= ((unsigned long) (trp_clocks - 1)) << 18;
356 /* insert CTP value */
357 sdram_tim |=
358 ((unsigned long) (trc_clocks - trp_clocks -
359 trcd_clocks)) << 16;
360 /* insert LDF (always 01) */
361 sdram_tim |= ((unsigned long) 0x01) << 14;
362 /* insert RFTA value */
363 sdram_tim |= ((unsigned long) (trc_clocks - 4)) << 2;
364 /* insert RCD value */
365 sdram_tim |= ((unsigned long) (trcd_clocks - 1)) << 0;
366
367 tmp = ((unsigned long) (sdram_table[i].am - 1) << 13); /* AM = 3 */
368 /* insert SZ value; */
369 tmp |= ((unsigned long) sdram_table[i].sz << 17);
370 /* get SDRAM bank 0 register */
371 mtdcr (memcfga, mem_mb0cf);
372 sdram_bank = mfdcr (memcfgd) & ~0xFFCEE001;
373 sdram_bank |= (baseaddr | tmp | 0x01);
374
375#ifdef SDRAM_DEBUG
376 serial_puts ("sdtr: ");
377 write_4hex (sdram_tim);
378 serial_puts ("\n");
379#endif
380
381 /* write SDRAM timing register */
382 mtdcr (memcfga, mem_sdtr1);
383 mtdcr (memcfgd, sdram_tim);
384
385#ifdef SDRAM_DEBUG
386 serial_puts ("mb0cf: ");
387 write_4hex (sdram_bank);
388 serial_puts ("\n");
389#endif
390
391 /* write SDRAM bank 0 register */
392 mtdcr (memcfga, mem_mb0cf);
393 mtdcr (memcfgd, sdram_bank);
394
395 if (get_bus_freq (tmp) > 110000000) { /* > 110MHz */
396 /* get SDRAM refresh interval register */
397 mtdcr (memcfga, mem_rtr);
398 tmp = mfdcr (memcfgd) & ~0x3FF80000;
399 tmp |= 0x07F00000;
400 } else {
401 /* get SDRAM refresh interval register */
402 mtdcr (memcfga, mem_rtr);
403 tmp = mfdcr (memcfgd) & ~0x3FF80000;
404 tmp |= 0x05F00000;
405 }
406 /* write SDRAM refresh interval register */
407 mtdcr (memcfga, mem_rtr);
408 mtdcr (memcfgd, tmp);
409 /* enable ECC if used */
f3e0de60 410#if defined(ENABLE_ECC) && !defined(CONFIG_BOOT_PCI)
858b1a64
WD
411 if (sdram_table[i].ecc) {
412 /* disable checking for all banks */
f3e0de60 413 unsigned long *p;
858b1a64
WD
414#ifdef SDRAM_DEBUG
415 serial_puts ("disable ECC.. ");
416#endif
417 mtdcr (memcfga, mem_ecccf);
418 tmp = mfdcr (memcfgd);
419 tmp &= 0xff0fffff; /* disable all banks */
420 mtdcr (memcfga, mem_ecccf);
421 /* set up SDRAM Controller with ECC enabled */
422#ifdef SDRAM_DEBUG
423 serial_puts ("setup SDRAM Controller.. ");
424#endif
425 mtdcr (memcfgd, tmp);
426 mtdcr (memcfga, mem_mcopt1);
427 tmp = (mfdcr (memcfgd) & ~0xFFE00000) | 0x90800000;
428 mtdcr (memcfga, mem_mcopt1);
429 mtdcr (memcfgd, tmp);
430 udelay (600);
431#ifdef SDRAM_DEBUG
432 serial_puts ("fill the memory..\n");
433#endif
434 serial_puts (".");
435 /* now, fill all the memory */
436 tmp = ((4 * MEGA_BYTE) << sdram_table[i].sz);
437 p = (unsigned long) 0;
438 while ((unsigned long) p < tmp) {
439 *p++ = 0L;
440 if (!((unsigned long) p % 0x00800000)) /* every 8MByte */
441 serial_puts (".");
858b1a64
WD
442 }
443 /* enable bank 0 */
444 serial_puts (".");
445#ifdef SDRAM_DEBUG
446 serial_puts ("enable ECC\n");
447#endif
448 udelay (400);
449 mtdcr (memcfga, mem_ecccf);
450 tmp = mfdcr (memcfgd);
451 tmp |= 0x00800000; /* enable bank 0 */
452 mtdcr (memcfgd, tmp);
453 udelay (400);
454 } else
455#endif
456 {
457 /* enable SDRAM controller with no ECC, 32-bit SDRAM width, 16 byte burst */
458 mtdcr (memcfga, mem_mcopt1);
459 tmp = (mfdcr (memcfgd) & ~0xFFE00000) | 0x80C00000;
460 mtdcr (memcfga, mem_mcopt1);
461 mtdcr (memcfgd, tmp);
462 udelay (400);
463 }
464 serial_puts ("\n");
465 return (0);
466}
467
c837dcb1 468int board_early_init_f (void)
858b1a64
WD
469{
470 init_sdram ();
471
472 /*-------------------------------------------------------------------------+
473 | Interrupt controller setup for the PIP405 board.
474 | Note: IRQ 0-15 405GP internally generated; active high; level sensitive
475 | IRQ 16 405GP internally generated; active low; level sensitive
476 | IRQ 17-24 RESERVED
477 | IRQ 25 (EXT IRQ 0) SouthBridge; active low; level sensitive
478 | IRQ 26 (EXT IRQ 1) NMI: active low; level sensitive
479 | IRQ 27 (EXT IRQ 2) SMI: active Low; level sensitive
480 | IRQ 28 (EXT IRQ 3) PCI SLOT 3; active low; level sensitive
481 | IRQ 29 (EXT IRQ 4) PCI SLOT 2; active low; level sensitive
482 | IRQ 30 (EXT IRQ 5) PCI SLOT 1; active low; level sensitive
483 | IRQ 31 (EXT IRQ 6) PCI SLOT 0; active low; level sensitive
484 | Note for MIP405 board:
485 | An interrupt taken for the SouthBridge (IRQ 25) indicates that
486 | the Interrupt Controller in the South Bridge has caused the
487 | interrupt. The IC must be read to determine which device
488 | caused the interrupt.
489 |
490 +-------------------------------------------------------------------------*/
491 mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
492 mtdcr (uicer, 0x00000000); /* disable all ints */
493 mtdcr (uiccr, 0x00000000); /* set all to be non-critical (for now) */
494 mtdcr (uicpr, 0xFFFFFF80); /* set int polarities */
495 mtdcr (uictr, 0x10000000); /* set int trigger levels */
496 mtdcr (uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority */
497 mtdcr (uicsr, 0xFFFFFFFF); /* clear all ints */
498 return 0;
499}
500
501
502/*
503 * Get some PLD Registers
504 */
505
506unsigned short get_pld_parvers (void)
507{
508 unsigned short result;
509 unsigned char rc;
510
511 rc = in8 (PLD_PART_REG);
512 result = (unsigned short) rc << 8;
513 rc = in8 (PLD_VERS_REG);
514 result |= rc;
515 return result;
516}
517
518
858b1a64
WD
519void user_led0 (unsigned char on)
520{
521 if (on)
522 out8 (PLD_COM_MODE_REG, (in8 (PLD_COM_MODE_REG) | 0x4));
523 else
524 out8 (PLD_COM_MODE_REG, (in8 (PLD_COM_MODE_REG) & 0xfb));
525}
526
527
528void ide_set_reset (int idereset)
529{
530 /* if reset = 1 IDE reset will be asserted */
531 if (idereset)
532 out8 (PLD_COM_MODE_REG, (in8 (PLD_COM_MODE_REG) | 0x1));
533 else {
534 udelay (10000);
535 out8 (PLD_COM_MODE_REG, (in8 (PLD_COM_MODE_REG) & 0xfe));
536 }
537}
538
539
540/* ------------------------------------------------------------------------- */
541
f3e0de60 542void get_pcbrev_var(unsigned char *pcbrev, unsigned char *var)
858b1a64 543{
f3e0de60
WD
544#if !defined(CONFIG_MIP405T)
545 unsigned char bc,rc,tmp;
858b1a64 546 int i;
858b1a64 547
f3e0de60
WD
548 bc = in8 (PLD_BOARD_CFG_REG);
549 tmp = ~bc;
550 tmp &= 0xf;
858b1a64
WD
551 rc = 0;
552 for (i = 0; i < 4; i++) {
553 rc <<= 1;
f3e0de60
WD
554 rc += (tmp & 0x1);
555 tmp >>= 1;
858b1a64
WD
556 }
557 rc++;
4a551709
WD
558 if(( (((bc>>4) & 0xf)==0x2) /* Rev C PCB or */
559 || (((bc>>4) & 0xf)==0x1)) /* Rev B PCB with */
33149b88
WD
560 && (rc==0x1)) /* Population Option 1 is a -3 */
561 rc=3;
f3e0de60
WD
562 *pcbrev=(bc >> 4) & 0xf;
563 *var=rc;
564#else
565 unsigned char bc;
566 bc = in8 (PLD_BOARD_CFG_REG);
567 *pcbrev=(bc >> 4) & 0xf;
27b207fd 568 *var=16-(bc & 0xf);
f3e0de60
WD
569#endif
570}
571
572/*
573 * Check Board Identity:
574 */
575/* serial String: "MIP405_1000" OR "MIP405T_1000" */
576#if !defined(CONFIG_MIP405T)
577#define BOARD_NAME "MIP405"
578#else
579#define BOARD_NAME "MIP405T"
580#endif
581
582int checkboard (void)
583{
77ddac94 584 char s[50];
f3e0de60
WD
585 unsigned char bc, var;
586 int i;
587 backup_t *b = (backup_t *) s;
588
589 puts ("Board: ");
590 get_pcbrev_var(&bc,&var);
77ddac94
WD
591 i = getenv_r ("serial#", (char *)s, 32);
592 if ((i == 0) || strncmp ((char *)s, BOARD_NAME,sizeof(BOARD_NAME))) {
858b1a64
WD
593 get_backup_values (b);
594 if (strncmp (b->signature, "MPL\0", 4) != 0) {
f3e0de60
WD
595 puts ("### No HW ID - assuming " BOARD_NAME);
596 printf ("-%d Rev %c", var, 'A' + bc);
858b1a64 597 } else {
f3e0de60
WD
598 b->serial_name[sizeof(BOARD_NAME)-1] = 0;
599 printf ("%s-%d Rev %c SN: %s", b->serial_name, var,
600 'A' + bc, &b->serial_name[sizeof(BOARD_NAME)]);
858b1a64
WD
601 }
602 } else {
f3e0de60
WD
603 s[sizeof(BOARD_NAME)-1] = 0;
604 printf ("%s-%d Rev %c SN: %s", s, var,'A' + bc,
605 &s[sizeof(BOARD_NAME)]);
858b1a64
WD
606 }
607 bc = in8 (PLD_EXT_CONF_REG);
608 printf (" Boot Config: 0x%x\n", bc);
609 return (0);
610}
611
612
613/* ------------------------------------------------------------------------- */
614/* ------------------------------------------------------------------------- */
615/*
616 initdram(int board_type) reads EEPROM via I2c. EEPROM contains all of
617 the necessary info for SDRAM controller configuration
618*/
619/* ------------------------------------------------------------------------- */
620/* ------------------------------------------------------------------------- */
621static int test_dram (unsigned long ramsize);
622
9973e3c6 623phys_size_t initdram (int board_type)
858b1a64
WD
624{
625
626 unsigned long bank_reg[4], tmp, bank_size;
627 int i, ds;
628 unsigned long TotalSize;
629
630 ds = 0;
631 /* since the DRAM controller is allready set up, calculate the size with the
632 bank registers */
633 mtdcr (memcfga, mem_mb0cf);
634 bank_reg[0] = mfdcr (memcfgd);
635 mtdcr (memcfga, mem_mb1cf);
636 bank_reg[1] = mfdcr (memcfgd);
637 mtdcr (memcfga, mem_mb2cf);
638 bank_reg[2] = mfdcr (memcfgd);
639 mtdcr (memcfga, mem_mb3cf);
640 bank_reg[3] = mfdcr (memcfgd);
641 TotalSize = 0;
642 for (i = 0; i < 4; i++) {
643 if ((bank_reg[i] & 0x1) == 0x1) {
644 tmp = (bank_reg[i] >> 17) & 0x7;
645 bank_size = 4 << tmp;
646 TotalSize += bank_size;
647 } else
648 ds = 1;
649 }
650 mtdcr (memcfga, mem_ecccf);
651 tmp = mfdcr (memcfgd);
652
653 if (!tmp)
654 printf ("No ");
655 printf ("ECC ");
656
657 test_dram (TotalSize * MEGA_BYTE);
658 return (TotalSize * MEGA_BYTE);
659}
660
661/* ------------------------------------------------------------------------- */
662
858b1a64
WD
663
664static int test_dram (unsigned long ramsize)
665{
666#ifdef SDRAM_DEBUG
667 mem_test (0L, ramsize, 1);
668#endif
669 /* not yet implemented */
670 return (1);
671}
672
27b207fd
WD
673/* used to check if the time in RTC is valid */
674static unsigned long start;
675static struct rtc_time tm;
7205e407 676extern flash_info_t flash_info[]; /* info for FLASH chips */
27b207fd 677
858b1a64
WD
678int misc_init_r (void)
679{
7205e407
WD
680 /* adjust flash start and size as well as the offset */
681 gd->bd->bi_flashstart=0-flash_info[0].size;
6d0f6bcf 682 gd->bd->bi_flashsize=flash_info[0].size-CONFIG_SYS_MONITOR_LEN;
7205e407
WD
683 gd->bd->bi_flashoffset=0;
684
27b207fd
WD
685 /* check, if RTC is running */
686 rtc_get (&tm);
687 start=get_timer(0);
f3e0de60
WD
688 /* if MIP405 has booted from PCI, reset CCR0[24] as described in errata PCI_18 */
689 if (mfdcr(strap) & PSR_ROM_LOC)
690 mtspr(ccr0, (mfspr(ccr0) & ~0x80));
691
858b1a64
WD
692 return (0);
693}
694
695
696void print_mip405_rev (void)
697{
f3e0de60
WD
698 unsigned char part, vers, pcbrev, var;
699
700 get_pcbrev_var(&pcbrev,&var);
858b1a64
WD
701 part = in8 (PLD_PART_REG);
702 vers = in8 (PLD_VERS_REG);
f3e0de60
WD
703 printf ("Rev: " BOARD_NAME "-%d Rev %c PLD %d Vers %d\n",
704 var, pcbrev + 'A', part & 0x7F, vers);
858b1a64
WD
705}
706
63e73c9a
WD
707
708#ifdef CONFIG_POST
709/*
710 * Returns 1 if keys pressed to start the power-on long-running tests
711 * Called from board_init_f().
712 */
713int post_hotkeys_pressed(void)
714{
715 return 0; /* No hotkeys supported */
716}
717#endif
718
33149b88 719extern void mem_test_reloc(void);
27b207fd 720extern int mk_date (char *, struct rtc_time *);
858b1a64
WD
721
722int last_stage_init (void)
723{
27b207fd
WD
724 unsigned long stop;
725 struct rtc_time newtm;
77ddac94 726 char *s;
33149b88 727 mem_test_reloc();
3e38691e 728 /* write correct LED configuration */
63ff004c 729 if (miiphy_write("ppc_4xx_eth0", 0x1, 0x14, 0x2402) != 0) {
858b1a64
WD
730 printf ("Error writing to the PHY\n");
731 }
3e38691e
WD
732 /* since LED/CFG2 is not connected on the -2,
733 * write to correct capability information */
63ff004c 734 if (miiphy_write("ppc_4xx_eth0", 0x1, 0x4, 0x01E1) != 0) {
3e38691e
WD
735 printf ("Error writing to the PHY\n");
736 }
858b1a64
WD
737 print_mip405_rev ();
738 show_stdio_dev ();
739 check_env ();
27b207fd
WD
740 /* check if RTC time is valid */
741 stop=get_timer(start);
742 while(stop<1200) { /* we wait 1.2 sec to check if the RTC is running */
743 udelay(1000);
744 stop=get_timer(start);
745 }
746 rtc_get (&newtm);
747 if(tm.tm_sec==newtm.tm_sec) {
748 s=getenv("defaultdate");
749 if(!s)
750 mk_date ("010112001970", &newtm);
751 else
752 if(mk_date (s, &newtm)!=0) {
753 printf("RTC: Bad date format in defaultdate\n");
754 return 0;
755 }
756 rtc_reset ();
757 rtc_set(&newtm);
758 }
858b1a64
WD
759 return 0;
760}
761
762/***************************************************************************
763 * some helping routines
764 */
765
766int overwrite_console (void)
767{
768 return ((in8 (PLD_EXT_CONF_REG) & 0x1)==0); /* return TRUE if console should be overwritten */
769}
770
771
772/************************************************************************
773* Print MIP405 Info
774************************************************************************/
775void print_mip405_info (void)
776{
777 unsigned char part, vers, cfg, irq_reg, com_mode, ext;
778
779 part = in8 (PLD_PART_REG);
780 vers = in8 (PLD_VERS_REG);
781 cfg = in8 (PLD_BOARD_CFG_REG);
782 irq_reg = in8 (PLD_IRQ_REG);
783 com_mode = in8 (PLD_COM_MODE_REG);
784 ext = in8 (PLD_EXT_CONF_REG);
785
f3e0de60 786 printf ("PLD Part %d version %d\n", part & 0x7F, vers);
858b1a64
WD
787 printf ("Board Revision %c\n", ((cfg >> 4) & 0xf) + 'A');
788 printf ("Population Options %d %d %d %d\n", (cfg) & 0x1,
789 (cfg >> 1) & 0x1, (cfg >> 2) & 0x1, (cfg >> 3) & 0x1);
790 printf ("User LED %s\n", (com_mode & 0x4) ? "on" : "off");
791 printf ("UART Clocks %d\n", (com_mode >> 4) & 0x3);
f3e0de60 792#if !defined(CONFIG_MIP405T)
858b1a64
WD
793 printf ("User Config Switch %d %d %d %d %d %d %d %d\n",
794 (ext) & 0x1, (ext >> 1) & 0x1, (ext >> 2) & 0x1,
795 (ext >> 3) & 0x1, (ext >> 4) & 0x1, (ext >> 5) & 0x1,
796 (ext >> 6) & 0x1, (ext >> 7) & 0x1);
797 printf ("SER1 uses handshakes %s\n",
798 (ext & 0x80) ? "DTR/DSR" : "RTS/CTS");
f3e0de60 799#else
27b207fd 800 printf ("User Config Switch %d %d %d %d %d %d %d %d\n",
f3e0de60
WD
801 (ext) & 0x1, (ext >> 1) & 0x1, (ext >> 2) & 0x1,
802 (ext >> 3) & 0x1, (ext >> 4) & 0x1, (ext >> 5) & 0x1,
27b207fd 803 (ext >> 6) & 0x1,(ext >> 7) & 0x1);
f3e0de60 804#endif
858b1a64
WD
805 printf ("IDE Reset %s\n", (ext & 0x01) ? "asserted" : "not asserted");
806 printf ("IRQs:\n");
807 printf (" PIIX INTR: %s\n", (irq_reg & 0x80) ? "inactive" : "active");
f3e0de60 808#if !defined(CONFIG_MIP405T)
858b1a64
WD
809 printf (" UART0 IRQ: %s\n", (irq_reg & 0x40) ? "inactive" : "active");
810 printf (" UART1 IRQ: %s\n", (irq_reg & 0x20) ? "inactive" : "active");
f3e0de60 811#endif
858b1a64
WD
812 printf (" PIIX SMI: %s\n", (irq_reg & 0x10) ? "inactive" : "active");
813 printf (" PIIX INIT: %s\n", (irq_reg & 0x8) ? "inactive" : "active");
814 printf (" PIIX NMI: %s\n", (irq_reg & 0x4) ? "inactive" : "active");
815}