]> git.ipfire.org Git - people/ms/u-boot.git/blame - board/xes/xpedite1000/xpedite1000.c
ppc4xx: Convert PPC4xx UIC defines from lower case to upper case
[people/ms/u-boot.git] / board / xes / xpedite1000 / xpedite1000.c
CommitLineData
ba56f625 1/*
e0299076 2 * Copyright (C) 2003 Travis B. Sawyer <travis.sawyer@sandburst.com>
ba56f625
WD
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
e0299076 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
ba56f625
WD
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
ba56f625
WD
23#include <common.h>
24#include <asm/processor.h>
25#include <spd_sdram.h>
26#include <i2c.h>
d2567be9 27#include <net.h>
ba56f625 28
d87080b7
WD
29DECLARE_GLOBAL_DATA_PTR;
30
3c74e32a 31int board_early_init_f(void)
ba56f625
WD
32{
33 unsigned long sdrreg;
e0299076 34
b88da157
PT
35 /*
36 * Enable GPIO for pins 18 - 24
37 * 18 = SEEPROM_WP
38 * 19 = #M_RST
39 * 20 = #MONARCH
40 * 21 = #LED_ALARM
41 * 22 = #LED_ACT
42 * 23 = #LED_STATUS1
43 * 24 = #LED_STATUS2
44 */
d1c3b275
SR
45 mfsdr(SDR0_PFC0, sdrreg);
46 mtsdr(SDR0_PFC0, (sdrreg & ~SDR0_PFC0_TRE_ENABLE) | 0x00003e00);
6d0f6bcf 47 out32(CONFIG_SYS_GPIO_BASE + 0x018, (USR_LED0 | USR_LED1 | USR_LED2 | USR_LED3));
ba56f625
WD
48 LED0_OFF();
49 LED1_OFF();
50 LED2_OFF();
51 LED3_OFF();
52
e0299076 53 /* Setup the external bus controller/chip selects */
d1c3b275
SR
54 mtebc(PB0AP, 0x04055200); /* 16MB Strata FLASH */
55 mtebc(PB0CR, 0xff098000); /* BAS=0xff0 16MB R/W 8-bit */
56 mtebc(PB1AP, 0x04055200); /* 512KB Socketed AMD FLASH */
57 mtebc(PB1CR, 0xfe018000); /* BAS=0xfe0 1MB R/W 8-bit */
58 mtebc(PB6AP, 0x05006400); /* 32-64MB AMD MirrorBit FLASH */
59 mtebc(PB6CR, 0xf00da000); /* BAS=0xf00 64MB R/W i6-bit */
60 mtebc(PB7AP, 0x05006400); /* 32-64MB AMD MirrorBit FLASH */
61 mtebc(PB7CR, 0xf40da000); /* BAS=0xf40 64MB R/W 16-bit */
ba56f625 62
5de85140 63 /*
e0299076
PT
64 * Setup the interrupt controller polarities, triggers, etc.
65 *
5de85140
SR
66 * Because of the interrupt handling rework to handle 440GX interrupts
67 * with the common code, we needed to change names of the UIC registers.
68 * Here the new relationship:
69 *
70 * U-Boot name 440GX name
71 * -----------------------
72 * UIC0 UICB0
73 * UIC1 UIC0
74 * UIC2 UIC1
75 * UIC3 UIC2
76 */
952e7760
SR
77 mtdcr(UIC1SR, 0xffffffff); /* clear all */
78 mtdcr(UIC1ER, 0x00000000); /* disable all */
79 mtdcr(UIC1CR, 0x00000003); /* SMI & UIC1 crit are critical */
80 mtdcr(UIC1PR, 0xfffffe00); /* per ref-board manual */
81 mtdcr(UIC1TR, 0x01c00000); /* per ref-board manual */
82 mtdcr(UIC1VR, 0x00000001); /* int31 highest, base=0x000 */
83 mtdcr(UIC1SR, 0xffffffff); /* clear all */
e0299076 84
952e7760
SR
85 mtdcr(UIC2SR, 0xffffffff); /* clear all */
86 mtdcr(UIC2ER, 0x00000000); /* disable all */
87 mtdcr(UIC2CR, 0x00000000); /* all non-critical */
88 mtdcr(UIC2PR, 0xffffc0ff); /* per ref-board manual */
89 mtdcr(UIC2TR, 0x00ff8000); /* per ref-board manual */
90 mtdcr(UIC2VR, 0x00000001); /* int31 highest, base=0x000 */
91 mtdcr(UIC2SR, 0xffffffff); /* clear all */
e0299076 92
952e7760
SR
93 mtdcr(UIC3SR, 0xffffffff); /* clear all */
94 mtdcr(UIC3ER, 0x00000000); /* disable all */
95 mtdcr(UIC3CR, 0x00000000); /* all non-critical */
96 mtdcr(UIC3PR, 0xffffffff); /* per ref-board manual */
97 mtdcr(UIC3TR, 0x00ff8c0f); /* per ref-board manual */
98 mtdcr(UIC3VR, 0x00000001); /* int31 highest, base=0x000 */
99 mtdcr(UIC3SR, 0xffffffff); /* clear all */
e0299076 100
952e7760
SR
101 mtdcr(UIC0SR, 0xfc000000); /* clear all */
102 mtdcr(UIC0ER, 0x00000000); /* disable all */
103 mtdcr(UIC0CR, 0x00000000); /* all non-critical */
104 mtdcr(UIC0PR, 0xfc000000); /* */
105 mtdcr(UIC0TR, 0x00000000); /* */
106 mtdcr(UIC0VR, 0x00000001); /* */
ba56f625
WD
107
108 LED0_ON();
109
ba56f625
WD
110 return 0;
111}
112
e0299076 113int checkboard(void)
ba56f625 114{
54381b79
PT
115 char *s;
116
117 printf("Board: X-ES %s PMC SBC\n", CONFIG_SYS_BOARD_NAME);
118 printf(" ");
119 s = getenv("board_rev");
120 if (s)
121 printf("Rev %s, ", s);
122 s = getenv("serial#");
123 if (s)
124 printf("Serial# %s, ", s);
125 s = getenv("board_cfg");
126 if (s)
127 printf("Cfg %s", s);
128 printf("\n");
ba56f625 129
e0299076 130 return 0;
ba56f625
WD
131}
132
e0299076 133phys_size_t initdram(int board_type)
ba56f625 134{
108d6d00 135 return spd_sdram();
ba56f625 136}
ba56f625 137
e0299076
PT
138/*
139 * This routine is called just prior to registering the hose and gives
140 * the board the opportunity to check things. Returning a value of zero
141 * indicates that things are bad & PCI initialization should be aborted.
ba56f625 142 *
e0299076
PT
143 * Different boards may wish to customize the pci controller structure
144 * (add regions, override default access routines, etc) or perform
145 * certain pre-initialization actions.
146 */
147
466fff1a 148#if defined(CONFIG_PCI)
e0299076 149int pci_pre_init(struct pci_controller * hose)
ba56f625
WD
150{
151 unsigned long strap;
e0299076 152
3c74e32a 153 /* See if we're supposed to setup the pci */
d1c3b275 154 mfsdr(SDR0_SDSTP1, strap);
e0299076
PT
155 if ((strap & 0x00010000) == 0)
156 return 0;
ba56f625 157
6d0f6bcf 158#if defined(CONFIG_SYS_PCI_FORCE_PCI_CONV)
3c74e32a 159 /* Setup System Device Register PCIX0_XCR */
d1c3b275 160 mfsdr(SDR0_XCR, strap);
3c74e32a 161 strap &= 0x0f000000;
d1c3b275 162 mtsdr(SDR0_XCR, strap);
3c74e32a 163#endif
e0299076 164
ba56f625
WD
165 return 1;
166}
466fff1a 167#endif /* defined(CONFIG_PCI) */
ba56f625 168
6d0f6bcf 169#if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT)
e0299076
PT
170/*
171 * The bootstrap configuration provides default settings for the pci
172 * inbound map (PIM). But the bootstrap config choices are limited and
173 * may not be sufficient for a given board.
174 */
175void pci_target_init(struct pci_controller * hose)
ba56f625 176{
e0299076
PT
177 /* Disable everything */
178 out32r(PCIX0_PIM0SA, 0);
179 out32r(PCIX0_PIM1SA, 0);
180 out32r(PCIX0_PIM2SA, 0);
181 out32r(PCIX0_EROMBA, 0); /* disable expansion rom */
182
183 /*
ba56f625
WD
184 * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
185 * options to not support sizes such as 128/256 MB.
e0299076
PT
186 */
187 out32r(PCIX0_PIM0LAL, CONFIG_SYS_SDRAM_BASE);
188 out32r(PCIX0_PIM0LAH, 0);
189 out32r(PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1);
ba56f625 190
e0299076 191 out32r(PCIX0_BAR0, 0);
ba56f625 192
e0299076
PT
193 /* Program the board's subsystem id/vendor id */
194 out16r(PCIX0_SBSYSVID, CONFIG_SYS_PCI_SUBSYS_VENDORID);
195 out16r(PCIX0_SBSYSID, CONFIG_SYS_PCI_SUBSYS_DEVICEID);
ba56f625 196
e0299076 197 out16r(PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY);
ba56f625 198}
6d0f6bcf 199#endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) */
ba56f625 200
e0299076
PT
201#if defined(CONFIG_PCI)
202/*
203 * This routine is called to determine if a pci scan should be
204 * performed. With various hardware environments (especially cPCI and
205 * PPMC) it's insufficient to depend on the state of the arbiter enable
206 * bit in the strap register, or generic host/adapter assumptions.
ba56f625 207 *
e0299076
PT
208 * Rather than hard-code a bad assumption in the general 440 code, the
209 * 440 pci code requires the board to decide at runtime.
ba56f625 210 *
e0299076
PT
211 * Return 0 for adapter mode, non-zero for host (monarch) mode.
212 */
ba56f625
WD
213int is_pci_host(struct pci_controller *hose)
214{
6d0f6bcf 215 return ((in32(CONFIG_SYS_GPIO_BASE + 0x1C) & 0x00000800) == 0);
ba56f625
WD
216}
217#endif /* defined(CONFIG_PCI) */
218
219#ifdef CONFIG_POST
220/*
221 * Returns 1 if keys pressed to start the power-on long-running tests
222 * Called from board_init_f().
223 */
224int post_hotkeys_pressed(void)
225{
e0299076 226 return ctrlc();
ba56f625
WD
227}
228
e0299076 229void post_word_store(ulong a)
ba56f625
WD
230{
231 volatile ulong *save_addr =
6d0f6bcf 232 (volatile ulong *)(CONFIG_SYS_POST_WORD_ADDR);
ba56f625
WD
233
234 *save_addr = a;
235}
236
e0299076 237ulong post_word_load(void)
ba56f625
WD
238{
239 volatile ulong *save_addr =
6d0f6bcf 240 (volatile ulong *)(CONFIG_SYS_POST_WORD_ADDR);
ba56f625
WD
241
242 return *save_addr;
243}
e0299076 244#endif