]> git.ipfire.org Git - thirdparty/linux.git/blame - drivers/gpu/drm/nouveau/nvkm/subdev/instmem/gk20a.c
drm/nouveau/core/memory: distinguish between coherent/non-coherent targets
[thirdparty/linux.git] / drivers / gpu / drm / nouveau / nvkm / subdev / instmem / gk20a.c
CommitLineData
a6ff85d3
AC
1/*
2 * Copyright (c) 2015, NVIDIA CORPORATION. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
19 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
20 * DEALINGS IN THE SOFTWARE.
21 */
22
a7f6da6e
AC
23/*
24 * GK20A does not have dedicated video memory, and to accurately represent this
25 * fact Nouveau will not create a RAM device for it. Therefore its instmem
69c49382
AC
26 * implementation must be done directly on top of system memory, while
27 * preserving coherency for read and write operations.
a7f6da6e
AC
28 *
29 * Instmem can be allocated through two means:
69c49382 30 * 1) If an IOMMU unit has been probed, the IOMMU API is used to make memory
a7f6da6e 31 * pages contiguous to the GPU. This is the preferred way.
69c49382 32 * 2) If no IOMMU unit is probed, the DMA API is used to allocate physically
a7f6da6e
AC
33 * contiguous memory.
34 *
69c49382
AC
35 * In both cases CPU read and writes are performed by creating a write-combined
36 * mapping. The GPU L2 cache must thus be flushed/invalidated when required. To
37 * be conservative we do this every time we acquire or release an instobj, but
38 * ideally L2 management should be handled at a higher level.
39 *
40 * To improve performance, CPU mappings are not removed upon instobj release.
41 * Instead they are placed into a LRU list to be recycled when the mapped space
42 * goes beyond a certain threshold. At the moment this limit is 1MB.
a7f6da6e 43 */
d8e83994 44#include "priv.h"
a7f6da6e 45
d8e83994 46#include <core/memory.h>
a6ff85d3 47#include <core/mm.h>
43a70661 48#include <core/tegra.h>
d8e83994 49#include <subdev/fb.h>
69c49382 50#include <subdev/ltc.h>
a6ff85d3 51
c44c06ae 52struct gk20a_instobj {
d8e83994 53 struct nvkm_memory memory;
d8e83994 54 struct nvkm_mem mem;
69c49382
AC
55 struct gk20a_instmem *imem;
56
57 /* CPU mapping */
58 u32 *vaddr;
a7f6da6e 59};
69c49382 60#define gk20a_instobj(p) container_of((p), struct gk20a_instobj, memory)
a7f6da6e
AC
61
62/*
63 * Used for objects allocated using the DMA API
64 */
65struct gk20a_instobj_dma {
c44c06ae 66 struct gk20a_instobj base;
a7f6da6e 67
a6ff85d3
AC
68 dma_addr_t handle;
69 struct nvkm_mm_node r;
70};
69c49382
AC
71#define gk20a_instobj_dma(p) \
72 container_of(gk20a_instobj(p), struct gk20a_instobj_dma, base)
a6ff85d3 73
a7f6da6e
AC
74/*
75 * Used for objects flattened using the IOMMU API
76 */
77struct gk20a_instobj_iommu {
c44c06ae 78 struct gk20a_instobj base;
a7f6da6e 79
b306712d
AC
80 /* to link into gk20a_instmem::vaddr_lru */
81 struct list_head vaddr_node;
82 /* how many clients are using vaddr? */
83 u32 use_cpt;
84
69c49382
AC
85 /* will point to the higher half of pages */
86 dma_addr_t *dma_addrs;
87 /* array of base.mem->size pages (+ dma_addr_ts) */
a7f6da6e
AC
88 struct page *pages[];
89};
69c49382
AC
90#define gk20a_instobj_iommu(p) \
91 container_of(gk20a_instobj(p), struct gk20a_instobj_iommu, base)
a7f6da6e 92
c44c06ae 93struct gk20a_instmem {
a6ff85d3 94 struct nvkm_instmem base;
69c49382
AC
95
96 /* protects vaddr_* and gk20a_instobj::vaddr* */
a6ff85d3 97 spinlock_t lock;
69c49382
AC
98
99 /* CPU mappings LRU */
100 unsigned int vaddr_use;
101 unsigned int vaddr_max;
102 struct list_head vaddr_lru;
a7f6da6e
AC
103
104 /* Only used if IOMMU if present */
105 struct mutex *mm_mutex;
106 struct nvkm_mm *mm;
107 struct iommu_domain *domain;
108 unsigned long iommu_pgshift;
68b56653 109 u16 iommu_bit;
a7f6da6e
AC
110
111 /* Only used by DMA API */
00085f1e 112 unsigned long attrs;
a6ff85d3 113};
69c49382 114#define gk20a_instmem(p) container_of((p), struct gk20a_instmem, base)
a6ff85d3 115
d8e83994
BS
116static enum nvkm_memory_target
117gk20a_instobj_target(struct nvkm_memory *memory)
118{
d2ee3605 119 return NVKM_MEM_TARGET_NCOH;
d8e83994
BS
120}
121
122static u64
123gk20a_instobj_addr(struct nvkm_memory *memory)
124{
125 return gk20a_instobj(memory)->mem.offset;
d8e83994
BS
126}
127
128static u64
129gk20a_instobj_size(struct nvkm_memory *memory)
130{
131 return (u64)gk20a_instobj(memory)->mem.size << 12;
132}
133
69c49382 134/*
338840ee
AC
135 * Recycle the vaddr of obj. Must be called with gk20a_instmem::lock held.
136 */
137static void
b306712d 138gk20a_instobj_iommu_recycle_vaddr(struct gk20a_instobj_iommu *obj)
338840ee 139{
b306712d 140 struct gk20a_instmem *imem = obj->base.imem;
338840ee
AC
141 /* there should not be any user left... */
142 WARN_ON(obj->use_cpt);
143 list_del(&obj->vaddr_node);
b306712d
AC
144 vunmap(obj->base.vaddr);
145 obj->base.vaddr = NULL;
146 imem->vaddr_use -= nvkm_memory_size(&obj->base.memory);
338840ee
AC
147 nvkm_debug(&imem->base.subdev, "vaddr used: %x/%x\n", imem->vaddr_use,
148 imem->vaddr_max);
149}
150
151/*
152 * Must be called while holding gk20a_instmem::lock
69c49382
AC
153 */
154static void
155gk20a_instmem_vaddr_gc(struct gk20a_instmem *imem, const u64 size)
156{
157 while (imem->vaddr_use + size > imem->vaddr_max) {
69c49382
AC
158 /* no candidate that can be unmapped, abort... */
159 if (list_empty(&imem->vaddr_lru))
160 break;
161
b306712d
AC
162 gk20a_instobj_iommu_recycle_vaddr(
163 list_first_entry(&imem->vaddr_lru,
164 struct gk20a_instobj_iommu, vaddr_node));
69c49382
AC
165 }
166}
167
d8e83994 168static void __iomem *
b306712d 169gk20a_instobj_acquire_dma(struct nvkm_memory *memory)
d8e83994 170{
69c49382
AC
171 struct gk20a_instobj *node = gk20a_instobj(memory);
172 struct gk20a_instmem *imem = node->imem;
173 struct nvkm_ltc *ltc = imem->base.subdev.device->ltc;
b306712d
AC
174
175 nvkm_ltc_flush(ltc);
176
177 return node->vaddr;
178}
179
180static void __iomem *
181gk20a_instobj_acquire_iommu(struct nvkm_memory *memory)
182{
183 struct gk20a_instobj_iommu *node = gk20a_instobj_iommu(memory);
184 struct gk20a_instmem *imem = node->base.imem;
185 struct nvkm_ltc *ltc = imem->base.subdev.device->ltc;
69c49382 186 const u64 size = nvkm_memory_size(memory);
d8e83994 187 unsigned long flags;
69c49382
AC
188
189 nvkm_ltc_flush(ltc);
190
d8e83994 191 spin_lock_irqsave(&imem->lock, flags);
69c49382 192
b306712d 193 if (node->base.vaddr) {
338840ee
AC
194 if (!node->use_cpt) {
195 /* remove from LRU list since mapping in use again */
196 list_del(&node->vaddr_node);
197 }
69c49382
AC
198 goto out;
199 }
200
201 /* try to free some address space if we reached the limit */
202 gk20a_instmem_vaddr_gc(imem, size);
203
b306712d
AC
204 /* map the pages */
205 node->base.vaddr = vmap(node->pages, size >> PAGE_SHIFT, VM_MAP,
206 pgprot_writecombine(PAGE_KERNEL));
207 if (!node->base.vaddr) {
69c49382
AC
208 nvkm_error(&imem->base.subdev, "cannot map instobj - "
209 "this is not going to end well...\n");
210 goto out;
211 }
212
213 imem->vaddr_use += size;
214 nvkm_debug(&imem->base.subdev, "vaddr used: %x/%x\n",
215 imem->vaddr_use, imem->vaddr_max);
216
217out:
338840ee 218 node->use_cpt++;
69c49382
AC
219 spin_unlock_irqrestore(&imem->lock, flags);
220
b306712d 221 return node->base.vaddr;
d8e83994
BS
222}
223
224static void
b306712d 225gk20a_instobj_release_dma(struct nvkm_memory *memory)
d8e83994 226{
69c49382
AC
227 struct gk20a_instobj *node = gk20a_instobj(memory);
228 struct gk20a_instmem *imem = node->imem;
229 struct nvkm_ltc *ltc = imem->base.subdev.device->ltc;
b306712d 230
e02d586d
AC
231 /* in case we got a write-combined mapping */
232 wmb();
b306712d
AC
233 nvkm_ltc_invalidate(ltc);
234}
235
236static void
237gk20a_instobj_release_iommu(struct nvkm_memory *memory)
238{
239 struct gk20a_instobj_iommu *node = gk20a_instobj_iommu(memory);
240 struct gk20a_instmem *imem = node->base.imem;
241 struct nvkm_ltc *ltc = imem->base.subdev.device->ltc;
69c49382 242 unsigned long flags;
d8e83994 243
69c49382
AC
244 spin_lock_irqsave(&imem->lock, flags);
245
338840ee
AC
246 /* we should at least have one user to release... */
247 if (WARN_ON(node->use_cpt == 0))
248 goto out;
249
250 /* add unused objs to the LRU list to recycle their mapping */
251 if (--node->use_cpt == 0)
252 list_add_tail(&node->vaddr_node, &imem->vaddr_lru);
69c49382 253
338840ee 254out:
69c49382
AC
255 spin_unlock_irqrestore(&imem->lock, flags);
256
257 wmb();
258 nvkm_ltc_invalidate(ltc);
259}
a7f6da6e 260
a6ff85d3 261static u32
d8e83994 262gk20a_instobj_rd32(struct nvkm_memory *memory, u64 offset)
a6ff85d3 263{
d8e83994 264 struct gk20a_instobj *node = gk20a_instobj(memory);
69c49382
AC
265
266 return node->vaddr[offset / 4];
a6ff85d3
AC
267}
268
269static void
d8e83994 270gk20a_instobj_wr32(struct nvkm_memory *memory, u64 offset, u32 data)
a6ff85d3 271{
d8e83994 272 struct gk20a_instobj *node = gk20a_instobj(memory);
a6ff85d3 273
69c49382 274 node->vaddr[offset / 4] = data;
d8e83994
BS
275}
276
277static void
278gk20a_instobj_map(struct nvkm_memory *memory, struct nvkm_vma *vma, u64 offset)
279{
280 struct gk20a_instobj *node = gk20a_instobj(memory);
69c49382 281
d8e83994 282 nvkm_vm_map_at(vma, offset, &node->mem);
a6ff85d3
AC
283}
284
69c49382
AC
285static void *
286gk20a_instobj_dtor_dma(struct nvkm_memory *memory)
a6ff85d3 287{
69c49382
AC
288 struct gk20a_instobj_dma *node = gk20a_instobj_dma(memory);
289 struct gk20a_instmem *imem = node->base.imem;
26c9e8ef 290 struct device *dev = imem->base.subdev.device->dev;
a6ff85d3 291
b306712d 292 if (unlikely(!node->base.vaddr))
69c49382 293 goto out;
a6ff85d3 294
b306712d 295 dma_free_attrs(dev, node->base.mem.size << PAGE_SHIFT, node->base.vaddr,
00085f1e 296 node->handle, imem->attrs);
69c49382
AC
297
298out:
299 return node;
a7f6da6e
AC
300}
301
69c49382
AC
302static void *
303gk20a_instobj_dtor_iommu(struct nvkm_memory *memory)
a7f6da6e 304{
69c49382
AC
305 struct gk20a_instobj_iommu *node = gk20a_instobj_iommu(memory);
306 struct gk20a_instmem *imem = node->base.imem;
307 struct device *dev = imem->base.subdev.device->dev;
134fdc1a 308 struct nvkm_mm_node *r = node->base.mem.mem;
b306712d 309 unsigned long flags;
a7f6da6e
AC
310 int i;
311
134fdc1a 312 if (unlikely(!r))
69c49382
AC
313 goto out;
314
b306712d
AC
315 spin_lock_irqsave(&imem->lock, flags);
316
317 /* vaddr has already been recycled */
318 if (node->base.vaddr)
319 gk20a_instobj_iommu_recycle_vaddr(node);
320
321 spin_unlock_irqrestore(&imem->lock, flags);
322
68b56653
AC
323 /* clear IOMMU bit to unmap pages */
324 r->offset &= ~BIT(imem->iommu_bit - imem->iommu_pgshift);
a7f6da6e
AC
325
326 /* Unmap pages from GPU address space and free them */
69c49382 327 for (i = 0; i < node->base.mem.size; i++) {
c44c06ae
BS
328 iommu_unmap(imem->domain,
329 (r->offset + i) << imem->iommu_pgshift, PAGE_SIZE);
69c49382
AC
330 dma_unmap_page(dev, node->dma_addrs[i], PAGE_SIZE,
331 DMA_BIDIRECTIONAL);
a7f6da6e
AC
332 __free_page(node->pages[i]);
333 }
334
335 /* Release area from GPU address space */
c44c06ae
BS
336 mutex_lock(imem->mm_mutex);
337 nvkm_mm_free(imem->mm, &r);
338 mutex_unlock(imem->mm_mutex);
a6ff85d3 339
69c49382 340out:
d8e83994 341 return node;
a6ff85d3
AC
342}
343
d8e83994 344static const struct nvkm_memory_func
69c49382
AC
345gk20a_instobj_func_dma = {
346 .dtor = gk20a_instobj_dtor_dma,
347 .target = gk20a_instobj_target,
348 .addr = gk20a_instobj_addr,
349 .size = gk20a_instobj_size,
b306712d
AC
350 .acquire = gk20a_instobj_acquire_dma,
351 .release = gk20a_instobj_release_dma,
69c49382
AC
352 .rd32 = gk20a_instobj_rd32,
353 .wr32 = gk20a_instobj_wr32,
354 .map = gk20a_instobj_map,
355};
356
357static const struct nvkm_memory_func
358gk20a_instobj_func_iommu = {
359 .dtor = gk20a_instobj_dtor_iommu,
d8e83994
BS
360 .target = gk20a_instobj_target,
361 .addr = gk20a_instobj_addr,
362 .size = gk20a_instobj_size,
b306712d
AC
363 .acquire = gk20a_instobj_acquire_iommu,
364 .release = gk20a_instobj_release_iommu,
d8e83994
BS
365 .rd32 = gk20a_instobj_rd32,
366 .wr32 = gk20a_instobj_wr32,
367 .map = gk20a_instobj_map,
368};
369
a6ff85d3 370static int
d8e83994 371gk20a_instobj_ctor_dma(struct gk20a_instmem *imem, u32 npages, u32 align,
c44c06ae 372 struct gk20a_instobj **_node)
a6ff85d3 373{
a7f6da6e 374 struct gk20a_instobj_dma *node;
00c55507 375 struct nvkm_subdev *subdev = &imem->base.subdev;
d8e83994 376 struct device *dev = subdev->device->dev;
a6ff85d3 377
d8e83994
BS
378 if (!(node = kzalloc(sizeof(*node), GFP_KERNEL)))
379 return -ENOMEM;
a7f6da6e 380 *_node = &node->base;
a6ff85d3 381
69c49382
AC
382 nvkm_memory_ctor(&gk20a_instobj_func_dma, &node->base.memory);
383
b306712d
AC
384 node->base.vaddr = dma_alloc_attrs(dev, npages << PAGE_SHIFT,
385 &node->handle, GFP_KERNEL,
00085f1e 386 imem->attrs);
b306712d 387 if (!node->base.vaddr) {
00c55507 388 nvkm_error(subdev, "cannot allocate DMA memory\n");
a6ff85d3
AC
389 return -ENOMEM;
390 }
391
392 /* alignment check */
393 if (unlikely(node->handle & (align - 1)))
00c55507
BS
394 nvkm_warn(subdev,
395 "memory not aligned as requested: %pad (0x%x)\n",
396 &node->handle, align);
a6ff85d3 397
a7f6da6e
AC
398 /* present memory for being mapped using small pages */
399 node->r.type = 12;
400 node->r.offset = node->handle >> 12;
401 node->r.length = (npages << PAGE_SHIFT) >> 12;
402
d8e83994 403 node->base.mem.offset = node->handle;
134fdc1a 404 node->base.mem.mem = &node->r;
a7f6da6e
AC
405 return 0;
406}
407
408static int
d8e83994 409gk20a_instobj_ctor_iommu(struct gk20a_instmem *imem, u32 npages, u32 align,
c44c06ae 410 struct gk20a_instobj **_node)
a7f6da6e
AC
411{
412 struct gk20a_instobj_iommu *node;
00c55507 413 struct nvkm_subdev *subdev = &imem->base.subdev;
69c49382 414 struct device *dev = subdev->device->dev;
a7f6da6e
AC
415 struct nvkm_mm_node *r;
416 int ret;
417 int i;
418
69c49382
AC
419 /*
420 * despite their variable size, instmem allocations are small enough
421 * (< 1 page) to be handled by kzalloc
422 */
423 if (!(node = kzalloc(sizeof(*node) + ((sizeof(node->pages[0]) +
424 sizeof(*node->dma_addrs)) * npages), GFP_KERNEL)))
d8e83994 425 return -ENOMEM;
a7f6da6e 426 *_node = &node->base;
69c49382
AC
427 node->dma_addrs = (void *)(node->pages + npages);
428
429 nvkm_memory_ctor(&gk20a_instobj_func_iommu, &node->base.memory);
a7f6da6e
AC
430
431 /* Allocate backing memory */
432 for (i = 0; i < npages; i++) {
433 struct page *p = alloc_page(GFP_KERNEL);
69c49382 434 dma_addr_t dma_adr;
a7f6da6e
AC
435
436 if (p == NULL) {
437 ret = -ENOMEM;
438 goto free_pages;
439 }
440 node->pages[i] = p;
69c49382
AC
441 dma_adr = dma_map_page(dev, p, 0, PAGE_SIZE, DMA_BIDIRECTIONAL);
442 if (dma_mapping_error(dev, dma_adr)) {
443 nvkm_error(subdev, "DMA mapping error!\n");
444 ret = -ENOMEM;
445 goto free_pages;
446 }
447 node->dma_addrs[i] = dma_adr;
a7f6da6e
AC
448 }
449
c44c06ae 450 mutex_lock(imem->mm_mutex);
a7f6da6e 451 /* Reserve area from GPU address space */
c44c06ae
BS
452 ret = nvkm_mm_head(imem->mm, 0, 1, npages, npages,
453 align >> imem->iommu_pgshift, &r);
454 mutex_unlock(imem->mm_mutex);
a7f6da6e 455 if (ret) {
69c49382 456 nvkm_error(subdev, "IOMMU space is full!\n");
a7f6da6e
AC
457 goto free_pages;
458 }
459
460 /* Map into GPU address space */
461 for (i = 0; i < npages; i++) {
c44c06ae 462 u32 offset = (r->offset + i) << imem->iommu_pgshift;
a7f6da6e 463
69c49382 464 ret = iommu_map(imem->domain, offset, node->dma_addrs[i],
a7f6da6e
AC
465 PAGE_SIZE, IOMMU_READ | IOMMU_WRITE);
466 if (ret < 0) {
00c55507 467 nvkm_error(subdev, "IOMMU mapping failure: %d\n", ret);
a7f6da6e
AC
468
469 while (i-- > 0) {
470 offset -= PAGE_SIZE;
c44c06ae 471 iommu_unmap(imem->domain, offset, PAGE_SIZE);
a7f6da6e
AC
472 }
473 goto release_area;
474 }
475 }
476
68b56653
AC
477 /* IOMMU bit tells that an address is to be resolved through the IOMMU */
478 r->offset |= BIT(imem->iommu_bit - imem->iommu_pgshift);
a7f6da6e 479
d8e83994 480 node->base.mem.offset = ((u64)r->offset) << imem->iommu_pgshift;
134fdc1a 481 node->base.mem.mem = r;
a7f6da6e
AC
482 return 0;
483
484release_area:
c44c06ae
BS
485 mutex_lock(imem->mm_mutex);
486 nvkm_mm_free(imem->mm, &r);
487 mutex_unlock(imem->mm_mutex);
a7f6da6e
AC
488
489free_pages:
69c49382
AC
490 for (i = 0; i < npages && node->pages[i] != NULL; i++) {
491 dma_addr_t dma_addr = node->dma_addrs[i];
492 if (dma_addr)
493 dma_unmap_page(dev, dma_addr, PAGE_SIZE,
494 DMA_BIDIRECTIONAL);
a7f6da6e 495 __free_page(node->pages[i]);
69c49382 496 }
a7f6da6e
AC
497
498 return ret;
499}
500
501static int
d8e83994
BS
502gk20a_instobj_new(struct nvkm_instmem *base, u32 size, u32 align, bool zero,
503 struct nvkm_memory **pmemory)
a7f6da6e 504{
d8e83994 505 struct gk20a_instmem *imem = gk20a_instmem(base);
00c55507 506 struct nvkm_subdev *subdev = &imem->base.subdev;
69c49382 507 struct gk20a_instobj *node = NULL;
a7f6da6e
AC
508 int ret;
509
00c55507 510 nvkm_debug(subdev, "%s (%s): size: %x align: %x\n", __func__,
d8e83994 511 imem->domain ? "IOMMU" : "DMA", size, align);
a7f6da6e
AC
512
513 /* Round size and align to page bounds */
d8e83994
BS
514 size = max(roundup(size, PAGE_SIZE), PAGE_SIZE);
515 align = max(roundup(align, PAGE_SIZE), PAGE_SIZE);
a7f6da6e 516
c44c06ae 517 if (imem->domain)
d8e83994
BS
518 ret = gk20a_instobj_ctor_iommu(imem, size >> PAGE_SHIFT,
519 align, &node);
a7f6da6e 520 else
d8e83994
BS
521 ret = gk20a_instobj_ctor_dma(imem, size >> PAGE_SHIFT,
522 align, &node);
b7a2bc18 523 *pmemory = node ? &node->memory : NULL;
a7f6da6e
AC
524 if (ret)
525 return ret;
526
d8e83994 527 node->imem = imem;
a7f6da6e
AC
528
529 /* present memory for being mapped using small pages */
d8e83994
BS
530 node->mem.size = size >> 12;
531 node->mem.memtype = 0;
532 node->mem.page_shift = 12;
a6ff85d3 533
00c55507 534 nvkm_debug(subdev, "alloc size: 0x%x, align: 0x%x, gaddr: 0x%llx\n",
d8e83994 535 size, align, node->mem.offset);
a6ff85d3
AC
536
537 return 0;
538}
539
69c49382
AC
540static void *
541gk20a_instmem_dtor(struct nvkm_instmem *base)
a6ff85d3 542{
69c49382
AC
543 struct gk20a_instmem *imem = gk20a_instmem(base);
544
545 /* perform some sanity checks... */
546 if (!list_empty(&imem->vaddr_lru))
547 nvkm_warn(&base->subdev, "instobj LRU not empty!\n");
548
549 if (imem->vaddr_use != 0)
550 nvkm_warn(&base->subdev, "instobj vmap area not empty! "
551 "0x%x bytes still mapped\n", imem->vaddr_use);
552
553 return imem;
a6ff85d3
AC
554}
555
b7a2bc18
BS
556static const struct nvkm_instmem_func
557gk20a_instmem = {
69c49382 558 .dtor = gk20a_instmem_dtor,
b7a2bc18
BS
559 .memory_new = gk20a_instobj_new,
560 .persistent = true,
561 .zero = false,
562};
563
564int
565gk20a_instmem_new(struct nvkm_device *device, int index,
43a70661 566 struct nvkm_instmem **pimem)
a6ff85d3 567{
43a70661 568 struct nvkm_device_tegra *tdev = device->func->tegra(device);
c44c06ae 569 struct gk20a_instmem *imem;
a6ff85d3 570
b7a2bc18
BS
571 if (!(imem = kzalloc(sizeof(*imem), GFP_KERNEL)))
572 return -ENOMEM;
573 nvkm_instmem_ctor(&gk20a_instmem, device, index, &imem->base);
c44c06ae 574 spin_lock_init(&imem->lock);
b7a2bc18 575 *pimem = &imem->base;
a6ff85d3 576
69c49382
AC
577 /* do not allow more than 1MB of CPU-mapped instmem */
578 imem->vaddr_use = 0;
579 imem->vaddr_max = 0x100000;
580 INIT_LIST_HEAD(&imem->vaddr_lru);
581
43a70661 582 if (tdev->iommu.domain) {
69c49382 583 imem->mm_mutex = &tdev->iommu.mutex;
43a70661 584 imem->mm = &tdev->iommu.mm;
69c49382 585 imem->domain = tdev->iommu.domain;
43a70661 586 imem->iommu_pgshift = tdev->iommu.pgshift;
68b56653 587 imem->iommu_bit = tdev->func->iommu_bit;
a7f6da6e 588
00c55507 589 nvkm_info(&imem->base.subdev, "using IOMMU\n");
a7f6da6e 590 } else {
00085f1e
KK
591 imem->attrs = DMA_ATTR_NON_CONSISTENT |
592 DMA_ATTR_WEAK_ORDERING |
593 DMA_ATTR_WRITE_COMBINE;
a7f6da6e 594
00c55507 595 nvkm_info(&imem->base.subdev, "using DMA API\n");
a7f6da6e 596 }
5dc240bc 597
a6ff85d3
AC
598 return 0;
599}