]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/ChangeLog
include/opcode/
[thirdparty/binutils-gdb.git] / gas / ChangeLog
CommitLineData
0f35dbc4
RS
12013-08-19 Richard Sandiford <rdsandiford@googlemail.com>
2
3 * config/tc-mips.c (operand_reg_mask, match_operand): Handle
4 OP_OPTIONAL_REG.
5 (mips_ip, mips16_ip): Use mips_optional_operand_p to check
6 for optional operands.
7
27285eed
AM
82013-08-16 Alan Modra <amodra@gmail.com>
9
10 * config/tc-ppc.c (ppc_elf_cons): Allow @l and other reloc
11 modifiers generally.
12
cbe02d4f
AM
132013-08-16 Alan Modra <amodra@gmail.com>
14
15 * config/tc-ppc.c (ppc_elf_lcomm): Use subsection 1.
16
3c02c47f
DE
172013-08-14 David Edelsohn <dje.gcc@gmail.com>
18
19 * config/tc-ppc.c (ppc_comm): Accept optional fourth .lcomm
20 argument as alignment.
21
4046d87a
NC
222013-08-09 Nick Clifton <nickc@redhat.com>
23
24 * config/tc-rl78.c (elf_flags): New variable.
25 (enum options): Add OPTION_G10.
26 (md_longopts): Add mg10.
27 (md_parse_option): Parse -mg10.
28 (rl78_elf_final_processing): New function.
29 * config/tc-rl78.c (tc_final_processing): Define.
30 * doc/c-rl78.texi: Document -mg10 option.
31
ee5734f0
RS
322013-08-06 Jürgen Urban <JuergenUrban@gmx.de>
33
34 * config/tc-mips.c (match_vu0_suffix_operand): Allow single-channel
35 suffixes to be elided too.
36 (mips_lookup_insn): Don't reject INSN2_VU0_CHANNEL_SUFFIX here.
37 (mips_ip): Assume .xyzw if no VU0 suffix is specified. Allow +N
38 to be omitted too.
39
13896403
RS
402013-08-05 John Tytgat <john@bass-software.com>
41
42 * po/POTFILES.in: Regenerate.
43
d6787ef9
EB
442013-08-05 Eric Botcazou <ebotcazou@adacore.com>
45 Konrad Eisele <konrad@gaisler.com>
46
47 * config/tc-sparc.c (sparc_arch_types): Add leon.
48 (sparc_arch): Move sparc4 around and add leon.
49 (sparc_target_format): Document -Aleon.
50 * doc/c-sparc.texi: Likewise.
51
da8bca91
RS
522013-08-05 Richard Sandiford <rdsandiford@googlemail.com>
53
54 * config/tc-mips.c (mips_lookup_insn): Make length and opend signed.
55
14daeee3
RS
562013-08-04 Jürgen Urban <JuergenUrban@gmx.de>
57 Richard Sandiford <rdsandiford@googlemail.com>
58
59 * config/tc-mips.c (MAX_OPERANDS): Bump to 6.
60 (RWARN): Bump to 0x8000000.
61 (RTYPE_VI, RTYPE_VF, RTYPE_R5900_I, RTYPE_R5900_Q, RTYPE_R5900_R)
62 (RTYPE_R5900_ACC): New register types.
63 (RTYPE_MASK): Include them.
64 (R5900_I_NAMES, R5900_Q_NAMES, R5900_R_NAMES, R5900_ACC_NAMES): New
65 macros.
66 (reg_names): Include them.
67 (mips_parse_register_1): New function, split out from...
68 (mips_parse_register): ...here. Add a channels_ptr parameter.
69 Look for VU0 channel suffixes when nonnull.
70 (reg_lookup): Update the call to mips_parse_register.
71 (mips_parse_vu0_channels): New function.
72 (OT_CHANNELS, OT_DOUBLE_CHAR): New mips_operand_token_types.
73 (mips_operand_token): Add a "channels" field to the union.
74 Extend the comment above "ch" to OT_DOUBLE_CHAR.
75 (mips_parse_base_start): Match -- and ++. Handle channel suffixes.
76 (mips_parse_argument_token): Handle channel suffixes here too.
77 (validate_mips_insn): Handle INSN2_VU0_CHANNEL_SUFFIX.
78 Ignore OP_VU0_MATCH_SUFFIX when calculating the used bits.
79 Handle '#' formats.
80 (md_begin): Register $vfN and $vfI registers.
81 (operand_reg_mask): Handle OP_VU0_SUFFIX and OP_VU0_MATCH_SUFFIX.
82 (convert_reg_type): Handle OP_REG_VI, OP_REG_VF, OP_REG_R5900_I,
83 OP_REG_R5900_Q, OP_REG_R5900_R and OP_REG_R5900_ACC.
84 (match_vu0_suffix_operand): New function.
85 (match_operand): Handle OP_VU0_SUFFIX and OP_VU0_MATCH_SUFFIX.
86 (macro): Use "+7" rather than "E" for LDQ2 and STQ2.
87 (mips_lookup_insn): New function.
88 (mips_ip): Use it. Allow "+K" operands to be elided at the end
89 of an instruction. Handle '#' sequences.
90
c0ebe874
RS
912013-08-03 Richard Sandiford <rdsandiford@googlemail.com>
92
93 * config/tc-mips.c (macro, mips16_macro): Create an array of operand
94 values and use it instead of sreg, treg, xreg, etc.
95
3ccad066
RS
962013-08-03 Richard Sandiford <rdsandiford@googlemail.com>
97
98 * config/tc-mips.c (match_int_operand): Use mips_int_operand_min
99 and mips_int_operand_max.
100 (mips16_immed_operand, mips16_immed_operands, MIPS16_NUM_IMMED):
101 Delete.
102 (mips16_immed_operand, mips16_immed_in_range_p): New functions.
103 (mips16_immed, mips16_extended_frag): Use them. Use mips_int_operand
104 instead of mips16_immed_operand.
105
0acfaea6
RS
1062013-08-03 Richard Sandiford <rdsandiford@googlemail.com>
107
108 * config/tc-mips.c (mips16_macro): Don't use move_register.
109 (mips16_ip): Allow macros to use 'p'.
110
fc76e730
RS
1112013-08-01 Richard Sandiford <rdsandiford@googlemail.com>
112
113 * config/tc-mips.c (MAX_OPERANDS): New macro.
114 (mips_operand_array): New structure.
115 (mips_operands, mips16_operands, micromips_operands): New arrays.
116 (micromips_to_32_reg_b_map, micromips_to_32_reg_c_map)
117 (micromips_to_32_reg_e_map, micromips_to_32_reg_f_map)
118 (micromips_to_32_reg_g_map, micromips_to_32_reg_l_map)
119 (micromips_to_32_reg_q_map): Delete.
120 (insn_operands, insn_opno, insn_extract_operand): New functions.
121 (validate_mips_insn): Take a mips_operand_array as argument and
122 use it to build up a list of operands. Extend to handle INSN_MACRO
123 and MIPS16.
124 (validate_mips16_insn): New function.
125 (validate_micromips_insn): Take a mips_operand_array as argument.
126 Handle INSN_MACRO.
127 (md_begin): Initialize mips_operands, mips16_operands and
128 micromips_operands. Call validate_mips_insn and
129 validate_micromips_insn for macro instructions too.
130 Call validate_mips16_insn for MIPS16 instructions.
131 (insn_read_mask, insn_write_mask, operand_reg_mask, insn_reg_mask):
132 New functions.
133 (gpr_read_mask, gpr_write_mask, fpr_read_mask, fpr_write_mask): Use
134 them. Handle INSN_UDI.
135 (get_append_method): Use gpr_read_mask.
136
26545944
RS
1372013-08-01 Richard Sandiford <rdsandiford@googlemail.com>
138
139 * config/tc-mips.c (compact_branch_p, uncond_branch_p): Use the same
140 flags for MIPS16 and non-MIPS16 instructions.
141 (gpr_mod_mask): Move the INSN2_MOD_SP case outside the micromips block.
142 (gpr_read_mask): Use INSN2_READ_GPR_31 for MIPS16 instructions too.
143 (gpr_write_mask): Remove MIPS16_INSN_WRITE_SP handling.
144 (can_swap_branch_p, get_append_method): Use the same flags for MIPS16
145 and non-MIPS16 instructions. Fix formatting.
146
85fcb30f
RS
1472013-08-01 Richard Sandiford <rdsandiford@googlemail.com>
148
149 * config/tc-mips.c (reg_needs_delay): Move later in file.
150 Use gpr_write_mask.
151 (insns_between): Use gpr_read_mask instead of EXTRACT_OPERAND.
152
43234a1e
L
1532013-07-26 Sergey Guriev <sergey.s.guriev@intel.com>
154 Alexander Ivchenko <alexander.ivchenko@intel.com>
155 Maxim Kuznetsov <maxim.kuznetsov@intel.com>
156 Sergey Lega <sergey.s.lega@intel.com>
157 Anna Tikhonova <anna.tikhonova@intel.com>
158 Ilya Tocar <ilya.tocar@intel.com>
159 Andrey Turetskiy <andrey.turetskiy@intel.com>
160 Ilya Verbin <ilya.verbin@intel.com>
161 Kirill Yukhin <kirill.yukhin@intel.com>
162 Michael Zolotukhin <michael.v.zolotukhin@intel.com>
163
164 * config/tc-i386-intel.c (O_zmmword_ptr): New.
165 (i386_types): Add zmmword.
166 (i386_intel_simplify_register): Allow regzmm.
167 (i386_intel_simplify): Handle zmmwords.
168 (i386_intel_operand): Handle RC/SAE, vector operations and
169 zmmwords.
170 * config/tc-i386.c (ZMMWORD_MNEM_SUFFIX): New.
171 (struct RC_Operation): New.
172 (struct Mask_Operation): New.
173 (struct Broadcast_Operation): New.
174 (vex_prefix): Size of bytes increased to 4 to support EVEX
175 encoding.
176 (enum i386_error): Add new error codes: unsupported_broadcast,
177 broadcast_not_on_src_operand, broadcast_needed,
178 unsupported_masking, mask_not_on_destination, no_default_mask,
179 unsupported_rc_sae, rc_sae_operand_not_last_imm,
180 invalid_register_operand, try_vector_disp8.
181 (struct _i386_insn): Add new fields vrex, need_vrex, mask,
182 rounding, broadcast, memshift.
183 (struct RC_name): New.
184 (RC_NamesTable): New.
185 (evexlig): New.
186 (evexwig): New.
187 (extra_symbol_chars): Add '{'.
188 (cpu_arch): Add AVX512F, AVX512CD, AVX512ER and AVX512PF.
189 (i386_operand_type): Add regzmm, regmask and vec_disp8.
190 (match_mem_size): Handle zmmwords.
191 (operand_type_match): Handle zmm-registers.
192 (mode_from_disp_size): Handle vec_disp8.
193 (fits_in_vec_disp8): New.
194 (md_begin): Handle {} properly.
195 (type_names): Add "rZMM", "Mask reg" and "Vector d8".
196 (build_vex_prefix): Handle vrex.
197 (build_evex_prefix): New.
198 (process_immext): Adjust to properly handle EVEX.
199 (md_assemble): Add EVEX encoding support.
200 (swap_2_operands): Correctly handle operands with masking,
201 broadcasting or RC/SAE.
202 (check_VecOperands): Support EVEX features.
203 (VEX_check_operands): Properly handle 16 upper [xyz]mm registers.
204 (match_template): Support regzmm and handle new error codes.
205 (process_suffix): Handle zmmwords and zmm-registers.
206 (check_byte_reg): Extend to zmm-registers.
207 (process_operands): Extend to zmm-registers.
208 (build_modrm_byte): Handle EVEX.
209 (output_insn): Adjust to properly handle EVEX case.
210 (disp_size): Handle vec_disp8.
211 (output_disp): Support compressed disp8*N evex feature.
212 (output_imm): Handle RC/SAE immediates properly.
213 (check_VecOperations): New.
214 (i386_immediate): Handle EVEX features.
215 (i386_index_check): Handle zmmwords and zmm-registers.
216 (RC_SAE_immediate): New.
217 (i386_att_operand): Handle EVEX features.
218 (parse_real_register): Add a check for ZMM/Mask registers.
219 (OPTION_MEVEXLIG): New.
220 (OPTION_MEVEXWIG): New.
221 (md_longopts): Add mevexlig and mevexwig.
222 (md_parse_option): Handle mevexlig and mevexwig options.
223 (md_show_usage): Add description for mevexlig and mevexwig.
224 * doc/c-i386.texi: Document avx512f/.avx512f, avx512cd/.avx512cd,
225 avx512er/.avx512er, avx512pf/.avx512pf, mevexlig and mevexwig.
226
a0046408
L
2272013-07-25 Michael Zolotukhin <michael.v.zolotukhin@intel.com>
228
229 * config/tc-i386.c (cpu_arch): Add .sha.
230 * doc/c-i386.texi: Document sha/.sha.
231
7e8b059b
L
2322013-07-24 Anna Tikhonova <anna.tikhonova@intel.com>
233 Kirill Yukhin <kirill.yukhin@intel.com>
234 Michael Zolotukhin <michael.v.zolotukhin@intel.com>
235
236 * config/tc-i386.c (BND_PREFIX): New.
237 (struct _i386_insn): Add new field bnd_prefix.
238 (add_bnd_prefix): New.
239 (cpu_arch): Add MPX.
240 (i386_operand_type): Add regbnd.
241 (md_assemble): Handle BND prefixes.
242 (parse_insn): Likewise.
243 (output_branch): Likewise.
244 (output_jump): Likewise.
245 (build_modrm_byte): Handle regbnd.
246 (OPTION_MADD_BND_PREFIX): New.
247 (md_longopts): Add entry for 'madd-bnd-prefix'.
248 (md_parse_option): Handle madd-bnd-prefix option.
249 (md_show_usage): Add description for madd-bnd-prefix
250 option.
251 * doc/c-i386.texi: Document mpx/.mpx and -madd-bnd-prefix.
252
7fa9fcb6
TG
2532013-07-24 Tristan Gingold <gingold@adacore.com>
254
255 * config/tc-ppc.c (md_apply_fix): Adjust BFD_RELOC_PPC_B16 on
256 xcoff targets.
257
614eb277
AK
2582013-07-24 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
259
260 * config/tc-s390.c (s390_machine): Don't force the .machine
261 argument to lower case.
262
e673710a
KT
2632013-07-22 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
264
265 * config/tc-arm.c (s_arm_arch_extension): Improve error message
266 for invalid extension.
267
69091a2c
YZ
2682013-07-19 Yufeng Zhang <yufeng.zhang@arm.com>
269
270 * config/tc-aarch64.c (enum aarch64_abi_type): New enumeration tag.
271 (AARCH64_ABI_LP64, AARCH64_ABI_ILP32): New enumerators.
272 (aarch64_abi): New variable.
273 (ilp32_p): Change to be a macro.
274 (aarch64_opts): Remove the support for option -milp32 and -mlp64.
275 (struct aarch64_option_abi_value_table): New struct.
276 (aarch64_abis): New table.
277 (aarch64_parse_abi): New function.
278 (aarch64_long_opts): Add entry for -mabi=.
279 * doc/as.texinfo (Target AArch64 options): Document -mabi.
280 * doc/c-aarch64.texi: Likewise.
281
faf786e6
NC
2822013-07-18 Jim Thomas <thomas@cfht.hawaii.edu>
283
284 * config/tc-i386-intel.c (i386_intel_operand): Fixed signed vs
285 unsigned comparison.
286
f0c00282
NC
2872013-07-18 Sandeep Kumar Singh <Sandeep.Singh2@kpitcummins.com>
288
cbe02d4f 289 * config/rx-defs.h: Add macros for RX100, RX200, RX600, and
f0c00282 290 RX610.
cbe02d4f 291 * config/rx-parse.y: (rx_check_float_support): Add function to
f0c00282
NC
292 check floating point operation support for target RX100 and
293 RX200.
cbe02d4f
AM
294 * config/tc-rx.c: Add CPU options RX100, RX200, RX600, and RX610.
295 * doc/c-rx.texi: Add -mcpu option to recognize macros for RX100,
296 RX200, RX600, and RX610
f0c00282 297
8c997c27
NC
2982013-07-18 Senthil Kumar Selvaraj <senthil_kumar.selvaraj@atmel.com>
299
300 * config/tc-avr.c (md_show_usage): Add avrxmega2 to help text
301
8be59acb
NC
3022013-07-18 Vishnu K.S <vishnu.k_s@atmel.com>
303
304 * config/tc-avr.c: Make ata6289's ISA to AVR_ISA_AVR4.
305 * doc/c-avr.texi: Likewise.
306
4a06e5a2
RS
3072013-07-15 Richard Sandiford <rdsandiford@googlemail.com>
308
309 * config/tc-mips.c (match_save_restore_list_operand): Avoid -Wformat
310 error with older GCCs.
311 (mips16_macro_build): Dereference args.
312
a92713e6
RS
3132013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
314
315 * config/tc-mips.c (mips_prefer_vec_regno, mips_parse_register):
316 New functions, split out from...
317 (reg_lookup): ...here. Remove itbl support.
318 (reglist_lookup): Delete.
319 (mips_operand_token_type): New enum.
320 (mips_operand_token): New structure.
321 (mips_operand_tokens): New variable.
322 (mips_add_token, mips_parse_base_start, mips_parse_argument_token)
323 (mips_parse_arguments): New functions.
324 (md_begin): Initialize mips_operand_tokens.
325 (mips_arg_info): Add a token field. Remove optional_reg field.
326 (match_char, match_expression): New functions.
327 (match_const_int): Use match_expression. Remove "s" argument
328 and return a boolean result. Remove O_register handling.
329 (match_regno, match_reg, match_reg_range): New functions.
330 (match_int_operand, match_mapped_int_operand, match_msb_operand)
331 (match_reg_operand, match_reg_pair_operand, match_perf_reg_operand)
332 (match_addiusp_operand, match_clo_clz_dest_operand)
333 (match_lwm_swm_list_operand, match_entry_exit_operand)
334 (match_save_restore_list_operand, match_mdmx_imm_reg_operand)
335 (match_tied_reg_operand): Remove "s" argument and return a boolean
336 result. Match tokens rather than text. Update calls to
337 match_const_int. Rely on match_regno to call check_regno.
338 (match_pcrel_operand, match_pc_operand): Replace "s" argument with
339 "arg" argument. Return a boolean result.
340 (parse_float_constant): Replace with...
341 (match_float_constant): ...this new function.
342 (match_operand): Remove "s" argument and return a boolean result.
343 Update calls to subfunctions.
344 (mips_ip, mips16_ip): Call mips_parse_arguments. Use match routines
345 rather than string-parsing routines. Update handling of optional
346 registers for token scheme.
347
89565f1b
RS
3482013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
349
350 * config/tc-mips.c (parse_float_constant): Split out from...
351 (mips_ip): ...here.
352
3c14a432
RS
3532013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
354
355 * config/tc-mips.c (INSERT_BITS, INSERT_OPERAND, MIPS16_INSERT_OPERAND):
356 Delete.
357
364215c8
RS
3582013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
359
360 * config/tc-mips.c (mips32_to_16_reg_map): Delete.
361 (match_entry_exit_operand): New function.
362 (match_save_restore_list_operand): Likewise.
363 (match_operand): Use them.
364 (check_absolute_expr): Delete.
365 (mips16_ip): Rewrite main parsing loop to use mips_operands.
366
9e12b7a2
RS
3672013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
368
369 * config/tc-mips.c: Enable functions commented out in previous patch.
370 (SKIP_SPACE_TABS): Move further up file.
371 (mips32_to_micromips_reg_b_map, mips32_to_micromips_reg_c_map)
372 (mips32_to_micromips_reg_d_map, mips32_to_micromips_reg_e_map)
373 (ips32_to_micromips_reg_f_map, mips32_to_micromips_reg_g_map)
374 (mips32_to_micromips_reg_l_map, mips32_to_micromips_reg_m_map)
375 (mips32_to_micromips_reg_q_map, mips32_to_micromips_reg_n_map)
376 (micromips_imm_b_map, micromips_imm_c_map): Delete.
377 (mips_lookup_reg_pair): Delete.
378 (macro): Use report_bad_range and report_bad_field.
379 (mips_immed, expr_const_in_range): Delete.
380 (mips_ip): Rewrite main parsing loop to use new functions.
381
a1d78564
RS
3822013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
383
384 * config/tc-mips.c (mips_oddfpreg_ok): Move further up file.
385 Change return type to bfd_boolean.
386 (report_bad_range, report_bad_field): New functions.
387 (mips_arg_info): New structure.
388 (match_const_int, convert_reg_type, check_regno, match_int_operand)
389 (match_mapped_int_operand, match_msb_operand, match_reg_operand)
390 (match_reg_pair_operand, match_pcrel_operand, match_perf_reg_operand)
391 (match_addiusp_operand, match_clo_clz_dest_operand)
392 (match_lwm_swm_list_operand, match_mdmx_imm_reg_operand)
393 (match_pc_operand, match_tied_reg_operand, match_operand)
394 (check_completed_insn): New functions, commented out for now.
395
e077a1c8
RS
3962013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
397
398 * config/tc-mips.c (insn_insert_operand): New function.
399 (macro_build, mips16_macro_build): Put null character check
400 in the for loop and convert continues to breaks. Use operand
401 structures to handle constant operands.
402
ab902481
RS
4032013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
404
405 * config/tc-mips.c (validate_mips_insn): Move further up file.
406 Add insn_bits and decode_operand arguments. Use the mips_operand
407 fields to work out which bits an operand occupies. Detect double
408 definitions.
409 (validate_micromips_insn): Move further up file. Call into
410 validate_mips_insn.
411
2f8b73cc
RS
4122013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
413
414 * config/tc-mips.c (mips16_macro_build): Remove 'Y' case.
415
c8276761
RS
4162013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
417
418 * config/tc-mips.c (macro_build): Take an int for "C", "k", "\\"
419 and "~".
420 (macro): Update accordingly.
421
77bd4346
RS
4222013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
423
424 * config/tc-mips.c (imm_expr, imm2_expr, offset_expr): Tweak commentary.
425 (imm_reloc): Delete.
426 (md_assemble): Remove imm_reloc handling.
427 (mips_ip): Update commentary. Use offset_expr and offset_reloc
428 rather than imm_expr and imm_reloc for 'i', 'j' and 'u'.
429 Use a temporary array rather than imm_reloc when parsing
430 constant expressions. Remove imm_reloc initialization.
431 (mips16_ip): Update commentary. Use offset_expr and offset_reloc
432 for the relaxable field. Use a relax_char variable to track the
433 type of this field. Remove imm_reloc initialization.
434
cc537e56
RS
4352013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
436
437 * config/tc-mips.c (mips16_ip): Handle "I".
438
ba92f887
MR
4392013-07-12 Maciej W. Rozycki <macro@codesourcery.com>
440
441 * config/tc-mips.c (mips_flag_nan2008): New variable.
442 (options): Add OPTION_NAN enum value.
443 (md_longopts): Handle it.
444 (md_parse_option): Likewise.
445 (s_nan): New function.
446 (mips_elf_final_processing): Handle EF_MIPS_NAN2008.
447 (md_show_usage): Add -mnan.
448
449 * doc/as.texinfo (Overview): Add -mnan.
450 * doc/c-mips.texi (MIPS Opts): Document -mnan.
451 (MIPS NaN Encodings): New node. Document .nan directive.
452 (MIPS-Dependent): List the new node.
453
c1094734
TG
4542013-07-09 Tristan Gingold <gingold@adacore.com>
455
456 * configure.com: Define HAVE_SYS_TYPES_H and HAVE_UNISTD_H
457
0cbbe1b8
RS
4582013-07-08 Richard Sandiford <rdsandiford@googlemail.com>
459
460 * config/tc-mips.c (mips_ip): Unconditionally parse an expression
461 for 'A' and assume that the constant has been elided if the result
462 is an O_register.
463
f2ae14a1
RS
4642013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
465
466 * config/tc-mips.c (gprel16_reloc_p): New function.
467 (macro_read_relocs): Assume BFD_RELOC_LO16 if all relocs are
468 BFD_RELOC_UNUSED.
469 (offset_high_part, small_offset_p): New functions.
470 (nacro): Use them. Remove *_OB and *_DOB cases. For single-
471 register load and store macros, handle the 16-bit offset case first.
472 If a 16-bit offset is not suitable for the instruction we're
473 generating, load it into the temporary register using
474 ADDRESS_ADDI_INSN. Make the M_LI_DD code fall through into the
475 M_L_DAB code once the address has been constructed. For double load
476 and store macros, again handle the 16-bit offset case first.
477 If the second register cannot be accessed from the same high
478 part as the first, load it into AT using ADDRESS_ADDI_INSN.
479 Fix the handling of LD in cases where the first register is the
480 same as the base. Also handle the case where the offset is
481 not 16 bits and the second register cannot be accessed from the
482 same high part as the first. For unaligned loads and stores,
483 fuse the offbits == 12 and old "ab" handling. Apply this handling
484 whenever the second offset needs a different high part from the first.
485 Construct the offset using ADDRESS_ADDI_INSN where possible,
486 for offbits == 16 as well as offbits == 12. Use offset_reloc
487 when constructing the individual loads and stores.
488 (mips_ip): Set up imm_expr, imm2_expr, offset_expr, imm_reloc
489 and offset_reloc before matching against a particular opcode.
490 Handle elided 'A' constants. Allow 'A' constants to use
491 relocation operators.
492
5c324c16
RS
4932013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
494
495 * config/tc-mips.c (validate_mips_insn): Remove "[" and "]" handling.
496 (mips_ip): Likewise. Do not set is_mdmx for INSN_5400 instructions.
497 Check constraints on the VR5400 RZU.OB, SLL.OB and SRL.OB instructions.
498
23e69e47
RS
4992013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
500
501 * config/tc-mips.c (mips_ip): Preserve the real bit number for "+p".
502 Require the msb to be <= 31 for "+s". Check that the size is <= 31
503 for both "+s" and "+S".
504
27c5c572
RS
5052013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
506
507 * config/tc-mips.c (validate_mips_insn, validate_micromips_insn):
508 (mips_ip, mips16_ip): Handle "+i".
509
e76ff5ab
RS
5102013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
511
512 * config/tc-mips.c (mips32_to_micromips_reg_h_map): Delete.
513 (micromips_to_32_reg_h_map): Rename to...
514 (micromips_to_32_reg_h_map1): ...this.
515 (micromips_to_32_reg_i_map): Rename to...
516 (micromips_to_32_reg_h_map2): ...this.
517 (mips_lookup_reg_pair): New function.
518 (gpr_write_mask, macro): Adjust after above renaming.
519 (validate_micromips_insn): Remove "mi" handling.
520 (mips_ip): Likewise. Parse both registers in a pair for "mh".
521
fa7616a4
RS
5222013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
523
524 * config/tc-mips.c (validate_mips_insn, validate_micromips_insn)
525 (mips_ip): Remove "+D" and "+T" handling.
526
fb798c50
AK
5272013-07-05 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
528
529 * config/tc-s390.c (md_gather_operands, md_apply_fix): Support new
530 relocs.
531
2c0a3565
MS
5322013-07-03 Marcus Shawcroft <marcus.shawcroft@arm.com>
533
4aa2c5e2
MS
534 * config/tc-aarch64.c (reloc_table): Merge got_prel19 into got.
535
5362013-07-02 Marcus Shawcroft <marcus.shawcroft@arm.com>
537
2c0a3565
MS
538 * config/tc-aarch64.c (md_apply_fix): Reorder case values.
539 (aarch64_force_relocation): Likewise.
540
f40da81b
AM
5412013-07-02 Alan Modra <amodra@gmail.com>
542
543 * config/tc-ppc.c (ppc_elf_adjust_symtab): Don't make .TOC. weak.
544
81566a9b
MR
5452013-06-26 Maciej W. Rozycki <macro@codesourcery.com>
546
547 * doc/as.texinfo (Overview): Remove @samp from MIPS ISA names.
548 * doc/c-mips.texi (MIPS Options): Remove @sc from MIPS ISA names.
549 Replace @sc{mips16} with literal `MIPS16'.
550 (MIPS ISA): Replace @sc{mips3} with literal `MIPS III'.
551
a6bb11b2
YZ
5522013-06-26 Yufeng Zhang <yufeng.zhang@arm.com>
553
554 * config/tc-aarch64.c (reloc_table): Replace
555 BFD_RELOC_AARCH64_LD64_GOT_LO12_NC with
556 BFD_RELOC_AARCH64_LD_GOT_LO12_NC; likewise to
557 BFD_RELOC_AARCH64_TLSDESC_LD64_LO12_NC and
558 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC.
559 (md_apply_fix): Handle BFD_RELOC_AARCH64_LD_GOT_LO12_NC,
560 BFD_RELOC_AARCH64_LD32_GOT_LO12_NC,
561 BFD_RELOC_AARCH64_TLSDESC_LD_LO12_NC,
562 BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC,
563 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC and
564 BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC.
565 (aarch64_force_relocation): Likewise.
566
cec5225b
YZ
5672013-06-26 Yufeng Zhang <yufeng.zhang@arm.com>
568
569 * config/tc-aarch64.c (ilp32_p): New static variable.
570 (elf64_aarch64_target_format): Return the target according to the
571 value of 'ilp32_p'.
572 (md_begin): Determine 'mach' according to the value of 'ilp32_p'.
573 (aarch64_opts): Add support for options '-milp32' and '-mlp64'.
574 (aarch64_dwarf2_addr_size): New function.
575 * config/tc-aarch64.h (aarch64_dwarf2_addr_size): New declaration.
576 (DWARF2_ADDR_SIZE): New define.
577
e335d9cb
RS
5782013-06-26 Richard Sandiford <rdsandiford@googlemail.com>
579
580 * doc/c-mips.texi: Use ISA instead of @sc{isa}.
581
18870af7
RS
5822013-06-26 Richard Sandiford <rdsandiford@googlemail.com>
583
584 * config/tc-mips.c (validate_mips_insn): Use STYPE rather than SHAMT.
585
833794fc
MR
5862013-06-25 Maciej W. Rozycki <macro@codesourcery.com>
587
588 * config/tc-mips.c (mips_set_options): Add insn32 member.
589 (mips_opts): Initialize it.
590 (NOP_INSN, NOP_INSN_SIZE): Handle insn32 mode.
591 (options): Add OPTION_INSN32 and OPTION_NO_INSN32 enum values.
592 (md_longopts): Add "minsn32" and "mno-insn32" options.
593 (is_size_valid): Handle insn32 mode.
594 (md_assemble): Pass instruction string down to macro.
595 (brk_fmt): Add second dimension and insn32 mode initializers.
596 (mfhl_fmt): Likewise.
597 (BRK_FMT, MFHL_FMT): Handle insn32 mode.
598 (macro_build) <'c'>: Handle microMIPS 32-bit BREAK encoding.
599 (macro_build_jalr, move_register): Handle insn32 mode.
600 (macro_build_branch_rs): Likewise.
601 (macro): Handle insn32 mode.
602 <M_JRADDIUSP>, <M_JRC>, <M_MOVEP>: New cases.
603 (mips_ip): Handle insn32 mode.
604 (md_parse_option): Handle OPTION_INSN32 and OPTION_NO_INSN32.
605 (s_mipsset): Handle "insn32" and "noinsn32" pseudo-ops.
606 (mips_handle_align): Handle insn32 mode.
607 (md_show_usage): Add -minsn32 and -mno-insn32.
608
609 * doc/as.texinfo (Target MIPS options): Add -minsn32 and
610 -mno-insn32 options.
611 (-minsn32, -mno-insn32): New options.
612 * doc/c-mips.texi (MIPS Opts): Add -minsn32 and -mno-insn32
613 options.
614 (MIPS assembly options): New node. Document .set insn32 and
615 .set noinsn32.
616 (MIPS-Dependent): List the new node.
617
d1706f38
NC
6182013-06-25 Nick Clifton <nickc@redhat.com>
619
620 * config/tc-msp430.c (msp430_srcoperand): Do not allow the use of
621 the PC in indirect addressing on 430xv2 parts.
622 (msp430_operands): Add version test to hardware bug encoding
623 restrictions.
624
477330fc
RM
6252013-06-24 Roland McGrath <mcgrathr@google.com>
626
d996d970
RM
627 * config/tc-arm.c (parse_reg_list): Use skip_past_char for '}',
628 so it skips whitespace before it.
629 (s_arm_unwind_save_mmxwr, s_arm_unwind_save_mmxwcg): Likewise.
630
477330fc
RM
631 * config/tc-arm.c (arm_symbol_chars): Include '{' and '}'.
632 (arm_reg_parse_multi): Skip whitespace first.
633 (parse_reg_list): Likewise.
634 (parse_vfp_reg_list): Likewise.
635 (s_arm_unwind_save_mmxwcg): Likewise.
636
24382199
NC
6372013-06-24 Nick Clifton <nickc@redhat.com>
638
639 PR gas/15623
640 * config/tc-arm.c (do_t_smc): Mark as ending an IT block.
641
c3678916
RS
6422013-06-23 Richard Sandiford <rdsandiford@googlemail.com>
643
644 * config/tc-mips.c (mips_ip): Fix swapped bit numbers in comments.
645
42429eac
RS
6462013-06-23 Richard Sandiford <rdsandiford@googlemail.com>
647
648 * config/tc-mips.c: Assert that offsetT and valueT are at least
649 8 bytes in size.
650 (GPR_SMIN, GPR_SMAX): New macros.
651 (macro, mips_ip): Remove code for 4-byte valueT and offsetT.
652
f3ded42a
RS
6532013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
654
655 * config/tc-mips.c: Remove OBJ_ELF, OBJ_MAYBE_ELF and IS_ELF
656 conditions. Remove any code deselected by them.
657 (s_mips_frame, s_mips_mask): Handle ECOFF_DEBUGGING case first.
658
e8044f35
RS
6592013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
660
661 * NEWS: Note removal of ECOFF support.
662 * doc/as.texinfo (--emulation): Update for the removal of MIPS ECOFF.
663 * Makefile.am (TARG_ENV_HFILES): Remove config/te-lnews.h.
664 (MULTI_CFILES): Remove config/e-mipsecoff.c.
665 * Makefile.in: Regenerate.
666 * configure.in: Remove MIPS ECOFF references.
667 (mips-sony-bsd*, mips-*-bsd*, mips-*-lnews*-ecoff, mips-*-*-ecoff):
668 Delete cases.
669 (mips-*-irix5*-*, mips*-*-linux*-*, mips*-*-freebsd*)
670 (mips*-*-kfreebsd*-gnu, mips-*-*-elf): Fold into...
671 (mips-*-*): ...this single case.
672 (mipsbecoff, mipslecoff, mipsecoff): Remove emulations. Expect
673 MIPS emulations to be e-mipself*.
674 * configure: Regenerate.
675 * configure.tgt (mips-sony-bsd*, mips-*-ultrix*, mips-*-osf*)
676 (mips-*-ecoff*, mips-*-pe*, mips-*-irix*, ips-*-lnews*, mips-*-riscos*)
677 (mips-*-sysv*): Remove coff and ecoff cases.
678 * as.c (mipsbecoff, mipslecoff, mipsecoff): Remove.
679 * ecoff.c: Remove reference to MIPS ECOFF.
680 * config/e-mipsecoff.c, config/te-lnews.h: Delete files.
681 * config/tc-mips.c (ECOFF_LITTLE_FORMAT): Delete.
682 (RDATA_SECTION_NAME, mips_target_form): Remove COFF and ECOFF cases.
683 (mips_hi_fixup): Tweak comment.
684 (append_insn): Require a howto.
685 (mips_after_parse_args): Remove OBJ_MAYBE_ECOFF code.
686
98508b2a
RS
6872013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
688
689 * doc/as.texinfo: Use MIPS rather than @sc{mips} throughout.
690 Use "CPU" instead of "cpu".
691 * doc/c-mips.texi: Likewise.
692 (MIPS Opts): Rename to MIPS Options.
693 (MIPS option stack): Rename to MIPS Option Stack.
694 (MIPS ASE instruction generation overrides): Rename to
695 MIPS ASE Instruction Generation Overrides (for now).
696 (MIPS floating-point): Rename to MIPS Floating-Point.
697
fc16f8cc
RS
6982013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
699
700 * doc/c-mips.texi (MIPS Macros): New section.
701 (MIPS Object): Replace with...
702 (MIPS Small Data): ...this new section.
703
5a7560b5
RS
7042013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
705
706 * doc/c-mips.texi (MIPS symbol sizes): Move section further up file.
707 Capitalize name. Use @kindex instead of @cindex for .set entries.
708
a1b86ab7
RS
7092013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
710
711 * doc/c-mips.texi (MIPS Stabs): Remove section.
712
c6278170
RS
7132013-06-20 Richard Sandiford <rdsandiford@googlemail.com>
714
715 * config/tc-mips.c (ISA_SUPPORTS_SMARTMIPS, ISA_SUPPORTS_DSP_ASE)
716 (ISA_SUPPORTS_DSP64_ASE, ISA_SUPPORTS_DSPR2_ASE, ISA_SUPPORTS_EVA_ASE)
717 (ISA_SUPPORTS_MT_ASE, ISA_SUPPORTS_MCU_ASE, ISA_SUPPORTS_VIRT_ASE)
718 (ISA_SUPPORTS_VIRT64_ASE): Delete.
719 (mips_ase): New structure.
720 (mips_ases): New table.
721 (FP64_ASES): New macro.
722 (mips_ase_groups): New array.
723 (mips_isa_rev, mips_ase_mask, mips_check_isa_supports_ase)
724 (mips_check_isa_supports_ases, mips_set_ase, mips_lookup_ase): New
725 functions.
726 (is_opcode_valid): Use mips_ases to get the 64-bit ASE flags.
727 (md_parse_option): Use mips_ases and mips_set_ase instead of
728 separate case statements for each ASE option.
729 (mips_after_parse_args): Use FP64_ASES. Use
730 mips_check_isa_supports_ases to check the ASEs against
731 other options.
732 (s_mipsset): Use mips_ases and mips_set_ase instead of
733 separate if statements for each ASE option. Use
734 mips_check_isa_supports_ases, even when a non-ASE option
735 is specified.
736
63a4bc21
KT
7372013-06-19 Greta Yorsh <Greta.Yorsh@arm.com>
738
739 * config/tc-arm.c (arm_cpus): Add support for Cortex-A12.
740
c31f3936
RS
7412013-06-18 Richard Sandiford <rdsandiford@googlemail.com>
742
743 * config/tc-mips.c (md_shortopts, options, md_longopts)
744 (md_longopts_size): Move earlier in file.
745
846ef2d0
RS
7462013-06-18 Richard Sandiford <rdsandiford@googlemail.com>
747
748 * config/tc-mips.c (mips_set_options): Replace separate "ase_*" fields
749 with a single "ase" bitmask.
750 (mips_opts): Update accordingly.
751 (file_ase, file_ase_explicit): New variables.
752 (file_ase_mips3d, file_ase_mdmx, file_ase_smartmips, file_ase_dsp)
753 (file_ase_dspr2, file_ase_eva, file_ase_mt, file_ase_virt): Delete.
754 (ISA_HAS_ROR): Adjust for mips_set_options change.
755 (is_opcode_valid): Take the base ase mask directly from mips_opts.
756 (mips_ip): Adjust for mips_set_options change.
757 (md_parse_option): Likewise. Update file_ase_explicit.
758 (mips_after_parse_args): Adjust for mips_set_options change.
759 Use bitmask operations to select the default ASEs. Set file_ase
760 rather than individual per-ASE variables.
761 (s_mipsset): Adjust for mips_set_options change.
762 (mips_elf_final_processing): Test file_ase rather than
763 file_ase_mdmx. Remove commented-out code.
764
d16afab6
RS
7652013-06-18 Richard Sandiford <rdsandiford@googlemail.com>
766
767 * config/tc-mips.c (mips_cpu_info): Add an "ase" field.
768 (MIPS_CPU_ASE_SMARTMIPS, MIPS_CPU_ASE_DSP, MIPS_CPU_ASE_MT)
769 (MIPS_CPU_ASE_MIPS3D, MIPS_CPU_ASE_MDMX, MIPS_CPU_ASE_DSPR2)
770 (MIPS_CPU_ASE_MCU, MIPS_CPU_ASE_VIRT, MIPS_CPU_ASE_EVA): Delete.
771 (mips_after_parse_args): Use the new "ase" field to choose
772 the default ASEs.
773 (mips_cpu_info_table): Move ASEs from the "flags" field to the
774 "ase" field.
775
e83a675f
RE
7762013-06-18 Richard Earnshaw <rearnsha@arm.com>
777
778 * config/tc-arm.c (symbol_preemptible): New function.
779 (relax_branch): Use it.
780
7f3c4072
CM
7812013-06-17 Catherine Moore <clm@codesourcery.com>
782 Maciej W. Rozycki <macro@codesourcery.com>
783 Chao-Ying Fu <fu@mips.com>
784
785 * config/tc-mips.c (mips_set_options): Add ase_eva.
786 (mips_set_options mips_opts): Add ase_eva.
787 (file_ase_eva): Declare.
788 (ISA_SUPPORTS_EVA_ASE): Define.
789 (IS_SEXT_9BIT_NUM): Define.
790 (MIPS_CPU_ASE_EVA): Define.
791 (is_opcode_valid): Add support for ase_eva.
792 (macro_build): Likewise.
793 (macro): Likewise.
794 (validate_mips_insn): Likewise.
795 (validate_micromips_insn): Likewise.
796 (mips_ip): Likewise.
797 (options): Add OPTION_EVA and OPTION_NO_EVA.
798 (md_longopts): Add -meva and -mno-eva.
799 (md_parse_option): Process new options.
800 (mips_after_parse_args): Check for valid EVA combinations.
801 (s_mipsset): Likewise.
802
e410add4
RS
8032013-06-14 Richard Sandiford <rsandifo@linux.vnet.ibm.com>
804
805 * dwarf2dbg.h (dwarf2_move_insn): Declare.
806 * dwarf2dbg.c (line_subseg): Add pmove_tail.
807 (get_line_subseg): Add create_p argument. Initialize pmove_tail.
808 (dwarf2_gen_line_info_1): Update call accordingly.
809 (dwarf2_move_insn): New function.
810 * config/tc-mips.c (append_insn): Use dwarf2_move_insn.
811
6a50d470
RS
8122013-06-14 Richard Sandiford <rsandifo@linux.vnet.ibm.com>
813
814 Revert:
815
816 2011-09-05 Richard Sandiford <rdsandiford@googlemail.com>
817
818 PR gas/13024
819 * dwarf2dbg.c (pending_lines, pending_lines_tail): New variables.
820 (dwarf2_gen_line_info_1): Delete.
821 (dwarf2_push_line, dwarf2_flush_pending_lines): New functions.
822 (dwarf2_gen_line_info, dwarf2_emit_label): Use them.
823 (dwarf2_consume_line_info): Call dwarf2_flush_pending_lines.
824 (dwarf2_directive_loc): Push previous .locs instead of generating
825 them immediately.
826
f122319e
CF
8272013-06-13 Chao-ying Fu <Chao-ying.Fu@imgtec.com>
828
829 * config/tc-mips.c (ISA_SUPPORTS_VIRT_ASE): Support micromips.
830 (ISA_SUPPORTS_VIRT64_ASE): Support 64-bit micromips.
831
909c7f9c
NC
8322013-06-13 Nick Clifton <nickc@redhat.com>
833
834 PR gas/15602
835 * config/tc-m68k.h (TC_CHECK_ADJUSTED_BROKEN_DOT_WORD): Define.
836 * config/tc-m68k.c (tc_m68k_check_adjusted_broken_word): New
837 function. Generates an error if the adjusted offset is out of a
838 16-bit range.
839
5d5755a7
SL
8402013-06-12 Sandra Loosemore <sandra@codesourcery.com>
841
842 * config/tc-nios2.c (md_apply_fix): Mask constant
843 BFD_RELOC_NIOS2_HIADJ16 value to 16 bits.
844
3bf0dbfb
MR
8452013-06-10 Maciej W. Rozycki <macro@codesourcery.com>
846
847 * config/tc-mips.c (append_insn): Don't do branch relaxation for
848 MIPS-3D instructions either.
849 (md_convert_frag): Update the COPx branch mask accordingly.
850
851 * config/tc-mips.c (md_show_usage): Document --[no-]relax-branch
852 option.
853 * doc/as.texinfo (Overview): Add --relax-branch and
854 --no-relax-branch.
855 * doc/c-mips.texi (MIPS Opts): Document --relax-branch and
856 --no-relax-branch.
857
9daf7bab
SL
8582013-06-09 Sandra Loosemore <sandra@codesourcery.com>
859
860 * config/tc-nios2.c (nios2_parse_args): Allow trap argument to
861 omitted.
862
d301a56b
RS
8632013-06-08 Catherine Moore <clm@codesourcery.com>
864
865 * config/tc-mips.c (is_opcode_valid): Build ASE mask.
866 (is_opcode_valid_16): Pass ase value to opcode_is_member.
867 (append_insn): Change INSN_xxxx to ASE_xxxx.
868
7bab7634
DC
8692013-06-01 George Thomas <george.thomas@atmel.com>
870
cbe02d4f 871 * gas/config/tc-avr.c: Change ISA for devices with USB support to
7bab7634
DC
872 AVR_ISA_XMEGAU
873
f60cf82f
L
8742013-05-31 H.J. Lu <hongjiu.lu@intel.com>
875
876 * config/tc-i386.c (md_begin): Don't align text/data/bss sections
877 for ELF.
878
a3f278e2
CM
8792013-05-31 Paul Brook <paul@codesourcery.com>
880
a3f278e2
CM
881 * config/tc-mips.c (s_ehword): New.
882
067ec077
CM
8832013-05-30 Paul Brook <paul@codesourcery.com>
884
885 * config/tc-mips.c (md_apply_fix): Support BFD_RELOC_MIPS_EH.
886
d6101ac2
MR
8872013-05-29 Maciej W. Rozycki <macro@codesourcery.com>
888
889 * write.c (resolve_reloc_expr_symbols): On REL targets don't
890 convert relocs who have no relocatable field either. Rephrase
891 the conditional so that the PC-relative check is only applied
892 for REL targets.
893
f19ccbda
MR
8942013-05-28 Chao-ying Fu <Chao-ying.Fu@imgtec.com>
895
896 * config/tc-mips.c (macro) <ld>: Don't use $zero for address
897 calculation.
898
418009c2
YZ
8992013-05-28 Yufeng Zhang <yufeng.zhang@arm.com>
900
901 * config/tc-aarch64.c (reloc_table): Update to use
477330fc 902 BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21 instead of
418009c2
YZ
903 BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE.
904 (md_apply_fix): Likewise.
905 (aarch64_force_relocation): Likewise.
906
0a8897c7
KT
9072013-05-28 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
908
909 * config/tc-arm.c (it_fsm_post_encode): Improve
910 warning messages about deprecated IT block formats.
911
89d2a2a3
MS
9122013-05-28 Marcus Shawcroft <marcus.shawcroft@arm.com>
913
914 * config/tc-aarch64.c (md_apply_fix): Move value range checking
915 inside fx_done condition.
916
c77c0862
RS
9172013-05-22 Jürgen Urban <JuergenUrban@gmx.de>
918
919 * config/tc-mips.c (macro): Handle M_LQC2_AB and M_SQC2_AB.
920
c0637f3a
PB
9212013-05-20 Peter Bergner <bergner@vnet.ibm.com>
922
923 * config/tc-ppc.c (ppc_setup_opcodes): Use new_seg to fix error
924 and clean up warning when using PRINT_OPCODE_TABLE.
925
5656a981
AM
9262013-05-20 Alan Modra <amodra@gmail.com>
927
928 * config/tc-ppc.c (md_apply_fix): Hoist code common to insn
929 and data fixups performing shift/high adjust/sign extension on
930 fieldval. Sink fx_pcrel handling and checks. Use fixP->fx_size
931 when writing data fixups rather than recalculating size.
932
997b26e8
JBG
9332013-05-16 Jan-Benedict Glaw <jbglaw@lug-owl.de>
934
935 * doc/c-msp430.texi: Fix typo.
936
9f6e76f4
TG
9372013-05-16 Tristan Gingold <gingold@adacore.com>
938
939 * config/tc-ppc.c (ppc_is_toc_sym): Symbols of class XMC_TC
940 are also TOC symbols.
941
638d3803
NC
9422013-05-16 Nick Clifton <nickc@redhat.com>
943
944 * config/tc-msp430.c: Make -mmcu recognise more part numbers.
945 Add -mcpu command to specify core type.
997b26e8 946 * doc/c-msp430.texi: Update documentation.
638d3803 947
b015e599
AP
9482013-05-09 Andrew Pinski <apinski@cavium.com>
949
950 * config/tc-mips.c (struct mips_set_options): New ase_virt field.
951 (mips_opts): Update for the new field.
952 (file_ase_virt): New variable.
953 (ISA_SUPPORTS_VIRT_ASE): New macro.
954 (ISA_SUPPORTS_VIRT64_ASE): New macro.
955 (MIPS_CPU_ASE_VIRT): New define.
956 (is_opcode_valid): Handle ase_virt.
957 (macro_build): Handle "+J".
958 (validate_mips_insn): Likewise.
959 (mips_ip): Likewise.
960 (enum options): Add OPTION_VIRT and OPTION_NO_VIRT.
961 (md_longopts): Add mvirt and mnovirt
962 (md_parse_option): Handle OPTION_VIRT and OPTION_NO_VIRT.
963 (mips_after_parse_args): Handle ase_virt field.
964 (s_mipsset): Handle "virt" and "novirt".
965 (mips_elf_final_processing): Add a comment about virt ASE might need
966 a new flag.
967 (md_show_usage): Print out the usage of -mvirt and mno-virt options.
968 * doc/c-mips.texi: Document -mvirt and -mno-virt.
969 Document ".set virt" and ".set novirt".
970
da8094d7
AM
9712013-05-09 Alan Modra <amodra@gmail.com>
972
973 * config/tc-ppc.c (md_apply_fix): Sign extend fieldval under
974 control of operand flag bits.
975
c5f8c205
AM
9762013-05-07 Alan Modra <amodra@gmail.com>
977
978 * config/tc-ppc.c (PPC_VLE_SPLIT16A): Delete unused macro.
979 (PPC_VLE_SPLIT16D, PPC_VLE_LO16A, PPC_VLE_LO16D): Likewise.
980 (PPC_VLE_HI16A, PPC_VLE_HI16D): Likewise.
981 (PPC_VLE_HA16A, PPC_VLE_HA16D): Likewise.
982 (md_apply_fix): Set fx_no_overflow for assorted relocations.
983 Shift and sign-extend fieldval for use by some VLE reloc
984 operand->insert functions.
985
b47468a6
CM
9862013-05-06 Paul Brook <paul@codesourcery.com>
987 Catherine Moore <clm@codesourcery.com>
988
c5f8c205
AM
989 * config/tc-mips.c (md_pcrel_from): Handle BFD_RELOC_32_PCREL.
990 (limited_pcrel_reloc_p): Likewise.
b47468a6
CM
991 (md_apply_fix): Likewise.
992 (tc_gen_reloc): Likewise.
993
2de39019
CM
9942013-05-06 Richard Sandiford <rdsandiford@googlemail.com>
995
996 * config/tc-mips.c (limited_pcrel_reloc_p): New function.
997 (mips_fix_adjustable): Adjust pc-relative check to use
998 limited_pc_reloc_p.
999
754e2bb9
RS
10002013-05-02 Richard Sandiford <rdsandiford@googlemail.com>
1001
1002 * config/tc-mips.c (mips_pseudo_table): Add stabd and stabs entries.
1003 (s_mips_stab): Do not restrict to stabn only.
1004
13761a11
NC
10052013-05-02 Nick Clifton <nickc@redhat.com>
1006
1007 * config/tc-msp430.c: Add support for the MSP430X architecture.
1008 Add code to insert a NOP instruction after any instruction that
1009 might change the interrupt state.
1010 Add support for the LARGE memory model.
1011 Add code to initialise the .MSP430.attributes section.
1012 * config/tc-msp430.h: Add support for the MSP430X architecture.
1013 * doc/c-msp430.texi: Document the new -mL and -mN command line
1014 options.
1015 * NEWS: Mention support for the MSP430X architecture.
1016
df26367c
MR
10172013-05-01 Maciej W. Rozycki <macro@codesourcery.com>
1018
1019 * configure.tgt: Replace alpha*-*-linuxecoff* pattern with
1020 alpha*-*-linux*ecoff*.
1021
f02d8318
CF
10222013-04-30 Chao-ying Fu <Chao-ying.Fu@imgtec.com>
1023
1024 * config/tc-mips.c (mips_ip): Add sizelo.
1025 For "+C", "+G", and "+H", set sizelo and compare against it.
1026
b40bf0a2
NC
10272013-04-29 Nick Clifton <nickc@redhat.com>
1028
1029 * as.c (Options): Add -gdwarf-sections.
1030 (parse_args): Likewise.
1031 * as.h (flag_dwarf_sections): Declare.
1032 * dwarf2dbg.c (emit_fixed_inc_line_addr): Skip section changes.
1033 (process_entries): When -gdwarf-sections is enabled generate
1034 fragmentary .debug_line sections.
1035 (out_debug_line): Set the section for the .debug_line section end
1036 symbol.
1037 * doc/as.texinfo: Document -gdwarf-sections.
1038 * NEWS: Mention -gdwarf-sections.
1039
8eeccb77 10402013-04-26 Christian Groessler <chris@groessler.org>
00a3147e
CG
1041
1042 * config/tc-z8k.c (md_parse_option): Set z8k_target_from_cmdline
1043 according to the target parameter. Don't call s_segm since s_segm
1044 calls bfd_set_arch_mach using stdoutput, but stdoutput isn't
1045 initialized yet.
1046 (md_begin): Call s_segm according to target parameter from command
1047 line.
1048
49926cd0
AM
10492013-04-25 Alan Modra <amodra@gmail.com>
1050
1051 * configure.in: Allow little-endian linux.
1052 * configure: Regenerate.
1053
e3031850
SL
10542013-04-24 Sandra Loosemore <sandra@codesourcery.com>
1055
1056 * config/tc-nios2.c (nios2_control_register_arg_p): Rename
1057 "fstatus" control register to "eccinj".
1058
cb948fc0
KT
10592013-04-19 Kai Tietz <ktietz@redhat.com>
1060
1061 * configure.tgt (i386-*-cygwin): Handle x86_64 cygwin.
1062
4455e9ad
JB
10632013-04-15 Julian Brown <julian@codesourcery.com>
1064
1065 * expr.c (add_to_result, subtract_from_result): Make global.
1066 * expr.h (add_to_result, subtract_from_result): Add prototypes.
1067 * config/tc-sh.c (sh_optimize_expr): Use add_to_result,
1068 subtract_from_result to handle extra bit of precision for .sleb128
1069 directive operands.
1070
956a6ba3
JB
10712013-04-10 Julian Brown <julian@codesourcery.com>
1072
1073 * read.c (convert_to_bignum): Add sign parameter. Use it
1074 instead of X_unsigned to determine sign of resulting bignum.
1075 (emit_expr): Pass extra argument to convert_to_bignum.
1076 (emit_leb128_expr): Use X_extrabit instead of X_unsigned. Pass
1077 X_extrabit to convert_to_bignum.
1078 (parse_bitfield_cons): Set X_extrabit.
1079 * expr.c (make_expr_symbol, expr_build_uconstant, operand):
1080 Initialise X_extrabit field as appropriate.
1081 (add_to_result): New.
1082 (subtract_from_result): New.
1083 (expr): Use above.
1084 * expr.h (expressionS): Add X_extrabit field.
1085
eb9f3f00
JB
10862013-04-10 Jan Beulich <jbeulich@suse.com>
1087
1088 * gas/config/tc-arm.c (encode_arm_addr_mode_3): Only reject base
1089 register being PC when is_t or writeback, and use distinct
1090 diagnostic for the latter case.
1091
ccb84d65
JB
10922013-04-10 Jan Beulich <jbeulich@suse.com>
1093
1094 * gas/config/tc-arm.c (parse_operands): Re-write
1095 po_barrier_or_imm().
1096 (do_barrier): Remove bogus constraint().
1097 (do_t_barrier): Remove.
1098
4d13caa0
NC
10992013-04-09 Joerg Wunsch <joerg.wunsch@atmel.com>
1100
1101 * gas/config/tc-avr.c (mcu_types): Add ATmega64RFR2,
1102 ATmega644RFR2, ATmega128RFR2, ATmega1284RFR2, ATmega256RFR2,
1103 ATmega2564RFR2
1104 * gas/doc/c-avr.texi (-mmcu documentation): Likewise.
1105
16d02dc9
JB
11062013-04-09 Jan Beulich <jbeulich@suse.com>
1107
1108 * gas/config/tc-arm.c (do_vmrs): Accept all control registers.
1109 Use local variable Rt in more places.
1110 (do_vmsr): Accept all control registers.
1111
05ac0ffb
JB
11122013-04-09 Jan Beulich <jbeulich@suse.com>
1113
1114 * gas/config/tc-arm.c (do_neon_mov): Fake an instruction suffix
1115 if there was none specified for moves between scalar and core
1116 register.
1117
2d51fb74
JB
11182013-04-09 Jan Beulich <jbeulich@suse.com>
1119
1120 * gas/config/tc-arm.c (do_neon_ldx_stx): Reject VSTn in the
1121 NEON_ALL_LANES case.
1122
94dcf8bf
JB
11232013-04-08 Jan Beulich <jbeulich@suse.com>
1124
1125 * gas/config/tc-arm.c (do_neon_ldr_str): Correct disgnostics for
1126 PC-relative VSTR.
1127
1472d06f
JB
11282013-04-08 Jan Beulich <jbeulich@suse.com>
1129
1130 * gas/config/tc-arm.c (reg_names): Convert duplicate SP_fiq
1131 entry to sp_fiq.
1132
0c76cae8
AM
11332013-04-03 Alan Modra <amodra@gmail.com>
1134
1135 * doc/as.texinfo: Add support to generate man options for h8300.
1136 * doc/c-h8300.texi: Likewise.
1137
92eb40d9
RR
11382013-03-28 Ramana Radhakrishnan <ramana.radhakrishnan@arm.com>
1139
1140 * config/tc-arm.c (arm_cpus): Add support for Cortex-A53 and
1141 Cortex-A57.
1142
51dcdd4d
NC
11432013-03-27 Alexis Deruelle <alexis.deruelle@gmail.com>
1144
1145 PR binutils/15068
1146 * config/tc-tic6x.c (tic6x_try_encode): Add use of bitfields array.
1147
c5d685bf
NC
11482013-03-26 Nick Clifton <nickc@redhat.com>
1149
9b978282
NC
1150 PR gas/15295
1151 * listing.c (rebuffer_line): Rewrite to avoid seeking back to the
1152 start of the file each time.
1153
c5d685bf
NC
1154 PR gas/15178
1155 * config/tc-sparc.h (ELF_TARGET_FORMAT): Set to elf32-sparc for
1156 FreeBSD targets.
1157
9699c833
TG
11582013-03-26 Douglas B Rupp <rupp@gnat.com>
1159
1160 * config/tc-ia64.c (emit_one_bundle): Move last_slot adjustment
1161 after fixup.
1162
4755303e
WN
11632013-03-21 Will Newton <will.newton@linaro.org>
1164
1165 * config/tc-arm.c (encode_thumb32_addr_mode): Emit an error for all
1166 pc-relative str instructions in Thumb mode.
1167
81f5558e
NC
11682013-03-21 Michael Schewe <michael.schewe@gmx.net>
1169
1170 * config/tc-h8300.c (do_a_fix_imm): Add relaxation of mov
1171 @(disp:32,ERx) to mov @(disp:16,ERx) insns by new reloc
1172 R_H8_DISP32A16.
1173 * config/tc-h8300.h: Remove duplicated defines.
1174
71863e73
NC
11752013-03-21 Senthil Kumar Selvaraj <senthil_kumar.selvaraj@atmel.com>
1176
1177 PR gas/15282
1178 * tc-avr.c (mcu_has_3_byte_pc): New function.
1179 (tc_cfi_frame_initial_instructions): Call it to find return
1180 address size.
1181
795b8e6b
NC
11822013-03-20 Alexis Deruelle <alexis.deruelle@gmail.com>
1183
1184 PR gas/15095
1185 * config/tc-tic6x.c (tic6x_try_encode): Handle
1186 tic6x_coding_dreg_(msb|lsb) field coding types and use it to
1187 encode register pair numbers when required.
1188
ba86b375
WN
11892013-03-15 Will Newton <will.newton@linaro.org>
1190
1191 * config/tc-arm.c (do_neon_ldr_str): Fix error check for PC register
1192 in vstr in Thumb mode for pre-ARMv7 cores.
1193
9e6f3811
AS
11942013-03-14 Andreas Schwab <schwab@suse.de>
1195
1196 * doc/c-arc.texi (ARC Directives): Revert last change and use
1197 @itemize instead of @table.
1198 * doc/c-arm.texi (ARM-Instruction-Set): Likewise.
1199
b10bf8c5
NC
12002013-03-14 Nick Clifton <nickc@redhat.com>
1201
1202 PR gas/15273
1203 * config/tc-arm.c (do_co_reg): Do not call check_obsolete with a
1204 NULL message, instead just check ARM_CPU_IS_ANY directly.
1205
ba724cfc
NC
12062013-03-14 Nick Clifton <nickc@redhat.com>
1207
1208 PR gas/15212
9e6f3811 1209 * doc/c-arc.texi (ARC Directives): Use @code instead of @bullet
ba724cfc
NC
1210 for table format.
1211 * doc/c-arm.texi (ARM-Instruction-Set): Likewise. Also add text
1212 to the @item directives.
1213 (ARM-Neon-Alignment): Move to correct place in the document.
1214 * doc/c-cr16.texi (CR16 Operand Qualifiers): Fix up table
1215 formatting.
1216 * doc/c-tic54x.texi (TIC54X-Subsyms): Correct use of
1217 @smallexample.
1218
531a94fd
SL
12192013-03-12 Sebastian Huber <sebastian.huber@embedded-brains.de>
1220
1221 * config/tc-nios2.c (nios2_consume_arg): Delete 'k' case. Add 'o'
1222 case. Add default BAD_CASE to switch.
1223
dad60f8e
SL
12242013-03-11 Sebastian Huber <sebastian.huber@embedded-brains.de>
1225
1226 * config/tc-nios2.c (nios2_assemble_args_ds): New function.
1227 (nios2_arg_info_structs): Add "d,s" and "d,s,E" entries.
1228
dd5181d5
KT
12292013-03-11 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
1230
1231 * config/tc-arm.c (crc_ext_armv8): New feature set.
1232 (UNPRED_REG): New macro.
1233 (do_crc32_1): New function.
1234 (do_crc32b, do_crc32h, do_crc32w, do_crc32cb,
1235 do_crc32ch, do_crc32cw): Likewise.
1236 (TUEc): New macro.
1237 (insns): Add entries for crc32 mnemonics.
1238 (arm_extensions): Add entry for crc.
1239
8e723a10
CLT
12402013-03-08 Chung-Lin Tang <cltang@codesourcery.com>
1241
1242 * write.h (struct fix): Add fx_dot_frag field.
1243 (dot_frag): Declare.
1244 * write.c (dot_frag): New variable.
1245 (fix_new_internal): Set fx_dot_frag field with dot_frag.
1246 (fixup_segment): Base calculation of fx_offset with fx_dot_frag.
1247 * expr.c (expr): Save value of frag_now in dot_frag when setting
1248 dot_value.
1249 * read.c (emit_expr): Likewise. Delete comments.
1250
be05d201
L
12512013-03-07 H.J. Lu <hongjiu.lu@intel.com>
1252
1253 * config/tc-i386.c (flag_code_names): Removed.
1254 (i386_index_check): Rewrote.
1255
62b0d0d5
YZ
12562013-03-05 Yufeng Zhang <yufeng.zhang@arm.com>
1257
1258 * config/tc-aarch64.c (aarch64_imm_float_p): Rename 'e' to 'pattern';
1259 add comment.
1260 (aarch64_double_precision_fmovable): New function.
1261 (parse_aarch64_imm_float): Add parameter 'dp_p'; call the new
1262 function; handle hexadecimal representation of IEEE754 encoding.
1263 (parse_operands): Update the call to parse_aarch64_imm_float.
1264
165de32a
L
12652013-02-28 H.J. Lu <hongjiu.lu@intel.com>
1266
1267 * config/tc-i386.c (_i386_insn): Replace have_hle with hle_prefix.
1268 (check_hle): Updated.
1269 (md_assemble): Likewise.
1270 (parse_insn): Likewise.
1271
d5de92cf
L
12722013-02-28 H.J. Lu <hongjiu.lu@intel.com>
1273
1274 * config/tc-i386.c (_i386_insn): Add rep_prefix.
9e6f3811 1275 (md_assemble): Check if REP prefix is OK.
d5de92cf
L
1276 (parse_insn): Remove expecting_string_instruction. Set
1277 i.rep_prefix.
1278
e60bb1dd
YZ
12792013-02-28 Yufeng Zhang <yufeng.zhang@arm.com>
1280
1281 * config/tc-aarch64.c (aarch64_features): Add the 'crc' option.
1282
aeebdd9b
YZ
12832013-02-28 Yufeng Zhang <yufeng.zhang@arm.com>
1284
1285 * config/tc-aarch64.c (parse_sys_reg): Allow the full range of CRn
1286 for system registers.
1287
4107ae22
DD
12882013-02-27 DJ Delorie <dj@redhat.com>
1289
1290 * config/tc-rl78.c (reloc_function): Add %code -> BFD_RELOC_RL78_CODE.
1291 (rl78_op): Handle %code().
1292 (rl78_cons_fix_new): Likewise, but ignore for 20-bit operands.
1293 (tc_gen_reloc): Likwise; convert to a computed reloc.
1294 (md_apply_fix): Likewise.
1295
151fa98f
NC
12962013-02-25 Kaushik Phatak <Kaushik.Phatak@kpitcummins.com>
1297
1298 * config/rl78-parse.y: Fix encoding of DIVWU insn.
1299
70a8bc5b 13002013-02-25 Terry Guo <terry.guo@arm.com>
1301
1302 * config/tc-arm.c (arm_cpus): Add cortex-r7 entry.
1303 * doc/c-arm.texi: Add cortex-r7 and missing cortex-r5 to
1304 list of accepted CPUs.
1305
5c111e37
L
13062013-02-19 H.J. Lu <hongjiu.lu@intel.com>
1307
1308 PR gas/15159
1309 * config/tc-i386.c (cpu_arch): Add ".smap".
1310
1311 * doc/c-i386.texi: Document smap.
1312
8a75745d
MR
13132013-02-18 Maciej W. Rozycki <macro@codesourcery.com>
1314
1315 * config/tc-mips.c (s_cpload): Call mips_mark_labels and set
1316 mips_assembling_insn appropriately.
1317 (s_cpsetup, s_cprestore, s_cpreturn, s_cpadd): Likewise.
1318
79850f26
MR
13192013-02-18 Maciej W. Rozycki <macro@codesourcery.com>
1320
cf29fc61 1321 * config/tc-mips.c (append_insn): Correct indentation, remove
79850f26
MR
1322 extraneous braces.
1323
4c261dff
NC
13242013-02-15 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
1325
5c111e37 1326 * config/tc-arm.c (do_neon_mov): Break on NS_NULL.
4c261dff 1327
ea33f281
NC
13282013-02-15 Sebastian Huber <sebastian.huber@embedded-brains.de>
1329
1330 * configure.tgt: Add nios2-*-rtems*.
1331
a1ccaec9
YZ
13322013-02-14 Yufeng Zhang <yufeng.zhang@arm.com>
1333
1334 * config/tc-aarch64.c (md_begin): Change to check if 'name' is
1335 NULL.
1336
0aa27725
RS
13372013-02-09 Jürgen Urban <JuergenUrban@gmx.de>
1338
1339 * config/tc-mips.c (CPU_HAS_LDC1_SDC1): New macro.
1340 (macro): Use it. Assert that trunc.w.s is not used for r5900.
1341
da4339ed
NC
13422013-02-08 Yi-Hsiu, Hsu <ahsu@marvell.com>
1343
1344 * gas/config/tc-arm.c (arm_cpus): Add support for mcpu=marvell-pj4
1345 core.
1346
36591ba1 13472013-02-06 Sandra Loosemore <sandra@codesourcery.com>
5c111e37 1348 Andrew Jenner <andrew@codesourcery.com>
36591ba1
SL
1349
1350 Based on patches from Altera Corporation.
1351
1352 * Makefile.am (TARGET_CPU_CFILES): Add config/tc-nios2.c.
1353 (TARGET_CPU_HFILES): Add config/tc-nios2.h.
1354 * Makefile.in: Regenerated.
1355 * configure.tgt: Add case for nios2*-linux*.
1356 * config/obj-elf.c: Conditionally include elf/nios2.h.
1357 * config/tc-nios2.c: New file.
1358 * config/tc-nios2.h: New file.
1359 * doc/Makefile.am (CPU_DOCS): Add c-nios2.texi.
1360 * doc/Makefile.in: Regenerated.
1361 * doc/all.texi: Set NIOSII.
1362 * doc/as.texinfo (Overview): Add Nios II options.
1363 (Machine Dependencies): Include c-nios2.texi.
1364 * doc/c-nios2.texi: New file.
1365 * NEWS: Note Altera Nios II support.
1366
94d4433a
AM
13672013-02-06 Alan Modra <amodra@gmail.com>
1368
1369 PR gas/14255
1370 * config/tc-avr.h (TC_VALIDATE_FIX): Mark symbol used by reloc.
1371 Don't skip fixups with fx_subsy non-NULL.
1372 * config/tc-avr.c (tc_gen_reloc): Don't specially handle fixups
1373 with fx_subsy non-NULL.
1374
ace9af6f
L
13752013-02-04 H.J. Lu <hongjiu.lu@intel.com>
1376
1377 * doc/c-metag.texi: Add "@c man" markers.
1378
89d67ed9
AM
13792013-02-04 Alan Modra <amodra@gmail.com>
1380
1381 * write.c (fixup_segment): Return void. Delete seg_reloc_count
1382 related code.
1383 (TC_ADJUST_RELOC_COUNT): Delete.
1384 * config/tc-i960.h (TC_ADJUST_RELOC_COUNT): Delete.
1385
89072bd6
AM
13862013-02-04 Alan Modra <amodra@gmail.com>
1387
1388 * po/POTFILES.in: Regenerate.
1389
f9b2d544
NC
13902013-01-30 Markos Chandras <markos.chandras@imgtec.com>
1391
1392 * config/tc-metag.c: Make SWAP instruction less permissive with
1393 its operands.
1394
392ca752
DD
13952013-01-29 DJ Delorie <dj@redhat.com>
1396
1397 * config/tc-rl78.c (rl78_cons_fix_new): Handle user-specified
1398 relocs in .word/.etc statements.
1399
427d0db6
RM
14002013-01-29 Roland McGrath <mcgrathr@google.com>
1401
1402 * config/tc-arm.c (md_apply_fix): Use as_bad_where for "bad
1403 immediate value for 8-bit offset" error so it shows line info.
1404
4faf939a
JM
14052013-01-24 Joseph Myers <joseph@codesourcery.com>
1406
1407 * config/tc-ppc.c (md_assemble): Do not generate APUinfo sections
1408 for 64-bit output.
1409
78c8d46c
NC
14102013-01-24 Nick Clifton <nickc@redhat.com>
1411
1412 * config/tc-v850.c: Add support for e3v5 architecture.
1413 * doc/c-v850.texi: Mention new support.
1414
fb5b7503
NC
14152013-01-23 Nick Clifton <nickc@redhat.com>
1416
1417 PR gas/15039
1418 * config/tc-avr.c: Include dwarf2dbg.h.
1419
8ce3d284
L
14202013-01-18 H.J. Lu <hongjiu.lu@intel.com>
1421
1422 * config/tc-i386.c (reloc): Support size relocation only for ELF.
1423 (tc_i386_fix_adjustable): Likewise.
1424 (lex_got): Likewise.
1425 (tc_gen_reloc): Likewise.
1426
f5555712
YZ
14272013-01-17 Yufeng Zhang <yufeng.zhang@arm.com>
1428
1429 * config/tc-aarch64.c (output_operand_error_record): Change to output
1430 the out-of-range error message as value-expected message if there is
1431 only one single value in the expected range.
1432 (programmer_friendly_fixup): Remove the handling of 8-bit MOVI with
1433 LSL #0 as a programmer-friendly feature.
1434
8fd4256d
L
14352013-01-16 H.J. Lu <hongjiu.lu@intel.com>
1436
1437 * config/tc-i386.c (reloc): Support BFD_RELOC_SIZE32.
1438 (tc_i386_fix_adjustable): Keep symbol for BFD_RELOC_32_SIZE and
1439 BFD_RELOC_64_SIZE relocations.
1440 (lex_got): Support "symbol@SIZE" and don't create GOT symbol
1441 for it.
1442 (tc_gen_reloc): Resolve BFD_RELOC_SIZE32 and BFD_RELOC_SIZE64
1443 relocations against local symbols.
1444
a5840dce
AM
14452013-01-16 Alan Modra <amodra@gmail.com>
1446
1447 * config/tc-ppc.c (md_assemble <TE_PE>): Ignore line after
1448 finding some sort of toc syntax error, and break to avoid
1449 compiler uninit warning.
1450
af89796a
L
14512013-01-15 H.J. Lu <hongjiu.lu@intel.com>
1452
1453 PR gas/15019
1454 * config/tc-i386.c (lex_got): Increment length by 1 if the
1455 relocation token is removed.
1456
dd42f060
NC
14572013-01-15 Nick Clifton <nickc@redhat.com>
1458
1459 * config/tc-v850.c (md_assemble): Allow signed values for
1460 V850E_IMMEDIATE.
1461
464e3686
SK
14622013-01-11 Sean Keys <skeys@ipdatasys.com>
1463
1464 * config/tc-xgate.c (md_begin): Fix mistake made when going from
af89796a 1465 git to cvs.
464e3686 1466
5817ffd1
PB
14672013-01-10 Peter Bergner <bergner@vnet.ibm.com>
1468
1469 * doc/as.texinfo (Target PowerPC): Document -mpower8 and -mhtm.
1470 * doc/c-ppc.texi (PowerPC-Opts): Likewise.
1471 * config/tc-ppc.c (md_show_usage): Likewise.
1472 (ppc_handle_align): Handle power8's group ending nop.
1473
f4b1f6a9
SK
14742013-01-10 Sean Keys <skeys@ipdatasys.com>
1475
1476 * config/tc-xgate.c (md_begin): Fix the printing of opcodes so
af89796a 1477 that the assember exits after the opcodes have been printed.
f4b1f6a9 1478
34bca508
L
14792013-01-10 H.J. Lu <hongjiu.lu@intel.com>
1480
1481 * app.c: Remove trailing white spaces.
1482 * as.c: Likewise.
1483 * as.h: Likewise.
1484 * cond.c: Likewise.
1485 * dw2gencfi.c: Likewise.
1486 * dwarf2dbg.h: Likewise.
1487 * ecoff.c: Likewise.
1488 * input-file.c: Likewise.
1489 * itbl-lex.h: Likewise.
1490 * output-file.c: Likewise.
1491 * read.c: Likewise.
1492 * sb.c: Likewise.
1493 * subsegs.c: Likewise.
1494 * symbols.c: Likewise.
1495 * write.c: Likewise.
1496 * config/tc-i386.c: Likewise.
1497 * doc/Makefile.am: Likewise.
1498 * doc/Makefile.in: Likewise.
1499 * doc/c-aarch64.texi: Likewise.
1500 * doc/c-alpha.texi: Likewise.
1501 * doc/c-arc.texi: Likewise.
1502 * doc/c-arm.texi: Likewise.
1503 * doc/c-avr.texi: Likewise.
1504 * doc/c-bfin.texi: Likewise.
1505 * doc/c-cr16.texi: Likewise.
1506 * doc/c-d10v.texi: Likewise.
1507 * doc/c-d30v.texi: Likewise.
1508 * doc/c-h8300.texi: Likewise.
1509 * doc/c-hppa.texi: Likewise.
1510 * doc/c-i370.texi: Likewise.
1511 * doc/c-i386.texi: Likewise.
1512 * doc/c-i860.texi: Likewise.
1513 * doc/c-m32c.texi: Likewise.
1514 * doc/c-m32r.texi: Likewise.
1515 * doc/c-m68hc11.texi: Likewise.
1516 * doc/c-m68k.texi: Likewise.
1517 * doc/c-microblaze.texi: Likewise.
1518 * doc/c-mips.texi: Likewise.
1519 * doc/c-msp430.texi: Likewise.
1520 * doc/c-mt.texi: Likewise.
1521 * doc/c-s390.texi: Likewise.
1522 * doc/c-score.texi: Likewise.
1523 * doc/c-sh.texi: Likewise.
1524 * doc/c-sh64.texi: Likewise.
1525 * doc/c-tic54x.texi: Likewise.
1526 * doc/c-tic6x.texi: Likewise.
1527 * doc/c-v850.texi: Likewise.
1528 * doc/c-xc16x.texi: Likewise.
1529 * doc/c-xgate.texi: Likewise.
1530 * doc/c-xtensa.texi: Likewise.
1531 * doc/c-z80.texi: Likewise.
1532 * doc/internals.texi: Likewise.
1533
4c665b71
RM
15342013-01-10 Roland McGrath <mcgrathr@google.com>
1535
1536 * hash.c (hash_new_sized): Make it global.
1537 * hash.h: Declare it.
1538 * macro.c (define_macro): Use hash_new_sized instead of hash_new,
1539 pass a small size.
1540
a3c62988
NC
15412013-01-10 Will Newton <will.newton@imgtec.com>
1542
1543 * Makefile.am: Add Meta.
1544 * Makefile.in: Regenerate.
1545 * config/tc-metag.c: New file.
1546 * config/tc-metag.h: New file.
1547 * configure.tgt: Add Meta.
1548 * doc/Makefile.am: Add Meta.
1549 * doc/Makefile.in: Regenerate.
1550 * doc/all.texi: Add Meta.
1551 * doc/as.texiinfo: Document Meta options.
1552 * doc/c-metag.texi: New file.
1553
b37df7c4
SE
15542013-01-09 Steve Ellcey <sellcey@mips.com>
1555
1556 * config/tc-i386.c (md_begin): Remove 'internal Error' from as_fatal
1557 calls.
1558 * config/tc-mips.c (internalError): Remove, replace with abort.
1559
a3251895
YZ
15602013-01-08 Yufeng Zhang <yufeng.zhang@arm.com>
1561
1562 * config/tc-aarch64.c (parse_operands): Change to compare the result
1563 of function call 'parse_sys_reg' with 'PARSE_FAIL' instead of 'FALSE'.
1564
8ab8155f
NC
15652013-01-07 Nick Clifton <nickc@redhat.com>
1566
1567 PR gas/14887
1568 * config/tc-arm.c (skip_past_char): Skip whitespace before the
1569 anticipated character.
1570 * config/tc-arm.c (parse_address_main): Delete skip of whitespace
1571 here as it is no longer needed.
1572
a4ac1c42
AS
15732013-01-06 Andreas Schwab <schwab@linux-m68k.org>
1574
1575 * doc/c-mips.texi (MIPS Opts): Fix use of @itemx.
1576 * doc/c-score.texi (SCORE-Opts): Likewise.
1577 * doc/c-tic54x.texi (TIC54X-Directives): Likewise.
1578
e407c74b
NC
15792013-01-04 Juergen Urban <JuergenUrban@gmx.de>
1580
1581 * config/tc-mips.c: Add support for MIPS r5900.
1582 Add M_LQ_AB and M_SQ_AB to support large values for instructions
1583 lq and sq.
1584 (can_swap_branch_p, get_append_method): Detect some conditional
1585 short loops to fix a bug on the r5900 by NOP in the branch delay
1586 slot.
1587 (M_MUL): Support 3 operands in multu on r5900.
1588 (M_TRUNCWS): Support trunc.w.s on r5900 in MIPS ISA I.
1589 (s_mipsset): Force 32 bit floating point on r5900.
1590 (mips_ip): Check parameter range of instructions mfps and mtps on
1591 r5900.
1592 * configure.in: Detect CPU type when target string contains r5900
1593 (e.g. mips64r5900el-linux-gnu).
1594
62658407
L
15952013-01-02 H.J. Lu <hongjiu.lu@intel.com>
1596
1597 * as.c (parse_args): Update copyright year to 2013.
1598
95830fd1
YZ
15992013-01-02 Yufeng Zhang <yufeng.zhang@arm.com>
1600
1601 * config/tc-aarch64.c (aarch64_cpus): Add entries for "cortex-a53"
1602 and "cortex57".
1603
517bb291 16042013-01-02 Nick Clifton <nickc@redhat.com>
d709e4e6 1605
517bb291
NC
1606 PR gas/14987
1607 * config/tc-arm.c (parse_address_main): Skip whitespace before a
1608 closing bracket.
d709e4e6 1609
517bb291 1610For older changes see ChangeLog-2012
08d56133 1611\f
517bb291 1612Copyright (C) 2013 Free Software Foundation, Inc.
752937aa
NC
1613
1614Copying and distribution of this file, with or without modification,
1615are permitted in any medium without royalty provided the copyright
1616notice and this notice are preserved.
1617
08d56133
NC
1618Local Variables:
1619mode: change-log
1620left-margin: 8
1621fill-column: 74
1622version-control: never
1623End: