]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/ChangeLog
daily update
[thirdparty/binutils-gdb.git] / gas / ChangeLog
CommitLineData
14daeee3
RS
12013-08-04 Jürgen Urban <JuergenUrban@gmx.de>
2 Richard Sandiford <rdsandiford@googlemail.com>
3
4 * config/tc-mips.c (MAX_OPERANDS): Bump to 6.
5 (RWARN): Bump to 0x8000000.
6 (RTYPE_VI, RTYPE_VF, RTYPE_R5900_I, RTYPE_R5900_Q, RTYPE_R5900_R)
7 (RTYPE_R5900_ACC): New register types.
8 (RTYPE_MASK): Include them.
9 (R5900_I_NAMES, R5900_Q_NAMES, R5900_R_NAMES, R5900_ACC_NAMES): New
10 macros.
11 (reg_names): Include them.
12 (mips_parse_register_1): New function, split out from...
13 (mips_parse_register): ...here. Add a channels_ptr parameter.
14 Look for VU0 channel suffixes when nonnull.
15 (reg_lookup): Update the call to mips_parse_register.
16 (mips_parse_vu0_channels): New function.
17 (OT_CHANNELS, OT_DOUBLE_CHAR): New mips_operand_token_types.
18 (mips_operand_token): Add a "channels" field to the union.
19 Extend the comment above "ch" to OT_DOUBLE_CHAR.
20 (mips_parse_base_start): Match -- and ++. Handle channel suffixes.
21 (mips_parse_argument_token): Handle channel suffixes here too.
22 (validate_mips_insn): Handle INSN2_VU0_CHANNEL_SUFFIX.
23 Ignore OP_VU0_MATCH_SUFFIX when calculating the used bits.
24 Handle '#' formats.
25 (md_begin): Register $vfN and $vfI registers.
26 (operand_reg_mask): Handle OP_VU0_SUFFIX and OP_VU0_MATCH_SUFFIX.
27 (convert_reg_type): Handle OP_REG_VI, OP_REG_VF, OP_REG_R5900_I,
28 OP_REG_R5900_Q, OP_REG_R5900_R and OP_REG_R5900_ACC.
29 (match_vu0_suffix_operand): New function.
30 (match_operand): Handle OP_VU0_SUFFIX and OP_VU0_MATCH_SUFFIX.
31 (macro): Use "+7" rather than "E" for LDQ2 and STQ2.
32 (mips_lookup_insn): New function.
33 (mips_ip): Use it. Allow "+K" operands to be elided at the end
34 of an instruction. Handle '#' sequences.
35
c0ebe874
RS
362013-08-03 Richard Sandiford <rdsandiford@googlemail.com>
37
38 * config/tc-mips.c (macro, mips16_macro): Create an array of operand
39 values and use it instead of sreg, treg, xreg, etc.
40
3ccad066
RS
412013-08-03 Richard Sandiford <rdsandiford@googlemail.com>
42
43 * config/tc-mips.c (match_int_operand): Use mips_int_operand_min
44 and mips_int_operand_max.
45 (mips16_immed_operand, mips16_immed_operands, MIPS16_NUM_IMMED):
46 Delete.
47 (mips16_immed_operand, mips16_immed_in_range_p): New functions.
48 (mips16_immed, mips16_extended_frag): Use them. Use mips_int_operand
49 instead of mips16_immed_operand.
50
0acfaea6
RS
512013-08-03 Richard Sandiford <rdsandiford@googlemail.com>
52
53 * config/tc-mips.c (mips16_macro): Don't use move_register.
54 (mips16_ip): Allow macros to use 'p'.
55
fc76e730
RS
562013-08-01 Richard Sandiford <rdsandiford@googlemail.com>
57
58 * config/tc-mips.c (MAX_OPERANDS): New macro.
59 (mips_operand_array): New structure.
60 (mips_operands, mips16_operands, micromips_operands): New arrays.
61 (micromips_to_32_reg_b_map, micromips_to_32_reg_c_map)
62 (micromips_to_32_reg_e_map, micromips_to_32_reg_f_map)
63 (micromips_to_32_reg_g_map, micromips_to_32_reg_l_map)
64 (micromips_to_32_reg_q_map): Delete.
65 (insn_operands, insn_opno, insn_extract_operand): New functions.
66 (validate_mips_insn): Take a mips_operand_array as argument and
67 use it to build up a list of operands. Extend to handle INSN_MACRO
68 and MIPS16.
69 (validate_mips16_insn): New function.
70 (validate_micromips_insn): Take a mips_operand_array as argument.
71 Handle INSN_MACRO.
72 (md_begin): Initialize mips_operands, mips16_operands and
73 micromips_operands. Call validate_mips_insn and
74 validate_micromips_insn for macro instructions too.
75 Call validate_mips16_insn for MIPS16 instructions.
76 (insn_read_mask, insn_write_mask, operand_reg_mask, insn_reg_mask):
77 New functions.
78 (gpr_read_mask, gpr_write_mask, fpr_read_mask, fpr_write_mask): Use
79 them. Handle INSN_UDI.
80 (get_append_method): Use gpr_read_mask.
81
26545944
RS
822013-08-01 Richard Sandiford <rdsandiford@googlemail.com>
83
84 * config/tc-mips.c (compact_branch_p, uncond_branch_p): Use the same
85 flags for MIPS16 and non-MIPS16 instructions.
86 (gpr_mod_mask): Move the INSN2_MOD_SP case outside the micromips block.
87 (gpr_read_mask): Use INSN2_READ_GPR_31 for MIPS16 instructions too.
88 (gpr_write_mask): Remove MIPS16_INSN_WRITE_SP handling.
89 (can_swap_branch_p, get_append_method): Use the same flags for MIPS16
90 and non-MIPS16 instructions. Fix formatting.
91
85fcb30f
RS
922013-08-01 Richard Sandiford <rdsandiford@googlemail.com>
93
94 * config/tc-mips.c (reg_needs_delay): Move later in file.
95 Use gpr_write_mask.
96 (insns_between): Use gpr_read_mask instead of EXTRACT_OPERAND.
97
43234a1e
L
982013-07-26 Sergey Guriev <sergey.s.guriev@intel.com>
99 Alexander Ivchenko <alexander.ivchenko@intel.com>
100 Maxim Kuznetsov <maxim.kuznetsov@intel.com>
101 Sergey Lega <sergey.s.lega@intel.com>
102 Anna Tikhonova <anna.tikhonova@intel.com>
103 Ilya Tocar <ilya.tocar@intel.com>
104 Andrey Turetskiy <andrey.turetskiy@intel.com>
105 Ilya Verbin <ilya.verbin@intel.com>
106 Kirill Yukhin <kirill.yukhin@intel.com>
107 Michael Zolotukhin <michael.v.zolotukhin@intel.com>
108
109 * config/tc-i386-intel.c (O_zmmword_ptr): New.
110 (i386_types): Add zmmword.
111 (i386_intel_simplify_register): Allow regzmm.
112 (i386_intel_simplify): Handle zmmwords.
113 (i386_intel_operand): Handle RC/SAE, vector operations and
114 zmmwords.
115 * config/tc-i386.c (ZMMWORD_MNEM_SUFFIX): New.
116 (struct RC_Operation): New.
117 (struct Mask_Operation): New.
118 (struct Broadcast_Operation): New.
119 (vex_prefix): Size of bytes increased to 4 to support EVEX
120 encoding.
121 (enum i386_error): Add new error codes: unsupported_broadcast,
122 broadcast_not_on_src_operand, broadcast_needed,
123 unsupported_masking, mask_not_on_destination, no_default_mask,
124 unsupported_rc_sae, rc_sae_operand_not_last_imm,
125 invalid_register_operand, try_vector_disp8.
126 (struct _i386_insn): Add new fields vrex, need_vrex, mask,
127 rounding, broadcast, memshift.
128 (struct RC_name): New.
129 (RC_NamesTable): New.
130 (evexlig): New.
131 (evexwig): New.
132 (extra_symbol_chars): Add '{'.
133 (cpu_arch): Add AVX512F, AVX512CD, AVX512ER and AVX512PF.
134 (i386_operand_type): Add regzmm, regmask and vec_disp8.
135 (match_mem_size): Handle zmmwords.
136 (operand_type_match): Handle zmm-registers.
137 (mode_from_disp_size): Handle vec_disp8.
138 (fits_in_vec_disp8): New.
139 (md_begin): Handle {} properly.
140 (type_names): Add "rZMM", "Mask reg" and "Vector d8".
141 (build_vex_prefix): Handle vrex.
142 (build_evex_prefix): New.
143 (process_immext): Adjust to properly handle EVEX.
144 (md_assemble): Add EVEX encoding support.
145 (swap_2_operands): Correctly handle operands with masking,
146 broadcasting or RC/SAE.
147 (check_VecOperands): Support EVEX features.
148 (VEX_check_operands): Properly handle 16 upper [xyz]mm registers.
149 (match_template): Support regzmm and handle new error codes.
150 (process_suffix): Handle zmmwords and zmm-registers.
151 (check_byte_reg): Extend to zmm-registers.
152 (process_operands): Extend to zmm-registers.
153 (build_modrm_byte): Handle EVEX.
154 (output_insn): Adjust to properly handle EVEX case.
155 (disp_size): Handle vec_disp8.
156 (output_disp): Support compressed disp8*N evex feature.
157 (output_imm): Handle RC/SAE immediates properly.
158 (check_VecOperations): New.
159 (i386_immediate): Handle EVEX features.
160 (i386_index_check): Handle zmmwords and zmm-registers.
161 (RC_SAE_immediate): New.
162 (i386_att_operand): Handle EVEX features.
163 (parse_real_register): Add a check for ZMM/Mask registers.
164 (OPTION_MEVEXLIG): New.
165 (OPTION_MEVEXWIG): New.
166 (md_longopts): Add mevexlig and mevexwig.
167 (md_parse_option): Handle mevexlig and mevexwig options.
168 (md_show_usage): Add description for mevexlig and mevexwig.
169 * doc/c-i386.texi: Document avx512f/.avx512f, avx512cd/.avx512cd,
170 avx512er/.avx512er, avx512pf/.avx512pf, mevexlig and mevexwig.
171
a0046408
L
1722013-07-25 Michael Zolotukhin <michael.v.zolotukhin@intel.com>
173
174 * config/tc-i386.c (cpu_arch): Add .sha.
175 * doc/c-i386.texi: Document sha/.sha.
176
7e8b059b
L
1772013-07-24 Anna Tikhonova <anna.tikhonova@intel.com>
178 Kirill Yukhin <kirill.yukhin@intel.com>
179 Michael Zolotukhin <michael.v.zolotukhin@intel.com>
180
181 * config/tc-i386.c (BND_PREFIX): New.
182 (struct _i386_insn): Add new field bnd_prefix.
183 (add_bnd_prefix): New.
184 (cpu_arch): Add MPX.
185 (i386_operand_type): Add regbnd.
186 (md_assemble): Handle BND prefixes.
187 (parse_insn): Likewise.
188 (output_branch): Likewise.
189 (output_jump): Likewise.
190 (build_modrm_byte): Handle regbnd.
191 (OPTION_MADD_BND_PREFIX): New.
192 (md_longopts): Add entry for 'madd-bnd-prefix'.
193 (md_parse_option): Handle madd-bnd-prefix option.
194 (md_show_usage): Add description for madd-bnd-prefix
195 option.
196 * doc/c-i386.texi: Document mpx/.mpx and -madd-bnd-prefix.
197
7fa9fcb6
TG
1982013-07-24 Tristan Gingold <gingold@adacore.com>
199
200 * config/tc-ppc.c (md_apply_fix): Adjust BFD_RELOC_PPC_B16 on
201 xcoff targets.
202
614eb277
AK
2032013-07-24 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
204
205 * config/tc-s390.c (s390_machine): Don't force the .machine
206 argument to lower case.
207
e673710a
KT
2082013-07-22 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
209
210 * config/tc-arm.c (s_arm_arch_extension): Improve error message
211 for invalid extension.
212
69091a2c
YZ
2132013-07-19 Yufeng Zhang <yufeng.zhang@arm.com>
214
215 * config/tc-aarch64.c (enum aarch64_abi_type): New enumeration tag.
216 (AARCH64_ABI_LP64, AARCH64_ABI_ILP32): New enumerators.
217 (aarch64_abi): New variable.
218 (ilp32_p): Change to be a macro.
219 (aarch64_opts): Remove the support for option -milp32 and -mlp64.
220 (struct aarch64_option_abi_value_table): New struct.
221 (aarch64_abis): New table.
222 (aarch64_parse_abi): New function.
223 (aarch64_long_opts): Add entry for -mabi=.
224 * doc/as.texinfo (Target AArch64 options): Document -mabi.
225 * doc/c-aarch64.texi: Likewise.
226
faf786e6
NC
2272013-07-18 Jim Thomas <thomas@cfht.hawaii.edu>
228
229 * config/tc-i386-intel.c (i386_intel_operand): Fixed signed vs
230 unsigned comparison.
231
f0c00282
NC
2322013-07-18 Sandeep Kumar Singh <Sandeep.Singh2@kpitcummins.com>
233
234 * config/rx-defs.h: Add macros for RX100, RX200, RX600, and
235 RX610.
236 * config/rx-parse.y: (rx_check_float_support): Add function to
237 check floating point operation support for target RX100 and
238 RX200.
239 * config/tc-rx.c: Add CPU options RX100, RX200, RX600, and RX610.
240 * doc/c-rx.texi: Add -mcpu option to recognize macros for RX100,
241 RX200, RX600, and RX610
242
8c997c27
NC
2432013-07-18 Senthil Kumar Selvaraj <senthil_kumar.selvaraj@atmel.com>
244
245 * config/tc-avr.c (md_show_usage): Add avrxmega2 to help text
246
8be59acb
NC
2472013-07-18 Vishnu K.S <vishnu.k_s@atmel.com>
248
249 * config/tc-avr.c: Make ata6289's ISA to AVR_ISA_AVR4.
250 * doc/c-avr.texi: Likewise.
251
4a06e5a2
RS
2522013-07-15 Richard Sandiford <rdsandiford@googlemail.com>
253
254 * config/tc-mips.c (match_save_restore_list_operand): Avoid -Wformat
255 error with older GCCs.
256 (mips16_macro_build): Dereference args.
257
a92713e6
RS
2582013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
259
260 * config/tc-mips.c (mips_prefer_vec_regno, mips_parse_register):
261 New functions, split out from...
262 (reg_lookup): ...here. Remove itbl support.
263 (reglist_lookup): Delete.
264 (mips_operand_token_type): New enum.
265 (mips_operand_token): New structure.
266 (mips_operand_tokens): New variable.
267 (mips_add_token, mips_parse_base_start, mips_parse_argument_token)
268 (mips_parse_arguments): New functions.
269 (md_begin): Initialize mips_operand_tokens.
270 (mips_arg_info): Add a token field. Remove optional_reg field.
271 (match_char, match_expression): New functions.
272 (match_const_int): Use match_expression. Remove "s" argument
273 and return a boolean result. Remove O_register handling.
274 (match_regno, match_reg, match_reg_range): New functions.
275 (match_int_operand, match_mapped_int_operand, match_msb_operand)
276 (match_reg_operand, match_reg_pair_operand, match_perf_reg_operand)
277 (match_addiusp_operand, match_clo_clz_dest_operand)
278 (match_lwm_swm_list_operand, match_entry_exit_operand)
279 (match_save_restore_list_operand, match_mdmx_imm_reg_operand)
280 (match_tied_reg_operand): Remove "s" argument and return a boolean
281 result. Match tokens rather than text. Update calls to
282 match_const_int. Rely on match_regno to call check_regno.
283 (match_pcrel_operand, match_pc_operand): Replace "s" argument with
284 "arg" argument. Return a boolean result.
285 (parse_float_constant): Replace with...
286 (match_float_constant): ...this new function.
287 (match_operand): Remove "s" argument and return a boolean result.
288 Update calls to subfunctions.
289 (mips_ip, mips16_ip): Call mips_parse_arguments. Use match routines
290 rather than string-parsing routines. Update handling of optional
291 registers for token scheme.
292
89565f1b
RS
2932013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
294
295 * config/tc-mips.c (parse_float_constant): Split out from...
296 (mips_ip): ...here.
297
3c14a432
RS
2982013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
299
300 * config/tc-mips.c (INSERT_BITS, INSERT_OPERAND, MIPS16_INSERT_OPERAND):
301 Delete.
302
364215c8
RS
3032013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
304
305 * config/tc-mips.c (mips32_to_16_reg_map): Delete.
306 (match_entry_exit_operand): New function.
307 (match_save_restore_list_operand): Likewise.
308 (match_operand): Use them.
309 (check_absolute_expr): Delete.
310 (mips16_ip): Rewrite main parsing loop to use mips_operands.
311
9e12b7a2
RS
3122013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
313
314 * config/tc-mips.c: Enable functions commented out in previous patch.
315 (SKIP_SPACE_TABS): Move further up file.
316 (mips32_to_micromips_reg_b_map, mips32_to_micromips_reg_c_map)
317 (mips32_to_micromips_reg_d_map, mips32_to_micromips_reg_e_map)
318 (ips32_to_micromips_reg_f_map, mips32_to_micromips_reg_g_map)
319 (mips32_to_micromips_reg_l_map, mips32_to_micromips_reg_m_map)
320 (mips32_to_micromips_reg_q_map, mips32_to_micromips_reg_n_map)
321 (micromips_imm_b_map, micromips_imm_c_map): Delete.
322 (mips_lookup_reg_pair): Delete.
323 (macro): Use report_bad_range and report_bad_field.
324 (mips_immed, expr_const_in_range): Delete.
325 (mips_ip): Rewrite main parsing loop to use new functions.
326
a1d78564
RS
3272013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
328
329 * config/tc-mips.c (mips_oddfpreg_ok): Move further up file.
330 Change return type to bfd_boolean.
331 (report_bad_range, report_bad_field): New functions.
332 (mips_arg_info): New structure.
333 (match_const_int, convert_reg_type, check_regno, match_int_operand)
334 (match_mapped_int_operand, match_msb_operand, match_reg_operand)
335 (match_reg_pair_operand, match_pcrel_operand, match_perf_reg_operand)
336 (match_addiusp_operand, match_clo_clz_dest_operand)
337 (match_lwm_swm_list_operand, match_mdmx_imm_reg_operand)
338 (match_pc_operand, match_tied_reg_operand, match_operand)
339 (check_completed_insn): New functions, commented out for now.
340
e077a1c8
RS
3412013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
342
343 * config/tc-mips.c (insn_insert_operand): New function.
344 (macro_build, mips16_macro_build): Put null character check
345 in the for loop and convert continues to breaks. Use operand
346 structures to handle constant operands.
347
ab902481
RS
3482013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
349
350 * config/tc-mips.c (validate_mips_insn): Move further up file.
351 Add insn_bits and decode_operand arguments. Use the mips_operand
352 fields to work out which bits an operand occupies. Detect double
353 definitions.
354 (validate_micromips_insn): Move further up file. Call into
355 validate_mips_insn.
356
2f8b73cc
RS
3572013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
358
359 * config/tc-mips.c (mips16_macro_build): Remove 'Y' case.
360
c8276761
RS
3612013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
362
363 * config/tc-mips.c (macro_build): Take an int for "C", "k", "\\"
364 and "~".
365 (macro): Update accordingly.
366
77bd4346
RS
3672013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
368
369 * config/tc-mips.c (imm_expr, imm2_expr, offset_expr): Tweak commentary.
370 (imm_reloc): Delete.
371 (md_assemble): Remove imm_reloc handling.
372 (mips_ip): Update commentary. Use offset_expr and offset_reloc
373 rather than imm_expr and imm_reloc for 'i', 'j' and 'u'.
374 Use a temporary array rather than imm_reloc when parsing
375 constant expressions. Remove imm_reloc initialization.
376 (mips16_ip): Update commentary. Use offset_expr and offset_reloc
377 for the relaxable field. Use a relax_char variable to track the
378 type of this field. Remove imm_reloc initialization.
379
cc537e56
RS
3802013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
381
382 * config/tc-mips.c (mips16_ip): Handle "I".
383
ba92f887
MR
3842013-07-12 Maciej W. Rozycki <macro@codesourcery.com>
385
386 * config/tc-mips.c (mips_flag_nan2008): New variable.
387 (options): Add OPTION_NAN enum value.
388 (md_longopts): Handle it.
389 (md_parse_option): Likewise.
390 (s_nan): New function.
391 (mips_elf_final_processing): Handle EF_MIPS_NAN2008.
392 (md_show_usage): Add -mnan.
393
394 * doc/as.texinfo (Overview): Add -mnan.
395 * doc/c-mips.texi (MIPS Opts): Document -mnan.
396 (MIPS NaN Encodings): New node. Document .nan directive.
397 (MIPS-Dependent): List the new node.
398
c1094734
TG
3992013-07-09 Tristan Gingold <gingold@adacore.com>
400
401 * configure.com: Define HAVE_SYS_TYPES_H and HAVE_UNISTD_H
402
0cbbe1b8
RS
4032013-07-08 Richard Sandiford <rdsandiford@googlemail.com>
404
405 * config/tc-mips.c (mips_ip): Unconditionally parse an expression
406 for 'A' and assume that the constant has been elided if the result
407 is an O_register.
408
f2ae14a1
RS
4092013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
410
411 * config/tc-mips.c (gprel16_reloc_p): New function.
412 (macro_read_relocs): Assume BFD_RELOC_LO16 if all relocs are
413 BFD_RELOC_UNUSED.
414 (offset_high_part, small_offset_p): New functions.
415 (nacro): Use them. Remove *_OB and *_DOB cases. For single-
416 register load and store macros, handle the 16-bit offset case first.
417 If a 16-bit offset is not suitable for the instruction we're
418 generating, load it into the temporary register using
419 ADDRESS_ADDI_INSN. Make the M_LI_DD code fall through into the
420 M_L_DAB code once the address has been constructed. For double load
421 and store macros, again handle the 16-bit offset case first.
422 If the second register cannot be accessed from the same high
423 part as the first, load it into AT using ADDRESS_ADDI_INSN.
424 Fix the handling of LD in cases where the first register is the
425 same as the base. Also handle the case where the offset is
426 not 16 bits and the second register cannot be accessed from the
427 same high part as the first. For unaligned loads and stores,
428 fuse the offbits == 12 and old "ab" handling. Apply this handling
429 whenever the second offset needs a different high part from the first.
430 Construct the offset using ADDRESS_ADDI_INSN where possible,
431 for offbits == 16 as well as offbits == 12. Use offset_reloc
432 when constructing the individual loads and stores.
433 (mips_ip): Set up imm_expr, imm2_expr, offset_expr, imm_reloc
434 and offset_reloc before matching against a particular opcode.
435 Handle elided 'A' constants. Allow 'A' constants to use
436 relocation operators.
437
5c324c16
RS
4382013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
439
440 * config/tc-mips.c (validate_mips_insn): Remove "[" and "]" handling.
441 (mips_ip): Likewise. Do not set is_mdmx for INSN_5400 instructions.
442 Check constraints on the VR5400 RZU.OB, SLL.OB and SRL.OB instructions.
443
23e69e47
RS
4442013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
445
446 * config/tc-mips.c (mips_ip): Preserve the real bit number for "+p".
447 Require the msb to be <= 31 for "+s". Check that the size is <= 31
448 for both "+s" and "+S".
449
27c5c572
RS
4502013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
451
452 * config/tc-mips.c (validate_mips_insn, validate_micromips_insn):
453 (mips_ip, mips16_ip): Handle "+i".
454
e76ff5ab
RS
4552013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
456
457 * config/tc-mips.c (mips32_to_micromips_reg_h_map): Delete.
458 (micromips_to_32_reg_h_map): Rename to...
459 (micromips_to_32_reg_h_map1): ...this.
460 (micromips_to_32_reg_i_map): Rename to...
461 (micromips_to_32_reg_h_map2): ...this.
462 (mips_lookup_reg_pair): New function.
463 (gpr_write_mask, macro): Adjust after above renaming.
464 (validate_micromips_insn): Remove "mi" handling.
465 (mips_ip): Likewise. Parse both registers in a pair for "mh".
466
fa7616a4
RS
4672013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
468
469 * config/tc-mips.c (validate_mips_insn, validate_micromips_insn)
470 (mips_ip): Remove "+D" and "+T" handling.
471
fb798c50
AK
4722013-07-05 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
473
474 * config/tc-s390.c (md_gather_operands, md_apply_fix): Support new
475 relocs.
476
2c0a3565
MS
4772013-07-03 Marcus Shawcroft <marcus.shawcroft@arm.com>
478
4aa2c5e2
MS
479 * config/tc-aarch64.c (reloc_table): Merge got_prel19 into got.
480
4812013-07-02 Marcus Shawcroft <marcus.shawcroft@arm.com>
482
2c0a3565
MS
483 * config/tc-aarch64.c (md_apply_fix): Reorder case values.
484 (aarch64_force_relocation): Likewise.
485
f40da81b
AM
4862013-07-02 Alan Modra <amodra@gmail.com>
487
488 * config/tc-ppc.c (ppc_elf_adjust_symtab): Don't make .TOC. weak.
489
81566a9b
MR
4902013-06-26 Maciej W. Rozycki <macro@codesourcery.com>
491
492 * doc/as.texinfo (Overview): Remove @samp from MIPS ISA names.
493 * doc/c-mips.texi (MIPS Options): Remove @sc from MIPS ISA names.
494 Replace @sc{mips16} with literal `MIPS16'.
495 (MIPS ISA): Replace @sc{mips3} with literal `MIPS III'.
496
a6bb11b2
YZ
4972013-06-26 Yufeng Zhang <yufeng.zhang@arm.com>
498
499 * config/tc-aarch64.c (reloc_table): Replace
500 BFD_RELOC_AARCH64_LD64_GOT_LO12_NC with
501 BFD_RELOC_AARCH64_LD_GOT_LO12_NC; likewise to
502 BFD_RELOC_AARCH64_TLSDESC_LD64_LO12_NC and
503 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC.
504 (md_apply_fix): Handle BFD_RELOC_AARCH64_LD_GOT_LO12_NC,
505 BFD_RELOC_AARCH64_LD32_GOT_LO12_NC,
506 BFD_RELOC_AARCH64_TLSDESC_LD_LO12_NC,
507 BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC,
508 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC and
509 BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC.
510 (aarch64_force_relocation): Likewise.
511
cec5225b
YZ
5122013-06-26 Yufeng Zhang <yufeng.zhang@arm.com>
513
514 * config/tc-aarch64.c (ilp32_p): New static variable.
515 (elf64_aarch64_target_format): Return the target according to the
516 value of 'ilp32_p'.
517 (md_begin): Determine 'mach' according to the value of 'ilp32_p'.
518 (aarch64_opts): Add support for options '-milp32' and '-mlp64'.
519 (aarch64_dwarf2_addr_size): New function.
520 * config/tc-aarch64.h (aarch64_dwarf2_addr_size): New declaration.
521 (DWARF2_ADDR_SIZE): New define.
522
e335d9cb
RS
5232013-06-26 Richard Sandiford <rdsandiford@googlemail.com>
524
525 * doc/c-mips.texi: Use ISA instead of @sc{isa}.
526
18870af7
RS
5272013-06-26 Richard Sandiford <rdsandiford@googlemail.com>
528
529 * config/tc-mips.c (validate_mips_insn): Use STYPE rather than SHAMT.
530
833794fc
MR
5312013-06-25 Maciej W. Rozycki <macro@codesourcery.com>
532
533 * config/tc-mips.c (mips_set_options): Add insn32 member.
534 (mips_opts): Initialize it.
535 (NOP_INSN, NOP_INSN_SIZE): Handle insn32 mode.
536 (options): Add OPTION_INSN32 and OPTION_NO_INSN32 enum values.
537 (md_longopts): Add "minsn32" and "mno-insn32" options.
538 (is_size_valid): Handle insn32 mode.
539 (md_assemble): Pass instruction string down to macro.
540 (brk_fmt): Add second dimension and insn32 mode initializers.
541 (mfhl_fmt): Likewise.
542 (BRK_FMT, MFHL_FMT): Handle insn32 mode.
543 (macro_build) <'c'>: Handle microMIPS 32-bit BREAK encoding.
544 (macro_build_jalr, move_register): Handle insn32 mode.
545 (macro_build_branch_rs): Likewise.
546 (macro): Handle insn32 mode.
547 <M_JRADDIUSP>, <M_JRC>, <M_MOVEP>: New cases.
548 (mips_ip): Handle insn32 mode.
549 (md_parse_option): Handle OPTION_INSN32 and OPTION_NO_INSN32.
550 (s_mipsset): Handle "insn32" and "noinsn32" pseudo-ops.
551 (mips_handle_align): Handle insn32 mode.
552 (md_show_usage): Add -minsn32 and -mno-insn32.
553
554 * doc/as.texinfo (Target MIPS options): Add -minsn32 and
555 -mno-insn32 options.
556 (-minsn32, -mno-insn32): New options.
557 * doc/c-mips.texi (MIPS Opts): Add -minsn32 and -mno-insn32
558 options.
559 (MIPS assembly options): New node. Document .set insn32 and
560 .set noinsn32.
561 (MIPS-Dependent): List the new node.
562
d1706f38
NC
5632013-06-25 Nick Clifton <nickc@redhat.com>
564
565 * config/tc-msp430.c (msp430_srcoperand): Do not allow the use of
566 the PC in indirect addressing on 430xv2 parts.
567 (msp430_operands): Add version test to hardware bug encoding
568 restrictions.
569
477330fc
RM
5702013-06-24 Roland McGrath <mcgrathr@google.com>
571
d996d970
RM
572 * config/tc-arm.c (parse_reg_list): Use skip_past_char for '}',
573 so it skips whitespace before it.
574 (s_arm_unwind_save_mmxwr, s_arm_unwind_save_mmxwcg): Likewise.
575
477330fc
RM
576 * config/tc-arm.c (arm_symbol_chars): Include '{' and '}'.
577 (arm_reg_parse_multi): Skip whitespace first.
578 (parse_reg_list): Likewise.
579 (parse_vfp_reg_list): Likewise.
580 (s_arm_unwind_save_mmxwcg): Likewise.
581
24382199
NC
5822013-06-24 Nick Clifton <nickc@redhat.com>
583
584 PR gas/15623
585 * config/tc-arm.c (do_t_smc): Mark as ending an IT block.
586
c3678916
RS
5872013-06-23 Richard Sandiford <rdsandiford@googlemail.com>
588
589 * config/tc-mips.c (mips_ip): Fix swapped bit numbers in comments.
590
42429eac
RS
5912013-06-23 Richard Sandiford <rdsandiford@googlemail.com>
592
593 * config/tc-mips.c: Assert that offsetT and valueT are at least
594 8 bytes in size.
595 (GPR_SMIN, GPR_SMAX): New macros.
596 (macro, mips_ip): Remove code for 4-byte valueT and offsetT.
597
f3ded42a
RS
5982013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
599
600 * config/tc-mips.c: Remove OBJ_ELF, OBJ_MAYBE_ELF and IS_ELF
601 conditions. Remove any code deselected by them.
602 (s_mips_frame, s_mips_mask): Handle ECOFF_DEBUGGING case first.
603
e8044f35
RS
6042013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
605
606 * NEWS: Note removal of ECOFF support.
607 * doc/as.texinfo (--emulation): Update for the removal of MIPS ECOFF.
608 * Makefile.am (TARG_ENV_HFILES): Remove config/te-lnews.h.
609 (MULTI_CFILES): Remove config/e-mipsecoff.c.
610 * Makefile.in: Regenerate.
611 * configure.in: Remove MIPS ECOFF references.
612 (mips-sony-bsd*, mips-*-bsd*, mips-*-lnews*-ecoff, mips-*-*-ecoff):
613 Delete cases.
614 (mips-*-irix5*-*, mips*-*-linux*-*, mips*-*-freebsd*)
615 (mips*-*-kfreebsd*-gnu, mips-*-*-elf): Fold into...
616 (mips-*-*): ...this single case.
617 (mipsbecoff, mipslecoff, mipsecoff): Remove emulations. Expect
618 MIPS emulations to be e-mipself*.
619 * configure: Regenerate.
620 * configure.tgt (mips-sony-bsd*, mips-*-ultrix*, mips-*-osf*)
621 (mips-*-ecoff*, mips-*-pe*, mips-*-irix*, ips-*-lnews*, mips-*-riscos*)
622 (mips-*-sysv*): Remove coff and ecoff cases.
623 * as.c (mipsbecoff, mipslecoff, mipsecoff): Remove.
624 * ecoff.c: Remove reference to MIPS ECOFF.
625 * config/e-mipsecoff.c, config/te-lnews.h: Delete files.
626 * config/tc-mips.c (ECOFF_LITTLE_FORMAT): Delete.
627 (RDATA_SECTION_NAME, mips_target_form): Remove COFF and ECOFF cases.
628 (mips_hi_fixup): Tweak comment.
629 (append_insn): Require a howto.
630 (mips_after_parse_args): Remove OBJ_MAYBE_ECOFF code.
631
98508b2a
RS
6322013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
633
634 * doc/as.texinfo: Use MIPS rather than @sc{mips} throughout.
635 Use "CPU" instead of "cpu".
636 * doc/c-mips.texi: Likewise.
637 (MIPS Opts): Rename to MIPS Options.
638 (MIPS option stack): Rename to MIPS Option Stack.
639 (MIPS ASE instruction generation overrides): Rename to
640 MIPS ASE Instruction Generation Overrides (for now).
641 (MIPS floating-point): Rename to MIPS Floating-Point.
642
fc16f8cc
RS
6432013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
644
645 * doc/c-mips.texi (MIPS Macros): New section.
646 (MIPS Object): Replace with...
647 (MIPS Small Data): ...this new section.
648
5a7560b5
RS
6492013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
650
651 * doc/c-mips.texi (MIPS symbol sizes): Move section further up file.
652 Capitalize name. Use @kindex instead of @cindex for .set entries.
653
a1b86ab7
RS
6542013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
655
656 * doc/c-mips.texi (MIPS Stabs): Remove section.
657
c6278170
RS
6582013-06-20 Richard Sandiford <rdsandiford@googlemail.com>
659
660 * config/tc-mips.c (ISA_SUPPORTS_SMARTMIPS, ISA_SUPPORTS_DSP_ASE)
661 (ISA_SUPPORTS_DSP64_ASE, ISA_SUPPORTS_DSPR2_ASE, ISA_SUPPORTS_EVA_ASE)
662 (ISA_SUPPORTS_MT_ASE, ISA_SUPPORTS_MCU_ASE, ISA_SUPPORTS_VIRT_ASE)
663 (ISA_SUPPORTS_VIRT64_ASE): Delete.
664 (mips_ase): New structure.
665 (mips_ases): New table.
666 (FP64_ASES): New macro.
667 (mips_ase_groups): New array.
668 (mips_isa_rev, mips_ase_mask, mips_check_isa_supports_ase)
669 (mips_check_isa_supports_ases, mips_set_ase, mips_lookup_ase): New
670 functions.
671 (is_opcode_valid): Use mips_ases to get the 64-bit ASE flags.
672 (md_parse_option): Use mips_ases and mips_set_ase instead of
673 separate case statements for each ASE option.
674 (mips_after_parse_args): Use FP64_ASES. Use
675 mips_check_isa_supports_ases to check the ASEs against
676 other options.
677 (s_mipsset): Use mips_ases and mips_set_ase instead of
678 separate if statements for each ASE option. Use
679 mips_check_isa_supports_ases, even when a non-ASE option
680 is specified.
681
63a4bc21
KT
6822013-06-19 Greta Yorsh <Greta.Yorsh@arm.com>
683
684 * config/tc-arm.c (arm_cpus): Add support for Cortex-A12.
685
c31f3936
RS
6862013-06-18 Richard Sandiford <rdsandiford@googlemail.com>
687
688 * config/tc-mips.c (md_shortopts, options, md_longopts)
689 (md_longopts_size): Move earlier in file.
690
846ef2d0
RS
6912013-06-18 Richard Sandiford <rdsandiford@googlemail.com>
692
693 * config/tc-mips.c (mips_set_options): Replace separate "ase_*" fields
694 with a single "ase" bitmask.
695 (mips_opts): Update accordingly.
696 (file_ase, file_ase_explicit): New variables.
697 (file_ase_mips3d, file_ase_mdmx, file_ase_smartmips, file_ase_dsp)
698 (file_ase_dspr2, file_ase_eva, file_ase_mt, file_ase_virt): Delete.
699 (ISA_HAS_ROR): Adjust for mips_set_options change.
700 (is_opcode_valid): Take the base ase mask directly from mips_opts.
701 (mips_ip): Adjust for mips_set_options change.
702 (md_parse_option): Likewise. Update file_ase_explicit.
703 (mips_after_parse_args): Adjust for mips_set_options change.
704 Use bitmask operations to select the default ASEs. Set file_ase
705 rather than individual per-ASE variables.
706 (s_mipsset): Adjust for mips_set_options change.
707 (mips_elf_final_processing): Test file_ase rather than
708 file_ase_mdmx. Remove commented-out code.
709
d16afab6
RS
7102013-06-18 Richard Sandiford <rdsandiford@googlemail.com>
711
712 * config/tc-mips.c (mips_cpu_info): Add an "ase" field.
713 (MIPS_CPU_ASE_SMARTMIPS, MIPS_CPU_ASE_DSP, MIPS_CPU_ASE_MT)
714 (MIPS_CPU_ASE_MIPS3D, MIPS_CPU_ASE_MDMX, MIPS_CPU_ASE_DSPR2)
715 (MIPS_CPU_ASE_MCU, MIPS_CPU_ASE_VIRT, MIPS_CPU_ASE_EVA): Delete.
716 (mips_after_parse_args): Use the new "ase" field to choose
717 the default ASEs.
718 (mips_cpu_info_table): Move ASEs from the "flags" field to the
719 "ase" field.
720
e83a675f
RE
7212013-06-18 Richard Earnshaw <rearnsha@arm.com>
722
723 * config/tc-arm.c (symbol_preemptible): New function.
724 (relax_branch): Use it.
725
7f3c4072
CM
7262013-06-17 Catherine Moore <clm@codesourcery.com>
727 Maciej W. Rozycki <macro@codesourcery.com>
728 Chao-Ying Fu <fu@mips.com>
729
730 * config/tc-mips.c (mips_set_options): Add ase_eva.
731 (mips_set_options mips_opts): Add ase_eva.
732 (file_ase_eva): Declare.
733 (ISA_SUPPORTS_EVA_ASE): Define.
734 (IS_SEXT_9BIT_NUM): Define.
735 (MIPS_CPU_ASE_EVA): Define.
736 (is_opcode_valid): Add support for ase_eva.
737 (macro_build): Likewise.
738 (macro): Likewise.
739 (validate_mips_insn): Likewise.
740 (validate_micromips_insn): Likewise.
741 (mips_ip): Likewise.
742 (options): Add OPTION_EVA and OPTION_NO_EVA.
743 (md_longopts): Add -meva and -mno-eva.
744 (md_parse_option): Process new options.
745 (mips_after_parse_args): Check for valid EVA combinations.
746 (s_mipsset): Likewise.
747
e410add4
RS
7482013-06-14 Richard Sandiford <rsandifo@linux.vnet.ibm.com>
749
750 * dwarf2dbg.h (dwarf2_move_insn): Declare.
751 * dwarf2dbg.c (line_subseg): Add pmove_tail.
752 (get_line_subseg): Add create_p argument. Initialize pmove_tail.
753 (dwarf2_gen_line_info_1): Update call accordingly.
754 (dwarf2_move_insn): New function.
755 * config/tc-mips.c (append_insn): Use dwarf2_move_insn.
756
6a50d470
RS
7572013-06-14 Richard Sandiford <rsandifo@linux.vnet.ibm.com>
758
759 Revert:
760
761 2011-09-05 Richard Sandiford <rdsandiford@googlemail.com>
762
763 PR gas/13024
764 * dwarf2dbg.c (pending_lines, pending_lines_tail): New variables.
765 (dwarf2_gen_line_info_1): Delete.
766 (dwarf2_push_line, dwarf2_flush_pending_lines): New functions.
767 (dwarf2_gen_line_info, dwarf2_emit_label): Use them.
768 (dwarf2_consume_line_info): Call dwarf2_flush_pending_lines.
769 (dwarf2_directive_loc): Push previous .locs instead of generating
770 them immediately.
771
f122319e
CF
7722013-06-13 Chao-ying Fu <Chao-ying.Fu@imgtec.com>
773
774 * config/tc-mips.c (ISA_SUPPORTS_VIRT_ASE): Support micromips.
775 (ISA_SUPPORTS_VIRT64_ASE): Support 64-bit micromips.
776
909c7f9c
NC
7772013-06-13 Nick Clifton <nickc@redhat.com>
778
779 PR gas/15602
780 * config/tc-m68k.h (TC_CHECK_ADJUSTED_BROKEN_DOT_WORD): Define.
781 * config/tc-m68k.c (tc_m68k_check_adjusted_broken_word): New
782 function. Generates an error if the adjusted offset is out of a
783 16-bit range.
784
5d5755a7
SL
7852013-06-12 Sandra Loosemore <sandra@codesourcery.com>
786
787 * config/tc-nios2.c (md_apply_fix): Mask constant
788 BFD_RELOC_NIOS2_HIADJ16 value to 16 bits.
789
3bf0dbfb
MR
7902013-06-10 Maciej W. Rozycki <macro@codesourcery.com>
791
792 * config/tc-mips.c (append_insn): Don't do branch relaxation for
793 MIPS-3D instructions either.
794 (md_convert_frag): Update the COPx branch mask accordingly.
795
796 * config/tc-mips.c (md_show_usage): Document --[no-]relax-branch
797 option.
798 * doc/as.texinfo (Overview): Add --relax-branch and
799 --no-relax-branch.
800 * doc/c-mips.texi (MIPS Opts): Document --relax-branch and
801 --no-relax-branch.
802
9daf7bab
SL
8032013-06-09 Sandra Loosemore <sandra@codesourcery.com>
804
805 * config/tc-nios2.c (nios2_parse_args): Allow trap argument to
806 omitted.
807
d301a56b
RS
8082013-06-08 Catherine Moore <clm@codesourcery.com>
809
810 * config/tc-mips.c (is_opcode_valid): Build ASE mask.
811 (is_opcode_valid_16): Pass ase value to opcode_is_member.
812 (append_insn): Change INSN_xxxx to ASE_xxxx.
813
7bab7634
DC
8142013-06-01 George Thomas <george.thomas@atmel.com>
815
816 * gas/config/tc-avr.c: Change ISA for devices with USB support to
817 AVR_ISA_XMEGAU
818
f60cf82f
L
8192013-05-31 H.J. Lu <hongjiu.lu@intel.com>
820
821 * config/tc-i386.c (md_begin): Don't align text/data/bss sections
822 for ELF.
823
a3f278e2
CM
8242013-05-31 Paul Brook <paul@codesourcery.com>
825
826 gas/
827 * config/tc-mips.c (s_ehword): New.
828
067ec077
CM
8292013-05-30 Paul Brook <paul@codesourcery.com>
830
831 * config/tc-mips.c (md_apply_fix): Support BFD_RELOC_MIPS_EH.
832
d6101ac2
MR
8332013-05-29 Maciej W. Rozycki <macro@codesourcery.com>
834
835 * write.c (resolve_reloc_expr_symbols): On REL targets don't
836 convert relocs who have no relocatable field either. Rephrase
837 the conditional so that the PC-relative check is only applied
838 for REL targets.
839
f19ccbda
MR
8402013-05-28 Chao-ying Fu <Chao-ying.Fu@imgtec.com>
841
842 * config/tc-mips.c (macro) <ld>: Don't use $zero for address
843 calculation.
844
418009c2
YZ
8452013-05-28 Yufeng Zhang <yufeng.zhang@arm.com>
846
847 * config/tc-aarch64.c (reloc_table): Update to use
477330fc 848 BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21 instead of
418009c2
YZ
849 BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE.
850 (md_apply_fix): Likewise.
851 (aarch64_force_relocation): Likewise.
852
0a8897c7
KT
8532013-05-28 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
854
855 * config/tc-arm.c (it_fsm_post_encode): Improve
856 warning messages about deprecated IT block formats.
857
89d2a2a3
MS
8582013-05-28 Marcus Shawcroft <marcus.shawcroft@arm.com>
859
860 * config/tc-aarch64.c (md_apply_fix): Move value range checking
861 inside fx_done condition.
862
c77c0862
RS
8632013-05-22 Jürgen Urban <JuergenUrban@gmx.de>
864
865 * config/tc-mips.c (macro): Handle M_LQC2_AB and M_SQC2_AB.
866
c0637f3a
PB
8672013-05-20 Peter Bergner <bergner@vnet.ibm.com>
868
869 * config/tc-ppc.c (ppc_setup_opcodes): Use new_seg to fix error
870 and clean up warning when using PRINT_OPCODE_TABLE.
871
5656a981
AM
8722013-05-20 Alan Modra <amodra@gmail.com>
873
874 * config/tc-ppc.c (md_apply_fix): Hoist code common to insn
875 and data fixups performing shift/high adjust/sign extension on
876 fieldval. Sink fx_pcrel handling and checks. Use fixP->fx_size
877 when writing data fixups rather than recalculating size.
878
997b26e8
JBG
8792013-05-16 Jan-Benedict Glaw <jbglaw@lug-owl.de>
880
881 * doc/c-msp430.texi: Fix typo.
882
9f6e76f4
TG
8832013-05-16 Tristan Gingold <gingold@adacore.com>
884
885 * config/tc-ppc.c (ppc_is_toc_sym): Symbols of class XMC_TC
886 are also TOC symbols.
887
638d3803
NC
8882013-05-16 Nick Clifton <nickc@redhat.com>
889
890 * config/tc-msp430.c: Make -mmcu recognise more part numbers.
891 Add -mcpu command to specify core type.
997b26e8 892 * doc/c-msp430.texi: Update documentation.
638d3803 893
b015e599
AP
8942013-05-09 Andrew Pinski <apinski@cavium.com>
895
896 * config/tc-mips.c (struct mips_set_options): New ase_virt field.
897 (mips_opts): Update for the new field.
898 (file_ase_virt): New variable.
899 (ISA_SUPPORTS_VIRT_ASE): New macro.
900 (ISA_SUPPORTS_VIRT64_ASE): New macro.
901 (MIPS_CPU_ASE_VIRT): New define.
902 (is_opcode_valid): Handle ase_virt.
903 (macro_build): Handle "+J".
904 (validate_mips_insn): Likewise.
905 (mips_ip): Likewise.
906 (enum options): Add OPTION_VIRT and OPTION_NO_VIRT.
907 (md_longopts): Add mvirt and mnovirt
908 (md_parse_option): Handle OPTION_VIRT and OPTION_NO_VIRT.
909 (mips_after_parse_args): Handle ase_virt field.
910 (s_mipsset): Handle "virt" and "novirt".
911 (mips_elf_final_processing): Add a comment about virt ASE might need
912 a new flag.
913 (md_show_usage): Print out the usage of -mvirt and mno-virt options.
914 * doc/c-mips.texi: Document -mvirt and -mno-virt.
915 Document ".set virt" and ".set novirt".
916
da8094d7
AM
9172013-05-09 Alan Modra <amodra@gmail.com>
918
919 * config/tc-ppc.c (md_apply_fix): Sign extend fieldval under
920 control of operand flag bits.
921
c5f8c205
AM
9222013-05-07 Alan Modra <amodra@gmail.com>
923
924 * config/tc-ppc.c (PPC_VLE_SPLIT16A): Delete unused macro.
925 (PPC_VLE_SPLIT16D, PPC_VLE_LO16A, PPC_VLE_LO16D): Likewise.
926 (PPC_VLE_HI16A, PPC_VLE_HI16D): Likewise.
927 (PPC_VLE_HA16A, PPC_VLE_HA16D): Likewise.
928 (md_apply_fix): Set fx_no_overflow for assorted relocations.
929 Shift and sign-extend fieldval for use by some VLE reloc
930 operand->insert functions.
931
b47468a6
CM
9322013-05-06 Paul Brook <paul@codesourcery.com>
933 Catherine Moore <clm@codesourcery.com>
934
c5f8c205
AM
935 * config/tc-mips.c (md_pcrel_from): Handle BFD_RELOC_32_PCREL.
936 (limited_pcrel_reloc_p): Likewise.
b47468a6
CM
937 (md_apply_fix): Likewise.
938 (tc_gen_reloc): Likewise.
939
2de39019
CM
9402013-05-06 Richard Sandiford <rdsandiford@googlemail.com>
941
942 * config/tc-mips.c (limited_pcrel_reloc_p): New function.
943 (mips_fix_adjustable): Adjust pc-relative check to use
944 limited_pc_reloc_p.
945
754e2bb9
RS
9462013-05-02 Richard Sandiford <rdsandiford@googlemail.com>
947
948 * config/tc-mips.c (mips_pseudo_table): Add stabd and stabs entries.
949 (s_mips_stab): Do not restrict to stabn only.
950
13761a11
NC
9512013-05-02 Nick Clifton <nickc@redhat.com>
952
953 * config/tc-msp430.c: Add support for the MSP430X architecture.
954 Add code to insert a NOP instruction after any instruction that
955 might change the interrupt state.
956 Add support for the LARGE memory model.
957 Add code to initialise the .MSP430.attributes section.
958 * config/tc-msp430.h: Add support for the MSP430X architecture.
959 * doc/c-msp430.texi: Document the new -mL and -mN command line
960 options.
961 * NEWS: Mention support for the MSP430X architecture.
962
df26367c
MR
9632013-05-01 Maciej W. Rozycki <macro@codesourcery.com>
964
965 * configure.tgt: Replace alpha*-*-linuxecoff* pattern with
966 alpha*-*-linux*ecoff*.
967
f02d8318
CF
9682013-04-30 Chao-ying Fu <Chao-ying.Fu@imgtec.com>
969
970 * config/tc-mips.c (mips_ip): Add sizelo.
971 For "+C", "+G", and "+H", set sizelo and compare against it.
972
b40bf0a2
NC
9732013-04-29 Nick Clifton <nickc@redhat.com>
974
975 * as.c (Options): Add -gdwarf-sections.
976 (parse_args): Likewise.
977 * as.h (flag_dwarf_sections): Declare.
978 * dwarf2dbg.c (emit_fixed_inc_line_addr): Skip section changes.
979 (process_entries): When -gdwarf-sections is enabled generate
980 fragmentary .debug_line sections.
981 (out_debug_line): Set the section for the .debug_line section end
982 symbol.
983 * doc/as.texinfo: Document -gdwarf-sections.
984 * NEWS: Mention -gdwarf-sections.
985
8eeccb77 9862013-04-26 Christian Groessler <chris@groessler.org>
00a3147e
CG
987
988 * config/tc-z8k.c (md_parse_option): Set z8k_target_from_cmdline
989 according to the target parameter. Don't call s_segm since s_segm
990 calls bfd_set_arch_mach using stdoutput, but stdoutput isn't
991 initialized yet.
992 (md_begin): Call s_segm according to target parameter from command
993 line.
994
49926cd0
AM
9952013-04-25 Alan Modra <amodra@gmail.com>
996
997 * configure.in: Allow little-endian linux.
998 * configure: Regenerate.
999
e3031850
SL
10002013-04-24 Sandra Loosemore <sandra@codesourcery.com>
1001
1002 * config/tc-nios2.c (nios2_control_register_arg_p): Rename
1003 "fstatus" control register to "eccinj".
1004
cb948fc0
KT
10052013-04-19 Kai Tietz <ktietz@redhat.com>
1006
1007 * configure.tgt (i386-*-cygwin): Handle x86_64 cygwin.
1008
4455e9ad
JB
10092013-04-15 Julian Brown <julian@codesourcery.com>
1010
1011 * expr.c (add_to_result, subtract_from_result): Make global.
1012 * expr.h (add_to_result, subtract_from_result): Add prototypes.
1013 * config/tc-sh.c (sh_optimize_expr): Use add_to_result,
1014 subtract_from_result to handle extra bit of precision for .sleb128
1015 directive operands.
1016
956a6ba3
JB
10172013-04-10 Julian Brown <julian@codesourcery.com>
1018
1019 * read.c (convert_to_bignum): Add sign parameter. Use it
1020 instead of X_unsigned to determine sign of resulting bignum.
1021 (emit_expr): Pass extra argument to convert_to_bignum.
1022 (emit_leb128_expr): Use X_extrabit instead of X_unsigned. Pass
1023 X_extrabit to convert_to_bignum.
1024 (parse_bitfield_cons): Set X_extrabit.
1025 * expr.c (make_expr_symbol, expr_build_uconstant, operand):
1026 Initialise X_extrabit field as appropriate.
1027 (add_to_result): New.
1028 (subtract_from_result): New.
1029 (expr): Use above.
1030 * expr.h (expressionS): Add X_extrabit field.
1031
eb9f3f00
JB
10322013-04-10 Jan Beulich <jbeulich@suse.com>
1033
1034 * gas/config/tc-arm.c (encode_arm_addr_mode_3): Only reject base
1035 register being PC when is_t or writeback, and use distinct
1036 diagnostic for the latter case.
1037
ccb84d65
JB
10382013-04-10 Jan Beulich <jbeulich@suse.com>
1039
1040 * gas/config/tc-arm.c (parse_operands): Re-write
1041 po_barrier_or_imm().
1042 (do_barrier): Remove bogus constraint().
1043 (do_t_barrier): Remove.
1044
4d13caa0
NC
10452013-04-09 Joerg Wunsch <joerg.wunsch@atmel.com>
1046
1047 * gas/config/tc-avr.c (mcu_types): Add ATmega64RFR2,
1048 ATmega644RFR2, ATmega128RFR2, ATmega1284RFR2, ATmega256RFR2,
1049 ATmega2564RFR2
1050 * gas/doc/c-avr.texi (-mmcu documentation): Likewise.
1051
16d02dc9
JB
10522013-04-09 Jan Beulich <jbeulich@suse.com>
1053
1054 * gas/config/tc-arm.c (do_vmrs): Accept all control registers.
1055 Use local variable Rt in more places.
1056 (do_vmsr): Accept all control registers.
1057
05ac0ffb
JB
10582013-04-09 Jan Beulich <jbeulich@suse.com>
1059
1060 * gas/config/tc-arm.c (do_neon_mov): Fake an instruction suffix
1061 if there was none specified for moves between scalar and core
1062 register.
1063
2d51fb74
JB
10642013-04-09 Jan Beulich <jbeulich@suse.com>
1065
1066 * gas/config/tc-arm.c (do_neon_ldx_stx): Reject VSTn in the
1067 NEON_ALL_LANES case.
1068
94dcf8bf
JB
10692013-04-08 Jan Beulich <jbeulich@suse.com>
1070
1071 * gas/config/tc-arm.c (do_neon_ldr_str): Correct disgnostics for
1072 PC-relative VSTR.
1073
1472d06f
JB
10742013-04-08 Jan Beulich <jbeulich@suse.com>
1075
1076 * gas/config/tc-arm.c (reg_names): Convert duplicate SP_fiq
1077 entry to sp_fiq.
1078
0c76cae8
AM
10792013-04-03 Alan Modra <amodra@gmail.com>
1080
1081 * doc/as.texinfo: Add support to generate man options for h8300.
1082 * doc/c-h8300.texi: Likewise.
1083
92eb40d9
RR
10842013-03-28 Ramana Radhakrishnan <ramana.radhakrishnan@arm.com>
1085
1086 * config/tc-arm.c (arm_cpus): Add support for Cortex-A53 and
1087 Cortex-A57.
1088
51dcdd4d
NC
10892013-03-27 Alexis Deruelle <alexis.deruelle@gmail.com>
1090
1091 PR binutils/15068
1092 * config/tc-tic6x.c (tic6x_try_encode): Add use of bitfields array.
1093
c5d685bf
NC
10942013-03-26 Nick Clifton <nickc@redhat.com>
1095
9b978282
NC
1096 PR gas/15295
1097 * listing.c (rebuffer_line): Rewrite to avoid seeking back to the
1098 start of the file each time.
1099
c5d685bf
NC
1100 PR gas/15178
1101 * config/tc-sparc.h (ELF_TARGET_FORMAT): Set to elf32-sparc for
1102 FreeBSD targets.
1103
9699c833
TG
11042013-03-26 Douglas B Rupp <rupp@gnat.com>
1105
1106 * config/tc-ia64.c (emit_one_bundle): Move last_slot adjustment
1107 after fixup.
1108
4755303e
WN
11092013-03-21 Will Newton <will.newton@linaro.org>
1110
1111 * config/tc-arm.c (encode_thumb32_addr_mode): Emit an error for all
1112 pc-relative str instructions in Thumb mode.
1113
81f5558e
NC
11142013-03-21 Michael Schewe <michael.schewe@gmx.net>
1115
1116 * config/tc-h8300.c (do_a_fix_imm): Add relaxation of mov
1117 @(disp:32,ERx) to mov @(disp:16,ERx) insns by new reloc
1118 R_H8_DISP32A16.
1119 * config/tc-h8300.h: Remove duplicated defines.
1120
71863e73
NC
11212013-03-21 Senthil Kumar Selvaraj <senthil_kumar.selvaraj@atmel.com>
1122
1123 PR gas/15282
1124 * tc-avr.c (mcu_has_3_byte_pc): New function.
1125 (tc_cfi_frame_initial_instructions): Call it to find return
1126 address size.
1127
795b8e6b
NC
11282013-03-20 Alexis Deruelle <alexis.deruelle@gmail.com>
1129
1130 PR gas/15095
1131 * config/tc-tic6x.c (tic6x_try_encode): Handle
1132 tic6x_coding_dreg_(msb|lsb) field coding types and use it to
1133 encode register pair numbers when required.
1134
ba86b375
WN
11352013-03-15 Will Newton <will.newton@linaro.org>
1136
1137 * config/tc-arm.c (do_neon_ldr_str): Fix error check for PC register
1138 in vstr in Thumb mode for pre-ARMv7 cores.
1139
9e6f3811
AS
11402013-03-14 Andreas Schwab <schwab@suse.de>
1141
1142 * doc/c-arc.texi (ARC Directives): Revert last change and use
1143 @itemize instead of @table.
1144 * doc/c-arm.texi (ARM-Instruction-Set): Likewise.
1145
b10bf8c5
NC
11462013-03-14 Nick Clifton <nickc@redhat.com>
1147
1148 PR gas/15273
1149 * config/tc-arm.c (do_co_reg): Do not call check_obsolete with a
1150 NULL message, instead just check ARM_CPU_IS_ANY directly.
1151
ba724cfc
NC
11522013-03-14 Nick Clifton <nickc@redhat.com>
1153
1154 PR gas/15212
9e6f3811 1155 * doc/c-arc.texi (ARC Directives): Use @code instead of @bullet
ba724cfc
NC
1156 for table format.
1157 * doc/c-arm.texi (ARM-Instruction-Set): Likewise. Also add text
1158 to the @item directives.
1159 (ARM-Neon-Alignment): Move to correct place in the document.
1160 * doc/c-cr16.texi (CR16 Operand Qualifiers): Fix up table
1161 formatting.
1162 * doc/c-tic54x.texi (TIC54X-Subsyms): Correct use of
1163 @smallexample.
1164
531a94fd
SL
11652013-03-12 Sebastian Huber <sebastian.huber@embedded-brains.de>
1166
1167 * config/tc-nios2.c (nios2_consume_arg): Delete 'k' case. Add 'o'
1168 case. Add default BAD_CASE to switch.
1169
dad60f8e
SL
11702013-03-11 Sebastian Huber <sebastian.huber@embedded-brains.de>
1171
1172 * config/tc-nios2.c (nios2_assemble_args_ds): New function.
1173 (nios2_arg_info_structs): Add "d,s" and "d,s,E" entries.
1174
dd5181d5
KT
11752013-03-11 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
1176
1177 * config/tc-arm.c (crc_ext_armv8): New feature set.
1178 (UNPRED_REG): New macro.
1179 (do_crc32_1): New function.
1180 (do_crc32b, do_crc32h, do_crc32w, do_crc32cb,
1181 do_crc32ch, do_crc32cw): Likewise.
1182 (TUEc): New macro.
1183 (insns): Add entries for crc32 mnemonics.
1184 (arm_extensions): Add entry for crc.
1185
8e723a10
CLT
11862013-03-08 Chung-Lin Tang <cltang@codesourcery.com>
1187
1188 * write.h (struct fix): Add fx_dot_frag field.
1189 (dot_frag): Declare.
1190 * write.c (dot_frag): New variable.
1191 (fix_new_internal): Set fx_dot_frag field with dot_frag.
1192 (fixup_segment): Base calculation of fx_offset with fx_dot_frag.
1193 * expr.c (expr): Save value of frag_now in dot_frag when setting
1194 dot_value.
1195 * read.c (emit_expr): Likewise. Delete comments.
1196
be05d201
L
11972013-03-07 H.J. Lu <hongjiu.lu@intel.com>
1198
1199 * config/tc-i386.c (flag_code_names): Removed.
1200 (i386_index_check): Rewrote.
1201
62b0d0d5
YZ
12022013-03-05 Yufeng Zhang <yufeng.zhang@arm.com>
1203
1204 * config/tc-aarch64.c (aarch64_imm_float_p): Rename 'e' to 'pattern';
1205 add comment.
1206 (aarch64_double_precision_fmovable): New function.
1207 (parse_aarch64_imm_float): Add parameter 'dp_p'; call the new
1208 function; handle hexadecimal representation of IEEE754 encoding.
1209 (parse_operands): Update the call to parse_aarch64_imm_float.
1210
165de32a
L
12112013-02-28 H.J. Lu <hongjiu.lu@intel.com>
1212
1213 * config/tc-i386.c (_i386_insn): Replace have_hle with hle_prefix.
1214 (check_hle): Updated.
1215 (md_assemble): Likewise.
1216 (parse_insn): Likewise.
1217
d5de92cf
L
12182013-02-28 H.J. Lu <hongjiu.lu@intel.com>
1219
1220 * config/tc-i386.c (_i386_insn): Add rep_prefix.
9e6f3811 1221 (md_assemble): Check if REP prefix is OK.
d5de92cf
L
1222 (parse_insn): Remove expecting_string_instruction. Set
1223 i.rep_prefix.
1224
e60bb1dd
YZ
12252013-02-28 Yufeng Zhang <yufeng.zhang@arm.com>
1226
1227 * config/tc-aarch64.c (aarch64_features): Add the 'crc' option.
1228
aeebdd9b
YZ
12292013-02-28 Yufeng Zhang <yufeng.zhang@arm.com>
1230
1231 * config/tc-aarch64.c (parse_sys_reg): Allow the full range of CRn
1232 for system registers.
1233
4107ae22
DD
12342013-02-27 DJ Delorie <dj@redhat.com>
1235
1236 * config/tc-rl78.c (reloc_function): Add %code -> BFD_RELOC_RL78_CODE.
1237 (rl78_op): Handle %code().
1238 (rl78_cons_fix_new): Likewise, but ignore for 20-bit operands.
1239 (tc_gen_reloc): Likwise; convert to a computed reloc.
1240 (md_apply_fix): Likewise.
1241
151fa98f
NC
12422013-02-25 Kaushik Phatak <Kaushik.Phatak@kpitcummins.com>
1243
1244 * config/rl78-parse.y: Fix encoding of DIVWU insn.
1245
70a8bc5b 12462013-02-25 Terry Guo <terry.guo@arm.com>
1247
1248 * config/tc-arm.c (arm_cpus): Add cortex-r7 entry.
1249 * doc/c-arm.texi: Add cortex-r7 and missing cortex-r5 to
1250 list of accepted CPUs.
1251
5c111e37
L
12522013-02-19 H.J. Lu <hongjiu.lu@intel.com>
1253
1254 PR gas/15159
1255 * config/tc-i386.c (cpu_arch): Add ".smap".
1256
1257 * doc/c-i386.texi: Document smap.
1258
8a75745d
MR
12592013-02-18 Maciej W. Rozycki <macro@codesourcery.com>
1260
1261 * config/tc-mips.c (s_cpload): Call mips_mark_labels and set
1262 mips_assembling_insn appropriately.
1263 (s_cpsetup, s_cprestore, s_cpreturn, s_cpadd): Likewise.
1264
79850f26
MR
12652013-02-18 Maciej W. Rozycki <macro@codesourcery.com>
1266
cf29fc61 1267 * config/tc-mips.c (append_insn): Correct indentation, remove
79850f26
MR
1268 extraneous braces.
1269
4c261dff
NC
12702013-02-15 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
1271
5c111e37 1272 * config/tc-arm.c (do_neon_mov): Break on NS_NULL.
4c261dff 1273
ea33f281
NC
12742013-02-15 Sebastian Huber <sebastian.huber@embedded-brains.de>
1275
1276 * configure.tgt: Add nios2-*-rtems*.
1277
a1ccaec9
YZ
12782013-02-14 Yufeng Zhang <yufeng.zhang@arm.com>
1279
1280 * config/tc-aarch64.c (md_begin): Change to check if 'name' is
1281 NULL.
1282
0aa27725
RS
12832013-02-09 Jürgen Urban <JuergenUrban@gmx.de>
1284
1285 * config/tc-mips.c (CPU_HAS_LDC1_SDC1): New macro.
1286 (macro): Use it. Assert that trunc.w.s is not used for r5900.
1287
da4339ed
NC
12882013-02-08 Yi-Hsiu, Hsu <ahsu@marvell.com>
1289
1290 * gas/config/tc-arm.c (arm_cpus): Add support for mcpu=marvell-pj4
1291 core.
1292
36591ba1 12932013-02-06 Sandra Loosemore <sandra@codesourcery.com>
5c111e37 1294 Andrew Jenner <andrew@codesourcery.com>
36591ba1
SL
1295
1296 Based on patches from Altera Corporation.
1297
1298 * Makefile.am (TARGET_CPU_CFILES): Add config/tc-nios2.c.
1299 (TARGET_CPU_HFILES): Add config/tc-nios2.h.
1300 * Makefile.in: Regenerated.
1301 * configure.tgt: Add case for nios2*-linux*.
1302 * config/obj-elf.c: Conditionally include elf/nios2.h.
1303 * config/tc-nios2.c: New file.
1304 * config/tc-nios2.h: New file.
1305 * doc/Makefile.am (CPU_DOCS): Add c-nios2.texi.
1306 * doc/Makefile.in: Regenerated.
1307 * doc/all.texi: Set NIOSII.
1308 * doc/as.texinfo (Overview): Add Nios II options.
1309 (Machine Dependencies): Include c-nios2.texi.
1310 * doc/c-nios2.texi: New file.
1311 * NEWS: Note Altera Nios II support.
1312
94d4433a
AM
13132013-02-06 Alan Modra <amodra@gmail.com>
1314
1315 PR gas/14255
1316 * config/tc-avr.h (TC_VALIDATE_FIX): Mark symbol used by reloc.
1317 Don't skip fixups with fx_subsy non-NULL.
1318 * config/tc-avr.c (tc_gen_reloc): Don't specially handle fixups
1319 with fx_subsy non-NULL.
1320
ace9af6f
L
13212013-02-04 H.J. Lu <hongjiu.lu@intel.com>
1322
1323 * doc/c-metag.texi: Add "@c man" markers.
1324
89d67ed9
AM
13252013-02-04 Alan Modra <amodra@gmail.com>
1326
1327 * write.c (fixup_segment): Return void. Delete seg_reloc_count
1328 related code.
1329 (TC_ADJUST_RELOC_COUNT): Delete.
1330 * config/tc-i960.h (TC_ADJUST_RELOC_COUNT): Delete.
1331
89072bd6
AM
13322013-02-04 Alan Modra <amodra@gmail.com>
1333
1334 * po/POTFILES.in: Regenerate.
1335
f9b2d544
NC
13362013-01-30 Markos Chandras <markos.chandras@imgtec.com>
1337
1338 * config/tc-metag.c: Make SWAP instruction less permissive with
1339 its operands.
1340
392ca752
DD
13412013-01-29 DJ Delorie <dj@redhat.com>
1342
1343 * config/tc-rl78.c (rl78_cons_fix_new): Handle user-specified
1344 relocs in .word/.etc statements.
1345
427d0db6
RM
13462013-01-29 Roland McGrath <mcgrathr@google.com>
1347
1348 * config/tc-arm.c (md_apply_fix): Use as_bad_where for "bad
1349 immediate value for 8-bit offset" error so it shows line info.
1350
4faf939a
JM
13512013-01-24 Joseph Myers <joseph@codesourcery.com>
1352
1353 * config/tc-ppc.c (md_assemble): Do not generate APUinfo sections
1354 for 64-bit output.
1355
78c8d46c
NC
13562013-01-24 Nick Clifton <nickc@redhat.com>
1357
1358 * config/tc-v850.c: Add support for e3v5 architecture.
1359 * doc/c-v850.texi: Mention new support.
1360
fb5b7503
NC
13612013-01-23 Nick Clifton <nickc@redhat.com>
1362
1363 PR gas/15039
1364 * config/tc-avr.c: Include dwarf2dbg.h.
1365
8ce3d284
L
13662013-01-18 H.J. Lu <hongjiu.lu@intel.com>
1367
1368 * config/tc-i386.c (reloc): Support size relocation only for ELF.
1369 (tc_i386_fix_adjustable): Likewise.
1370 (lex_got): Likewise.
1371 (tc_gen_reloc): Likewise.
1372
f5555712
YZ
13732013-01-17 Yufeng Zhang <yufeng.zhang@arm.com>
1374
1375 * config/tc-aarch64.c (output_operand_error_record): Change to output
1376 the out-of-range error message as value-expected message if there is
1377 only one single value in the expected range.
1378 (programmer_friendly_fixup): Remove the handling of 8-bit MOVI with
1379 LSL #0 as a programmer-friendly feature.
1380
8fd4256d
L
13812013-01-16 H.J. Lu <hongjiu.lu@intel.com>
1382
1383 * config/tc-i386.c (reloc): Support BFD_RELOC_SIZE32.
1384 (tc_i386_fix_adjustable): Keep symbol for BFD_RELOC_32_SIZE and
1385 BFD_RELOC_64_SIZE relocations.
1386 (lex_got): Support "symbol@SIZE" and don't create GOT symbol
1387 for it.
1388 (tc_gen_reloc): Resolve BFD_RELOC_SIZE32 and BFD_RELOC_SIZE64
1389 relocations against local symbols.
1390
a5840dce
AM
13912013-01-16 Alan Modra <amodra@gmail.com>
1392
1393 * config/tc-ppc.c (md_assemble <TE_PE>): Ignore line after
1394 finding some sort of toc syntax error, and break to avoid
1395 compiler uninit warning.
1396
af89796a
L
13972013-01-15 H.J. Lu <hongjiu.lu@intel.com>
1398
1399 PR gas/15019
1400 * config/tc-i386.c (lex_got): Increment length by 1 if the
1401 relocation token is removed.
1402
dd42f060
NC
14032013-01-15 Nick Clifton <nickc@redhat.com>
1404
1405 * config/tc-v850.c (md_assemble): Allow signed values for
1406 V850E_IMMEDIATE.
1407
464e3686
SK
14082013-01-11 Sean Keys <skeys@ipdatasys.com>
1409
1410 * config/tc-xgate.c (md_begin): Fix mistake made when going from
af89796a 1411 git to cvs.
464e3686 1412
5817ffd1
PB
14132013-01-10 Peter Bergner <bergner@vnet.ibm.com>
1414
1415 * doc/as.texinfo (Target PowerPC): Document -mpower8 and -mhtm.
1416 * doc/c-ppc.texi (PowerPC-Opts): Likewise.
1417 * config/tc-ppc.c (md_show_usage): Likewise.
1418 (ppc_handle_align): Handle power8's group ending nop.
1419
f4b1f6a9
SK
14202013-01-10 Sean Keys <skeys@ipdatasys.com>
1421
1422 * config/tc-xgate.c (md_begin): Fix the printing of opcodes so
af89796a 1423 that the assember exits after the opcodes have been printed.
f4b1f6a9 1424
34bca508
L
14252013-01-10 H.J. Lu <hongjiu.lu@intel.com>
1426
1427 * app.c: Remove trailing white spaces.
1428 * as.c: Likewise.
1429 * as.h: Likewise.
1430 * cond.c: Likewise.
1431 * dw2gencfi.c: Likewise.
1432 * dwarf2dbg.h: Likewise.
1433 * ecoff.c: Likewise.
1434 * input-file.c: Likewise.
1435 * itbl-lex.h: Likewise.
1436 * output-file.c: Likewise.
1437 * read.c: Likewise.
1438 * sb.c: Likewise.
1439 * subsegs.c: Likewise.
1440 * symbols.c: Likewise.
1441 * write.c: Likewise.
1442 * config/tc-i386.c: Likewise.
1443 * doc/Makefile.am: Likewise.
1444 * doc/Makefile.in: Likewise.
1445 * doc/c-aarch64.texi: Likewise.
1446 * doc/c-alpha.texi: Likewise.
1447 * doc/c-arc.texi: Likewise.
1448 * doc/c-arm.texi: Likewise.
1449 * doc/c-avr.texi: Likewise.
1450 * doc/c-bfin.texi: Likewise.
1451 * doc/c-cr16.texi: Likewise.
1452 * doc/c-d10v.texi: Likewise.
1453 * doc/c-d30v.texi: Likewise.
1454 * doc/c-h8300.texi: Likewise.
1455 * doc/c-hppa.texi: Likewise.
1456 * doc/c-i370.texi: Likewise.
1457 * doc/c-i386.texi: Likewise.
1458 * doc/c-i860.texi: Likewise.
1459 * doc/c-m32c.texi: Likewise.
1460 * doc/c-m32r.texi: Likewise.
1461 * doc/c-m68hc11.texi: Likewise.
1462 * doc/c-m68k.texi: Likewise.
1463 * doc/c-microblaze.texi: Likewise.
1464 * doc/c-mips.texi: Likewise.
1465 * doc/c-msp430.texi: Likewise.
1466 * doc/c-mt.texi: Likewise.
1467 * doc/c-s390.texi: Likewise.
1468 * doc/c-score.texi: Likewise.
1469 * doc/c-sh.texi: Likewise.
1470 * doc/c-sh64.texi: Likewise.
1471 * doc/c-tic54x.texi: Likewise.
1472 * doc/c-tic6x.texi: Likewise.
1473 * doc/c-v850.texi: Likewise.
1474 * doc/c-xc16x.texi: Likewise.
1475 * doc/c-xgate.texi: Likewise.
1476 * doc/c-xtensa.texi: Likewise.
1477 * doc/c-z80.texi: Likewise.
1478 * doc/internals.texi: Likewise.
1479
4c665b71
RM
14802013-01-10 Roland McGrath <mcgrathr@google.com>
1481
1482 * hash.c (hash_new_sized): Make it global.
1483 * hash.h: Declare it.
1484 * macro.c (define_macro): Use hash_new_sized instead of hash_new,
1485 pass a small size.
1486
a3c62988
NC
14872013-01-10 Will Newton <will.newton@imgtec.com>
1488
1489 * Makefile.am: Add Meta.
1490 * Makefile.in: Regenerate.
1491 * config/tc-metag.c: New file.
1492 * config/tc-metag.h: New file.
1493 * configure.tgt: Add Meta.
1494 * doc/Makefile.am: Add Meta.
1495 * doc/Makefile.in: Regenerate.
1496 * doc/all.texi: Add Meta.
1497 * doc/as.texiinfo: Document Meta options.
1498 * doc/c-metag.texi: New file.
1499
b37df7c4
SE
15002013-01-09 Steve Ellcey <sellcey@mips.com>
1501
1502 * config/tc-i386.c (md_begin): Remove 'internal Error' from as_fatal
1503 calls.
1504 * config/tc-mips.c (internalError): Remove, replace with abort.
1505
a3251895
YZ
15062013-01-08 Yufeng Zhang <yufeng.zhang@arm.com>
1507
1508 * config/tc-aarch64.c (parse_operands): Change to compare the result
1509 of function call 'parse_sys_reg' with 'PARSE_FAIL' instead of 'FALSE'.
1510
8ab8155f
NC
15112013-01-07 Nick Clifton <nickc@redhat.com>
1512
1513 PR gas/14887
1514 * config/tc-arm.c (skip_past_char): Skip whitespace before the
1515 anticipated character.
1516 * config/tc-arm.c (parse_address_main): Delete skip of whitespace
1517 here as it is no longer needed.
1518
a4ac1c42
AS
15192013-01-06 Andreas Schwab <schwab@linux-m68k.org>
1520
1521 * doc/c-mips.texi (MIPS Opts): Fix use of @itemx.
1522 * doc/c-score.texi (SCORE-Opts): Likewise.
1523 * doc/c-tic54x.texi (TIC54X-Directives): Likewise.
1524
e407c74b
NC
15252013-01-04 Juergen Urban <JuergenUrban@gmx.de>
1526
1527 * config/tc-mips.c: Add support for MIPS r5900.
1528 Add M_LQ_AB and M_SQ_AB to support large values for instructions
1529 lq and sq.
1530 (can_swap_branch_p, get_append_method): Detect some conditional
1531 short loops to fix a bug on the r5900 by NOP in the branch delay
1532 slot.
1533 (M_MUL): Support 3 operands in multu on r5900.
1534 (M_TRUNCWS): Support trunc.w.s on r5900 in MIPS ISA I.
1535 (s_mipsset): Force 32 bit floating point on r5900.
1536 (mips_ip): Check parameter range of instructions mfps and mtps on
1537 r5900.
1538 * configure.in: Detect CPU type when target string contains r5900
1539 (e.g. mips64r5900el-linux-gnu).
1540
62658407
L
15412013-01-02 H.J. Lu <hongjiu.lu@intel.com>
1542
1543 * as.c (parse_args): Update copyright year to 2013.
1544
95830fd1
YZ
15452013-01-02 Yufeng Zhang <yufeng.zhang@arm.com>
1546
1547 * config/tc-aarch64.c (aarch64_cpus): Add entries for "cortex-a53"
1548 and "cortex57".
1549
517bb291 15502013-01-02 Nick Clifton <nickc@redhat.com>
d709e4e6 1551
517bb291
NC
1552 PR gas/14987
1553 * config/tc-arm.c (parse_address_main): Skip whitespace before a
1554 closing bracket.
d709e4e6 1555
517bb291 1556For older changes see ChangeLog-2012
08d56133 1557\f
517bb291 1558Copyright (C) 2013 Free Software Foundation, Inc.
752937aa
NC
1559
1560Copying and distribution of this file, with or without modification,
1561are permitted in any medium without royalty provided the copyright
1562notice and this notice are preserved.
1563
08d56133
NC
1564Local Variables:
1565mode: change-log
1566left-margin: 8
1567fill-column: 74
1568version-control: never
1569End: