]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/ChangeLog
* input-file.h: Update comment.
[thirdparty/binutils-gdb.git] / gas / ChangeLog
CommitLineData
f79d9c1d
AM
12006-09-13 Alan Modra <amodra@bigpond.net.au>
2
3 * input-file.c (input_file_open): Replace as_perror with as_bad
4 so that gas exits with error on file errors. Correct error
5 message.
6 (input_file_get, input_file_give_next_buffer): Likewise.
e336c79f 7 * input-file.h: Update comment.
f79d9c1d 8
f512f76f
NC
92006-09-11 Tomas Frydrych <dr.tomas@yahoo.co.uk>
10
11 PR gas/3172
12 * config/tc-arm.c (parse_typed_reg_or_scalar): Accept wCg class
13 registers as a sub-class of wC registers.
14
8d79fd44
AM
152006-09-11 Alan Modra <amodra@bigpond.net.au>
16
17 PR gas/3165
18 * config/tc-mips.h (enum dwarf2_format): Forward declare.
19 (DWARF2_CIE_DATA_ALIGNMENT): Wrap negative number in parens.
20 * config/tc-alpha.h (DWARF2_CIE_DATA_ALIGNMENT): Likewise.
21 * config/tc-arm.h (DWARF2_CIE_DATA_ALIGNMENT): Likewise.
22
6258339f
NC
232006-09-08 Nick Clifton <nickc@redhat.com>
24
25 PR gas/3129
26 * doc/as.texinfo (Macro): Improve documentation about separating
27 macro arguments from following text.
28
f91e006c
PB
292006-09-08 Paul Brook <paul@codesourcery.com>
30
31 * config/tc-arm.c (insns): Allow ARM IT pseudo-insn on all cores.
32
466bbf93
PB
332006-09-07 Paul Brook <paul@codesourcery.com>
34
35 * config/tc-arm.c (parse_operands): Mark operand as present.
36
428e3f1f
PB
372006-09-04 Paul Brook <paul@codesourcery.com>
38
39 * config/tc-arm.c (do_neon_dyadic_if_i): Remove.
40 (do_neon_dyadic_if_i_d): Avoid setting U bit.
41 (do_neon_mac_maybe_scalar): Ditto.
42 (do_neon_dyadic_narrow): Force operand type to NT_integer.
43 (insns): Remove out of date comments.
44
fb25138b
NC
452006-08-29 Nick Clifton <nickc@redhat.com>
46
47 * read.c (s_align): Initialize the 'stopc' variable to prevent
48 compiler complaints about it being used without being
49 initialized.
50 (s_comm_internal, s_mri_common, s_fail, s_globl, s_space,
51 s_float_space, s_struct, cons_worker, equals): Likewise.
52
5091343a
AM
532006-08-29 Malcolm Parsons <malcolm.parsons@gmail.com>
54
55 * ecoff.c (ecoff_directive_val): Fix message typo.
56 * config/tc-ns32k.c (convert_iif): Likewise.
57 * config/tc-sh64.c (shmedia_check_limits): Likewise.
58
1f2a7e38
BW
592006-08-25 Sterling Augustine <sterling@tensilica.com>
60 Bob Wilson <bob.wilson@acm.org>
61
62 * config/tc-xtensa.c (xtensa_mark_literal_pool_location): Do not check
63 the state of the absolute_literals directive. Remove align frag at
64 the start of the literal pool position.
65
34135039
BW
662006-08-25 Bob Wilson <bob.wilson@acm.org>
67
68 * doc/c-xtensa.texi: Add @group commands in examples.
69
74869ac7
BW
702006-08-24 Bob Wilson <bob.wilson@acm.org>
71
72 * config/tc-xtensa.c (FINI_LITERAL_SECTION_NAME): Delete.
73 (INIT_LITERAL_SECTION_NAME): Delete.
74 (lit_state struct): Remove segment names, init_lit_seg, and
75 fini_lit_seg. Add lit_prefix and current_text_seg.
76 (init_literal_head_h, init_literal_head): Delete.
77 (fini_literal_head_h, fini_literal_head): Delete.
78 (xtensa_begin_directive): Move argument parsing to
79 xtensa_literal_prefix function.
80 (xtensa_end_directive): Deallocate lit_prefix field of lit_state.
81 (xtensa_literal_prefix): Parse the directive argument here and
82 record it in the lit_prefix field. Remove code to derive literal
83 section names.
84 (linkonce_len): New.
85 (get_is_linkonce_section): Use linkonce_len. Check for any
86 ".gnu.linkonce.*" section, not just text sections.
87 (md_begin): Remove initialization of deleted lit_state fields.
88 (xtensa_reorder_segments, xtensa_post_relax_hook): Remove references
89 to init_literal_head and fini_literal_head.
90 (xtensa_move_literals): Likewise. Skip literals for .init and .fini
91 when traversing literal_head list.
92 (match_section_group): New.
93 (cache_literal_section): Rewrite to determine the literal section
94 name on the fly, create the section and return it.
95 (xtensa_switch_to_literal_fragment): Adjust for cache_literal_section.
96 (xtensa_switch_to_non_abs_literal_fragment): Likewise.
97 (xtensa_create_property_segments, xtensa_create_xproperty_segments):
98 Use xtensa_get_property_section from bfd.
99 (retrieve_xtensa_section): Delete.
100 * doc/c-xtensa.texi (Xtensa Options): Fix --text-section-literals
101 description to refer to plural literal sections and add xref to
102 the Literal Directive section.
103 (Literal Directive): Describe new rules for deriving literal section
104 names. Add footnote for special case of .init/.fini with
105 --text-section-literals.
106 (Literal Prefix Directive): Replace old naming rules with xref to the
107 Literal Directive section.
108
87a1fd79
JM
1092006-08-21 Joseph Myers <joseph@codesourcery.com>
110
111 * config/tc-arm.c (s_arm_unwind_save_mmxwr): Correct condition for
112 merging with previous long opcode.
113
7148cc28
NC
1142006-08-22 Pedro Alves <pedro_alves@portugalmail.pt>
115
116 * Makefile.am (TARG_ENV_HFILES): Add te-wince-pe.h.
117 * Makefile.in: Regenerate.
118 * config/tc-arm.h [TARGET_FORMAT]: ARM wince bfd names were
119 renamed. Adjust.
120
3e9e4fcf
JB
1212006-08-16 Julian Brown <julian@codesourcery.com>
122
123 * config/tc-arm.c (md_assemble): Improve diagnostic when attempting
124 to use ARM instructions on non-ARM-supporting cores.
125 (autoselect_thumb_from_cpu_variant): New function. Switch on Thumb
126 mode automatically based on cpu variant.
127 (md_begin): Call above function.
128
267d2029
JB
1292006-08-16 Julian Brown <julian@codesourcery.com>
130
131 * config/tc-arm.c (opcode_lookup): Allow Neon type suffixes to be
132 recognized in non-unified syntax mode.
133
4be041b2
TS
1342006-08-15 Thiemo Seufer <ths@mips.com>
135 Nigel Stephens <nigel@mips.com>
136 David Ung <davidu@mips.com>
137
138 * configure.tgt: Handle mips*-sde-elf*.
139
3a93f742
TS
1402006-08-12 Thiemo Seufer <ths@networkno.de>
141
142 * config/tc-mips.c (mips16_ip): Fix argument register handling
143 for restore instruction.
144
1737851b
BW
1452006-08-08 Bob Wilson <bob.wilson@acm.org>
146
147 * dwarf2dbg.c (DWARF2_USE_FIXED_ADVANCE_PC): New.
148 (out_sleb128): New.
149 (out_fixed_inc_line_addr): New.
150 (process_entries): Use out_fixed_inc_line_addr when
151 DWARF2_USE_FIXED_ADVANCE_PC is set.
152 * config/tc-xtensa.h (DWARF2_USE_FIXED_ADVANCE_PC): Define.
153
e14e52f8
DD
1542006-08-08 DJ Delorie <dj@redhat.com>
155
156 * config/tc-sh.c (sh_frob_section): Canonicalize pointers to local
157 vs full symbols so that we never have more than one pointer value
158 for any given symbol in our symbol table.
159
802f5d9e
NC
1602006-08-08 Sterling Augustine <sterling@tensilica.com>
161
162 * dwarf2dbg.c (out_debug_info): Add new parameter ranges_seg
163 and emit DW_AT_ranges when code in compilation unit is not
164 contiguous.
165 (out_debug_abbrev): Emit DW_AT_ranges abbreviation if code in
166 is not contiguous.
167 (dwarf2_finish): Create and pass ranges_seg to out_debug_info.
168 (out_debug_ranges): New function to emit .debug_ranges section
169 when code is not contiguous.
170
720abc60
NC
1712006-08-08 Nick Clifton <nickc@redhat.com>
172
173 * config/tc-arm.c (WARN_DEPRECATED): Enable.
174
f0927246
NC
1752006-08-05 Pedro Alves <pedro_alves@portugalmail.pt>
176
177 * config/tc-arm.c: Move "dwarf2dbg.h" inclusion out of OBJ_ELF
178 only block.
179 (pe_directive_secrel) [TE_PE]: New function.
180 (md_pseudo_table) [!OBJ_ELF]: Handle 2byte, 4byte, 8byte, file,
181 loc, loc_mark_labels.
182 [TE_PE]: Handle secrel32.
183 (output_relax_insn): Remove OBJ_ELF around dwarf2_emit_insn
184 call.
185 (output_inst): Remove OBJ_ELF around dwarf2_emit_insn call.
186 (arm_frob_label): Remove OBJ_ELF around dwarf2_emit_label call.
187 (md_section_align): Only round section sizes here for AOUT
188 targets.
189 (tc_arm_regname_to_dw2regnum): Move out for OBJ_ELF only block.
190 (tc_pe_dwarf2_emit_offset): New function.
191 (md_apply_fix) [TE_PE]: Handle BFD_RELOC_32_SECREL.
192 (cons_fix_new_arm): Handle O_secrel.
193 * config/tc-arm.h : Move DWARF2_LINE_MIN_INSN_LENGTH,
194 DWARF2_DEFAULT_RETURN_COLUMN and DWARF2_CIE_DATA_ALIGNMENT out
195 of OBJ_ELF only block.
196 [TE_PE]: Define O_secrel, TC_DWARF2_EMIT_OFFSET, and declare
197 tc_pe_dwarf2_emit_offset.
198
55e6e397
RS
1992006-08-04 Richard Sandiford <richard@codesourcery.com>
200
201 * config/tc-sh.c (apply_full_field_fix): New function.
202 (md_apply_fix): Use it instead of md_number_to_chars. Do not fill
203 in fx_addnumber for BFD_RELOC_32_PLT_PCREL.
204 (tc_gen_reloc): Use fx_addnumber rather than 0 as the default case.
205 * config/tc-sh.h (TARGET_FORMAT): Override for TE_VXWORKS.
206
9cd19b17
NC
2072006-08-03 Nick Clifton <nickc@redhat.com>
208
209 PR gas/2991
210 * config.in: Regenerate.
211
97f87066
JM
2122006-08-03 Joseph Myers <joseph@codesourcery.com>
213
214 * config/tc-arm.c (parse_operands): Handle invalid register name
215 for OP_RIWR_RIWC.
216
41adaa5c
JM
2172006-08-03 Joseph Myers <joseph@codesourcery.com>
218
219 * config/tc-arm.c (enum operand_parse_code): Add OP_RIWC_RIWG.
220 (parse_operands): Handle it.
221 (insns): Use it for tmcr and tmrc.
222
9d7cbccd
NC
2232006-08-02 Petr Salinger <Petr.Salinger@seznam.cz>
224
225 PR binutils/2983
226 * config/tc-i386.c (md_parse_option): Treat any target starting
227 with elf64_x86_64 as a viable target for the -64 switch.
228 (i386_target_format): For 64-bit ELF flavoured output use
229 ELF_TARGET_FORMAT64.
230 * config/tc-i386.h (ELF_TARGET_FORMAT64): Define.
231
c973bc5c
NC
2322006-08-02 Nick Clifton <nickc@redhat.com>
233
234 PR gas/2991
235 * acinclude.m4 (BFD_BINARY_FOPEN): Import this function from
236 bfd/aclocal.m4.
237 * configure.in: Run BFD_BINARY_FOPEN.
238 * configure: Regenerate.
239 * as.h: Look at USE_BINARY_FOPEN to decide which fopen-*.h header
240 file to include.
241
cfde7f70
L
2422006-08-01 H.J. Lu <hongjiu.lu@intel.com>
243
244 * config/tc-i386.c (md_assemble): Don't update
245 cpu_arch_isa_flags.
246
b4c71f56
TS
2472006-08-01 Thiemo Seufer <ths@mips.com>
248
249 * config/tc-mips.c (md_section_align): Check ELF-ness at runtime.
250
54f4ddb3
TS
2512006-08-01 Thiemo Seufer <ths@mips.com>
252
253 * config/tc-mips.c (macro_build_lui): Fix comment formatting.
254 (md_apply_fix): Likewise. Unify handling of BFD_RELOC_RVA,
255 BFD_RELOC_32 and BFD_RELOC_16.
256 (s_align, s_cpload, s_cplocal, s_cprestore, s_mips_stab,
257 md_convert_frag, md_obj_end): Fix comment formatting.
258
d103cf61
TS
2592006-07-31 Thiemo Seufer <ths@mips.com>
260
261 * config/tc-mips.c (md_apply_fix, tc_gen_reloc): Remove special
262 handling for BFD_RELOC_MIPS16_JMP.
263
601e61cd
NC
2642006-07-24 Andreas Schwab <schwab@suse.de>
265
266 PR/2756
267 * read.c (read_a_source_file): Ignore unknown text after line
268 comment character. Fix misleading comment.
269
b45619c0
NC
2702006-07-24 Ralk Wildenhues <Ralf.Wildenhues@gmx.de>
271
272 * doc/all.texi, doc/as.texinfo, doc/c-arc.texi, doc/c-arm.texi,
273 doc/c-avr.texi, doc/c-bfin.texi, doc/c-i386.texi,
274 doc/c-i960.texi, doc/c-m32r.texi, doc/c-m68k.texi,
275 doc/c-mmix.texi, doc/c-pdp11.texi, doc/c-ppc.texi,
276 doc/c-tic54x.texi, doc/c-v850.texi, doc/c-xtensa.texi,
277 doc/c-z80.texi, doc/internals.texi: Fix some typos.
278
784906c5
NC
2792006-07-21 Nick Clifton <nickc@redhat.com>
280
281 * config/tc-sh.c (md_longopts): Add -EL and -EB for use by the
282 linker testsuite.
283
d5f010e9
TS
2842006-07-20 Thiemo Seufer <ths@mips.com>
285 Nigel Stephens <nigel@mips.com>
286
287 * config/tc-mips.c (md_parse_option): Don't infer optimisation
288 options from debug options.
289
35d3d567
TS
2902006-07-20 Thiemo Seufer <ths@mips.com>
291
292 * config/tc-mips.c (mips_fix_adjustable): Handle BFD_RELOC_MIPS16_JMP.
293 (tc_gen_reloc): Handle mips16 jumps to section symbol offsets.
294
401a54cf
PB
2952006-07-19 Paul Brook <paul@codesourcery.com>
296
297 * config/tc-arm.c (insns): Fix rbit Arm opcode.
298
16805f35
PB
2992006-07-18 Paul Brook <paul@codesourcery.com>
300
301 * tc-arm.c (do_t_add_sub): Use addw/subw when source is PC.
302 (md_convert_frag): Use correct reloc for add_pc. Use
303 BFD_RELOC_ARM_T32_ADD_IMM for normal add/sum.
304 (md_apply_fix): Handle BFD_RELOC_ARM_T32_ADD_IMM.
305 (arm_force_relocation): Handle BFD_RELOC_ARM_T32_ADD_IMM.
306
d9e05e4e
AM
3072006-07-17 Mat Hostetter <mat@lcs.mit.edu>
308
309 * symbols.c (report_op_error): Fix pasto. Don't use as_bad_where
310 when file and line unknown.
311
f43abd2b
TS
3122006-07-17 Thiemo Seufer <ths@mips.com>
313
314 * read.c (s_struct): Use IS_ELF.
315 * config/tc-mips.c (md_begin, mips16_mark_labels, mips_ip,
316 md_parse_option, s_change_sec, pic_need_relax, mips_fix_adjustable,
317 tc_gen_reloc, mips_frob_file_after_relocs, s_mips_end, s_mips_frame,
318 s_mips_mask): Likewise.
319
a2902af6
TS
3202006-07-16 Thiemo Seufer <ths@mips.com>
321 David Ung <davidu@mips.com>
322
323 * read.c (s_struct): Handle ELF section changing.
324 * config/tc-mips.c (s_align): Leave enabling auto-align to the
325 generic code.
326 (s_change_sec): Try section changing only if we output ELF.
327
d32cad65
L
3282006-07-15 H.J. Lu <hongjiu.lu@intel.com>
329
330 * config/tc-i386.c (cpu_arch): Remove Cpu086, CpuAthlon and
331 CpuAmdFam10.
332 (smallest_imm_type): Remove Cpu086.
333 (i386_target_format): Likewise.
334
335 * config/tc-i386.h: Remove Cpu086, CpuAthlon and CpuAmdFam10.
336 Update CpuXXX.
337
050dfa73
MM
3382006-07-13 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
339 Michael Meissner <michael.meissner@amd.com>
340
341 * config/tc-i386.h (PROCESSOR_AMDFAM10): New processor_type.
342 (CpuSSE4a, CpuABM, CpuAmdFam10): New Cpu directives.
343 * config/tc-i386.c (cpu_arch): Add support for AmdFam10
344 architecture.
345 (i386_align_code): Ditto.
346 (md_assemble_code): Add support for insertq/extrq instructions,
347 swapping as needed for intel syntax.
348 (swap_imm_operands): New function to swap immediate operands.
349 (swap_operands): Deal with 4 operand instructions.
350 (build_modrm_byte): Add support for insertq instruction.
351
6b2de085
L
3522006-07-13 H.J. Lu <hongjiu.lu@intel.com>
353
354 * config/tc-i386.h (Size64): Fix a typo in comment.
355
01eaea5a
NC
3562006-07-12 Nick Clifton <nickc@redhat.com>
357
358 * config/tc-sh.c (md_apply_fix): Do not allow the generic code in
7cfe9437 359 fixup_segment() to repeat a range check on a value that has
01eaea5a
NC
360 already been checked here.
361
1e85aad8
JW
3622006-07-07 James E Wilson <wilson@specifix.com>
363
364 * config/tc-mips.c (mips_cpu_info_table): Add sb1a.
365
1370e33d
NC
3662006-07-06 Mohammed Adnène Trojette <adn@diwi.org>
367 Nick Clifton <nickc@redhat.com>
368
369 PR binutils/2877
370 * doc/as.texi: Fix spelling typo: branchs => branches.
371 * doc/c-m68hc11.texi: Likewise.
372 * config/tc-m68hc11.c: Likewise.
373 Support old spelling of command line switch for backwards
374 compatibility.
375
5f0fe04b
TS
3762006-07-04 Thiemo Seufer <ths@mips.com>
377 David Ung <davidu@mips.com>
378
379 * config/tc-mips.c (s_is_linkonce): New function.
380 (mips16_mark_labels): Don't adjust mips16 symbol addresses for
381 weak, external, and linkonce symbols.
382 (pic_need_relax): Use s_is_linkonce.
383
85234291
L
3842006-06-24 H.J. Lu <hongjiu.lu@intel.com>
385
386 * doc/as.texinfo (Org): Remove space.
387 (P2align): Add "@var{abs-expr},".
388
ccc9c027
L
3892006-06-23 H.J. Lu <hongjiu.lu@intel.com>
390
391 * config/tc-i386.c (cpu_arch_tune_set): New.
392 (cpu_arch_isa): Likewise.
393 (i386_align_code): Use xchg %ax,%ax for 2 byte nop. Optimize
394 nops with short or long nop sequences based on -march=/.arch
395 and -mtune=.
396 (set_cpu_arch): Set cpu_arch_isa. If cpu_arch_tune_set is 0,
397 set cpu_arch_tune and cpu_arch_tune_flags.
398 (md_parse_option): For -march=, set cpu_arch_isa and set
399 cpu_arch_tune and cpu_arch_tune_flags if cpu_arch_tune_set is
400 0. Set cpu_arch_tune_set to 1 for -mtune=.
401 (i386_target_format): Don't set cpu_arch_tune.
402
d4dc2f22
TS
4032006-06-23 Nigel Stephens <nigel@mips.com>
404
405 * config/tc-mips.c (nopic_need_relax): Handle -fdata-sections
406 generated .sbss.* and .gnu.linkonce.sb.*.
407
a8dbcb85
TS
4082006-06-23 Thiemo Seufer <ths@mips.com>
409 David Ung <davidu@mips.com>
410
411 * config/tc-mips.h (TC_SEGMENT_INFO_TYPE): Declare per-segment
412 label_list.
413 * config/tc-mips.c (label_list): Define per-segment label_list.
414 (mips_clear_insn_labels, mips_move_labels, mips16_mark_labels,
415 append_insn, s_align, s_cons, s_float_cons, s_gpword, s_gpdword,
416 mips_from_file_after_relocs, mips_define_label): Use per-segment
417 label_list.
418
3994f87e
TS
4192006-06-22 Thiemo Seufer <ths@mips.com>
420
421 * config/tc-mips.c (ISA_SUPPORTS_MIPS16E): New macro.
422 (append_insn): Use it.
423 (md_apply_fix): Whitespace formatting.
424 (md_begin, append_insn, macro, macro2, mips16_immed, mips_align,
425 mips16_extended_frag): Remove register specifier.
426 (md_convert_frag): Likewise. Use TRUE ans FALSE instead of numeric
427 constants.
428
fa073d69
MS
4292006-06-21 Mark Shinwell <shinwell@codesourcery.com>
430
431 * config/tc-arm.c (s_arm_unwind_save_vfp_armv6): New. Parse
432 a directive saving VFP registers for ARMv6 or later.
433 (s_arm_unwind_save): Add parameter arch_v6 and call
434 s_arm_unwind_save_vfp or s_arm_unwind_save_vfp_armv6 as
435 appropriate.
436 (md_pseudo_table): Add entry for new "vsave" directive.
437 * doc/c-arm.texi: Correct error in example for "save"
438 directive (fstmdf -> fstmdx). Also document "vsave" directive.
439
8e77b565 4402006-06-18 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
026dcbd7
DC
441 Anatoly Sokolov <aesok@post.ru>
442
443 * config/tc-avr.c (mcu_types): Add support for atmega165p, atmega169p
444 and atmega644p devices. Rename atmega164/atmega324 devices to
445 atmega164p/atmega324p.
446 * doc/c-avr.texi: Document new mcu and arch options.
447
8b1ad454
NC
4482006-06-17 Nick Clifton <nickc@redhat.com>
449
450 * config/tc-arm.c (enum parse_operand_result): Move outside of
451 #ifdef OBJ_ELF so that non-ELF targeted ARM ports can build.
452
9103f4f4
L
4532006-06-16 H.J. Lu <hongjiu.lu@intel.com>
454
455 * config/tc-i386.h (processor_type): New.
456 (arch_entry): Add type.
457
458 * config/tc-i386.c (cpu_arch_tune): New.
459 (cpu_arch_tune_flags): Likewise.
460 (cpu_arch_isa_flags): Likewise.
461 (cpu_arch): Updated.
462 (set_cpu_arch): Also update cpu_arch_isa_flags.
463 (md_assemble): Update cpu_arch_isa_flags.
464 (OPTION_MARCH): New.
465 (OPTION_MTUNE): Likewise.
466 (md_longopts): Add -march= and -mtune=.
467 (md_parse_option): Support -march= and -mtune=.
468 (md_show_usage): Add -march=CPU/-mtune=CPU.
469 (i386_target_format): Also update cpu_arch_isa_flags,
470 cpu_arch_tune and cpu_arch_tune_flags.
471
472 * doc/as.texinfo: Add -march=CPU/-mtune=CPU.
473
474 * doc/c-i386.texi: Document -march=CPU/-mtune=CPU.
475
4962c51a
MS
4762006-06-15 Mark Shinwell <shinwell@codesourcery.com>
477
478 * config/tc-arm.c (enum parse_operand_result): New.
479 (struct group_reloc_table_entry): New.
480 (enum group_reloc_type): New.
481 (group_reloc_table): New array.
482 (find_group_reloc_table_entry): New function.
483 (parse_shifter_operand_group_reloc): New function.
484 (parse_address_main): New function, incorporating code
485 from the old parse_address function. To be used via...
486 (parse_address): wrapper for parse_address_main; and
487 (parse_address_group_reloc): new function, likewise.
488 (enum operand_parse_code): New codes OP_SHG, OP_ADDRGLDR,
489 OP_ADDRGLDRS, OP_ADDRGLDC.
490 (parse_operands): Support for these new operand codes.
491 New macro po_misc_or_fail_no_backtrack.
492 (encode_arm_cp_address): Preserve group relocations.
493 (insns): Modify to use the above operand codes where group
494 relocations are permitted.
495 (md_apply_fix): Handle the group relocations
496 ALU_PC_G0_NC through LDC_SB_G2.
497 (tc_gen_reloc): Likewise.
498 (arm_force_relocation): Leave group relocations for the linker.
499 (arm_fix_adjustable): Likewise.
500
cd2f129f
JB
5012006-06-15 Julian Brown <julian@codesourcery.com>
502
503 * config/tc-arm.c (do_vfp_nsyn_ldr_str): Remove, fold into...
504 (do_neon_ldr_str): Always defer to VFP encoding routines, which handle
505 relocs properly.
506
46e883c5
L
5072006-06-12 H.J. Lu <hongjiu.lu@intel.com>
508
509 * config/tc-i386.c (process_suffix): Don't add rex64 for
510 "xchg %rax,%rax".
511
1787fe5b
TS
5122006-06-09 Thiemo Seufer <ths@mips.com>
513
514 * config/tc-mips.c (mips_ip): Maintain argument count.
515
96f989c2
AM
5162006-06-09 Alan Modra <amodra@bigpond.net.au>
517
518 * config/tc-iq2000.c: Include sb.h.
519
7c752c2a
TS
5202006-06-08 Nigel Stephens <nigel@mips.com>
521
522 * config/tc-mips.c (mips_pseudo_table): Add "origin" and "repeat"
523 aliases for better compatibility with SGI tools.
524
03bf704f
AM
5252006-06-08 Alan Modra <amodra@bigpond.net.au>
526
527 * configure.in (BFDLIB, BFDVER_H, ALL_OBJ_DEPS): Delete.
528 * Makefile.am (GASLIBS): Expand @BFDLIB@.
529 (BFDVER_H): Delete.
530 (OBJS): Expand @ALL_OBJ_DEPS@. Depend on all fopen-*.h variants.
531 (obj-aout.o): Depend on $(DEP_@target_get_type@_aout)
532 (obj-coff.o, obj-ecoff.o, obj-elf.o): Similarly.
533 Run "make dep-am".
534 * dep-in.sed: Don't substitute bfdver.h. Do remove symcat.h.
535 * Makefile.in: Regenerate.
536 * doc/Makefile.in: Regenerate.
537 * configure: Regenerate.
538
6648b7cf
JM
5392006-06-07 Joseph S. Myers <joseph@codesourcery.com>
540
541 * po/Make-in (pdf, ps): New dummy targets.
542
037e8744
JB
5432006-06-07 Julian Brown <julian@codesourcery.com>
544
545 * config/tc-arm.c (stdarg.h): include.
546 (arm_it): Add uncond_value field. Add isvec and issingle to operand
547 array.
548 (arm_reg_type): Add REG_TYPE_VFSD (single or double VFP reg) and
549 REG_TYPE_NSDQ (single, double or quad vector reg).
550 (reg_expected_msgs): Update.
551 (BAD_FPU): Add macro for unsupported FPU instruction error.
552 (parse_neon_type): Support 'd' as an alias for .f64.
553 (parse_typed_reg_or_scalar): Support REG_TYPE_VFSD, REG_TYPE_NSDQ
554 sets of registers.
555 (parse_vfp_reg_list): Don't update first arg on error.
556 (parse_neon_mov): Support extra syntax for VFP moves.
557 (operand_parse_code): Add OP_RVSD, OP_RNSDQ, OP_VRSDLST, OP_RVSD_IO,
558 OP_RNSDQ_RNSC, OP_RVC_PSR, OP_APSR_RR, OP_oRNSDQ.
559 (parse_operands): Support isvec, issingle operands fields, new parse
560 codes above.
561 (do_vfp_nsyn_mrs, do_vfp_nsyn_msr): New functions. Support VFP mrs,
562 msr variants.
563 (do_mrs, do_msr, do_t_mrs, do_t_msr): Add support for above.
564 (NEON_ENC_TAB): Add vnmul, vnmla, vnmls, vcmp, vcmpz, vcmpe, vcmpez.
565 (NEON_ENC_SINGLE, NEON_ENC_DOUBLE): Define macros.
566 (NEON_SHAPE_DEF): New macro. Define table of possible instruction
567 shapes.
568 (neon_shape): Redefine in terms of above.
569 (neon_shape_class): New enumeration, table of shape classes.
570 (neon_shape_el): New enumeration. One element of a shape.
571 (neon_shape_el_size): Register widths of above, where appropriate.
572 (neon_shape_info): New struct. Info for shape table.
573 (neon_shape_tab): New array.
574 (neon_type_mask): Add N_F64, N_VFP. Update N_MAX_NONSPECIAL.
575 (neon_check_shape): Rewrite as...
576 (neon_select_shape): New function to classify instruction shapes,
577 driven by new table neon_shape_tab array.
578 (neon_quad): New function. Return 1 if shape should set Q flag in
579 instructions (or equivalent), 0 otherwise.
580 (type_chk_of_el_type): Support F64.
581 (el_type_of_type_chk): Likewise.
582 (neon_check_type): Add support for VFP type checking (VFP data
583 elements fill their containing registers).
584 (do_vfp_cond_or_thumb): Fill in condition field in ARM mode, or 0xE
585 in thumb mode for VFP instructions.
586 (do_vfp_nsyn_opcode): New function. Look up the opcode in argument,
587 and encode the current instruction as if it were that opcode.
588 (try_vfp_nsyn): New. If this looks like a VFP instruction with ARGS
589 arguments, call function in PFN.
590 (do_vfp_nsyn_add_sub, do_vfp_nsyn_mla_mls, do_vfp_nsyn_mul)
591 (do_vfp_nsyn_abs_neg, do_vfp_nsyn_ldm_stm, do_vfp_nsyn_ldr_str)
592 (do_vfp_nsyn_sqrt, do_vfp_nsyn_div, do_vfp_nsyn_nmul)
593 (do_vfp_nsyn_cmp, nsyn_insert_sp, do_vfp_nsyn_push)
594 (do_vfp_nsyn_pop, do_vfp_nsyn_cvt, do_vfp_nsyn_cvtz): New functions.
595 Redirect Neon-syntax VFP instructions to VFP instruction handlers.
596 (do_neon_dyadic_i_su, do_neon_dyadic_i64_su, do_neon_shl_imm)
597 (do_neon_qshl_imm, do_neon_logic, do_neon_bitfield)
598 (neon_dyadic_misc, neon_compare, do_neon_tst, do_neon_qdmulh)
599 (do_neon_fcmp_absolute, do_neon_step, do_neon_sli, do_neon_sri)
600 (do_neon_qshlu_imm, neon_move_immediate, do_neon_mvn, do_neon_ext)
601 (do_neon_rev, do_neon_dup, do_neon_rshift_round_imm, do_neon_trn)
602 (do_neon_zip_uzp, do_neon_sat_abs_neg, do_neon_pair_long)
603 (do_neon_recip_est, do_neon_cls, do_neon_clz, do_neon_cnt)
604 (do_neon_swp): Use neon_select_shape not neon_check_shape. Use
605 neon_quad.
606 (vfp_or_neon_is_neon): New function. Call if a mnemonic shared
607 between VFP and Neon turns out to belong to Neon. Perform
608 architecture check and fill in condition field if appropriate.
609 (do_neon_addsub_if_i, do_neon_mac_maybe_scalar, do_neon_abs_neg)
610 (do_neon_cvt): Add support for VFP variants of instructions.
611 (neon_cvt_flavour): Extend to cover VFP conversions.
612 (do_neon_mov): Rewrite to use neon_select_shape. Add support for VFP
613 vmov variants.
614 (do_neon_ldr_str): Handle single-precision VFP load/store.
615 (do_neon_ld_st_interleave, do_neon_ld_st_lane, do_neon_ld_dup): Use
616 NS_NULL not NS_IGNORE.
617 (opcode_tag): Add OT_csuffixF for operands which either take a
618 conditional suffix, or have 0xF in the condition field.
619 (md_assemble): Add support for OT_csuffixF.
620 (NCE): Replace macro with...
621 (NCE_tag, NCE, NCEF): New macros.
622 (nCE): Replace macro with...
623 (nCE_tag, nCE, nCEF): New macros.
624 (insns): Add support for VFP insns or VFP versions of insns msr,
625 mrs, vsqrt, vdiv, vnmul, vnmla, vnmls, vcmp, vcmpe, vpush, vpop,
626 vcvtz, vmul, vmla, vmls, vadd, vsub, vabs, vneg, vldm, vldmia,
627 vldbdb, vstm, vstmia, vstmdb, vldr, vstr, vcvt, vmov. Group shared
628 VFP/Neon insns together.
629
ebd1c875
AM
6302006-06-07 Alan Modra <amodra@bigpond.net.au>
631 Ladislav Michl <ladis@linux-mips.org>
632
633 * app.c: Don't include headers already included by as.h.
634 * as.c: Likewise.
635 * atof-generic.c: Likewise.
636 * cgen.c: Likewise.
637 * dwarf2dbg.c: Likewise.
638 * expr.c: Likewise.
639 * input-file.c: Likewise.
640 * input-scrub.c: Likewise.
641 * macro.c: Likewise.
642 * output-file.c: Likewise.
643 * read.c: Likewise.
644 * sb.c: Likewise.
645 * config/bfin-lex.l: Likewise.
646 * config/obj-coff.h: Likewise.
647 * config/obj-elf.h: Likewise.
648 * config/obj-som.h: Likewise.
649 * config/tc-arc.c: Likewise.
650 * config/tc-arm.c: Likewise.
651 * config/tc-avr.c: Likewise.
652 * config/tc-bfin.c: Likewise.
653 * config/tc-cris.c: Likewise.
654 * config/tc-d10v.c: Likewise.
655 * config/tc-d30v.c: Likewise.
656 * config/tc-dlx.h: Likewise.
657 * config/tc-fr30.c: Likewise.
658 * config/tc-frv.c: Likewise.
659 * config/tc-h8300.c: Likewise.
660 * config/tc-hppa.c: Likewise.
661 * config/tc-i370.c: Likewise.
662 * config/tc-i860.c: Likewise.
663 * config/tc-i960.c: Likewise.
664 * config/tc-ip2k.c: Likewise.
665 * config/tc-iq2000.c: Likewise.
666 * config/tc-m32c.c: Likewise.
667 * config/tc-m32r.c: Likewise.
668 * config/tc-maxq.c: Likewise.
669 * config/tc-mcore.c: Likewise.
670 * config/tc-mips.c: Likewise.
671 * config/tc-mmix.c: Likewise.
672 * config/tc-mn10200.c: Likewise.
673 * config/tc-mn10300.c: Likewise.
674 * config/tc-msp430.c: Likewise.
675 * config/tc-mt.c: Likewise.
676 * config/tc-ns32k.c: Likewise.
677 * config/tc-openrisc.c: Likewise.
678 * config/tc-ppc.c: Likewise.
679 * config/tc-s390.c: Likewise.
680 * config/tc-sh.c: Likewise.
681 * config/tc-sh64.c: Likewise.
682 * config/tc-sparc.c: Likewise.
683 * config/tc-tic30.c: Likewise.
684 * config/tc-tic4x.c: Likewise.
685 * config/tc-tic54x.c: Likewise.
686 * config/tc-v850.c: Likewise.
687 * config/tc-vax.c: Likewise.
688 * config/tc-xc16x.c: Likewise.
689 * config/tc-xstormy16.c: Likewise.
690 * config/tc-xtensa.c: Likewise.
691 * config/tc-z80.c: Likewise.
692 * config/tc-z8k.c: Likewise.
693 * macro.h: Don't include sb.h or ansidecl.h.
694 * sb.h: Don't include stdio.h or ansidecl.h.
695 * cond.c: Include sb.h.
696 * itbl-lex.l: Include as.h instead of other system headers.
697 * itbl-parse.y: Likewise.
698 * itbl-ops.c: Similarly.
699 * itbl-ops.h: Don't include as.h or ansidecl.h.
700 * config/bfin-defs.h: Don't include bfd.h or as.h.
701 * config/bfin-parse.y: Include as.h instead of other system headers.
702
9622b051
AM
7032006-06-06 Ben Elliston <bje@au.ibm.com>
704 Anton Blanchard <anton@samba.org>
705
706 * config/tc-ppc.c (parse_cpu): Handle "-mpower6".
707 (md_show_usage): Document it.
708 (ppc_setup_opcodes): Test power6 opcode flag bits.
709 * doc/c-ppc.texi (PowerPC-Opts): Document "-mpower6".
710
65263ce3
TS
7112006-06-06 Thiemo Seufer <ths@mips.com>
712 Chao-ying Fu <fu@mips.com>
713
714 * config/tc-mips.c (ISA_SUPPORTS_DSP64): New macro.
715 (CPU_HAS_MIPS3D, CPU_HAS_MDMX, CPU_HAS_DSP, CPU_HAS_MT): Delete.
716 (macro_build): Update comment.
717 (mips_ip): Allow DSP64 instructions for MIPS64R2.
718 (mips_after_parse_args): Remove uses of CPU_HAS_MIPS3D and
719 CPU_HAS_MDMX.
720 (mips_cpu_info): Fix formatting. Add MIPS_CPU_ASE_MIPS3D and
721 MIPS_CPU_ASE_MDMX flags for sb1.
722
a9e24354
TS
7232006-06-05 Thiemo Seufer <ths@mips.com>
724
725 * config/tc-mips.c (macro_build): Use INSERT_OPERAND wherew
726 appropriate.
727 (mips16_macro_build): Use MIPS16_INSERT_OPERAND where appropriate.
728 (mips_ip): Make overflowed/underflowed constant arguments in DSP
729 and MT instructions a fatal error. Use INSERT_OPERAND where
730 appropriate. Improve warnings for break and wait code overflows.
731 Use symbolic constant of OP_MASK_COPZ.
732 (mips16_ip): Use MIPS16_INSERT_OPERAND where appropriate.
733
4cfe2c59
DJ
7342006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
735
736 * po/Make-in (top_builddir): Define.
737
e10fad12
JM
7382006-06-02 Joseph S. Myers <joseph@codesourcery.com>
739
740 * doc/Makefile.am (TEXI2DVI): Define.
741 * doc/Makefile.in: Regenerate.
742 * doc/c-arc.texi: Fix typo.
743
12e64c2c
AM
7442006-06-01 Alan Modra <amodra@bigpond.net.au>
745
746 * config/obj-ieee.c: Delete.
747 * config/obj-ieee.h: Delete.
748 * Makefile.am (OBJ_FORMATS): Remove ieee.
749 (OBJ_FORMAT_CFILES, OBJ_FORMAT_HFILES): Similarly.
750 (obj-ieee.o): Remove rule.
751 * Makefile.in: Regenerate.
752 * configure.in (atof): Remove tahoe.
753 (OBJ_MAYBE_IEEE): Don't define.
754 * configure: Regenerate.
755 * config.in: Regenerate.
756 * doc/Makefile.in: Regenerate.
757 * po/POTFILES.in: Regenerate.
758
20e95c23
DJ
7592006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
760
761 * Makefile.am: Replace INTLLIBS and INTLDEPS with LIBINTL
762 and LIBINTL_DEP everywhere.
763 (INTLLIBS): Remove.
764 (INCLUDES, DEP_INCLUDES): Use @INCINTL@.
765 * acinclude.m4: Include new gettext macros.
766 * configure.in: Use ZW_GNU_GETTEXT_SISTER_DIR and AM_PO_SUBDIRS.
767 Remove local code for po/Makefile.
768 * Makefile.in, configure, doc/Makefile.in: Regenerated.
769
eebf07fb
NC
7702006-05-30 Nick Clifton <nickc@redhat.com>
771
772 * po/es.po: Updated Spanish translation.
773
b6aee19e
DC
7742006-05-06 Denis Chertykov <denisc@overta.ru>
775
776 * doc/c-avr.texi: New file.
777 * doc/Makefile.am (CPU_DOCS): Add c-avr.texi
778 * doc/all.texi: Set AVR
779 * doc/as.texinfo: Include c-avr.texi
780
f8fdc850
JZ
7812006-05-28 Jie Zhang <jie.zhang@analog.com>
782
783 * config/bfin-parse.y (check_macfunc): Loose the condition of
784 calling check_multiply_halfregs ().
785
a3205465
JZ
7862006-05-25 Jie Zhang <jie.zhang@analog.com>
787
788 * config/bfin-parse.y (asm_1): Better check and deal with
789 vector and scalar Multiply 16-Bit Operands instructions.
790
9b52905e
NC
7912006-05-24 Nick Clifton <nickc@redhat.com>
792
793 * config/tc-hppa.c: Convert to ISO C90 format.
794 * config/tc-hppa.h: Likewise.
795
7962006-05-24 Carlos O'Donell <carlos@systemhalted.org>
797 Randolph Chung <randolph@tausq.org>
798
799 * config/tc-hppa.c (is_tls_gdidx, is_tls_ldidx, is_tls_dtpoff,
800 is_tls_ieoff, is_tls_leoff): Define.
801 (fix_new_hppa): Handle TLS.
802 (cons_fix_new_hppa): Likewise.
803 (pa_ip): Likewise.
804 (md_apply_fix): Handle TLS relocs.
805 * config/tc-hppa.h (hppa_fix_adjustable): Handle TLS.
806
28c9d252
NC
8072006-05-24 Bjoern Haase <bjoern.m.haase@web.de>
808
809 * config/tc-avr.c: Add new cpu targets avr6, avr2560 and avr2561.
810
ad3fea08
TS
8112006-05-23 Thiemo Seufer <ths@mips.com>
812 David Ung <davidu@mips.com>
813 Nigel Stephens <nigel@mips.com>
814
815 [ gas/ChangeLog ]
816 * config/tc-mips.c (ISA_SUPPORTS_SMARTMIPS): Rename.
817 (ISA_SUPPORTS_DSP_ASE, ISA_SUPPORTS_MT_ASE, ISA_HAS_64BIT_FPRS,
818 ISA_HAS_MXHC1): New macros.
819 (HAVE_32BIT_FPRS): Use ISA_HAS_64BIT_FPRS instead of
820 ISA_HAS_64BIT_REGS. Formatting fixes. Improved comments.
821 (mips_cpu_info): Change to use combined ASE/IS_ISA flag.
822 (MIPS_CPU_IS_ISA, MIPS_CPU_ASE_SMARTMIPS, MIPS_CPU_ASE_DSP,
823 MIPS_CPU_ASE_MT, MIPS_CPU_ASE_MIPS3D, MIPS_CPU_ASE_MDMX): New defines.
824 (mips_after_parse_args): Change default handling of float register
825 size to account for 32bit code with 64bit FP. Better sanity checking
826 of ISA/ASE/ABI option combinations.
827 (s_mipsset): Support switching of GPR and FPR sizes via
828 .set {g,f}p={32,64,default}. Better sanity checking for .set ASE
829 options.
830 (mips_elf_final_processing): We should record the use of 64bit FP
831 registers in 32bit code but we don't, because ELF header flags are
832 a scarce ressource.
833 (mips_cpu_info_table): Add ASE flags for CPUs with mandatory ASE
834 extensions. Add 4ksc, 4kec, 4kem, 4kep, 4ksd, m4kp, 24kec, 24kef,
835 24kex, 34kc, 34kf, 34kx, 25kf CPU definitions.
836 (mips_cpu_info_from_isa): Use MIPS_CPU_IS_ISA.
837 * doc/c-mips.texi: Document .set {g,f}p={32,64,default}. Document
838 missing -march options. Document .set arch=CPU. Move .set smartmips
839 to ASE page. Use @code for .set FOO examples.
840
8b64503a
JZ
8412006-05-23 Jie Zhang <jie.zhang@analog.com>
842
843 * config/tc-bfin.c (bfin_start_line_hook): Bump line counters
844 if needed.
845
403022e0
JZ
8462006-05-23 Jie Zhang <jie.zhang@analog.com>
847
848 * config/bfin-defs.h (bfin_equals): Remove declaration.
849 * config/bfin-parse.y (asm_1): Remove "expr ASSIGN expr".
850 * config/tc-bfin.c (bfin_name_is_register): Remove.
851 (bfin_equals): Remove.
852 * config/tc-bfin.h (TC_EQUAL_IN_INSN): Redefine as 1.
853 (bfin_name_is_register): Remove declaration.
854
7455baf8
TS
8552006-05-19 Thiemo Seufer <ths@mips.com>
856 Nigel Stephens <nigel@mips.com>
857
858 * config/tc-mipc.c (ISA_HAS_ODD_SINGLE_FPR): New define.
859 (mips_oddfpreg_ok): New function.
860 (mips_ip): Use it.
861
707bfff6
TS
8622006-05-19 Thiemo Seufer <ths@mips.com>
863 David Ung <davidu@mips.com>
864
865 * config/tc-mips.h (tc_mips_regname_to_dw2regnum): Declare.
866 * config/tc-mipc.c (ABI_NEEDS_64BIT_REGS, ISA_HAS_64BIT_REGS,
867 ISA_HAS_DROR, ISA_HAS_ROR): Reformat.
868 (regname, RTYPE_MASK, RTYPE_NUM, RTYPE_FPU, RTYPE_FCC, RTYPE_VEC,
869 RTYPE_GP, RTYPE_CP0, RTYPE_PC, RTYPE_ACC, RTYPE_CCC, RNUM_MASK,
870 RWARN, GENERIC_REGISTER_NUMBERS, FPU_REGISTER_NAMES,
871 FPU_CONDITION_CODE_NAMES, COPROC_CONDITION_CODE_NAMES,
872 N32N64_SYMBOLIC_REGISTER_NAMES, O32_SYMBOLIC_REGISTER_NAMES,
873 SYMBOLIC_REGISTER_NAMES, MIPS16_SPECIAL_REGISTER_NAMES,
874 MDMX_VECTOR_REGISTER_NAMES, MIPS_DSP_ACCUMULATOR_NAMES, reg_names,
875 reg_names_o32, reg_names_n32n64): Define register classes.
876 (reg_lookup): New function, use register classes.
877 (md_begin): Reserve register names in the symbol table. Simplify
878 OBJ_ELF defines.
879 (mips_ip): Fix comment formatting. Handle symbolic COP0 registers.
880 Use reg_lookup.
881 (mips16_ip): Use reg_lookup.
882 (tc_get_register): Likewise.
883 (tc_mips_regname_to_dw2regnum): New function.
884
1df69f4f
TS
8852006-05-19 Thiemo Seufer <ths@mips.com>
886
887 * config/tc-arm.c, config/tc-arm.h (tc_arm_regname_to_dw2regnum):
888 Un-constify string argument.
889 * config/tc-i386.c, config/tc-i386.h (tc_x86_regname_to_dw2regnum):
890 Likewise.
891 * config/tc-m68k.c, config/tc-m68k.h (tc_m68k_regname_to_dw2regnum):
892 Likewise.
893 * config/tc-ppc.c, config/tc-ppc.h (tc_ppc_regname_to_dw2regnum):
894 Likewise.
895 * config/tc-s390.c, config/tc-s390.h (tc_s390_regname_to_dw2regnum):
896 Likewise.
897 * config/tc-sh.c, config/tc-sh.h (sh_regname_to_dw2regnum):
898 Likewise.
899 * config/tc-sparc.c, config/tc-sparc.h (sparc_regname_to_dw2regnum):
900 Likewise.
901
377260ba
NS
9022006-05-19 Nathan Sidwell <nathan@codesourcery.com>
903
904 * gas/config/tc-m68k.c (m68k_init_arch): Move checking of
905 cfloat/m68881 to correct architecture before using it.
906
cce7653b
NC
9072006-05-16 Bjoern Haase <bjoern.m.haase@web.de>
908
909 * config/tc-avr.h (TC_VALIDATE_FIX): Allow fixups for immediate
910 constant values.
911
b0796911
PB
9122006-05-15 Paul Brook <paul@codesourcery.com>
913
914 * config/tc-arm.c (arm_adjust_symtab): Use
915 bfd_is_arm_special_symbol_name.
916
64b607e6
BW
9172006-05-15 Bob Wilson <bob.wilson@acm.org>
918
919 * config/tc-xtensa.c (is_direct_call_opcode, is_branch_jmp_to_next,
920 xg_assemble_vliw_tokens, xtensa_mark_narrow_branches,
921 xtensa_fix_short_loop_frags, is_local_forward_loop, relax_frag_immed):
922 Handle errors from calls to xtensa_opcode_is_* functions.
923
9b3f89ee
TS
9242006-05-14 Thiemo Seufer <ths@mips.com>
925
926 * config/tc-mips.c (macro_build): Test for currently active
927 mips16 option.
928 (mips16_ip): Reject invalid opcodes.
929
370b66a1
CD
9302006-05-11 Carlos O'Donell <carlos@codesourcery.com>
931
932 * doc/as.texinfo: Rename "Index" to "AS Index",
933 and "ABORT" to "ABORT (COFF)".
934
b6895b4f
PB
9352006-05-11 Paul Brook <paul@codesourcery.com>
936
937 * config/tc-arm.c (parse_half): New function.
938 (operand_parse_code): Remove OP_Iffff. Add OP_HALF.
939 (parse_operands): Ditto.
940 (do_mov16): Reject invalid relocations.
941 (do_t_mov16): Ditto. Use Thumb reloc numbers.
942 (insns): Replace Iffff with HALF.
943 (md_apply_fix): Add MOVW and MOVT relocs.
944 (tc_gen_reloc): Ditto.
945 * doc/c-arm.texi: Document relocation operators
946
e28387c3
PB
9472006-05-11 Paul Brook <paul@codesourcery.com>
948
949 * config/tc-arm.c (arm_fix_adjustable): Return 0 for function symbols.
950
89ee2ebe
TS
9512006-05-11 Thiemo Seufer <ths@mips.com>
952
953 * config/tc-mips.c (append_insn): Don't check the range of j or
954 jal addresses.
955
53baae48
NC
9562006-05-11 Pedro Alves <pedro_alves@portugalmail.pt>
957
958 * config/tc-arm.c (md_pcrel_from_section): Force a bias for
959 relocs against external symbols for WinCE targets.
960 (md_apply_fix): Likewise.
961
4e2a74a8
TS
9622006-05-09 David Ung <davidu@mips.com>
963
964 * config/tc-mips.c (append_insn): Only warn about an out-of-range
965 j or jal address.
966
337ff0a5
NC
9672006-05-09 Nick Clifton <nickc@redhat.com>
968
969 * config/tc-arm.c (arm_fix_adjustable): For COFF, convert fixups
970 against symbols which are not going to be placed into the symbol
971 table.
972
8c9f705e
BE
9732006-05-09 Ben Elliston <bje@au.ibm.com>
974
975 * expr.c (operand): Remove `if (0 && ..)' statement and
976 subsequently unused target_op label. Collapse `if (1 || ..)'
977 statement.
978 * app.c (do_scrub_chars): Remove unused case 0, as it is handled
979 separately above the switch.
980
2fd0d2ac
NC
9812006-05-08 Nick Clifton <nickc@redhat.com>
982
983 PR gas/2623
984 * config/tc-msp430.c (line_separator_character): Define as |.
985
e16bfa71
TS
9862006-05-08 Thiemo Seufer <ths@mips.com>
987 Nigel Stephens <nigel@mips.com>
988 David Ung <davidu@mips.com>
989
990 * config/tc-mips.c (mips_set_options): Add ase_smartmips flag.
991 (mips_opts): Likewise.
992 (file_ase_smartmips): New variable.
993 (ISA_HAS_ROR): SmartMIPS implements rotate instructions.
994 (macro_build): Handle SmartMIPS instructions.
995 (mips_ip): Likewise.
996 (md_longopts): Add argument handling for smartmips.
997 (md_parse_options, mips_after_parse_args): Likewise.
998 (s_mipsset): Add .set smartmips support.
999 (md_show_usage): Document -msmartmips/-mno-smartmips.
1000 * doc/as.texinfo: Document -msmartmips/-mno-smartmips and
1001 .set smartmips.
1002 * doc/c-mips.texi: Likewise.
1003
32638454
AM
10042006-05-08 Alan Modra <amodra@bigpond.net.au>
1005
1006 * write.c (relax_segment): Add pass count arg. Don't error on
1007 negative org/space on first two passes.
1008 (relax_seg_info): New struct.
1009 (relax_seg, write_object_file): Adjust.
1010 * write.h (relax_segment): Update prototype.
1011
b7fc2769
JB
10122006-05-05 Julian Brown <julian@codesourcery.com>
1013
1014 * config/tc-arm.c (parse_vfp_reg_list): Improve register bounds
1015 checking.
1016 (do_neon_mov): Enable several VMOV variants for VFP. Add suitable
1017 architecture version checks.
1018 (insns): Allow overlapping instructions to be used in VFP mode.
1019
7f841127
L
10202006-05-05 H.J. Lu <hongjiu.lu@intel.com>
1021
1022 PR gas/2598
1023 * config/obj-elf.c (obj_elf_change_section): Allow user
1024 specified SHF_ALPHA_GPREL.
1025
73160847
NC
10262006-05-05 Bjoern Haase <bjoern.m.haase@web.de>
1027
1028 * gas/config/tc-avr.h (TC_VALIDATE_FIX): Define. Disable fixups
1029 for PMEM related expressions.
1030
56487c55
NC
10312006-05-05 Nick Clifton <nickc@redhat.com>
1032
1033 PR gas/2582
1034 * dwarf2dbg.c (INSERT_DIR_SEPARATOR): New macro. Handles the
1035 insertion of a directory separator character into a string at a
1036 given offset. Uses heuristics to decide when to use a backslash
1037 character rather than a forward-slash character.
1038 (dwarf2_directive_loc): Use the macro.
1039 (out_debug_info): Likewise.
1040
d43b4baf
TS
10412006-05-05 Thiemo Seufer <ths@mips.com>
1042 David Ung <davidu@mips.com>
1043
1044 * config/tc-mips.c (macro_build): Add case 'k' to handle cache
1045 instruction.
1046 (macro): Add new case M_CACHE_AB.
1047
088fa78e
KH
10482006-05-04 Kazu Hirata <kazu@codesourcery.com>
1049
1050 * config/tc-arm.c (opcode_tag): Add OT_cinfix3_deprecated.
1051 (opcode_lookup): Issue a warning for opcode with
1052 OT_cinfix3_deprecated. Otherwise treat OT_cinfix3_deprecated
1053 identical to OT_cinfix3.
1054 (TxC3w, TC3w, tC3w): New.
1055 (insns): Use tC3w and TC3w for comparison instructions with
1056 's' suffix.
1057
c9049d30
AM
10582006-05-04 Alan Modra <amodra@bigpond.net.au>
1059
1060 * subsegs.h (struct frchain): Delete frch_seg.
1061 (frchain_root): Delete.
1062 (seg_info): Define as macro.
1063 * subsegs.c (frchain_root): Delete.
1064 (abs_seg_info, und_seg_info, absolute_frchain): Delete.
1065 (subsegs_begin, subseg_change): Adjust for above.
1066 (subseg_set_rest): Likewise. Add new frchain structs to seginfo
1067 rather than to one big list.
1068 (subseg_get): Don't special case abs, und sections.
1069 (subseg_new, subseg_force_new): Don't set frchainP here.
1070 (seg_info): Delete.
1071 (subsegs_print_statistics): Adjust frag chain control list traversal.
1072 * debug.c (dmp_frags): Likewise.
1073 * dwarf2dbg.c (first_frag_for_seg): Don't start looking for frag
1074 at frchain_root. Make use of known frchain ordering.
1075 (last_frag_for_seg): Likewise.
1076 (get_frag_fix): Likewise. Add seg param.
1077 (process_entries, out_debug_aranges): Adjust get_frag_fix calls.
1078 * write.c (chain_frchains_together_1): Adjust for struct frchain.
1079 (SUB_SEGMENT_ALIGN): Likewise.
1080 (subsegs_finish): Adjust frchain list traversal.
1081 * config/tc-xtensa.c (xtensa_cleanup_align_frags): Likewise.
1082 (xtensa_fix_target_frags, xtensa_mark_narrow_branches): Likewise.
1083 (xtensa_mark_zcl_first_insns, xtensa_fix_a0_b_retw_frags): Likewise.
1084 (xtensa_fix_b_j_loop_end_frags): Likewise.
1085 (xtensa_fix_close_loop_end_frags): Likewise.
1086 (xtensa_fix_short_loop_frags, xtensa_sanity_check): Likewise.
1087 (retrieve_segment_info): Delete frch_seg initialisation.
1088
f592407e
AM
10892006-05-03 Alan Modra <amodra@bigpond.net.au>
1090
1091 * subsegs.c (subseg_get): Don't call obj_sec_set_private_data.
1092 * config/obj-elf.h (obj_sec_set_private_data): Delete.
1093 * config/tc-hppa.c (tc_gen_reloc): Don't use bfd_abs_symbol.
1094 * config/tc-mn10300.c (tc_gen_reloc): Likewise.
1095
df7849c5
JM
10962006-05-02 Joseph Myers <joseph@codesourcery.com>
1097
1098 * config/tc-arm.c (do_iwmmxt_wldstbh): Don't multiply offset by 4
1099 here.
1100 (md_apply_fix3): Multiply offset by 4 here for
1101 BFD_RELOC_ARM_CP_OFF_IMM_S2 and BFD_RELOC_ARM_T32_CP_OFF_IMM_S2.
1102
2d545b82
L
11032006-05-02 H.J. Lu <hongjiu.lu@intel.com>
1104 Jan Beulich <jbeulich@novell.com>
1105
1106 * config/tc-i386.c (output_invalid_buf): Change size for
1107 unsigned char.
1108 * config/tc-tic30.c (output_invalid_buf): Likewise.
1109
1110 * config/tc-i386.c (output_invalid): Cast none-ascii char to
1111 unsigned char.
1112 * config/tc-tic30.c (output_invalid): Likewise.
1113
38fc1cb1
DJ
11142006-05-02 Daniel Jacobowitz <dan@codesourcery.com>
1115
1116 * doc/Makefile.am (AM_MAKEINFOFLAGS): New.
1117 (TEXI2POD): Use AM_MAKEINFOFLAGS.
1118 (asconfig.texi): Don't set top_srcdir.
1119 * doc/as.texinfo: Don't use top_srcdir.
1120 * aclocal.m4, Makefile.in, doc/Makefile.in: Regenerated.
1121
2d545b82
L
11222006-05-02 H.J. Lu <hongjiu.lu@intel.com>
1123
1124 * config/tc-i386.c (output_invalid_buf): Change size to 16.
1125 * config/tc-tic30.c (output_invalid_buf): Likewise.
1126
1127 * config/tc-i386.c (output_invalid): Use snprintf instead of
1128 sprintf.
1129 * config/tc-ia64.c (declare_register_set): Likewise.
1130 (emit_one_bundle): Likewise.
1131 (check_dependencies): Likewise.
1132 * config/tc-tic30.c (output_invalid): Likewise.
1133
a8bc6c78
PB
11342006-05-02 Paul Brook <paul@codesourcery.com>
1135
1136 * config/tc-arm.c (arm_optimize_expr): New function.
1137 * config/tc-arm.h (md_optimize_expr): Define
1138 (arm_optimize_expr): Add prototype.
1139 (TC_FORCE_RELOCATION_SUB_SAME): Define.
1140
58633d9a
BE
11412006-05-02 Ben Elliston <bje@au.ibm.com>
1142
22772e33
BE
1143 * config/obj-elf.h (ELF_TARGET_SYMBOL_FIELDS): Make single bit
1144 field unsigned.
1145
58633d9a
BE
1146 * sb.h (sb_list_vector): Move to sb.c.
1147 * sb.c (free_list): Use type of sb_list_vector directly.
1148 (sb_build): Fix off-by-one error in assertion about `size'.
1149
89cdfe57
BE
11502006-05-01 Ben Elliston <bje@au.ibm.com>
1151
1152 * listing.c (listing_listing): Remove useless loop.
1153 * macro.c (macro_expand): Remove is_positional local variable.
1154 * read.c (s_comm_internal): Simplify `if' condition 1 || x -> 1
1155 and simplify surrounding expressions, where possible.
1156 (assign_symbol): Likewise.
1157 (s_weakref): Likewise.
1158 * symbols.c (colon): Likewise.
1159
c35da140
AM
11602006-05-01 James Lemke <jwlemke@wasabisystems.com>
1161
1162 * subsegs.c (subseg_set_rest): Always set seginfp->frchainP if NULL.
1163
9bcd4f99
TS
11642006-04-30 Thiemo Seufer <ths@mips.com>
1165 David Ung <davidu@mips.com>
1166
1167 * config/tc-mips.c (validate_mips_insn): Handling of udi cases.
1168 (mips_immed): New table that records various handling of udi
1169 instruction patterns.
1170 (mips_ip): Adds udi handling.
1171
001ae1a4
AM
11722006-04-28 Alan Modra <amodra@bigpond.net.au>
1173
1174 * dwarf2dbg.c (get_line_subseg): Attach new struct line_seg to end
1175 of list rather than beginning.
1176
136da414
JB
11772006-04-26 Julian Brown <julian@codesourcery.com>
1178
1179 * gas/config/tc-arm.c (neon_is_quarter_float): Move, and rename to...
1180 (is_quarter_float): Rename from above. Simplify slightly.
1181 (parse_qfloat_immediate): Parse a "quarter precision" floating-point
1182 number.
1183 (parse_neon_mov): Parse floating-point constants.
1184 (neon_qfloat_bits): Fix encoding.
1185 (neon_cmode_for_move_imm): Tweak to use floating-point encoding in
1186 preference to integer encoding when using the F32 type.
1187
dcbf9037
JB
11882006-04-26 Julian Brown <julian@codesourcery.com>
1189
1190 * config/tc-arm.c (neon_el_type): Make NT_invtype be the zero (so
1191 zero-initialising structures containing it will lead to invalid types).
1192 (arm_it): Add vectype to each operand.
1193 (NTA_HASTYPE, NTA_HASINDEX): Constants used in neon_typed_alias
1194 defined field.
1195 (neon_typed_alias): New structure. Extra information for typed
1196 register aliases.
1197 (reg_entry): Add neon type info field.
1198 (arm_reg_parse): Remove RTYPE argument (revert to previous arguments).
1199 Break out alternative syntax for coprocessor registers, etc. into...
1200 (arm_reg_alt_syntax): New function. Alternate syntax handling broken
1201 out from arm_reg_parse.
1202 (parse_neon_type): Move. Return SUCCESS/FAIL.
1203 (first_error): New function. Call to ensure first error which occurs is
1204 reported.
1205 (parse_neon_operand_type): Parse exactly one type.
1206 (NEON_ALL_LANES, NEON_INTERLEAVE_LANES): Move.
1207 (parse_typed_reg_or_scalar): New function. Handle core of both
1208 arm_typed_reg_parse and parse_scalar.
1209 (arm_typed_reg_parse): Parse a register with an optional type.
1210 (NEON_SCALAR_REG, NEON_SCALAR_INDEX): Extract parts of parse_scalar
1211 result.
1212 (parse_scalar): Parse a Neon scalar with optional type.
1213 (parse_reg_list): Use first_error.
1214 (parse_vfp_reg_list): Use arm_typed_reg_parse instead of arm_reg_parse.
1215 (neon_alias_types_same): New function. Return true if two (alias) types
1216 are the same.
1217 (parse_neon_el_struct_list): Use parse_typed_reg_or_scalar. Return type
1218 of elements.
1219 (insert_reg_alias): Return new reg_entry not void.
1220 (insert_neon_reg_alias): New function. Insert type/index information as
1221 well as register for alias.
1222 (create_neon_reg_alias): New function. Parse .dn/.qn directives and
1223 make typed register aliases accordingly.
1224 (s_dn, s_qn): New functions. Handle incorrectly used .dn/.qn at start
1225 of line.
1226 (s_unreq): Delete type information if present.
1227 (s_arm_unwind_save_mmxwr): Remove arg 3 from arm_reg_parse calls.
1228 (s_arm_unwind_save_mmxwcg): Likewise.
1229 (s_arm_unwind_movsp): Likewise.
1230 (s_arm_unwind_setfp): Likewise.
1231 (parse_shift): Likewise.
1232 (parse_shifter_operand): Likewise.
1233 (parse_address): Likewise.
1234 (parse_tb): Likewise.
1235 (tc_arm_regname_to_dw2regnum): Likewise.
1236 (md_pseudo_table): Add dn, qn.
1237 (parse_neon_mov): Handle typed operands.
1238 (parse_operands): Likewise.
1239 (neon_type_mask): Add N_SIZ.
1240 (N_ALLMODS): New macro.
1241 (neon_check_shape): Fix typo in NS_DDD_QQQ case. Use first_error.
1242 (el_type_of_type_chk): Add some safeguards.
1243 (modify_types_allowed): Fix logic bug.
1244 (neon_check_type): Handle operands with types.
1245 (neon_three_same): Remove redundant optional arg handling.
1246 (do_neon_dyadic_i64_su, do_neon_shl_imm, do_neon_qshl_imm)
1247 (do_neon_logic, do_neon_qdmulh, do_neon_fcmp_absolute)
1248 (do_neon_step): Adjust accordingly.
1249 (neon_cmode_for_logic_imm): Use first_error.
1250 (do_neon_bitfield): Call neon_check_type.
1251 (neon_dyadic): Rename to...
1252 (neon_dyadic_misc): ...this. New name for neon_dyadic. Add bitfield
1253 to allow modification of type of the destination.
1254 (do_neon_dyadic_if_su, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
1255 (do_neon_addsub_if_i, do_neon_mul): Adjust accordingly.
1256 (do_neon_compare): Make destination be an untyped bitfield.
1257 (neon_scalar_for_mul): Use NEON_SCALAR_REG, NEON_SCALAR_INDEX.
1258 (neon_mul_mac): Return early in case of errors.
1259 (neon_move_immediate): Use first_error.
1260 (neon_mac_reg_scalar_long): Fix type to include scalar.
1261 (do_neon_dup): Likewise.
1262 (do_neon_mov): Likewise (in several places).
1263 (do_neon_tbl_tbx): Fix type.
1264 (do_neon_ld_st_interleave, neon_alignment_bit, do_neon_ld_st_lane)
1265 (do_neon_ld_dup): Exit early in case of errors and/or use
1266 first_error.
1267 (opcode_lookup): Update for parse_neon_type returning SUCCESS/FAIL.
1268 Handle .dn/.qn directives.
1269 (REGDEF): Add zero for reg_entry neon field.
1270
5287ad62
JB
12712006-04-26 Julian Brown <julian@codesourcery.com>
1272
1273 * config/tc-arm.c (limits.h): Include.
1274 (fpu_arch_vfp_v3, fpu_vfp_ext_v3, fpu_neon_ext_v1)
1275 (fpu_vfp_v3_or_neon_ext): Declare constants.
1276 (neon_el_type): New enumeration of types for Neon vector elements.
1277 (neon_type_el): New struct. Define type and size of a vector element.
1278 (NEON_MAX_TYPE_ELS): Define constant. The maximum number of types per
1279 instruction.
1280 (neon_type): Define struct. The type of an instruction.
1281 (arm_it): Add 'vectype' for the current instruction.
1282 (isscalar, immisalign, regisimm, isquad): New predicates for operands.
1283 (vfp_sp_reg_pos): Rename to...
1284 (vfp_reg_pos): ...this, and add VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
1285 tags.
1286 (arm_reg_type): Add REG_TYPE_NQ (Neon Q register) and REG_TYPE_NDQ
1287 (Neon D or Q register).
1288 (reg_expected_msgs): Sync with above. Allow VFD to mean VFP or Neon D
1289 register.
1290 (GE_OPT_PREFIX_BIG): Define constant, for use in...
1291 (my_get_expression): Allow above constant as argument to accept
1292 64-bit constants with optional prefix.
1293 (arm_reg_parse): Add extra argument to return the specific type of
1294 register in when either a D or Q register (REG_TYPE_NDQ) is
1295 requested. Can be NULL.
1296 (parse_scalar): New function. Parse Neon scalar (vector reg and index).
1297 (parse_reg_list): Update for new arm_reg_parse args.
1298 (parse_vfp_reg_list): Allow parsing of Neon D/Q register lists.
1299 (parse_neon_el_struct_list): New function. Parse element/structure
1300 register lists for VLD<n>/VST<n> instructions.
1301 (s_arm_unwind_save_vfp): Update for new parse_vfp_reg_list args.
1302 (s_arm_unwind_save_mmxwr): Likewise.
1303 (s_arm_unwind_save_mmxwcg): Likewise.
1304 (s_arm_unwind_movsp): Likewise.
1305 (s_arm_unwind_setfp): Likewise.
1306 (parse_big_immediate): New function. Parse an immediate, which may be
1307 64 bits wide. Put results in inst.operands[i].
1308 (parse_shift): Update for new arm_reg_parse args.
1309 (parse_address): Likewise. Add parsing of alignment specifiers.
1310 (parse_neon_mov): Parse the operands of a VMOV instruction.
1311 (operand_parse_code): Add OP_RND, OP_RNQ, OP_RNDQ, OP_RNSC, OP_NRDLST,
1312 OP_NSTRLST, OP_NILO, OP_RNDQ_I0, OP_RR_RNSC, OP_RNDQ_RNSC, OP_RND_RNSC,
1313 OP_VMOV, OP_RNDQ_IMVNb, OP_RNDQ_I63b, OP_I0, OP_I16z, OP_I32z, OP_I64,
1314 OP_I64z, OP_oI32b, OP_oRND, OP_oRNQ, OP_oRNDQ.
1315 (parse_operands): Handle new codes above.
1316 (encode_arm_vfp_sp_reg): Rename to...
1317 (encode_arm_vfp_reg): ...this. Handle D regs (0-31) too. Complain if
1318 selected VFP version only supports D0-D15.
1319 (do_vfp_sp_monadic, do_vfp_sp_dyadic, do_vfp_sp_compare_z)
1320 (do_vfp_dp_sp_cvt, do_vfp_reg_from_sp, do_vfp_reg2_from_sp2)
1321 (do_vfp_sp_from_reg, do_vfp_sp2_from_reg2, do_vfp_sp_ldst)
1322 (do_vfp_dp_ldst, vfp_sp_ldstm, vfp_dp_ldstm): Update for new
1323 encode_arm_vfp_reg name, and allow 32 D regs.
1324 (do_vfp_dp_rd_rm, do_vfp_dp_rn_rd, do_vfp_dp_rd_rn, do_vfp_dp_rd_rn_rm)
1325 (do_vfp_rm_rd_rn): New functions to encode VFP insns allowing 32 D
1326 regs.
1327 (do_vfp_sp_const, do_vfp_dp_const, vfp_conv, do_vfp_sp_conv_16)
1328 (do_vfp_dp_conv_16, do_vfp_sp_conv_32, do_vfp_dp_conv_32): Handle
1329 constant-load and conversion insns introduced with VFPv3.
1330 (neon_tab_entry): New struct.
1331 (NEON_ENC_TAB): Bit patterns for overloaded Neon instructions, and
1332 those which are the targets of pseudo-instructions.
1333 (neon_opc): Enumerate opcodes, use as indices into...
1334 (neon_enc_tab): ...this. Hold data from NEON_ENC_TAB.
1335 (NEON_ENC_INTEGER, NEON_ENC_ARMREG, NEON_ENC_POLY, NEON_ENC_FLOAT)
1336 (NEON_ENC_SCALAR, NEON_ENC_IMMED, NEON_ENC_INTERLV, NEON_ENC_LANE)
1337 (NEON_ENC_DUP): Define meaningful helper macros to look up values in
1338 neon_enc_tab.
1339 (neon_shape): Enumerate shapes (permitted register widths, etc.) for
1340 Neon instructions.
1341 (neon_type_mask): New. Compact type representation for type checking.
1342 (N_SU_ALL, N_SU_32, N_SU_16_64, N_SUF_32, N_I_ALL, N_IF_32): Common
1343 permitted type combinations.
1344 (N_IGNORE_TYPE): New macro.
1345 (neon_check_shape): New function. Check an instruction shape for
1346 multiple alternatives. Return the specific shape for the current
1347 instruction.
1348 (neon_modify_type_size): New function. Modify a vector type and size,
1349 depending on the bit mask in argument 1.
1350 (neon_type_promote): New function. Convert a given "key" type (of an
1351 operand) into the correct type for a different operand, based on a bit
1352 mask.
1353 (type_chk_of_el_type): New function. Convert a type and size into the
1354 compact representation used for type checking.
1355 (el_type_of_type_ckh): New function. Reverse of above (only when a
1356 single bit is set in the bit mask).
1357 (modify_types_allowed): New function. Alter a mask of allowed types
1358 based on a bit mask of modifications.
1359 (neon_check_type): New function. Check the type of the current
1360 instruction against the variable argument list. The "key" type of the
1361 instruction is returned.
1362 (neon_dp_fixup): New function. Fill in and modify instruction bits for
1363 a Neon data-processing instruction depending on whether we're in ARM
1364 mode or Thumb-2 mode.
1365 (neon_logbits): New function.
1366 (neon_three_same, neon_two_same, do_neon_dyadic_i_su)
1367 (do_neon_dyadic_i64_su, neon_imm_shift, do_neon_shl_imm)
1368 (do_neon_qshl_imm, neon_cmode_for_logic_imm, neon_bits_same_in_bytes)
1369 (neon_squash_bits, neon_is_quarter_float, neon_qfloat_bits)
1370 (neon_cmode_for_move_imm, neon_write_immbits, neon_invert_size)
1371 (do_neon_logic, do_neon_bitfield, neon_dyadic, do_neon_dyadic_if_su)
1372 (do_neon_dyadic_if_su_d, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
1373 (do_neon_addsub_if_i, neon_exchange_operands, neon_compare)
1374 (do_neon_cmp, do_neon_cmp_inv, do_neon_ceq, neon_scalar_for_mul)
1375 (neon_mul_mac, do_neon_mac_maybe_scalar, do_neon_tst, do_neon_mul)
1376 (do_neon_qdmulh, do_neon_fcmp_absolute, do_neon_fcmp_absolute_inv)
1377 (do_neon_step, do_neon_abs_neg, do_neon_sli, do_neon_sri)
1378 (do_neon_qshlu_imm, do_neon_qmovn, do_neon_qmovun)
1379 (do_neon_rshift_sat_narrow, do_neon_rshift_sat_narrow_u, do_neon_movn)
1380 (do_neon_rshift_narrow, do_neon_shll, neon_cvt_flavour, do_neon_cvt)
1381 (neon_move_immediate, do_neon_mvn, neon_mixed_length)
1382 (do_neon_dyadic_long, do_neon_abal, neon_mac_reg_scalar_long)
1383 (do_neon_mac_maybe_scalar_long, do_neon_dyadic_wide, do_neon_vmull)
1384 (do_neon_ext, do_neon_rev, do_neon_dup, do_neon_mov)
1385 (do_neon_rshift_round_imm, do_neon_movl, do_neon_trn, do_neon_zip_uzp)
1386 (do_neon_sat_abs_neg, do_neon_pair_long, do_neon_recip_est)
1387 (do_neon_cls, do_neon_clz, do_neon_cnt, do_neon_swp, do_neon_tbl_tbx)
1388 (do_neon_ldm_stm, do_neon_ldr_str, do_neon_ld_st_interleave)
1389 (neon_alignment_bit, do_neon_ld_st_lane, do_neon_ld_dup)
1390 (do_neon_ldx_stx): New functions. Neon bit encoding and encoding
1391 helpers.
1392 (parse_neon_type): New function. Parse Neon type specifier.
1393 (opcode_lookup): Allow parsing of Neon type specifiers.
1394 (REGNUM2, REGSETH, REGSET2): New macros.
1395 (reg_names): Add new VFPv3 and Neon registers.
1396 (NUF, nUF, NCE, nCE): New macros for opcode table.
1397 (insns): More VFP registers allowed in fcpyd, fmdhr, fmdlr, fmrdh,
1398 fmrdl, fabsd, fnegd, fsqrtd, faddd, fsubd, fmuld, fdivd, fmacd, fmscd,
1399 fnmuld, fnmacd, fnmscd, fcmpd, fcmpzd, fcmped, fcmpezd, fmdrr, fmrrd.
1400 Add Neon instructions vaba, vhadd, vrhadd, vhsub, vqadd, vqsub, vrshl,
1401 vqrshl, vshl, vqshl{u}, vand, vbic, vorr, vorn, veor, vbsl, vbit, vbif,
1402 vabd, vmax, vmin, vcge, vcgt, vclt, vcle, vceq, vpmax, vpmin, vmla,
1403 vmls, vpadd, vadd, vsub, vtst, vmul, vqdmulh, vqrdmulh, vacge, vacgt,
1404 vaclt, vacle, vrecps, vrsqrts, vabs, vneg, v{r}shr, v{r}sra, vsli,
1405 vsri, vqshrn, vq{r}shr{u}n, v{r}shrn, vshll, vcvt, vmov, vmvn, vabal,
1406 vabdl, vaddl, vsubl, vmlal, vmlsl, vaddw, vsubw, v{r}addhn, v{r}subhn,
1407 vqdmlal, vqdmlsl, vqdmull, vmull, vext, vrev64, vrev32, vrev16, vdup,
1408 vmovl, v{q}movn, vzip, vuzp, vqabs, vqneg, vpadal, vpaddl, vrecpe,
1409 vrsqrte, vcls, vclz, vcnt, vswp, vtrn, vtbl, vtbx, vldm, vstm, vldr,
1410 vstr, vld[1234], vst[1234], fconst[sd], f[us][lh]to[sd],
1411 fto[us][lh][sd].
1412 (tc_arm_regname_to_dw2regnum): Update for arm_reg_parse args.
1413 (arm_cpu_option_table): Add Neon and VFPv3 to Cortex-A8.
1414 (arm_option_cpu_value): Add vfp3 and neon.
1415 (aeabi_set_public_attributes): Support VFPv3 and NEON attributes. Fix
1416 VFPv1 attribute.
1417
1946c96e
BW
14182006-04-25 Bob Wilson <bob.wilson@acm.org>
1419
1420 * config/xtensa-relax.c (widen_spec_list): Use new "WIDE.<opcode>"
1421 syntax instead of hardcoded opcodes with ".w18" suffixes.
1422 (wide_branch_opcode): New.
1423 (build_transition): Use it to check for wide branch opcodes with
1424 either ".w18" or ".w15" suffixes.
1425
5033a645
BW
14262006-04-25 Bob Wilson <bob.wilson@acm.org>
1427
1428 * config/tc-xtensa.c (xtensa_create_literal_symbol,
1429 xg_assemble_literal, xg_assemble_literal_space): Do not set the
1430 frag's is_literal flag.
1431
395fa56f
BW
14322006-04-25 Bob Wilson <bob.wilson@acm.org>
1433
1434 * config/xtensa-relax.c (XCHAL_HAVE_WIDE_BRANCHES): Provide default.
1435
708587a4
KH
14362006-04-23 Kazu Hirata <kazu@codesourcery.com>
1437
1438 * config/obj-coff.c, config/tc-arm.c, config/tc-bfin.c,
1439 config/tc-cris.c, config/tc-crx.c, config/tc-i386.c,
1440 config/tc-ia64.c, config/tc-maxq.c, config/tc-maxq.h,
1441 config/tc-mips.c, config/tc-msp430.c, config/tc-sh.c,
1442 config/tc-tic4x.c, config/tc-xtensa.c: Fix comment typos.
1443
8463be01
PB
14442005-04-20 Paul Brook <paul@codesourcery.com>
1445
1446 * config/tc-arm.c (s_arm_arch, s_arm_cpu, s_arm_fpu): Enable for
1447 all targets.
1448 (md_pseudo_table): Enable .arch, .cpu and .fpu for all targets.
1449
f26a5955
AM
14502006-04-19 Alan Modra <amodra@bigpond.net.au>
1451
1452 * Makefile.am (CPU_TYPES): Add maxq and mt. Sort.
1453 (CPU_OBJ_VALID): Change sense of COFF test to default to invalid.
1454 Make some cpus unsupported on ELF. Run "make dep-am".
1455 * Makefile.in: Regenerate.
1456
241a6c40
AM
14572006-04-19 Alan Modra <amodra@bigpond.net.au>
1458
1459 * configure.in (--enable-targets): Indent help message.
1460 * configure: Regenerate.
1461
bb8f5920
L
14622006-04-18 H.J. Lu <hongjiu.lu@intel.com>
1463
1464 PR gas/2533
1465 * config/tc-i386.c (i386_immediate): Check illegal immediate
1466 register operand.
1467
23d9d9de
AM
14682006-04-18 Alan Modra <amodra@bigpond.net.au>
1469
64e74474
AM
1470 * config/tc-i386.c: Formatting.
1471 (output_disp, output_imm): ISO C90 params.
1472
6cbe03fb
AM
1473 * frags.c (frag_offset_fixed_p): Constify args.
1474 * frags.h (frag_offset_fixed_p): Ditto.
1475
23d9d9de
AM
1476 * config/tc-dlx.h (tc_coff_symbol_emit_hook): Delete.
1477 (COFF_MAGIC): Delete.
a37d486e
AM
1478
1479 * config/tc-xc16x.h (TC_LINKRELAX_FIXUP): Delete.
1480
e7403566
DJ
14812006-04-16 Daniel Jacobowitz <dan@codesourcery.com>
1482
1483 * po/POTFILES.in: Regenerated.
1484
58ab4f3d
MM
14852006-04-16 Mark Mitchell <mark@codesourcery.com>
1486
1487 * doc/as.texinfo: Mention that some .type syntaxes are not
1488 supported on all architectures.
1489
482fd9f9
BW
14902006-04-14 Sterling Augustine <sterling@tensilica.com>
1491
1492 * config/tc-xtensa.c (emit_single_op): Do not relax MOVI
1493 instructions when such transformations have been disabled.
1494
05d58145
BW
14952006-04-10 Sterling Augustine <sterling@tensilica.com>
1496
1497 * config/tc-xtensa.c (xg_assemble_vliw_tokens): Record loop target
1498 symbols in RELAX[_CHECK]_ALIGN_NEXT_OPCODE frags.
1499 (xtensa_fix_close_loop_end_frags): Use the recorded values instead of
1500 decoding the loop instructions. Remove current_offset variable.
1501 (xtensa_fix_short_loop_frags): Likewise.
1502 (min_bytes_to_other_loop_end): Remove current_offset argument.
1503
9e75b3fa
AM
15042006-04-09 Arnold Metselaar <arnold.metselaar@planet.nl>
1505
a37d486e 1506 * config/tc-z80.c (z80_optimize_expr): Removed.
9e75b3fa
AM
1507 * config/tc-z80.h (z80_optimize_expr, md_optimize_expr): Removed.
1508
d727e8c2
NC
15092006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
1510
1511 * gas/config/tc-avr.c (mcu_types): Add support for attiny261,
1512 attiny461, attiny861, attiny25, attiny45, attiny85,attiny24,
1513 attiny44, attiny84, at90pwm2, at90pwm3, atmega164, atmega324,
1514 atmega644, atmega329, atmega3290, atmega649, atmega6490,
1515 atmega406, atmega640, atmega1280, atmega1281, at90can32,
1516 at90can64, at90usb646, at90usb647, at90usb1286 and
1517 at90usb1287.
1518 Move atmega48 and atmega88 from AVR_ISA_M8 to AVR_ISA_PWMx.
1519
d252fdde
PB
15202006-04-07 Paul Brook <paul@codesourcery.com>
1521
1522 * config/tc-arm.c (parse_operands): Set default error message.
1523
ab1eb5fe
PB
15242006-04-07 Paul Brook <paul@codesourcery.com>
1525
1526 * config/tc-arm.c (parse_tb): Set inst.error before returning FAIL.
1527
7ae2971b
PB
15282006-04-07 Paul Brook <paul@codesourcery.com>
1529
1530 * config/tc-arm.c (md_apply_fix): Set H bit on blx instruction.
1531
53365c0d
PB
15322006-04-07 Paul Brook <paul@codesourcery.com>
1533
1534 * config/tc-arm.c (THUMB2_LOAD_BIT): Define.
1535 (move_or_literal_pool): Handle Thumb-2 instructions.
1536 (do_t_ldst): Call move_or_literal_pool for =N addressing modes.
1537
45aa61fe
AM
15382006-04-07 Alan Modra <amodra@bigpond.net.au>
1539
1540 PR 2512.
1541 * config/tc-i386.c (match_template): Move 64-bit operand tests
1542 inside loop.
1543
108a6f8e
CD
15442006-04-06 Carlos O'Donell <carlos@codesourcery.com>
1545
1546 * po/Make-in: Add install-html target.
1547 * Makefile.am: Add install-html and install-html-recursive targets.
1548 * Makefile.in: Regenerate.
1549 * configure.in: AC_SUBST datarootdir, docdir, htmldir.
1550 * configure: Regenerate.
1551 * doc/Makefile.am: Add install-html and install-html-am targets.
1552 * doc/Makefile.in: Regenerate.
1553
ec651a3b
AM
15542006-04-06 Alan Modra <amodra@bigpond.net.au>
1555
1556 * frags.c (frag_offset_fixed_p): Reinitialise offset before
1557 second scan.
1558
910600e9
RS
15592006-04-05 Richard Sandiford <richard@codesourcery.com>
1560 Daniel Jacobowitz <dan@codesourcery.com>
1561
1562 * config/tc-sparc.c (sparc_target_format): Handle TE_VXWORKS.
1563 (GOTT_BASE, GOTT_INDEX): New.
1564 (tc_gen_reloc): Don't alter relocations against GOTT_BASE and
1565 GOTT_INDEX when generating VxWorks PIC.
1566 * configure.tgt (sparc*-*-vxworks*): Remove this special case;
1567 use the generic *-*-vxworks* stanza instead.
1568
99630778
AM
15692006-04-04 Alan Modra <amodra@bigpond.net.au>
1570
1571 PR 997
1572 * frags.c (frag_offset_fixed_p): New function.
1573 * frags.h (frag_offset_fixed_p): Declare.
1574 * expr.c (expr): Use frag_offset_fixed_p when simplifying subtraction.
1575 (resolve_expression): Likewise.
1576
a02728c8
BW
15772006-04-03 Sterling Augustine <sterling@tensilica.com>
1578
1579 * config/tc-xtensa.c (init_op_placement_info_table): Check for formats
1580 of the same length but different numbers of slots.
1581
9dfde49d
AS
15822006-03-30 Andreas Schwab <schwab@suse.de>
1583
1584 * configure.in: Fix help string for --enable-targets option.
1585 * configure: Regenerate.
1586
2da12c60
NS
15872006-03-28 Nathan Sidwell <nathan@codesourcery.com>
1588
6d89cc8f
NS
1589 * gas/config/tc-m68k.c (find_cf_chip): Merge into ...
1590 (m68k_ip): ... here. Use for all chips. Protect against buffer
1591 overrun and avoid excessive copying.
1592
2da12c60
NS
1593 * config/tc-m68k.c (m68000_control_regs, m68010_control_regs,
1594 m68020_control_regs, m68040_control_regs, m68060_control_regs,
1595 mcf_control_regs, mcf5208_control_regs, mcf5213_control_regs,
1596 mcf5329_control_regs, mcf5249_control_regs, mcf528x_control_regs,
1597 mcfv4e_control_regs, m68010_control_regs): Rename and reorder to ...
1598 (m68000_ctrl, m68010_ctrl, m68020_ctrl, m68040_ctrl, m68060_ctrl,
1599 mcf_ctrl, mcf5208_ctrl, mcf5213_ctrl, mcf5235_ctrl, mcf5249_ctrl,
1600 mcf5216_ctrl, mcf5250_ctrl, mcf5271_ctrl, mcf5272_ctrl,
1601 mcf5282_ctrl, mcfv4e_ctrl): ... these.
1602 (mcf5275_ctrl, mcf5329_ctrl, mcf5373_ctrl): New.
1603 (struct m68k_cpu): Change chip field to control_regs.
1604 (current_chip): Remove.
1605 (control_regs): New.
1606 (m68k_archs, m68k_extensions): Adjust.
1607 (m68k_cpus): Reorder to be in cpu number order. Adjust.
1608 (CPU_ALLOW_MC, CPU_ALLOW_NEGATION): Remove.
1609 (find_cf_chip): Reimplement for new organization of cpu table.
1610 (select_control_regs): Remove.
1611 (mri_chip): Adjust.
1612 (struct save_opts): Save control regs, not chip.
1613 (s_save, s_restore): Adjust.
1614 (m68k_lookup_cpu): Give deprecated warning when necessary.
1615 (m68k_init_arch): Adjust.
1616 (md_show_usage): Adjust for new cpu table organization.
1617
1ac4baed
BS
16182006-03-25 Bernd Schmidt <bernd.schmidt@analog.com>
1619
1620 * config/bfin-defs.h (Expr_Node_Type enum): Add Expr_Node_GOT_Reloc.
1621 * config/bfin-lex.l: Recognize GOT17M4 and FUNCDESC_GOT17M4.
1622 * config/bfin-parse.y: Include "libbfd.h", "elf/common.h" and
1623 "elf/bfin.h".
1624 (GOT17M4, FUNCDESC_GOT17M4): New tokens of type <value>.
1625 (any_gotrel): New rule.
1626 (got): Use it, and create Expr_Node_GOT_Reloc nodes.
1627 * config/tc-bfin.c: Include "libbfd.h", "elf/common.h" and
1628 "elf/bfin.h".
1629 (DEFAULT_FLAGS, bfin_flags, bfin_pic_flag): New.
1630 (bfin_pic_ptr): New function.
1631 (md_pseudo_table): Add it for ".picptr".
1632 (OPTION_FDPIC): New macro.
1633 (md_longopts): Add -mfdpic.
1634 (md_parse_option): Handle it.
1635 (md_begin): Set BFD flags.
1636 (md_apply_fix3, bfin_fix_adjustable): Handle new relocs.
1637 (bfin_gen_ldstidxi): Adjust to match the trees that the parser gives
1638 us for GOT relocs.
1639 * Makefile.am (bfin-parse.o): Update dependencies.
1640 (DEPTC_bfin_elf): Likewise.
1641 * Makefile.in: Regenerate.
1642
a9d34880
RS
16432006-03-25 Richard Sandiford <richard@codesourcery.com>
1644
1645 * config/tc-m68k.c (m68k_cpus): Change cpu_cf5208 entries to use
1646 mcfemac instead of mcfmac.
1647
9ca26584
AJ
16482006-03-23 Michael Matz <matz@suse.de>
1649
1650 * config/tc-i386.c (type_names): Correct placement of 'static'.
1651 (reloc): Map some more relocs to their 64 bit counterpart when
1652 size is 8.
1653 (output_insn): Work around breakage if DEBUG386 is defined.
1654 (output_disp): A BFD_RELOC_64 with GOT_symbol as operand also
1655 needs to be mapped to BFD_RELOC_X86_64_GOTPC64 or
1656 BFD_RELOC_X86_64_GOTPC32. Also x86-64 handles pcrel addressing
1657 different from i386.
1658 (output_imm): Ditto.
1659 (lex_got): Recognize @PLTOFF and @GOTPLT. Make @GOT accept also
1660 Imm64.
1661 (md_convert_frag): Jumps can now be larger than 2GB away, error
1662 out in that case.
1663 (tc_gen_reloc): New relocs are passed through. BFD_RELOC_64
1664 and BFD_RELOC_64_PCREL are mapped to BFD_RELOC_X86_64_GOTPC64.
1665
0a44bf69
RS
16662006-03-22 Richard Sandiford <richard@codesourcery.com>
1667 Daniel Jacobowitz <dan@codesourcery.com>
1668 Phil Edwards <phil@codesourcery.com>
1669 Zack Weinberg <zack@codesourcery.com>
1670 Mark Mitchell <mark@codesourcery.com>
1671 Nathan Sidwell <nathan@codesourcery.com>
1672
1673 * config/tc-mips.c (mips_target_format): Handle vxworks targets.
1674 (md_begin): Complain about -G being used for PIC. Don't change
1675 the text, data and bss alignments on VxWorks.
1676 (reloc_needs_lo_p): Don't return true for R_MIPS_GOT16 when
1677 generating VxWorks PIC.
1678 (load_address): Extend SVR4_PIC handling to VXWORKS_PIC.
1679 (macro): Likewise, but do not treat la $25 specially for
1680 VxWorks PIC, and do not handle jal.
1681 (OPTION_MVXWORKS_PIC): New macro.
1682 (md_longopts): Add -mvxworks-pic.
1683 (md_parse_option): Don't complain about using PIC and -G together here.
1684 Handle OPTION_MVXWORKS_PIC.
1685 (md_estimate_size_before_relax): Always use the first relaxation
1686 sequence on VxWorks.
1687 * config/tc-mips.h (VXWORKS_PIC): New.
1688
080eb7fe
PB
16892006-03-21 Paul Brook <paul@codesourcery.com>
1690
1691 * config/tc-arm.c (md_apply_fix): Fix typo in offset mask.
1692
03aaa593
BW
16932006-03-21 Sterling Augustine <sterling@tensilica.com>
1694
1695 * config/tc-xtensa.c (enforce_three_byte_loop_align): New flag.
1696 (xtensa_setup_hw_workarounds): Set this new flag for older hardware.
1697 (get_loop_align_size): New.
1698 (xtensa_end): Skip xtensa_mark_narrow_branches when not aligning.
1699 (xtensa_mark_zcl_first_insns): Prevent widening of first loop frag.
1700 (get_text_align_power): Rewrite to handle inputs in the range 2-8.
1701 (get_noop_aligned_address): Use get_loop_align_size.
1702 (get_aligned_diff): Likewise.
1703
3e94bf1a
PB
17042006-03-21 Paul Brook <paul@codesourcery.com>
1705
1706 * config/tc-arm.c (insns): Correct opcodes for ldrbt and strbt.
1707
dfa9f0d5
PB
17082006-03-20 Paul Brook <paul@codesourcery.com>
1709
1710 * config/tc-arm.c (BAD_BRANCH, BAD_NOT_IT): Define.
1711 (do_t_branch): Encode branches inside IT blocks as unconditional.
1712 (do_t_cps): New function.
1713 (do_t_blx, do_t_bkpt, do_t_branch23, do_t_bx, do_t_bxj, do_t_cpsi,
1714 do_t_czb, do_t_it, do_t_setend, do_t_tb): Add IT constaints.
1715 (opcode_lookup): Allow conditional suffixes on all instructions in
1716 Thumb mode.
1717 (md_assemble): Advance condexec state before checking for errors.
1718 (insns): Use do_t_cps.
1719
6e1cb1a6
PB
17202006-03-20 Paul Brook <paul@codesourcery.com>
1721
1722 * config/tc-arm.c (output_relax_insn): Call dwarf2_emit_insn before
1723 outputting the insn.
1724
0a966e2d
JBG
17252006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1726
1727 * config/tc-vax.c: Update copyright year.
1728 * config/tc-vax.h: Likewise.
1729
a49fcc17
JBG
17302006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1731
1732 * config/tc-vax.c (md_chars_to_number): Used only locally, so
1733 make it static.
1734 * config/tc-vax.h (md_chars_to_number): Remove obsolete declaration.
1735
f5208ef2
PB
17362006-03-17 Paul Brook <paul@codesourcery.com>
1737
1738 * config/tc-arm.c (insns): Add ldm and stm.
1739
cb4c78d6
BE
17402006-03-17 Ben Elliston <bje@au.ibm.com>
1741
1742 PR gas/2446
1743 * doc/as.texinfo (Ident): Document this directive more thoroughly.
1744
c16d2bf0
PB
17452006-03-16 Paul Brook <paul@codesourcery.com>
1746
1747 * config/tc-arm.c (insns): Add "svc".
1748
80ca4e2c
BW
17492006-03-13 Bob Wilson <bob.wilson@acm.org>
1750
1751 * config/tc-xtensa.c (xg_translate_sysreg_op): Remove has_underbar
1752 flag and avoid double underscore prefixes.
1753
3a4a14e9
PB
17542006-03-10 Paul Brook <paul@codesourcery.com>
1755
1756 * config/tc-arm.c (md_begin): Handle EABIv5.
1757 (arm_eabis): Add EF_ARM_EABI_VER5.
1758 * doc/c-arm.texi: Document -meabi=5.
1759
518051dc
BE
17602006-03-10 Ben Elliston <bje@au.ibm.com>
1761
1762 * app.c (do_scrub_chars): Simplify string handling.
1763
00a97672
RS
17642006-03-07 Richard Sandiford <richard@codesourcery.com>
1765 Daniel Jacobowitz <dan@codesourcery.com>
1766 Zack Weinberg <zack@codesourcery.com>
1767 Nathan Sidwell <nathan@codesourcery.com>
1768 Paul Brook <paul@codesourcery.com>
1769 Ricardo Anguiano <anguiano@codesourcery.com>
1770 Phil Edwards <phil@codesourcery.com>
1771
1772 * config/tc-arm.c (md_apply_fix): Install a value of zero into a
1773 BFD_RELOC_ARM_OFFSET_IMM field if we're going to generate a RELA
1774 R_ARM_ABS12 reloc.
1775 (tc_gen_reloc): Keep the original fx_offset for RELA pc-relative
1776 relocs, but adjust by md_pcrel_from_section. Create R_ARM_ABS12
1777 relocations for BFD_RELOC_ARM_OFFSET_IMM on RELA targets.
1778
b29757dc
BW
17792006-03-06 Bob Wilson <bob.wilson@acm.org>
1780
1781 * config/tc-xtensa.c (xtensa_post_relax_hook): Generate literal tables
1782 even when using the text-section-literals option.
1783
0b2e31dc
NS
17842006-03-06 Nathan Sidwell <nathan@codesourcery.com>
1785
1786 * config/tc-m68k.c (m68k_extensions): Allow 'float' on both m68k
1787 and cf.
1788 (m68k_ip): <case 'J'> Check we have some control regs.
1789 (md_parse_option): Allow raw arch switch.
1790 (m68k_init_arch): Better detection of arch/cpu mismatch. Detect
1791 whether 68881 or cfloat was meant by -mfloat.
1792 (md_show_usage): Adjust extension display.
1793 (m68k_elf_final_processing): Adjust.
1794
df406460
NC
17952006-03-03 Bjoern Haase <bjoern.m.haase@web.de>
1796
1797 * config/tc-avr.c (avr_mod_hash_value): New function.
1798 (md_apply_fix, exp_mod): Use BFD_RELOC_HH8_LDI and
1799 BFD_RELOC_MS8_LDI for hlo8() and hhi8()
1800 (md_begin): Set linkrelax variable to 1, use avr_mod_hash_value
1801 instead of int avr_ldi_expression: use avr_mod_hash_value instead
1802 of (int).
1803 (tc_gen_reloc): Handle substractions of symbols, if possible do
1804 fixups, abort otherwise.
1805 * config/tc-avr.h (TC_LINKRELAX_FIXUP, TC_VALIDATE_FIX,
1806 tc_fix_adjustable): Define.
1807
53022e4a
JW
18082006-03-02 James E Wilson <wilson@specifix.com>
1809
1810 * config/tc-ia64.c (emit_one_bundle): For IA64_OPCODE_LAST, if we
1811 change the template, then clear md.slot[curr].end_of_insn_group.
1812
9f6f925e
JB
18132006-02-28 Jan Beulich <jbeulich@novell.com>
1814
1815 * macro.c (get_any_string): Don't insert quotes for <>-quoted input.
1816
0e31b3e1
JB
18172006-02-28 Jan Beulich <jbeulich@novell.com>
1818
1819 PR/1070
1820 * macro.c (getstring): Don't treat parentheses special anymore.
1821 (get_any_string): Don't consider '(' and ')' as quoting anymore.
1822 Special-case '(', ')', '[', and ']' when dealing with non-quoting
1823 characters.
1824
10cd14b4
AM
18252006-02-28 Mat <mat@csail.mit.edu>
1826
1827 * dwarf2dbg.c (get_filenum): Don't inadvertently decrease files_in_use.
1828
63752a75
JJ
18292006-02-27 Jakub Jelinek <jakub@redhat.com>
1830
1831 * dw2gencfi.c (struct fde_entry, struct cie_entry): Add signal_frame
1832 field.
1833 (CFI_signal_frame): Define.
1834 (cfi_pseudo_table): Add .cfi_signal_frame.
1835 (dot_cfi): Handle CFI_signal_frame.
1836 (output_cie): Handle cie->signal_frame.
1837 (select_cie_for_fde): Don't share CIE if signal_frame flag is
1838 different. Copy signal_frame from FDE to newly created CIE.
1839 * doc/as.texinfo: Document .cfi_signal_frame.
1840
f7d9e5c3
CD
18412006-02-27 Carlos O'Donell <carlos@codesourcery.com>
1842
1843 * doc/Makefile.am: Add html target.
1844 * doc/Makefile.in: Regenerate.
1845 * po/Make-in: Add html target.
1846
331d2d0d
L
18472006-02-27 H.J. Lu <hongjiu.lu@intel.com>
1848
8502d882 1849 * config/tc-i386.c (output_insn): Support Intel Merom New
331d2d0d
L
1850 Instructions.
1851
8502d882 1852 * config/tc-i386.h (CpuMNI): New.
331d2d0d
L
1853 (CpuUnknownFlags): Add CpuMNI.
1854
10156f83
DM
18552006-02-24 David S. Miller <davem@sunset.davemloft.net>
1856
1857 * config/tc-sparc.c (priv_reg_table): Add entry for "gl".
1858 (hpriv_reg_table): New table for hyperprivileged registers.
1859 (sparc_ip): New cases '$' and '%' for wrhpr/rdhpr hyperprivileged
1860 register encoding.
1861
6772dd07
DD
18622006-02-24 DJ Delorie <dj@redhat.com>
1863
1864 * config/tc-m32c.h (md_apply_fix): Define to m32c_apply_fix.
1865 (tc_gen_reloc): Don't define.
1866 * config/tc-m32c.c (rl_for, relaxable): New convenience macros.
1867 (OPTION_LINKRELAX): New.
1868 (md_longopts): Add it.
1869 (m32c_relax): New.
1870 (md_parse_options): Set it.
1871 (md_assemble): Emit relaxation relocs as needed.
1872 (md_convert_frag): Emit relaxation relocs as needed.
1873 (md_cgen_lookup_reloc): Add LAB_8_8 and LAB_8_16.
1874 (m32c_apply_fix): New.
1875 (tc_gen_reloc): New.
1876 (m32c_force_relocation): Force out jump relocs when relaxing.
1877 (m32c_fix_adjustable): Return false if relaxing.
1878
62b3e311
PB
18792006-02-24 Paul Brook <paul@codesourcery.com>
1880
1881 * config/arm/tc-arm.c (arm_ext_v6_notm, arm_ext_div, arm_ext_v7,
1882 arm_ext_v7a, arm_ext_v7r, arm_ext_v7m): New variables.
1883 (struct asm_barrier_opt): Define.
1884 (arm_v7m_psr_hsh, arm_barrier_opt_hsh): New variables.
1885 (parse_psr): Accept V7M psr names.
1886 (parse_barrier): New function.
1887 (enum operand_parse_code): Add OP_oBARRIER.
1888 (parse_operands): Implement OP_oBARRIER.
1889 (do_barrier): New function.
1890 (do_dbg, do_pli, do_t_barrier, do_t_dbg, do_t_div): New functions.
1891 (do_t_cpsi): Add V7M restrictions.
1892 (do_t_mrs, do_t_msr): Validate V7M variants.
1893 (md_assemble): Check for NULL variants.
1894 (v7m_psrs, barrier_opt_names): New tables.
1895 (insns): Add V7 instructions. Mark V6 instructions absent from V7M.
1896 (md_begin): Initialize arm_v7m_psr_hsh and arm_barrier_opt_hsh.
1897 (arm_cpu_option_table): Add Cortex-M3, R4 and A8.
1898 (arm_arch_option_table): Add armv7, armv7a, armv7r and armv7m.
1899 (struct cpu_arch_ver_table): Define.
1900 (cpu_arch_ver): New.
1901 (aeabi_set_public_attributes): Use cpu_arch_ver. Set
1902 Tag_CPU_arch_profile.
1903 * doc/c-arm.texi: Document new cpu and arch options.
1904
59cf82fe
L
19052006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1906
1907 * config/tc-ia64.c (operand_match): Handle IA64_OPND_IMMU5b.
1908
19a7219f
L
19092006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1910
1911 * config/tc-ia64.c: Update copyright years.
1912
7f3dfb9c
L
19132006-02-22 H.J. Lu <hongjiu.lu@intel.com>
1914
1915 * config/tc-ia64.c (specify_resource): Add the rule 17 from
1916 SDM 2.2.
1917
f40d1643
PB
19182005-02-22 Paul Brook <paul@codesourcery.com>
1919
1920 * config/tc-arm.c (do_pld): Remove incorrect write to
1921 inst.instruction.
1922 (encode_thumb32_addr_mode): Use correct operand.
1923
216d22bc
PB
19242006-02-21 Paul Brook <paul@codesourcery.com>
1925
1926 * config/tc-arm.c (md_apply_fix): Fix off-by-one errors.
1927
d70c5fc7
NC
19282006-02-17 Shrirang Khisti <shrirangk@kpitcummins.com>
1929 Anil Paranjape <anilp1@kpitcummins.com>
1930 Shilin Shakti <shilins@kpitcummins.com>
1931
1932 * Makefile.am: Add xc16x related entry.
1933 * Makefile.in: Regenerate.
1934 * configure.in: Added xc16x related entry.
1935 * configure: Regenerate.
1936 * config/tc-xc16x.h: New file
1937 * config/tc-xc16x.c: New file
1938 * doc/c-xc16x.texi: New file for xc16x
1939 * doc/all.texi: Entry for xc16x
1940 * doc/Makefile.texi: Added c-xc16x.texi
1941 * NEWS: Announce the support for the new target.
1942
aaa2ab3d
NH
19432006-02-16 Nick Hudson <nick.hudson@dsl.pipex.com>
1944
1945 * configure.tgt: set emulation for mips-*-netbsd*
1946
82de001f
JJ
19472006-02-14 Jakub Jelinek <jakub@redhat.com>
1948
1949 * config.in: Rebuilt.
1950
431ad2d0
BW
19512006-02-13 Bob Wilson <bob.wilson@acm.org>
1952
1953 * config/tc-xtensa.c (xg_add_opcode_fix): Number operands starting
1954 from 1, not 0, in error messages.
1955 (md_assemble): Simplify special-case check for ENTRY instructions.
1956 (tinsn_has_invalid_symbolic_operands): Do not include opcode and
1957 operand in error message.
1958
94089a50
JM
19592006-02-13 Joseph S. Myers <joseph@codesourcery.com>
1960
1961 * configure.tgt (arm-*-linux-gnueabi*): Change to
1962 arm-*-linux-*eabi*.
1963
52de4c06
NC
19642006-02-10 Nick Clifton <nickc@redhat.com>
1965
70e45ad9
NC
1966 * config/tc-crx.c (check_range): Ensure that the sign bit of a
1967 32-bit value is propagated into the upper bits of a 64-bit long.
1968
52de4c06
NC
1969 * config/tc-arc.c (init_opcode_tables): Fix cast.
1970 (arc_extoper, md_operand): Likewise.
1971
21af2bbd
BW
19722006-02-09 David Heine <dlheine@tensilica.com>
1973
1974 * config/tc-xtensa.c (xg_assembly_relax): Increment steps_taken for
1975 each relaxation step.
1976
75a706fc
L
19772006-02-09 Eric Botcazou <ebotcazou@libertysurf.fr>
1978
1979 * configure.in (CHECK_DECLS): Add vsnprintf.
1980 * configure: Regenerate.
1981 * messages.c (errno.h, stdarg.h, varargs.h, va_list): Do not
1982 include/declare here, but...
1983 * as.h: Move code detecting VARARGS idiom to the top.
1984 (errno.h, stdarg.h, varargs.h, va_list): ...here.
1985 (vsnprintf): Declare if not already declared.
1986
0d474464
L
19872006-02-08 H.J. Lu <hongjiu.lu@intel.com>
1988
1989 * as.c (close_output_file): New.
1990 (main): Register close_output_file with xatexit before
1991 dump_statistics. Don't call output_file_close.
1992
266abb8f
NS
19932006-02-07 Nathan Sidwell <nathan@codesourcery.com>
1994
1995 * config/tc-m68k.c (mcf5208_control_regs, mcf5213_control_regs,
1996 mcf5329_control_regs): New.
1997 (not_current_architecture, selected_arch, selected_cpu): New.
1998 (m68k_archs, m68k_extensions): New.
1999 (archs): Renamed to ...
2000 (m68k_cpus): ... here. Adjust.
2001 (n_arches): Remove.
2002 (md_pseudo_table): Add arch and cpu directives.
2003 (find_cf_chip, m68k_ip): Adjust table scanning.
2004 (no_68851, no_68881): Remove.
2005 (md_assemble): Lazily initialize.
2006 (select_control_regs): Adjust cpu names. Add 5208, 5213, 5329.
2007 (md_init_after_args): Move functionality to m68k_init_arch.
2008 (mri_chip): Adjust table scanning.
2009 (md_parse_option): Reimplement 'm' processing to add -march & -mcpu
2010 options with saner parsing.
2011 (m68k_lookup_cpu, m68k_set_arch, m68k_set_cpu, m68k_set_extension,
2012 m68k_init_arch): New.
2013 (s_m68k_cpu, s_m68k_arch): New.
2014 (md_show_usage): Adjust.
2015 (m68k_elf_final_processing): Set CF EF flags.
2016 * config/tc-m68k.h (m68k_init_after_args): Remove.
2017 (tc_init_after_args): Remove.
2018 * doc/c-m68k.texi (M68K-Opts): Document -march, -mcpu options.
2019 (M68k-Directives): Document .arch and .cpu directives.
2020
134dcee5
AM
20212006-02-05 Arnold Metselaar <arnold.metselaar@planet.nl>
2022
2023 * config/tc-z80.c (z80_start_line_hook): allow .equ and .defl as
2024 synonyms for equ and defl.
2025 (z80_cons_fix_new): New function.
2026 (emit_byte): Disallow relative jumps to absolute locations.
2027 (emit_data): Only handle defb, prototype changed, because defb is
2028 now handled as pseudo-op rather than an instruction.
2029 (instab): Entries for defb,defw,db,dw moved from here...
2030 (md_pseudo_table): ... to here, use generic cons() for defw,dw.
2031 Add entries for def24,def32,d24,d32.
2032 (md_assemble): Improved error handling.
2033 (md_apply_fix): New case BFD_RELOC_24, set fixP->fx_no_overflow to one.
2034 * config/tc-z80.h (TC_CONS_FIX_NEW): Define.
2035 (z80_cons_fix_new): Declare.
2036 * doc/c-z80.texi (defb, db): Mention warning on overflow.
2037 (def24,d24,def32,d32): New pseudo-ops.
2038
a9931606
PB
20392006-02-02 Paul Brook <paul@codesourcery.com>
2040
2041 * config/tc-arm.c (do_shift): Remove Thumb-1 constraint.
2042
ef8d22e6
PB
20432005-02-02 Paul Brook <paul@codesourcery.com>
2044
2045 * config/tc-arm.c (T2_OPCODE_MASK, T2_DATA_OP_SHIFT, T2_OPCODE_AND,
2046 T2_OPCODE_BIC, T2_OPCODE_ORR, T2_OPCODE_ORN, T2_OPCODE_EOR,
2047 T2_OPCODE_ADD, T2_OPCODE_ADC, T2_OPCODE_SBC, T2_OPCODE_SUB,
2048 T2_OPCODE_RSB): Define.
2049 (thumb32_negate_data_op): New function.
2050 (md_apply_fix): Use it.
2051
e7da6241
BW
20522006-01-31 Bob Wilson <bob.wilson@acm.org>
2053
2054 * config/xtensa-istack.h (TInsn): Remove record_fix and sub_symbol
2055 fields.
2056 * config/tc-xtensa.h (xtensa_frag_type): Remove slot_sub_symbols field.
2057 * config/tc-xtensa.c (md_apply_fix): Check for unexpected uses of
2058 subtracted symbols.
2059 (relaxation_requirements): Add pfinish_frag argument and use it to
2060 replace setting tinsn->record_fix fields.
2061 (xg_assemble_vliw_tokens): Adjust calls to relaxation_requirements
2062 and vinsn_to_insnbuf. Remove references to record_fix and
2063 slot_sub_symbols fields.
2064 (xtensa_mark_narrow_branches): Delete unused code.
2065 (is_narrow_branch_guaranteed_in_range): Handle expr that is not just
2066 a symbol.
2067 (convert_frag_immed): Adjust vinsn_to_insnbuf call and do not set
2068 record_fix fields.
2069 (tinsn_immed_from_frag): Remove code for handling slot_sub_symbols.
2070 (vinsn_to_insnbuf): Change use of record_fixup argument, replacing use
2071 of the record_fix field. Simplify error messages for unexpected
2072 symbolic operands.
2073 (set_expr_symbol_offset_diff): Delete.
2074
79134647
PB
20752006-01-31 Paul Brook <paul@codesourcery.com>
2076
2077 * config/tc-arm.c (arm_reg_parse): Check if reg is non-NULL.
2078
e74cfd16
PB
20792006-01-31 Paul Brook <paul@codesourcery.com>
2080 Richard Earnshaw <rearnsha@arm.com>
2081
2082 * config/tc-arm.c: Use arm_feature_set.
2083 (arm_ext_*, arm_arch_full, arm_arch_t2, arm_arch_none,
2084 arm_cext_iwmmxt, arm_cext_xscale, arm_cext_maverick, fpu_fpa_ext_v1,
2085 fpu_fpa_ext_v2, fpu_vfp_ext_v1xd, fpu_vfp_ext_v1, fpu_vfp_ext_v2):
2086 New variables.
2087 (insns): Use them.
2088 (md_atof, opcode_select, opcode_select, md_assemble, md_assemble,
2089 md_begin, arm_parse_extension, arm_parse_cpu, arm_parse_arch,
2090 arm_parse_fpu, arm_parse_float_abi, aeabi_set_public_attributes,
2091 s_arm_cpu, s_arm_arch, s_arm_fpu): Use macros for accessing CPU
2092 feature flags.
2093 (arm_legacy_option_table, arm_option_cpu_value_table): New types.
2094 (arm_opts): Move old cpu/arch options from here...
2095 (arm_legacy_opts): ... to here.
2096 (md_parse_option): Search arm_legacy_opts.
2097 (arm_cpus, arm_archs, arm_extensions, arm_fpus)
2098 (arm_float_abis, arm_eabis): Make const.
2099
d47d412e
BW
21002006-01-25 Bob Wilson <bob.wilson@acm.org>
2101
2102 * config/tc-xtensa.c (md_apply_fix): Set value to zero for PLT relocs.
2103
b14273fe
JZ
21042006-01-21 Jie Zhang <jie.zhang@analog.com>
2105
2106 * config/bfin-parse.y (asm_1): Check value range for 16 bit immediate
2107 in load immediate intruction.
2108
39cd1c76
JZ
21092006-01-21 Jie Zhang <jie.zhang@analog.com>
2110
2111 * config/bfin-parse.y (value_match): Use correct conversion
2112 specifications in template string for __FILE__ and __LINE__.
2113 (binary): Ditto.
2114 (unary): Ditto.
2115
67a4f2b7
AO
21162006-01-18 Alexandre Oliva <aoliva@redhat.com>
2117
2118 Introduce TLS descriptors for i386 and x86_64.
2119 * config/tc-i386.c (tc_i386_fix_adjustable): Handle
2120 BFD_RELOC_386_TLS_GOTDESC, BFD_RELOC_386_TLS_DESC_CALL,
2121 BFD_RELOC_X86_64_GOTPC32_TLSDESC, BFD_RELOC_X86_64_TLSDESC_CALL.
2122 (optimize_disp): Emit fix up for BFD_RELOC_386_TLS_DESC_CALL and
2123 BFD_RELOC_X86_64_TLSDESC_CALL immediately, and clear the
2124 displacement bits.
2125 (build_modrm_byte): Set up zero modrm for TLS desc calls.
2126 (lex_got): Handle @tlsdesc and @tlscall.
2127 (md_apply_fix, tc_gen_reloc): Handle the new relocations.
2128
8ad7c533
NC
21292006-01-11 Nick Clifton <nickc@redhat.com>
2130
2131 Fixes for building on 64-bit hosts:
2132 * config/tc-avr.c (mod_index): New union to allow conversion
2133 between pointers and integers.
2134 (md_begin, avr_ldi_expression): Use it.
2135 * config/tc-i370.c (md_assemble): Add cast for argument to print
2136 statement.
2137 * config/tc-tic54x.c (subsym_substitute): Likewise.
2138 * config/tc-mn10200.c (md_assemble): Use a union to convert the
2139 opindex field of fr_cgen structure into a pointer so that it can
2140 be stored in a frag.
2141 * config/tc-mn10300.c (md_assemble): Likewise.
2142 * config/tc-frv.c (frv_debug_tomcat): Use %p to print pointer
2143 types.
2144 * config/tc-v850.c: Replace uses of (int) casts with correct
2145 types.
2146
4dcb3903
L
21472006-01-09 H.J. Lu <hongjiu.lu@intel.com>
2148
2149 PR gas/2117
2150 * symbols.c (snapshot_symbol): Don't change a defined symbol.
2151
e0f6ea40
HPN
21522006-01-03 Hans-Peter Nilsson <hp@bitrange.com>
2153
2154 PR gas/2101
2155 * config/tc-mmix.c (mmix_handle_mmixal): Don't treat #[0-9][FB] as
2156 a local-label reference.
2157
e88d958a 2158For older changes see ChangeLog-2005
08d56133
NC
2159\f
2160Local Variables:
2161mode: change-log
2162left-margin: 8
2163fill-column: 74
2164version-control: never
2165End: