]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/ChangeLog
* sparc-opc.c (v9andleon): Fix thinko.
[thirdparty/binutils-gdb.git] / gas / ChangeLog
CommitLineData
d6787ef9
EB
12013-08-05 Eric Botcazou <ebotcazou@adacore.com>
2 Konrad Eisele <konrad@gaisler.com>
3
4 * config/tc-sparc.c (sparc_arch_types): Add leon.
5 (sparc_arch): Move sparc4 around and add leon.
6 (sparc_target_format): Document -Aleon.
7 * doc/c-sparc.texi: Likewise.
8
da8bca91
RS
92013-08-05 Richard Sandiford <rdsandiford@googlemail.com>
10
11 * config/tc-mips.c (mips_lookup_insn): Make length and opend signed.
12
14daeee3
RS
132013-08-04 Jürgen Urban <JuergenUrban@gmx.de>
14 Richard Sandiford <rdsandiford@googlemail.com>
15
16 * config/tc-mips.c (MAX_OPERANDS): Bump to 6.
17 (RWARN): Bump to 0x8000000.
18 (RTYPE_VI, RTYPE_VF, RTYPE_R5900_I, RTYPE_R5900_Q, RTYPE_R5900_R)
19 (RTYPE_R5900_ACC): New register types.
20 (RTYPE_MASK): Include them.
21 (R5900_I_NAMES, R5900_Q_NAMES, R5900_R_NAMES, R5900_ACC_NAMES): New
22 macros.
23 (reg_names): Include them.
24 (mips_parse_register_1): New function, split out from...
25 (mips_parse_register): ...here. Add a channels_ptr parameter.
26 Look for VU0 channel suffixes when nonnull.
27 (reg_lookup): Update the call to mips_parse_register.
28 (mips_parse_vu0_channels): New function.
29 (OT_CHANNELS, OT_DOUBLE_CHAR): New mips_operand_token_types.
30 (mips_operand_token): Add a "channels" field to the union.
31 Extend the comment above "ch" to OT_DOUBLE_CHAR.
32 (mips_parse_base_start): Match -- and ++. Handle channel suffixes.
33 (mips_parse_argument_token): Handle channel suffixes here too.
34 (validate_mips_insn): Handle INSN2_VU0_CHANNEL_SUFFIX.
35 Ignore OP_VU0_MATCH_SUFFIX when calculating the used bits.
36 Handle '#' formats.
37 (md_begin): Register $vfN and $vfI registers.
38 (operand_reg_mask): Handle OP_VU0_SUFFIX and OP_VU0_MATCH_SUFFIX.
39 (convert_reg_type): Handle OP_REG_VI, OP_REG_VF, OP_REG_R5900_I,
40 OP_REG_R5900_Q, OP_REG_R5900_R and OP_REG_R5900_ACC.
41 (match_vu0_suffix_operand): New function.
42 (match_operand): Handle OP_VU0_SUFFIX and OP_VU0_MATCH_SUFFIX.
43 (macro): Use "+7" rather than "E" for LDQ2 and STQ2.
44 (mips_lookup_insn): New function.
45 (mips_ip): Use it. Allow "+K" operands to be elided at the end
46 of an instruction. Handle '#' sequences.
47
c0ebe874
RS
482013-08-03 Richard Sandiford <rdsandiford@googlemail.com>
49
50 * config/tc-mips.c (macro, mips16_macro): Create an array of operand
51 values and use it instead of sreg, treg, xreg, etc.
52
3ccad066
RS
532013-08-03 Richard Sandiford <rdsandiford@googlemail.com>
54
55 * config/tc-mips.c (match_int_operand): Use mips_int_operand_min
56 and mips_int_operand_max.
57 (mips16_immed_operand, mips16_immed_operands, MIPS16_NUM_IMMED):
58 Delete.
59 (mips16_immed_operand, mips16_immed_in_range_p): New functions.
60 (mips16_immed, mips16_extended_frag): Use them. Use mips_int_operand
61 instead of mips16_immed_operand.
62
0acfaea6
RS
632013-08-03 Richard Sandiford <rdsandiford@googlemail.com>
64
65 * config/tc-mips.c (mips16_macro): Don't use move_register.
66 (mips16_ip): Allow macros to use 'p'.
67
fc76e730
RS
682013-08-01 Richard Sandiford <rdsandiford@googlemail.com>
69
70 * config/tc-mips.c (MAX_OPERANDS): New macro.
71 (mips_operand_array): New structure.
72 (mips_operands, mips16_operands, micromips_operands): New arrays.
73 (micromips_to_32_reg_b_map, micromips_to_32_reg_c_map)
74 (micromips_to_32_reg_e_map, micromips_to_32_reg_f_map)
75 (micromips_to_32_reg_g_map, micromips_to_32_reg_l_map)
76 (micromips_to_32_reg_q_map): Delete.
77 (insn_operands, insn_opno, insn_extract_operand): New functions.
78 (validate_mips_insn): Take a mips_operand_array as argument and
79 use it to build up a list of operands. Extend to handle INSN_MACRO
80 and MIPS16.
81 (validate_mips16_insn): New function.
82 (validate_micromips_insn): Take a mips_operand_array as argument.
83 Handle INSN_MACRO.
84 (md_begin): Initialize mips_operands, mips16_operands and
85 micromips_operands. Call validate_mips_insn and
86 validate_micromips_insn for macro instructions too.
87 Call validate_mips16_insn for MIPS16 instructions.
88 (insn_read_mask, insn_write_mask, operand_reg_mask, insn_reg_mask):
89 New functions.
90 (gpr_read_mask, gpr_write_mask, fpr_read_mask, fpr_write_mask): Use
91 them. Handle INSN_UDI.
92 (get_append_method): Use gpr_read_mask.
93
26545944
RS
942013-08-01 Richard Sandiford <rdsandiford@googlemail.com>
95
96 * config/tc-mips.c (compact_branch_p, uncond_branch_p): Use the same
97 flags for MIPS16 and non-MIPS16 instructions.
98 (gpr_mod_mask): Move the INSN2_MOD_SP case outside the micromips block.
99 (gpr_read_mask): Use INSN2_READ_GPR_31 for MIPS16 instructions too.
100 (gpr_write_mask): Remove MIPS16_INSN_WRITE_SP handling.
101 (can_swap_branch_p, get_append_method): Use the same flags for MIPS16
102 and non-MIPS16 instructions. Fix formatting.
103
85fcb30f
RS
1042013-08-01 Richard Sandiford <rdsandiford@googlemail.com>
105
106 * config/tc-mips.c (reg_needs_delay): Move later in file.
107 Use gpr_write_mask.
108 (insns_between): Use gpr_read_mask instead of EXTRACT_OPERAND.
109
43234a1e
L
1102013-07-26 Sergey Guriev <sergey.s.guriev@intel.com>
111 Alexander Ivchenko <alexander.ivchenko@intel.com>
112 Maxim Kuznetsov <maxim.kuznetsov@intel.com>
113 Sergey Lega <sergey.s.lega@intel.com>
114 Anna Tikhonova <anna.tikhonova@intel.com>
115 Ilya Tocar <ilya.tocar@intel.com>
116 Andrey Turetskiy <andrey.turetskiy@intel.com>
117 Ilya Verbin <ilya.verbin@intel.com>
118 Kirill Yukhin <kirill.yukhin@intel.com>
119 Michael Zolotukhin <michael.v.zolotukhin@intel.com>
120
121 * config/tc-i386-intel.c (O_zmmword_ptr): New.
122 (i386_types): Add zmmword.
123 (i386_intel_simplify_register): Allow regzmm.
124 (i386_intel_simplify): Handle zmmwords.
125 (i386_intel_operand): Handle RC/SAE, vector operations and
126 zmmwords.
127 * config/tc-i386.c (ZMMWORD_MNEM_SUFFIX): New.
128 (struct RC_Operation): New.
129 (struct Mask_Operation): New.
130 (struct Broadcast_Operation): New.
131 (vex_prefix): Size of bytes increased to 4 to support EVEX
132 encoding.
133 (enum i386_error): Add new error codes: unsupported_broadcast,
134 broadcast_not_on_src_operand, broadcast_needed,
135 unsupported_masking, mask_not_on_destination, no_default_mask,
136 unsupported_rc_sae, rc_sae_operand_not_last_imm,
137 invalid_register_operand, try_vector_disp8.
138 (struct _i386_insn): Add new fields vrex, need_vrex, mask,
139 rounding, broadcast, memshift.
140 (struct RC_name): New.
141 (RC_NamesTable): New.
142 (evexlig): New.
143 (evexwig): New.
144 (extra_symbol_chars): Add '{'.
145 (cpu_arch): Add AVX512F, AVX512CD, AVX512ER and AVX512PF.
146 (i386_operand_type): Add regzmm, regmask and vec_disp8.
147 (match_mem_size): Handle zmmwords.
148 (operand_type_match): Handle zmm-registers.
149 (mode_from_disp_size): Handle vec_disp8.
150 (fits_in_vec_disp8): New.
151 (md_begin): Handle {} properly.
152 (type_names): Add "rZMM", "Mask reg" and "Vector d8".
153 (build_vex_prefix): Handle vrex.
154 (build_evex_prefix): New.
155 (process_immext): Adjust to properly handle EVEX.
156 (md_assemble): Add EVEX encoding support.
157 (swap_2_operands): Correctly handle operands with masking,
158 broadcasting or RC/SAE.
159 (check_VecOperands): Support EVEX features.
160 (VEX_check_operands): Properly handle 16 upper [xyz]mm registers.
161 (match_template): Support regzmm and handle new error codes.
162 (process_suffix): Handle zmmwords and zmm-registers.
163 (check_byte_reg): Extend to zmm-registers.
164 (process_operands): Extend to zmm-registers.
165 (build_modrm_byte): Handle EVEX.
166 (output_insn): Adjust to properly handle EVEX case.
167 (disp_size): Handle vec_disp8.
168 (output_disp): Support compressed disp8*N evex feature.
169 (output_imm): Handle RC/SAE immediates properly.
170 (check_VecOperations): New.
171 (i386_immediate): Handle EVEX features.
172 (i386_index_check): Handle zmmwords and zmm-registers.
173 (RC_SAE_immediate): New.
174 (i386_att_operand): Handle EVEX features.
175 (parse_real_register): Add a check for ZMM/Mask registers.
176 (OPTION_MEVEXLIG): New.
177 (OPTION_MEVEXWIG): New.
178 (md_longopts): Add mevexlig and mevexwig.
179 (md_parse_option): Handle mevexlig and mevexwig options.
180 (md_show_usage): Add description for mevexlig and mevexwig.
181 * doc/c-i386.texi: Document avx512f/.avx512f, avx512cd/.avx512cd,
182 avx512er/.avx512er, avx512pf/.avx512pf, mevexlig and mevexwig.
183
a0046408
L
1842013-07-25 Michael Zolotukhin <michael.v.zolotukhin@intel.com>
185
186 * config/tc-i386.c (cpu_arch): Add .sha.
187 * doc/c-i386.texi: Document sha/.sha.
188
7e8b059b
L
1892013-07-24 Anna Tikhonova <anna.tikhonova@intel.com>
190 Kirill Yukhin <kirill.yukhin@intel.com>
191 Michael Zolotukhin <michael.v.zolotukhin@intel.com>
192
193 * config/tc-i386.c (BND_PREFIX): New.
194 (struct _i386_insn): Add new field bnd_prefix.
195 (add_bnd_prefix): New.
196 (cpu_arch): Add MPX.
197 (i386_operand_type): Add regbnd.
198 (md_assemble): Handle BND prefixes.
199 (parse_insn): Likewise.
200 (output_branch): Likewise.
201 (output_jump): Likewise.
202 (build_modrm_byte): Handle regbnd.
203 (OPTION_MADD_BND_PREFIX): New.
204 (md_longopts): Add entry for 'madd-bnd-prefix'.
205 (md_parse_option): Handle madd-bnd-prefix option.
206 (md_show_usage): Add description for madd-bnd-prefix
207 option.
208 * doc/c-i386.texi: Document mpx/.mpx and -madd-bnd-prefix.
209
7fa9fcb6
TG
2102013-07-24 Tristan Gingold <gingold@adacore.com>
211
212 * config/tc-ppc.c (md_apply_fix): Adjust BFD_RELOC_PPC_B16 on
213 xcoff targets.
214
614eb277
AK
2152013-07-24 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
216
217 * config/tc-s390.c (s390_machine): Don't force the .machine
218 argument to lower case.
219
e673710a
KT
2202013-07-22 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
221
222 * config/tc-arm.c (s_arm_arch_extension): Improve error message
223 for invalid extension.
224
69091a2c
YZ
2252013-07-19 Yufeng Zhang <yufeng.zhang@arm.com>
226
227 * config/tc-aarch64.c (enum aarch64_abi_type): New enumeration tag.
228 (AARCH64_ABI_LP64, AARCH64_ABI_ILP32): New enumerators.
229 (aarch64_abi): New variable.
230 (ilp32_p): Change to be a macro.
231 (aarch64_opts): Remove the support for option -milp32 and -mlp64.
232 (struct aarch64_option_abi_value_table): New struct.
233 (aarch64_abis): New table.
234 (aarch64_parse_abi): New function.
235 (aarch64_long_opts): Add entry for -mabi=.
236 * doc/as.texinfo (Target AArch64 options): Document -mabi.
237 * doc/c-aarch64.texi: Likewise.
238
faf786e6
NC
2392013-07-18 Jim Thomas <thomas@cfht.hawaii.edu>
240
241 * config/tc-i386-intel.c (i386_intel_operand): Fixed signed vs
242 unsigned comparison.
243
f0c00282
NC
2442013-07-18 Sandeep Kumar Singh <Sandeep.Singh2@kpitcummins.com>
245
246 * config/rx-defs.h: Add macros for RX100, RX200, RX600, and
247 RX610.
248 * config/rx-parse.y: (rx_check_float_support): Add function to
249 check floating point operation support for target RX100 and
250 RX200.
251 * config/tc-rx.c: Add CPU options RX100, RX200, RX600, and RX610.
252 * doc/c-rx.texi: Add -mcpu option to recognize macros for RX100,
253 RX200, RX600, and RX610
254
8c997c27
NC
2552013-07-18 Senthil Kumar Selvaraj <senthil_kumar.selvaraj@atmel.com>
256
257 * config/tc-avr.c (md_show_usage): Add avrxmega2 to help text
258
8be59acb
NC
2592013-07-18 Vishnu K.S <vishnu.k_s@atmel.com>
260
261 * config/tc-avr.c: Make ata6289's ISA to AVR_ISA_AVR4.
262 * doc/c-avr.texi: Likewise.
263
4a06e5a2
RS
2642013-07-15 Richard Sandiford <rdsandiford@googlemail.com>
265
266 * config/tc-mips.c (match_save_restore_list_operand): Avoid -Wformat
267 error with older GCCs.
268 (mips16_macro_build): Dereference args.
269
a92713e6
RS
2702013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
271
272 * config/tc-mips.c (mips_prefer_vec_regno, mips_parse_register):
273 New functions, split out from...
274 (reg_lookup): ...here. Remove itbl support.
275 (reglist_lookup): Delete.
276 (mips_operand_token_type): New enum.
277 (mips_operand_token): New structure.
278 (mips_operand_tokens): New variable.
279 (mips_add_token, mips_parse_base_start, mips_parse_argument_token)
280 (mips_parse_arguments): New functions.
281 (md_begin): Initialize mips_operand_tokens.
282 (mips_arg_info): Add a token field. Remove optional_reg field.
283 (match_char, match_expression): New functions.
284 (match_const_int): Use match_expression. Remove "s" argument
285 and return a boolean result. Remove O_register handling.
286 (match_regno, match_reg, match_reg_range): New functions.
287 (match_int_operand, match_mapped_int_operand, match_msb_operand)
288 (match_reg_operand, match_reg_pair_operand, match_perf_reg_operand)
289 (match_addiusp_operand, match_clo_clz_dest_operand)
290 (match_lwm_swm_list_operand, match_entry_exit_operand)
291 (match_save_restore_list_operand, match_mdmx_imm_reg_operand)
292 (match_tied_reg_operand): Remove "s" argument and return a boolean
293 result. Match tokens rather than text. Update calls to
294 match_const_int. Rely on match_regno to call check_regno.
295 (match_pcrel_operand, match_pc_operand): Replace "s" argument with
296 "arg" argument. Return a boolean result.
297 (parse_float_constant): Replace with...
298 (match_float_constant): ...this new function.
299 (match_operand): Remove "s" argument and return a boolean result.
300 Update calls to subfunctions.
301 (mips_ip, mips16_ip): Call mips_parse_arguments. Use match routines
302 rather than string-parsing routines. Update handling of optional
303 registers for token scheme.
304
89565f1b
RS
3052013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
306
307 * config/tc-mips.c (parse_float_constant): Split out from...
308 (mips_ip): ...here.
309
3c14a432
RS
3102013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
311
312 * config/tc-mips.c (INSERT_BITS, INSERT_OPERAND, MIPS16_INSERT_OPERAND):
313 Delete.
314
364215c8
RS
3152013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
316
317 * config/tc-mips.c (mips32_to_16_reg_map): Delete.
318 (match_entry_exit_operand): New function.
319 (match_save_restore_list_operand): Likewise.
320 (match_operand): Use them.
321 (check_absolute_expr): Delete.
322 (mips16_ip): Rewrite main parsing loop to use mips_operands.
323
9e12b7a2
RS
3242013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
325
326 * config/tc-mips.c: Enable functions commented out in previous patch.
327 (SKIP_SPACE_TABS): Move further up file.
328 (mips32_to_micromips_reg_b_map, mips32_to_micromips_reg_c_map)
329 (mips32_to_micromips_reg_d_map, mips32_to_micromips_reg_e_map)
330 (ips32_to_micromips_reg_f_map, mips32_to_micromips_reg_g_map)
331 (mips32_to_micromips_reg_l_map, mips32_to_micromips_reg_m_map)
332 (mips32_to_micromips_reg_q_map, mips32_to_micromips_reg_n_map)
333 (micromips_imm_b_map, micromips_imm_c_map): Delete.
334 (mips_lookup_reg_pair): Delete.
335 (macro): Use report_bad_range and report_bad_field.
336 (mips_immed, expr_const_in_range): Delete.
337 (mips_ip): Rewrite main parsing loop to use new functions.
338
a1d78564
RS
3392013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
340
341 * config/tc-mips.c (mips_oddfpreg_ok): Move further up file.
342 Change return type to bfd_boolean.
343 (report_bad_range, report_bad_field): New functions.
344 (mips_arg_info): New structure.
345 (match_const_int, convert_reg_type, check_regno, match_int_operand)
346 (match_mapped_int_operand, match_msb_operand, match_reg_operand)
347 (match_reg_pair_operand, match_pcrel_operand, match_perf_reg_operand)
348 (match_addiusp_operand, match_clo_clz_dest_operand)
349 (match_lwm_swm_list_operand, match_mdmx_imm_reg_operand)
350 (match_pc_operand, match_tied_reg_operand, match_operand)
351 (check_completed_insn): New functions, commented out for now.
352
e077a1c8
RS
3532013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
354
355 * config/tc-mips.c (insn_insert_operand): New function.
356 (macro_build, mips16_macro_build): Put null character check
357 in the for loop and convert continues to breaks. Use operand
358 structures to handle constant operands.
359
ab902481
RS
3602013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
361
362 * config/tc-mips.c (validate_mips_insn): Move further up file.
363 Add insn_bits and decode_operand arguments. Use the mips_operand
364 fields to work out which bits an operand occupies. Detect double
365 definitions.
366 (validate_micromips_insn): Move further up file. Call into
367 validate_mips_insn.
368
2f8b73cc
RS
3692013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
370
371 * config/tc-mips.c (mips16_macro_build): Remove 'Y' case.
372
c8276761
RS
3732013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
374
375 * config/tc-mips.c (macro_build): Take an int for "C", "k", "\\"
376 and "~".
377 (macro): Update accordingly.
378
77bd4346
RS
3792013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
380
381 * config/tc-mips.c (imm_expr, imm2_expr, offset_expr): Tweak commentary.
382 (imm_reloc): Delete.
383 (md_assemble): Remove imm_reloc handling.
384 (mips_ip): Update commentary. Use offset_expr and offset_reloc
385 rather than imm_expr and imm_reloc for 'i', 'j' and 'u'.
386 Use a temporary array rather than imm_reloc when parsing
387 constant expressions. Remove imm_reloc initialization.
388 (mips16_ip): Update commentary. Use offset_expr and offset_reloc
389 for the relaxable field. Use a relax_char variable to track the
390 type of this field. Remove imm_reloc initialization.
391
cc537e56
RS
3922013-07-14 Richard Sandiford <rdsandiford@googlemail.com>
393
394 * config/tc-mips.c (mips16_ip): Handle "I".
395
ba92f887
MR
3962013-07-12 Maciej W. Rozycki <macro@codesourcery.com>
397
398 * config/tc-mips.c (mips_flag_nan2008): New variable.
399 (options): Add OPTION_NAN enum value.
400 (md_longopts): Handle it.
401 (md_parse_option): Likewise.
402 (s_nan): New function.
403 (mips_elf_final_processing): Handle EF_MIPS_NAN2008.
404 (md_show_usage): Add -mnan.
405
406 * doc/as.texinfo (Overview): Add -mnan.
407 * doc/c-mips.texi (MIPS Opts): Document -mnan.
408 (MIPS NaN Encodings): New node. Document .nan directive.
409 (MIPS-Dependent): List the new node.
410
c1094734
TG
4112013-07-09 Tristan Gingold <gingold@adacore.com>
412
413 * configure.com: Define HAVE_SYS_TYPES_H and HAVE_UNISTD_H
414
0cbbe1b8
RS
4152013-07-08 Richard Sandiford <rdsandiford@googlemail.com>
416
417 * config/tc-mips.c (mips_ip): Unconditionally parse an expression
418 for 'A' and assume that the constant has been elided if the result
419 is an O_register.
420
f2ae14a1
RS
4212013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
422
423 * config/tc-mips.c (gprel16_reloc_p): New function.
424 (macro_read_relocs): Assume BFD_RELOC_LO16 if all relocs are
425 BFD_RELOC_UNUSED.
426 (offset_high_part, small_offset_p): New functions.
427 (nacro): Use them. Remove *_OB and *_DOB cases. For single-
428 register load and store macros, handle the 16-bit offset case first.
429 If a 16-bit offset is not suitable for the instruction we're
430 generating, load it into the temporary register using
431 ADDRESS_ADDI_INSN. Make the M_LI_DD code fall through into the
432 M_L_DAB code once the address has been constructed. For double load
433 and store macros, again handle the 16-bit offset case first.
434 If the second register cannot be accessed from the same high
435 part as the first, load it into AT using ADDRESS_ADDI_INSN.
436 Fix the handling of LD in cases where the first register is the
437 same as the base. Also handle the case where the offset is
438 not 16 bits and the second register cannot be accessed from the
439 same high part as the first. For unaligned loads and stores,
440 fuse the offbits == 12 and old "ab" handling. Apply this handling
441 whenever the second offset needs a different high part from the first.
442 Construct the offset using ADDRESS_ADDI_INSN where possible,
443 for offbits == 16 as well as offbits == 12. Use offset_reloc
444 when constructing the individual loads and stores.
445 (mips_ip): Set up imm_expr, imm2_expr, offset_expr, imm_reloc
446 and offset_reloc before matching against a particular opcode.
447 Handle elided 'A' constants. Allow 'A' constants to use
448 relocation operators.
449
5c324c16
RS
4502013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
451
452 * config/tc-mips.c (validate_mips_insn): Remove "[" and "]" handling.
453 (mips_ip): Likewise. Do not set is_mdmx for INSN_5400 instructions.
454 Check constraints on the VR5400 RZU.OB, SLL.OB and SRL.OB instructions.
455
23e69e47
RS
4562013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
457
458 * config/tc-mips.c (mips_ip): Preserve the real bit number for "+p".
459 Require the msb to be <= 31 for "+s". Check that the size is <= 31
460 for both "+s" and "+S".
461
27c5c572
RS
4622013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
463
464 * config/tc-mips.c (validate_mips_insn, validate_micromips_insn):
465 (mips_ip, mips16_ip): Handle "+i".
466
e76ff5ab
RS
4672013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
468
469 * config/tc-mips.c (mips32_to_micromips_reg_h_map): Delete.
470 (micromips_to_32_reg_h_map): Rename to...
471 (micromips_to_32_reg_h_map1): ...this.
472 (micromips_to_32_reg_i_map): Rename to...
473 (micromips_to_32_reg_h_map2): ...this.
474 (mips_lookup_reg_pair): New function.
475 (gpr_write_mask, macro): Adjust after above renaming.
476 (validate_micromips_insn): Remove "mi" handling.
477 (mips_ip): Likewise. Parse both registers in a pair for "mh".
478
fa7616a4
RS
4792013-07-07 Richard Sandiford <rdsandiford@googlemail.com>
480
481 * config/tc-mips.c (validate_mips_insn, validate_micromips_insn)
482 (mips_ip): Remove "+D" and "+T" handling.
483
fb798c50
AK
4842013-07-05 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
485
486 * config/tc-s390.c (md_gather_operands, md_apply_fix): Support new
487 relocs.
488
2c0a3565
MS
4892013-07-03 Marcus Shawcroft <marcus.shawcroft@arm.com>
490
4aa2c5e2
MS
491 * config/tc-aarch64.c (reloc_table): Merge got_prel19 into got.
492
4932013-07-02 Marcus Shawcroft <marcus.shawcroft@arm.com>
494
2c0a3565
MS
495 * config/tc-aarch64.c (md_apply_fix): Reorder case values.
496 (aarch64_force_relocation): Likewise.
497
f40da81b
AM
4982013-07-02 Alan Modra <amodra@gmail.com>
499
500 * config/tc-ppc.c (ppc_elf_adjust_symtab): Don't make .TOC. weak.
501
81566a9b
MR
5022013-06-26 Maciej W. Rozycki <macro@codesourcery.com>
503
504 * doc/as.texinfo (Overview): Remove @samp from MIPS ISA names.
505 * doc/c-mips.texi (MIPS Options): Remove @sc from MIPS ISA names.
506 Replace @sc{mips16} with literal `MIPS16'.
507 (MIPS ISA): Replace @sc{mips3} with literal `MIPS III'.
508
a6bb11b2
YZ
5092013-06-26 Yufeng Zhang <yufeng.zhang@arm.com>
510
511 * config/tc-aarch64.c (reloc_table): Replace
512 BFD_RELOC_AARCH64_LD64_GOT_LO12_NC with
513 BFD_RELOC_AARCH64_LD_GOT_LO12_NC; likewise to
514 BFD_RELOC_AARCH64_TLSDESC_LD64_LO12_NC and
515 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC.
516 (md_apply_fix): Handle BFD_RELOC_AARCH64_LD_GOT_LO12_NC,
517 BFD_RELOC_AARCH64_LD32_GOT_LO12_NC,
518 BFD_RELOC_AARCH64_TLSDESC_LD_LO12_NC,
519 BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC,
520 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC and
521 BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC.
522 (aarch64_force_relocation): Likewise.
523
cec5225b
YZ
5242013-06-26 Yufeng Zhang <yufeng.zhang@arm.com>
525
526 * config/tc-aarch64.c (ilp32_p): New static variable.
527 (elf64_aarch64_target_format): Return the target according to the
528 value of 'ilp32_p'.
529 (md_begin): Determine 'mach' according to the value of 'ilp32_p'.
530 (aarch64_opts): Add support for options '-milp32' and '-mlp64'.
531 (aarch64_dwarf2_addr_size): New function.
532 * config/tc-aarch64.h (aarch64_dwarf2_addr_size): New declaration.
533 (DWARF2_ADDR_SIZE): New define.
534
e335d9cb
RS
5352013-06-26 Richard Sandiford <rdsandiford@googlemail.com>
536
537 * doc/c-mips.texi: Use ISA instead of @sc{isa}.
538
18870af7
RS
5392013-06-26 Richard Sandiford <rdsandiford@googlemail.com>
540
541 * config/tc-mips.c (validate_mips_insn): Use STYPE rather than SHAMT.
542
833794fc
MR
5432013-06-25 Maciej W. Rozycki <macro@codesourcery.com>
544
545 * config/tc-mips.c (mips_set_options): Add insn32 member.
546 (mips_opts): Initialize it.
547 (NOP_INSN, NOP_INSN_SIZE): Handle insn32 mode.
548 (options): Add OPTION_INSN32 and OPTION_NO_INSN32 enum values.
549 (md_longopts): Add "minsn32" and "mno-insn32" options.
550 (is_size_valid): Handle insn32 mode.
551 (md_assemble): Pass instruction string down to macro.
552 (brk_fmt): Add second dimension and insn32 mode initializers.
553 (mfhl_fmt): Likewise.
554 (BRK_FMT, MFHL_FMT): Handle insn32 mode.
555 (macro_build) <'c'>: Handle microMIPS 32-bit BREAK encoding.
556 (macro_build_jalr, move_register): Handle insn32 mode.
557 (macro_build_branch_rs): Likewise.
558 (macro): Handle insn32 mode.
559 <M_JRADDIUSP>, <M_JRC>, <M_MOVEP>: New cases.
560 (mips_ip): Handle insn32 mode.
561 (md_parse_option): Handle OPTION_INSN32 and OPTION_NO_INSN32.
562 (s_mipsset): Handle "insn32" and "noinsn32" pseudo-ops.
563 (mips_handle_align): Handle insn32 mode.
564 (md_show_usage): Add -minsn32 and -mno-insn32.
565
566 * doc/as.texinfo (Target MIPS options): Add -minsn32 and
567 -mno-insn32 options.
568 (-minsn32, -mno-insn32): New options.
569 * doc/c-mips.texi (MIPS Opts): Add -minsn32 and -mno-insn32
570 options.
571 (MIPS assembly options): New node. Document .set insn32 and
572 .set noinsn32.
573 (MIPS-Dependent): List the new node.
574
d1706f38
NC
5752013-06-25 Nick Clifton <nickc@redhat.com>
576
577 * config/tc-msp430.c (msp430_srcoperand): Do not allow the use of
578 the PC in indirect addressing on 430xv2 parts.
579 (msp430_operands): Add version test to hardware bug encoding
580 restrictions.
581
477330fc
RM
5822013-06-24 Roland McGrath <mcgrathr@google.com>
583
d996d970
RM
584 * config/tc-arm.c (parse_reg_list): Use skip_past_char for '}',
585 so it skips whitespace before it.
586 (s_arm_unwind_save_mmxwr, s_arm_unwind_save_mmxwcg): Likewise.
587
477330fc
RM
588 * config/tc-arm.c (arm_symbol_chars): Include '{' and '}'.
589 (arm_reg_parse_multi): Skip whitespace first.
590 (parse_reg_list): Likewise.
591 (parse_vfp_reg_list): Likewise.
592 (s_arm_unwind_save_mmxwcg): Likewise.
593
24382199
NC
5942013-06-24 Nick Clifton <nickc@redhat.com>
595
596 PR gas/15623
597 * config/tc-arm.c (do_t_smc): Mark as ending an IT block.
598
c3678916
RS
5992013-06-23 Richard Sandiford <rdsandiford@googlemail.com>
600
601 * config/tc-mips.c (mips_ip): Fix swapped bit numbers in comments.
602
42429eac
RS
6032013-06-23 Richard Sandiford <rdsandiford@googlemail.com>
604
605 * config/tc-mips.c: Assert that offsetT and valueT are at least
606 8 bytes in size.
607 (GPR_SMIN, GPR_SMAX): New macros.
608 (macro, mips_ip): Remove code for 4-byte valueT and offsetT.
609
f3ded42a
RS
6102013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
611
612 * config/tc-mips.c: Remove OBJ_ELF, OBJ_MAYBE_ELF and IS_ELF
613 conditions. Remove any code deselected by them.
614 (s_mips_frame, s_mips_mask): Handle ECOFF_DEBUGGING case first.
615
e8044f35
RS
6162013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
617
618 * NEWS: Note removal of ECOFF support.
619 * doc/as.texinfo (--emulation): Update for the removal of MIPS ECOFF.
620 * Makefile.am (TARG_ENV_HFILES): Remove config/te-lnews.h.
621 (MULTI_CFILES): Remove config/e-mipsecoff.c.
622 * Makefile.in: Regenerate.
623 * configure.in: Remove MIPS ECOFF references.
624 (mips-sony-bsd*, mips-*-bsd*, mips-*-lnews*-ecoff, mips-*-*-ecoff):
625 Delete cases.
626 (mips-*-irix5*-*, mips*-*-linux*-*, mips*-*-freebsd*)
627 (mips*-*-kfreebsd*-gnu, mips-*-*-elf): Fold into...
628 (mips-*-*): ...this single case.
629 (mipsbecoff, mipslecoff, mipsecoff): Remove emulations. Expect
630 MIPS emulations to be e-mipself*.
631 * configure: Regenerate.
632 * configure.tgt (mips-sony-bsd*, mips-*-ultrix*, mips-*-osf*)
633 (mips-*-ecoff*, mips-*-pe*, mips-*-irix*, ips-*-lnews*, mips-*-riscos*)
634 (mips-*-sysv*): Remove coff and ecoff cases.
635 * as.c (mipsbecoff, mipslecoff, mipsecoff): Remove.
636 * ecoff.c: Remove reference to MIPS ECOFF.
637 * config/e-mipsecoff.c, config/te-lnews.h: Delete files.
638 * config/tc-mips.c (ECOFF_LITTLE_FORMAT): Delete.
639 (RDATA_SECTION_NAME, mips_target_form): Remove COFF and ECOFF cases.
640 (mips_hi_fixup): Tweak comment.
641 (append_insn): Require a howto.
642 (mips_after_parse_args): Remove OBJ_MAYBE_ECOFF code.
643
98508b2a
RS
6442013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
645
646 * doc/as.texinfo: Use MIPS rather than @sc{mips} throughout.
647 Use "CPU" instead of "cpu".
648 * doc/c-mips.texi: Likewise.
649 (MIPS Opts): Rename to MIPS Options.
650 (MIPS option stack): Rename to MIPS Option Stack.
651 (MIPS ASE instruction generation overrides): Rename to
652 MIPS ASE Instruction Generation Overrides (for now).
653 (MIPS floating-point): Rename to MIPS Floating-Point.
654
fc16f8cc
RS
6552013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
656
657 * doc/c-mips.texi (MIPS Macros): New section.
658 (MIPS Object): Replace with...
659 (MIPS Small Data): ...this new section.
660
5a7560b5
RS
6612013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
662
663 * doc/c-mips.texi (MIPS symbol sizes): Move section further up file.
664 Capitalize name. Use @kindex instead of @cindex for .set entries.
665
a1b86ab7
RS
6662013-06-22 Richard Sandiford <rdsandiford@googlemail.com>
667
668 * doc/c-mips.texi (MIPS Stabs): Remove section.
669
c6278170
RS
6702013-06-20 Richard Sandiford <rdsandiford@googlemail.com>
671
672 * config/tc-mips.c (ISA_SUPPORTS_SMARTMIPS, ISA_SUPPORTS_DSP_ASE)
673 (ISA_SUPPORTS_DSP64_ASE, ISA_SUPPORTS_DSPR2_ASE, ISA_SUPPORTS_EVA_ASE)
674 (ISA_SUPPORTS_MT_ASE, ISA_SUPPORTS_MCU_ASE, ISA_SUPPORTS_VIRT_ASE)
675 (ISA_SUPPORTS_VIRT64_ASE): Delete.
676 (mips_ase): New structure.
677 (mips_ases): New table.
678 (FP64_ASES): New macro.
679 (mips_ase_groups): New array.
680 (mips_isa_rev, mips_ase_mask, mips_check_isa_supports_ase)
681 (mips_check_isa_supports_ases, mips_set_ase, mips_lookup_ase): New
682 functions.
683 (is_opcode_valid): Use mips_ases to get the 64-bit ASE flags.
684 (md_parse_option): Use mips_ases and mips_set_ase instead of
685 separate case statements for each ASE option.
686 (mips_after_parse_args): Use FP64_ASES. Use
687 mips_check_isa_supports_ases to check the ASEs against
688 other options.
689 (s_mipsset): Use mips_ases and mips_set_ase instead of
690 separate if statements for each ASE option. Use
691 mips_check_isa_supports_ases, even when a non-ASE option
692 is specified.
693
63a4bc21
KT
6942013-06-19 Greta Yorsh <Greta.Yorsh@arm.com>
695
696 * config/tc-arm.c (arm_cpus): Add support for Cortex-A12.
697
c31f3936
RS
6982013-06-18 Richard Sandiford <rdsandiford@googlemail.com>
699
700 * config/tc-mips.c (md_shortopts, options, md_longopts)
701 (md_longopts_size): Move earlier in file.
702
846ef2d0
RS
7032013-06-18 Richard Sandiford <rdsandiford@googlemail.com>
704
705 * config/tc-mips.c (mips_set_options): Replace separate "ase_*" fields
706 with a single "ase" bitmask.
707 (mips_opts): Update accordingly.
708 (file_ase, file_ase_explicit): New variables.
709 (file_ase_mips3d, file_ase_mdmx, file_ase_smartmips, file_ase_dsp)
710 (file_ase_dspr2, file_ase_eva, file_ase_mt, file_ase_virt): Delete.
711 (ISA_HAS_ROR): Adjust for mips_set_options change.
712 (is_opcode_valid): Take the base ase mask directly from mips_opts.
713 (mips_ip): Adjust for mips_set_options change.
714 (md_parse_option): Likewise. Update file_ase_explicit.
715 (mips_after_parse_args): Adjust for mips_set_options change.
716 Use bitmask operations to select the default ASEs. Set file_ase
717 rather than individual per-ASE variables.
718 (s_mipsset): Adjust for mips_set_options change.
719 (mips_elf_final_processing): Test file_ase rather than
720 file_ase_mdmx. Remove commented-out code.
721
d16afab6
RS
7222013-06-18 Richard Sandiford <rdsandiford@googlemail.com>
723
724 * config/tc-mips.c (mips_cpu_info): Add an "ase" field.
725 (MIPS_CPU_ASE_SMARTMIPS, MIPS_CPU_ASE_DSP, MIPS_CPU_ASE_MT)
726 (MIPS_CPU_ASE_MIPS3D, MIPS_CPU_ASE_MDMX, MIPS_CPU_ASE_DSPR2)
727 (MIPS_CPU_ASE_MCU, MIPS_CPU_ASE_VIRT, MIPS_CPU_ASE_EVA): Delete.
728 (mips_after_parse_args): Use the new "ase" field to choose
729 the default ASEs.
730 (mips_cpu_info_table): Move ASEs from the "flags" field to the
731 "ase" field.
732
e83a675f
RE
7332013-06-18 Richard Earnshaw <rearnsha@arm.com>
734
735 * config/tc-arm.c (symbol_preemptible): New function.
736 (relax_branch): Use it.
737
7f3c4072
CM
7382013-06-17 Catherine Moore <clm@codesourcery.com>
739 Maciej W. Rozycki <macro@codesourcery.com>
740 Chao-Ying Fu <fu@mips.com>
741
742 * config/tc-mips.c (mips_set_options): Add ase_eva.
743 (mips_set_options mips_opts): Add ase_eva.
744 (file_ase_eva): Declare.
745 (ISA_SUPPORTS_EVA_ASE): Define.
746 (IS_SEXT_9BIT_NUM): Define.
747 (MIPS_CPU_ASE_EVA): Define.
748 (is_opcode_valid): Add support for ase_eva.
749 (macro_build): Likewise.
750 (macro): Likewise.
751 (validate_mips_insn): Likewise.
752 (validate_micromips_insn): Likewise.
753 (mips_ip): Likewise.
754 (options): Add OPTION_EVA and OPTION_NO_EVA.
755 (md_longopts): Add -meva and -mno-eva.
756 (md_parse_option): Process new options.
757 (mips_after_parse_args): Check for valid EVA combinations.
758 (s_mipsset): Likewise.
759
e410add4
RS
7602013-06-14 Richard Sandiford <rsandifo@linux.vnet.ibm.com>
761
762 * dwarf2dbg.h (dwarf2_move_insn): Declare.
763 * dwarf2dbg.c (line_subseg): Add pmove_tail.
764 (get_line_subseg): Add create_p argument. Initialize pmove_tail.
765 (dwarf2_gen_line_info_1): Update call accordingly.
766 (dwarf2_move_insn): New function.
767 * config/tc-mips.c (append_insn): Use dwarf2_move_insn.
768
6a50d470
RS
7692013-06-14 Richard Sandiford <rsandifo@linux.vnet.ibm.com>
770
771 Revert:
772
773 2011-09-05 Richard Sandiford <rdsandiford@googlemail.com>
774
775 PR gas/13024
776 * dwarf2dbg.c (pending_lines, pending_lines_tail): New variables.
777 (dwarf2_gen_line_info_1): Delete.
778 (dwarf2_push_line, dwarf2_flush_pending_lines): New functions.
779 (dwarf2_gen_line_info, dwarf2_emit_label): Use them.
780 (dwarf2_consume_line_info): Call dwarf2_flush_pending_lines.
781 (dwarf2_directive_loc): Push previous .locs instead of generating
782 them immediately.
783
f122319e
CF
7842013-06-13 Chao-ying Fu <Chao-ying.Fu@imgtec.com>
785
786 * config/tc-mips.c (ISA_SUPPORTS_VIRT_ASE): Support micromips.
787 (ISA_SUPPORTS_VIRT64_ASE): Support 64-bit micromips.
788
909c7f9c
NC
7892013-06-13 Nick Clifton <nickc@redhat.com>
790
791 PR gas/15602
792 * config/tc-m68k.h (TC_CHECK_ADJUSTED_BROKEN_DOT_WORD): Define.
793 * config/tc-m68k.c (tc_m68k_check_adjusted_broken_word): New
794 function. Generates an error if the adjusted offset is out of a
795 16-bit range.
796
5d5755a7
SL
7972013-06-12 Sandra Loosemore <sandra@codesourcery.com>
798
799 * config/tc-nios2.c (md_apply_fix): Mask constant
800 BFD_RELOC_NIOS2_HIADJ16 value to 16 bits.
801
3bf0dbfb
MR
8022013-06-10 Maciej W. Rozycki <macro@codesourcery.com>
803
804 * config/tc-mips.c (append_insn): Don't do branch relaxation for
805 MIPS-3D instructions either.
806 (md_convert_frag): Update the COPx branch mask accordingly.
807
808 * config/tc-mips.c (md_show_usage): Document --[no-]relax-branch
809 option.
810 * doc/as.texinfo (Overview): Add --relax-branch and
811 --no-relax-branch.
812 * doc/c-mips.texi (MIPS Opts): Document --relax-branch and
813 --no-relax-branch.
814
9daf7bab
SL
8152013-06-09 Sandra Loosemore <sandra@codesourcery.com>
816
817 * config/tc-nios2.c (nios2_parse_args): Allow trap argument to
818 omitted.
819
d301a56b
RS
8202013-06-08 Catherine Moore <clm@codesourcery.com>
821
822 * config/tc-mips.c (is_opcode_valid): Build ASE mask.
823 (is_opcode_valid_16): Pass ase value to opcode_is_member.
824 (append_insn): Change INSN_xxxx to ASE_xxxx.
825
7bab7634
DC
8262013-06-01 George Thomas <george.thomas@atmel.com>
827
828 * gas/config/tc-avr.c: Change ISA for devices with USB support to
829 AVR_ISA_XMEGAU
830
f60cf82f
L
8312013-05-31 H.J. Lu <hongjiu.lu@intel.com>
832
833 * config/tc-i386.c (md_begin): Don't align text/data/bss sections
834 for ELF.
835
a3f278e2
CM
8362013-05-31 Paul Brook <paul@codesourcery.com>
837
838 gas/
839 * config/tc-mips.c (s_ehword): New.
840
067ec077
CM
8412013-05-30 Paul Brook <paul@codesourcery.com>
842
843 * config/tc-mips.c (md_apply_fix): Support BFD_RELOC_MIPS_EH.
844
d6101ac2
MR
8452013-05-29 Maciej W. Rozycki <macro@codesourcery.com>
846
847 * write.c (resolve_reloc_expr_symbols): On REL targets don't
848 convert relocs who have no relocatable field either. Rephrase
849 the conditional so that the PC-relative check is only applied
850 for REL targets.
851
f19ccbda
MR
8522013-05-28 Chao-ying Fu <Chao-ying.Fu@imgtec.com>
853
854 * config/tc-mips.c (macro) <ld>: Don't use $zero for address
855 calculation.
856
418009c2
YZ
8572013-05-28 Yufeng Zhang <yufeng.zhang@arm.com>
858
859 * config/tc-aarch64.c (reloc_table): Update to use
477330fc 860 BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21 instead of
418009c2
YZ
861 BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE.
862 (md_apply_fix): Likewise.
863 (aarch64_force_relocation): Likewise.
864
0a8897c7
KT
8652013-05-28 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
866
867 * config/tc-arm.c (it_fsm_post_encode): Improve
868 warning messages about deprecated IT block formats.
869
89d2a2a3
MS
8702013-05-28 Marcus Shawcroft <marcus.shawcroft@arm.com>
871
872 * config/tc-aarch64.c (md_apply_fix): Move value range checking
873 inside fx_done condition.
874
c77c0862
RS
8752013-05-22 Jürgen Urban <JuergenUrban@gmx.de>
876
877 * config/tc-mips.c (macro): Handle M_LQC2_AB and M_SQC2_AB.
878
c0637f3a
PB
8792013-05-20 Peter Bergner <bergner@vnet.ibm.com>
880
881 * config/tc-ppc.c (ppc_setup_opcodes): Use new_seg to fix error
882 and clean up warning when using PRINT_OPCODE_TABLE.
883
5656a981
AM
8842013-05-20 Alan Modra <amodra@gmail.com>
885
886 * config/tc-ppc.c (md_apply_fix): Hoist code common to insn
887 and data fixups performing shift/high adjust/sign extension on
888 fieldval. Sink fx_pcrel handling and checks. Use fixP->fx_size
889 when writing data fixups rather than recalculating size.
890
997b26e8
JBG
8912013-05-16 Jan-Benedict Glaw <jbglaw@lug-owl.de>
892
893 * doc/c-msp430.texi: Fix typo.
894
9f6e76f4
TG
8952013-05-16 Tristan Gingold <gingold@adacore.com>
896
897 * config/tc-ppc.c (ppc_is_toc_sym): Symbols of class XMC_TC
898 are also TOC symbols.
899
638d3803
NC
9002013-05-16 Nick Clifton <nickc@redhat.com>
901
902 * config/tc-msp430.c: Make -mmcu recognise more part numbers.
903 Add -mcpu command to specify core type.
997b26e8 904 * doc/c-msp430.texi: Update documentation.
638d3803 905
b015e599
AP
9062013-05-09 Andrew Pinski <apinski@cavium.com>
907
908 * config/tc-mips.c (struct mips_set_options): New ase_virt field.
909 (mips_opts): Update for the new field.
910 (file_ase_virt): New variable.
911 (ISA_SUPPORTS_VIRT_ASE): New macro.
912 (ISA_SUPPORTS_VIRT64_ASE): New macro.
913 (MIPS_CPU_ASE_VIRT): New define.
914 (is_opcode_valid): Handle ase_virt.
915 (macro_build): Handle "+J".
916 (validate_mips_insn): Likewise.
917 (mips_ip): Likewise.
918 (enum options): Add OPTION_VIRT and OPTION_NO_VIRT.
919 (md_longopts): Add mvirt and mnovirt
920 (md_parse_option): Handle OPTION_VIRT and OPTION_NO_VIRT.
921 (mips_after_parse_args): Handle ase_virt field.
922 (s_mipsset): Handle "virt" and "novirt".
923 (mips_elf_final_processing): Add a comment about virt ASE might need
924 a new flag.
925 (md_show_usage): Print out the usage of -mvirt and mno-virt options.
926 * doc/c-mips.texi: Document -mvirt and -mno-virt.
927 Document ".set virt" and ".set novirt".
928
da8094d7
AM
9292013-05-09 Alan Modra <amodra@gmail.com>
930
931 * config/tc-ppc.c (md_apply_fix): Sign extend fieldval under
932 control of operand flag bits.
933
c5f8c205
AM
9342013-05-07 Alan Modra <amodra@gmail.com>
935
936 * config/tc-ppc.c (PPC_VLE_SPLIT16A): Delete unused macro.
937 (PPC_VLE_SPLIT16D, PPC_VLE_LO16A, PPC_VLE_LO16D): Likewise.
938 (PPC_VLE_HI16A, PPC_VLE_HI16D): Likewise.
939 (PPC_VLE_HA16A, PPC_VLE_HA16D): Likewise.
940 (md_apply_fix): Set fx_no_overflow for assorted relocations.
941 Shift and sign-extend fieldval for use by some VLE reloc
942 operand->insert functions.
943
b47468a6
CM
9442013-05-06 Paul Brook <paul@codesourcery.com>
945 Catherine Moore <clm@codesourcery.com>
946
c5f8c205
AM
947 * config/tc-mips.c (md_pcrel_from): Handle BFD_RELOC_32_PCREL.
948 (limited_pcrel_reloc_p): Likewise.
b47468a6
CM
949 (md_apply_fix): Likewise.
950 (tc_gen_reloc): Likewise.
951
2de39019
CM
9522013-05-06 Richard Sandiford <rdsandiford@googlemail.com>
953
954 * config/tc-mips.c (limited_pcrel_reloc_p): New function.
955 (mips_fix_adjustable): Adjust pc-relative check to use
956 limited_pc_reloc_p.
957
754e2bb9
RS
9582013-05-02 Richard Sandiford <rdsandiford@googlemail.com>
959
960 * config/tc-mips.c (mips_pseudo_table): Add stabd and stabs entries.
961 (s_mips_stab): Do not restrict to stabn only.
962
13761a11
NC
9632013-05-02 Nick Clifton <nickc@redhat.com>
964
965 * config/tc-msp430.c: Add support for the MSP430X architecture.
966 Add code to insert a NOP instruction after any instruction that
967 might change the interrupt state.
968 Add support for the LARGE memory model.
969 Add code to initialise the .MSP430.attributes section.
970 * config/tc-msp430.h: Add support for the MSP430X architecture.
971 * doc/c-msp430.texi: Document the new -mL and -mN command line
972 options.
973 * NEWS: Mention support for the MSP430X architecture.
974
df26367c
MR
9752013-05-01 Maciej W. Rozycki <macro@codesourcery.com>
976
977 * configure.tgt: Replace alpha*-*-linuxecoff* pattern with
978 alpha*-*-linux*ecoff*.
979
f02d8318
CF
9802013-04-30 Chao-ying Fu <Chao-ying.Fu@imgtec.com>
981
982 * config/tc-mips.c (mips_ip): Add sizelo.
983 For "+C", "+G", and "+H", set sizelo and compare against it.
984
b40bf0a2
NC
9852013-04-29 Nick Clifton <nickc@redhat.com>
986
987 * as.c (Options): Add -gdwarf-sections.
988 (parse_args): Likewise.
989 * as.h (flag_dwarf_sections): Declare.
990 * dwarf2dbg.c (emit_fixed_inc_line_addr): Skip section changes.
991 (process_entries): When -gdwarf-sections is enabled generate
992 fragmentary .debug_line sections.
993 (out_debug_line): Set the section for the .debug_line section end
994 symbol.
995 * doc/as.texinfo: Document -gdwarf-sections.
996 * NEWS: Mention -gdwarf-sections.
997
8eeccb77 9982013-04-26 Christian Groessler <chris@groessler.org>
00a3147e
CG
999
1000 * config/tc-z8k.c (md_parse_option): Set z8k_target_from_cmdline
1001 according to the target parameter. Don't call s_segm since s_segm
1002 calls bfd_set_arch_mach using stdoutput, but stdoutput isn't
1003 initialized yet.
1004 (md_begin): Call s_segm according to target parameter from command
1005 line.
1006
49926cd0
AM
10072013-04-25 Alan Modra <amodra@gmail.com>
1008
1009 * configure.in: Allow little-endian linux.
1010 * configure: Regenerate.
1011
e3031850
SL
10122013-04-24 Sandra Loosemore <sandra@codesourcery.com>
1013
1014 * config/tc-nios2.c (nios2_control_register_arg_p): Rename
1015 "fstatus" control register to "eccinj".
1016
cb948fc0
KT
10172013-04-19 Kai Tietz <ktietz@redhat.com>
1018
1019 * configure.tgt (i386-*-cygwin): Handle x86_64 cygwin.
1020
4455e9ad
JB
10212013-04-15 Julian Brown <julian@codesourcery.com>
1022
1023 * expr.c (add_to_result, subtract_from_result): Make global.
1024 * expr.h (add_to_result, subtract_from_result): Add prototypes.
1025 * config/tc-sh.c (sh_optimize_expr): Use add_to_result,
1026 subtract_from_result to handle extra bit of precision for .sleb128
1027 directive operands.
1028
956a6ba3
JB
10292013-04-10 Julian Brown <julian@codesourcery.com>
1030
1031 * read.c (convert_to_bignum): Add sign parameter. Use it
1032 instead of X_unsigned to determine sign of resulting bignum.
1033 (emit_expr): Pass extra argument to convert_to_bignum.
1034 (emit_leb128_expr): Use X_extrabit instead of X_unsigned. Pass
1035 X_extrabit to convert_to_bignum.
1036 (parse_bitfield_cons): Set X_extrabit.
1037 * expr.c (make_expr_symbol, expr_build_uconstant, operand):
1038 Initialise X_extrabit field as appropriate.
1039 (add_to_result): New.
1040 (subtract_from_result): New.
1041 (expr): Use above.
1042 * expr.h (expressionS): Add X_extrabit field.
1043
eb9f3f00
JB
10442013-04-10 Jan Beulich <jbeulich@suse.com>
1045
1046 * gas/config/tc-arm.c (encode_arm_addr_mode_3): Only reject base
1047 register being PC when is_t or writeback, and use distinct
1048 diagnostic for the latter case.
1049
ccb84d65
JB
10502013-04-10 Jan Beulich <jbeulich@suse.com>
1051
1052 * gas/config/tc-arm.c (parse_operands): Re-write
1053 po_barrier_or_imm().
1054 (do_barrier): Remove bogus constraint().
1055 (do_t_barrier): Remove.
1056
4d13caa0
NC
10572013-04-09 Joerg Wunsch <joerg.wunsch@atmel.com>
1058
1059 * gas/config/tc-avr.c (mcu_types): Add ATmega64RFR2,
1060 ATmega644RFR2, ATmega128RFR2, ATmega1284RFR2, ATmega256RFR2,
1061 ATmega2564RFR2
1062 * gas/doc/c-avr.texi (-mmcu documentation): Likewise.
1063
16d02dc9
JB
10642013-04-09 Jan Beulich <jbeulich@suse.com>
1065
1066 * gas/config/tc-arm.c (do_vmrs): Accept all control registers.
1067 Use local variable Rt in more places.
1068 (do_vmsr): Accept all control registers.
1069
05ac0ffb
JB
10702013-04-09 Jan Beulich <jbeulich@suse.com>
1071
1072 * gas/config/tc-arm.c (do_neon_mov): Fake an instruction suffix
1073 if there was none specified for moves between scalar and core
1074 register.
1075
2d51fb74
JB
10762013-04-09 Jan Beulich <jbeulich@suse.com>
1077
1078 * gas/config/tc-arm.c (do_neon_ldx_stx): Reject VSTn in the
1079 NEON_ALL_LANES case.
1080
94dcf8bf
JB
10812013-04-08 Jan Beulich <jbeulich@suse.com>
1082
1083 * gas/config/tc-arm.c (do_neon_ldr_str): Correct disgnostics for
1084 PC-relative VSTR.
1085
1472d06f
JB
10862013-04-08 Jan Beulich <jbeulich@suse.com>
1087
1088 * gas/config/tc-arm.c (reg_names): Convert duplicate SP_fiq
1089 entry to sp_fiq.
1090
0c76cae8
AM
10912013-04-03 Alan Modra <amodra@gmail.com>
1092
1093 * doc/as.texinfo: Add support to generate man options for h8300.
1094 * doc/c-h8300.texi: Likewise.
1095
92eb40d9
RR
10962013-03-28 Ramana Radhakrishnan <ramana.radhakrishnan@arm.com>
1097
1098 * config/tc-arm.c (arm_cpus): Add support for Cortex-A53 and
1099 Cortex-A57.
1100
51dcdd4d
NC
11012013-03-27 Alexis Deruelle <alexis.deruelle@gmail.com>
1102
1103 PR binutils/15068
1104 * config/tc-tic6x.c (tic6x_try_encode): Add use of bitfields array.
1105
c5d685bf
NC
11062013-03-26 Nick Clifton <nickc@redhat.com>
1107
9b978282
NC
1108 PR gas/15295
1109 * listing.c (rebuffer_line): Rewrite to avoid seeking back to the
1110 start of the file each time.
1111
c5d685bf
NC
1112 PR gas/15178
1113 * config/tc-sparc.h (ELF_TARGET_FORMAT): Set to elf32-sparc for
1114 FreeBSD targets.
1115
9699c833
TG
11162013-03-26 Douglas B Rupp <rupp@gnat.com>
1117
1118 * config/tc-ia64.c (emit_one_bundle): Move last_slot adjustment
1119 after fixup.
1120
4755303e
WN
11212013-03-21 Will Newton <will.newton@linaro.org>
1122
1123 * config/tc-arm.c (encode_thumb32_addr_mode): Emit an error for all
1124 pc-relative str instructions in Thumb mode.
1125
81f5558e
NC
11262013-03-21 Michael Schewe <michael.schewe@gmx.net>
1127
1128 * config/tc-h8300.c (do_a_fix_imm): Add relaxation of mov
1129 @(disp:32,ERx) to mov @(disp:16,ERx) insns by new reloc
1130 R_H8_DISP32A16.
1131 * config/tc-h8300.h: Remove duplicated defines.
1132
71863e73
NC
11332013-03-21 Senthil Kumar Selvaraj <senthil_kumar.selvaraj@atmel.com>
1134
1135 PR gas/15282
1136 * tc-avr.c (mcu_has_3_byte_pc): New function.
1137 (tc_cfi_frame_initial_instructions): Call it to find return
1138 address size.
1139
795b8e6b
NC
11402013-03-20 Alexis Deruelle <alexis.deruelle@gmail.com>
1141
1142 PR gas/15095
1143 * config/tc-tic6x.c (tic6x_try_encode): Handle
1144 tic6x_coding_dreg_(msb|lsb) field coding types and use it to
1145 encode register pair numbers when required.
1146
ba86b375
WN
11472013-03-15 Will Newton <will.newton@linaro.org>
1148
1149 * config/tc-arm.c (do_neon_ldr_str): Fix error check for PC register
1150 in vstr in Thumb mode for pre-ARMv7 cores.
1151
9e6f3811
AS
11522013-03-14 Andreas Schwab <schwab@suse.de>
1153
1154 * doc/c-arc.texi (ARC Directives): Revert last change and use
1155 @itemize instead of @table.
1156 * doc/c-arm.texi (ARM-Instruction-Set): Likewise.
1157
b10bf8c5
NC
11582013-03-14 Nick Clifton <nickc@redhat.com>
1159
1160 PR gas/15273
1161 * config/tc-arm.c (do_co_reg): Do not call check_obsolete with a
1162 NULL message, instead just check ARM_CPU_IS_ANY directly.
1163
ba724cfc
NC
11642013-03-14 Nick Clifton <nickc@redhat.com>
1165
1166 PR gas/15212
9e6f3811 1167 * doc/c-arc.texi (ARC Directives): Use @code instead of @bullet
ba724cfc
NC
1168 for table format.
1169 * doc/c-arm.texi (ARM-Instruction-Set): Likewise. Also add text
1170 to the @item directives.
1171 (ARM-Neon-Alignment): Move to correct place in the document.
1172 * doc/c-cr16.texi (CR16 Operand Qualifiers): Fix up table
1173 formatting.
1174 * doc/c-tic54x.texi (TIC54X-Subsyms): Correct use of
1175 @smallexample.
1176
531a94fd
SL
11772013-03-12 Sebastian Huber <sebastian.huber@embedded-brains.de>
1178
1179 * config/tc-nios2.c (nios2_consume_arg): Delete 'k' case. Add 'o'
1180 case. Add default BAD_CASE to switch.
1181
dad60f8e
SL
11822013-03-11 Sebastian Huber <sebastian.huber@embedded-brains.de>
1183
1184 * config/tc-nios2.c (nios2_assemble_args_ds): New function.
1185 (nios2_arg_info_structs): Add "d,s" and "d,s,E" entries.
1186
dd5181d5
KT
11872013-03-11 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
1188
1189 * config/tc-arm.c (crc_ext_armv8): New feature set.
1190 (UNPRED_REG): New macro.
1191 (do_crc32_1): New function.
1192 (do_crc32b, do_crc32h, do_crc32w, do_crc32cb,
1193 do_crc32ch, do_crc32cw): Likewise.
1194 (TUEc): New macro.
1195 (insns): Add entries for crc32 mnemonics.
1196 (arm_extensions): Add entry for crc.
1197
8e723a10
CLT
11982013-03-08 Chung-Lin Tang <cltang@codesourcery.com>
1199
1200 * write.h (struct fix): Add fx_dot_frag field.
1201 (dot_frag): Declare.
1202 * write.c (dot_frag): New variable.
1203 (fix_new_internal): Set fx_dot_frag field with dot_frag.
1204 (fixup_segment): Base calculation of fx_offset with fx_dot_frag.
1205 * expr.c (expr): Save value of frag_now in dot_frag when setting
1206 dot_value.
1207 * read.c (emit_expr): Likewise. Delete comments.
1208
be05d201
L
12092013-03-07 H.J. Lu <hongjiu.lu@intel.com>
1210
1211 * config/tc-i386.c (flag_code_names): Removed.
1212 (i386_index_check): Rewrote.
1213
62b0d0d5
YZ
12142013-03-05 Yufeng Zhang <yufeng.zhang@arm.com>
1215
1216 * config/tc-aarch64.c (aarch64_imm_float_p): Rename 'e' to 'pattern';
1217 add comment.
1218 (aarch64_double_precision_fmovable): New function.
1219 (parse_aarch64_imm_float): Add parameter 'dp_p'; call the new
1220 function; handle hexadecimal representation of IEEE754 encoding.
1221 (parse_operands): Update the call to parse_aarch64_imm_float.
1222
165de32a
L
12232013-02-28 H.J. Lu <hongjiu.lu@intel.com>
1224
1225 * config/tc-i386.c (_i386_insn): Replace have_hle with hle_prefix.
1226 (check_hle): Updated.
1227 (md_assemble): Likewise.
1228 (parse_insn): Likewise.
1229
d5de92cf
L
12302013-02-28 H.J. Lu <hongjiu.lu@intel.com>
1231
1232 * config/tc-i386.c (_i386_insn): Add rep_prefix.
9e6f3811 1233 (md_assemble): Check if REP prefix is OK.
d5de92cf
L
1234 (parse_insn): Remove expecting_string_instruction. Set
1235 i.rep_prefix.
1236
e60bb1dd
YZ
12372013-02-28 Yufeng Zhang <yufeng.zhang@arm.com>
1238
1239 * config/tc-aarch64.c (aarch64_features): Add the 'crc' option.
1240
aeebdd9b
YZ
12412013-02-28 Yufeng Zhang <yufeng.zhang@arm.com>
1242
1243 * config/tc-aarch64.c (parse_sys_reg): Allow the full range of CRn
1244 for system registers.
1245
4107ae22
DD
12462013-02-27 DJ Delorie <dj@redhat.com>
1247
1248 * config/tc-rl78.c (reloc_function): Add %code -> BFD_RELOC_RL78_CODE.
1249 (rl78_op): Handle %code().
1250 (rl78_cons_fix_new): Likewise, but ignore for 20-bit operands.
1251 (tc_gen_reloc): Likwise; convert to a computed reloc.
1252 (md_apply_fix): Likewise.
1253
151fa98f
NC
12542013-02-25 Kaushik Phatak <Kaushik.Phatak@kpitcummins.com>
1255
1256 * config/rl78-parse.y: Fix encoding of DIVWU insn.
1257
70a8bc5b 12582013-02-25 Terry Guo <terry.guo@arm.com>
1259
1260 * config/tc-arm.c (arm_cpus): Add cortex-r7 entry.
1261 * doc/c-arm.texi: Add cortex-r7 and missing cortex-r5 to
1262 list of accepted CPUs.
1263
5c111e37
L
12642013-02-19 H.J. Lu <hongjiu.lu@intel.com>
1265
1266 PR gas/15159
1267 * config/tc-i386.c (cpu_arch): Add ".smap".
1268
1269 * doc/c-i386.texi: Document smap.
1270
8a75745d
MR
12712013-02-18 Maciej W. Rozycki <macro@codesourcery.com>
1272
1273 * config/tc-mips.c (s_cpload): Call mips_mark_labels and set
1274 mips_assembling_insn appropriately.
1275 (s_cpsetup, s_cprestore, s_cpreturn, s_cpadd): Likewise.
1276
79850f26
MR
12772013-02-18 Maciej W. Rozycki <macro@codesourcery.com>
1278
cf29fc61 1279 * config/tc-mips.c (append_insn): Correct indentation, remove
79850f26
MR
1280 extraneous braces.
1281
4c261dff
NC
12822013-02-15 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
1283
5c111e37 1284 * config/tc-arm.c (do_neon_mov): Break on NS_NULL.
4c261dff 1285
ea33f281
NC
12862013-02-15 Sebastian Huber <sebastian.huber@embedded-brains.de>
1287
1288 * configure.tgt: Add nios2-*-rtems*.
1289
a1ccaec9
YZ
12902013-02-14 Yufeng Zhang <yufeng.zhang@arm.com>
1291
1292 * config/tc-aarch64.c (md_begin): Change to check if 'name' is
1293 NULL.
1294
0aa27725
RS
12952013-02-09 Jürgen Urban <JuergenUrban@gmx.de>
1296
1297 * config/tc-mips.c (CPU_HAS_LDC1_SDC1): New macro.
1298 (macro): Use it. Assert that trunc.w.s is not used for r5900.
1299
da4339ed
NC
13002013-02-08 Yi-Hsiu, Hsu <ahsu@marvell.com>
1301
1302 * gas/config/tc-arm.c (arm_cpus): Add support for mcpu=marvell-pj4
1303 core.
1304
36591ba1 13052013-02-06 Sandra Loosemore <sandra@codesourcery.com>
5c111e37 1306 Andrew Jenner <andrew@codesourcery.com>
36591ba1
SL
1307
1308 Based on patches from Altera Corporation.
1309
1310 * Makefile.am (TARGET_CPU_CFILES): Add config/tc-nios2.c.
1311 (TARGET_CPU_HFILES): Add config/tc-nios2.h.
1312 * Makefile.in: Regenerated.
1313 * configure.tgt: Add case for nios2*-linux*.
1314 * config/obj-elf.c: Conditionally include elf/nios2.h.
1315 * config/tc-nios2.c: New file.
1316 * config/tc-nios2.h: New file.
1317 * doc/Makefile.am (CPU_DOCS): Add c-nios2.texi.
1318 * doc/Makefile.in: Regenerated.
1319 * doc/all.texi: Set NIOSII.
1320 * doc/as.texinfo (Overview): Add Nios II options.
1321 (Machine Dependencies): Include c-nios2.texi.
1322 * doc/c-nios2.texi: New file.
1323 * NEWS: Note Altera Nios II support.
1324
94d4433a
AM
13252013-02-06 Alan Modra <amodra@gmail.com>
1326
1327 PR gas/14255
1328 * config/tc-avr.h (TC_VALIDATE_FIX): Mark symbol used by reloc.
1329 Don't skip fixups with fx_subsy non-NULL.
1330 * config/tc-avr.c (tc_gen_reloc): Don't specially handle fixups
1331 with fx_subsy non-NULL.
1332
ace9af6f
L
13332013-02-04 H.J. Lu <hongjiu.lu@intel.com>
1334
1335 * doc/c-metag.texi: Add "@c man" markers.
1336
89d67ed9
AM
13372013-02-04 Alan Modra <amodra@gmail.com>
1338
1339 * write.c (fixup_segment): Return void. Delete seg_reloc_count
1340 related code.
1341 (TC_ADJUST_RELOC_COUNT): Delete.
1342 * config/tc-i960.h (TC_ADJUST_RELOC_COUNT): Delete.
1343
89072bd6
AM
13442013-02-04 Alan Modra <amodra@gmail.com>
1345
1346 * po/POTFILES.in: Regenerate.
1347
f9b2d544
NC
13482013-01-30 Markos Chandras <markos.chandras@imgtec.com>
1349
1350 * config/tc-metag.c: Make SWAP instruction less permissive with
1351 its operands.
1352
392ca752
DD
13532013-01-29 DJ Delorie <dj@redhat.com>
1354
1355 * config/tc-rl78.c (rl78_cons_fix_new): Handle user-specified
1356 relocs in .word/.etc statements.
1357
427d0db6
RM
13582013-01-29 Roland McGrath <mcgrathr@google.com>
1359
1360 * config/tc-arm.c (md_apply_fix): Use as_bad_where for "bad
1361 immediate value for 8-bit offset" error so it shows line info.
1362
4faf939a
JM
13632013-01-24 Joseph Myers <joseph@codesourcery.com>
1364
1365 * config/tc-ppc.c (md_assemble): Do not generate APUinfo sections
1366 for 64-bit output.
1367
78c8d46c
NC
13682013-01-24 Nick Clifton <nickc@redhat.com>
1369
1370 * config/tc-v850.c: Add support for e3v5 architecture.
1371 * doc/c-v850.texi: Mention new support.
1372
fb5b7503
NC
13732013-01-23 Nick Clifton <nickc@redhat.com>
1374
1375 PR gas/15039
1376 * config/tc-avr.c: Include dwarf2dbg.h.
1377
8ce3d284
L
13782013-01-18 H.J. Lu <hongjiu.lu@intel.com>
1379
1380 * config/tc-i386.c (reloc): Support size relocation only for ELF.
1381 (tc_i386_fix_adjustable): Likewise.
1382 (lex_got): Likewise.
1383 (tc_gen_reloc): Likewise.
1384
f5555712
YZ
13852013-01-17 Yufeng Zhang <yufeng.zhang@arm.com>
1386
1387 * config/tc-aarch64.c (output_operand_error_record): Change to output
1388 the out-of-range error message as value-expected message if there is
1389 only one single value in the expected range.
1390 (programmer_friendly_fixup): Remove the handling of 8-bit MOVI with
1391 LSL #0 as a programmer-friendly feature.
1392
8fd4256d
L
13932013-01-16 H.J. Lu <hongjiu.lu@intel.com>
1394
1395 * config/tc-i386.c (reloc): Support BFD_RELOC_SIZE32.
1396 (tc_i386_fix_adjustable): Keep symbol for BFD_RELOC_32_SIZE and
1397 BFD_RELOC_64_SIZE relocations.
1398 (lex_got): Support "symbol@SIZE" and don't create GOT symbol
1399 for it.
1400 (tc_gen_reloc): Resolve BFD_RELOC_SIZE32 and BFD_RELOC_SIZE64
1401 relocations against local symbols.
1402
a5840dce
AM
14032013-01-16 Alan Modra <amodra@gmail.com>
1404
1405 * config/tc-ppc.c (md_assemble <TE_PE>): Ignore line after
1406 finding some sort of toc syntax error, and break to avoid
1407 compiler uninit warning.
1408
af89796a
L
14092013-01-15 H.J. Lu <hongjiu.lu@intel.com>
1410
1411 PR gas/15019
1412 * config/tc-i386.c (lex_got): Increment length by 1 if the
1413 relocation token is removed.
1414
dd42f060
NC
14152013-01-15 Nick Clifton <nickc@redhat.com>
1416
1417 * config/tc-v850.c (md_assemble): Allow signed values for
1418 V850E_IMMEDIATE.
1419
464e3686
SK
14202013-01-11 Sean Keys <skeys@ipdatasys.com>
1421
1422 * config/tc-xgate.c (md_begin): Fix mistake made when going from
af89796a 1423 git to cvs.
464e3686 1424
5817ffd1
PB
14252013-01-10 Peter Bergner <bergner@vnet.ibm.com>
1426
1427 * doc/as.texinfo (Target PowerPC): Document -mpower8 and -mhtm.
1428 * doc/c-ppc.texi (PowerPC-Opts): Likewise.
1429 * config/tc-ppc.c (md_show_usage): Likewise.
1430 (ppc_handle_align): Handle power8's group ending nop.
1431
f4b1f6a9
SK
14322013-01-10 Sean Keys <skeys@ipdatasys.com>
1433
1434 * config/tc-xgate.c (md_begin): Fix the printing of opcodes so
af89796a 1435 that the assember exits after the opcodes have been printed.
f4b1f6a9 1436
34bca508
L
14372013-01-10 H.J. Lu <hongjiu.lu@intel.com>
1438
1439 * app.c: Remove trailing white spaces.
1440 * as.c: Likewise.
1441 * as.h: Likewise.
1442 * cond.c: Likewise.
1443 * dw2gencfi.c: Likewise.
1444 * dwarf2dbg.h: Likewise.
1445 * ecoff.c: Likewise.
1446 * input-file.c: Likewise.
1447 * itbl-lex.h: Likewise.
1448 * output-file.c: Likewise.
1449 * read.c: Likewise.
1450 * sb.c: Likewise.
1451 * subsegs.c: Likewise.
1452 * symbols.c: Likewise.
1453 * write.c: Likewise.
1454 * config/tc-i386.c: Likewise.
1455 * doc/Makefile.am: Likewise.
1456 * doc/Makefile.in: Likewise.
1457 * doc/c-aarch64.texi: Likewise.
1458 * doc/c-alpha.texi: Likewise.
1459 * doc/c-arc.texi: Likewise.
1460 * doc/c-arm.texi: Likewise.
1461 * doc/c-avr.texi: Likewise.
1462 * doc/c-bfin.texi: Likewise.
1463 * doc/c-cr16.texi: Likewise.
1464 * doc/c-d10v.texi: Likewise.
1465 * doc/c-d30v.texi: Likewise.
1466 * doc/c-h8300.texi: Likewise.
1467 * doc/c-hppa.texi: Likewise.
1468 * doc/c-i370.texi: Likewise.
1469 * doc/c-i386.texi: Likewise.
1470 * doc/c-i860.texi: Likewise.
1471 * doc/c-m32c.texi: Likewise.
1472 * doc/c-m32r.texi: Likewise.
1473 * doc/c-m68hc11.texi: Likewise.
1474 * doc/c-m68k.texi: Likewise.
1475 * doc/c-microblaze.texi: Likewise.
1476 * doc/c-mips.texi: Likewise.
1477 * doc/c-msp430.texi: Likewise.
1478 * doc/c-mt.texi: Likewise.
1479 * doc/c-s390.texi: Likewise.
1480 * doc/c-score.texi: Likewise.
1481 * doc/c-sh.texi: Likewise.
1482 * doc/c-sh64.texi: Likewise.
1483 * doc/c-tic54x.texi: Likewise.
1484 * doc/c-tic6x.texi: Likewise.
1485 * doc/c-v850.texi: Likewise.
1486 * doc/c-xc16x.texi: Likewise.
1487 * doc/c-xgate.texi: Likewise.
1488 * doc/c-xtensa.texi: Likewise.
1489 * doc/c-z80.texi: Likewise.
1490 * doc/internals.texi: Likewise.
1491
4c665b71
RM
14922013-01-10 Roland McGrath <mcgrathr@google.com>
1493
1494 * hash.c (hash_new_sized): Make it global.
1495 * hash.h: Declare it.
1496 * macro.c (define_macro): Use hash_new_sized instead of hash_new,
1497 pass a small size.
1498
a3c62988
NC
14992013-01-10 Will Newton <will.newton@imgtec.com>
1500
1501 * Makefile.am: Add Meta.
1502 * Makefile.in: Regenerate.
1503 * config/tc-metag.c: New file.
1504 * config/tc-metag.h: New file.
1505 * configure.tgt: Add Meta.
1506 * doc/Makefile.am: Add Meta.
1507 * doc/Makefile.in: Regenerate.
1508 * doc/all.texi: Add Meta.
1509 * doc/as.texiinfo: Document Meta options.
1510 * doc/c-metag.texi: New file.
1511
b37df7c4
SE
15122013-01-09 Steve Ellcey <sellcey@mips.com>
1513
1514 * config/tc-i386.c (md_begin): Remove 'internal Error' from as_fatal
1515 calls.
1516 * config/tc-mips.c (internalError): Remove, replace with abort.
1517
a3251895
YZ
15182013-01-08 Yufeng Zhang <yufeng.zhang@arm.com>
1519
1520 * config/tc-aarch64.c (parse_operands): Change to compare the result
1521 of function call 'parse_sys_reg' with 'PARSE_FAIL' instead of 'FALSE'.
1522
8ab8155f
NC
15232013-01-07 Nick Clifton <nickc@redhat.com>
1524
1525 PR gas/14887
1526 * config/tc-arm.c (skip_past_char): Skip whitespace before the
1527 anticipated character.
1528 * config/tc-arm.c (parse_address_main): Delete skip of whitespace
1529 here as it is no longer needed.
1530
a4ac1c42
AS
15312013-01-06 Andreas Schwab <schwab@linux-m68k.org>
1532
1533 * doc/c-mips.texi (MIPS Opts): Fix use of @itemx.
1534 * doc/c-score.texi (SCORE-Opts): Likewise.
1535 * doc/c-tic54x.texi (TIC54X-Directives): Likewise.
1536
e407c74b
NC
15372013-01-04 Juergen Urban <JuergenUrban@gmx.de>
1538
1539 * config/tc-mips.c: Add support for MIPS r5900.
1540 Add M_LQ_AB and M_SQ_AB to support large values for instructions
1541 lq and sq.
1542 (can_swap_branch_p, get_append_method): Detect some conditional
1543 short loops to fix a bug on the r5900 by NOP in the branch delay
1544 slot.
1545 (M_MUL): Support 3 operands in multu on r5900.
1546 (M_TRUNCWS): Support trunc.w.s on r5900 in MIPS ISA I.
1547 (s_mipsset): Force 32 bit floating point on r5900.
1548 (mips_ip): Check parameter range of instructions mfps and mtps on
1549 r5900.
1550 * configure.in: Detect CPU type when target string contains r5900
1551 (e.g. mips64r5900el-linux-gnu).
1552
62658407
L
15532013-01-02 H.J. Lu <hongjiu.lu@intel.com>
1554
1555 * as.c (parse_args): Update copyright year to 2013.
1556
95830fd1
YZ
15572013-01-02 Yufeng Zhang <yufeng.zhang@arm.com>
1558
1559 * config/tc-aarch64.c (aarch64_cpus): Add entries for "cortex-a53"
1560 and "cortex57".
1561
517bb291 15622013-01-02 Nick Clifton <nickc@redhat.com>
d709e4e6 1563
517bb291
NC
1564 PR gas/14987
1565 * config/tc-arm.c (parse_address_main): Skip whitespace before a
1566 closing bracket.
d709e4e6 1567
517bb291 1568For older changes see ChangeLog-2012
08d56133 1569\f
517bb291 1570Copyright (C) 2013 Free Software Foundation, Inc.
752937aa
NC
1571
1572Copying and distribution of this file, with or without modification,
1573are permitted in any medium without royalty provided the copyright
1574notice and this notice are preserved.
1575
08d56133
NC
1576Local Variables:
1577mode: change-log
1578left-margin: 8
1579fill-column: 74
1580version-control: never
1581End: