]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/NEWS
Re: aarch64: Add some DT_RELR ld tests
[thirdparty/binutils-gdb.git] / gas / NEWS
CommitLineData
252b5132 1-*- text -*-
299b91cd 2
b83021de
JB
3* In x86 Intel syntax undue mnemonic suffixes are now warned about. This is
4 a first step towards rejecting their use where unjustified.
5
f29ebbe3
JB
6* Assembler macros as well as the bodies of .irp / .irpc can now use the
7 syntax \+ to access the number of times a given macro has been executed.
8 This is similar to the already existing \@ syntax, except that the count is
9 maintained on a per-macro basis.
83b972fc 10
dd74a603
CL
11* Support the NF feature in Intel APX.
12
8963a60d
CL
13* Remove KEYLOCKER and SHA promotions from EVEX MAP4.
14
226749d5
JB
15* References to FB and dollar labels, when supported, are no longer permitted
16 in a radix other than 10. (Note that definitions of such labels were already
17 thus restricted, except that leading zeroes were permitted.)
18
8e60ff82
NC
19* Remove support for RISC-V privileged spec 1.9.1, but linker can still
20 recognize it in case of linking old objects.
21
9132c815
J
22* Add support for RISC-V Zcmp extension with version 1.0.
23
aacf780b
JR
24* The base register operand in D(X,B) and D(L,B) may be explicitly omitted
25 in assembly on s390. It can now be coded as D(X,) or D(L,) instead of D(X,0)
26 D(X,%r0), D(L,0), and D(L,%r0).
27
dfa4ac97
JR
28* Warn when a register name type does not match the operand type on s390.
29 Add support for s390-specific option "warn-regtype-mismatch=[strict|relaxed|
30 no]" to override the register name type check behavior. The default
31 is "relaxed", which allows floating-point and vector register names to be
32 used interchangeably.
33
b47cef7c
CB
34* Add support for 'armv9.5-a' for -march in Arm GAS.
35
c3bb4211 36* Add support for the AArch64 Lookup Table Extension (LUT).
37
299b91cd
NC
38Changes in 2.42:
39
249e5420
NC
40* Add support for AMD znver5 processor.
41
4201dd33
AC
42* Add support for the AArch64 Reliability, Availability and Serviceability
43 extension v2 (RASv2).
b3b647dc 44
4201dd33 45* Add support for the AArch64 128-bit Atomic Instructions (LSE128).
5e2f0c9a 46
4201dd33 47* Add support for the AArch64 Guarded Control Stack (GCS).
27b33966 48
4201dd33 49* Add support for the AArch64 Check Feature Status Extension (CHK).
311276f1 50
4201dd33
AC
51* Add support for the AArch64 Enhanced Speculation Restriction Instructions
52 (SPECRES2).
f3f6c0df 53
4201dd33 54* Add support for the AArch64 Load-Acquire RCpc instructions version 3 (LRCPC3).
f985c251 55
4201dd33
AC
56* Add support for the AArch64 Translation Hardening Extension (THE).
57
58* Add support for the AArch64 Instruction Trace Extension (ITE).
59
60* Add support for the AArch64 Translation Hardening Extension (THE).
61
62* Add support for the AArch64 128-bit page table descriptors (D128).
63
64* Add support for the AArch64 XS memory attribute (XS).
65
66* Add support for '+fcma', '+jscvt', '+frintts', '+flagm2', '+rcpc2' and
67 '+wfxt' flags to enable existing AArch64 instructions.
6c0ecdba 68
8cee11ca 69* Add support for 'armv8.9-a' and 'armv9.4-a' for -march in AArch64 GAS.
70
4201dd33
AC
71* Add support for 'armv8.9-a' and 'armv9.4-a' for -march in Arm GAS.
72
73* Add support for Cortex-A520, Cortex-A720, Cortex-X3 and Cortex-X4 for
74 AArch64.
75
76* Experimental support in GAS to synthesize CFI for ABI-conformant,
77 hand-written asm using the new command line option --scfi=experimental on
78 x86-64. Only System V AMD64 ABI is supported.
79
80* Initial support for Intel APX: 32 GPRs, NDD, PUSH2/POP2 and PUSHP/POPP.
81
8170af78
HL
82* Add support for Intel USER_MSR instructions.
83
4fc85f37
JB
84* Add support for Intel AVX10.1.
85
b5c37946
SJ
86* Add support for Intel PBNDKB instructions.
87
88* Add support for Intel SM4 instructions.
89
90* Add support for Intel SM3 instructions.
91
92* Add support for Intel SHA512 instructions.
93
94* Add support for Intel AVX-VNNI-INT16 instructions.
95
4201dd33
AC
96* On RISC-V macro instructions expanding to AUIPC and a load, store, or branch
97 no longer accept x0 as an intermediate and/or destination register.
0515a7b6 98
8321007a 99* Add support for RISC-V T-Head extensions (XTheadVector, XTheadZvlsseg
86fbfedd
JM
100 and XTheadZvamo) from version 2.3.0 of the T-Head ISA manual.
101
8321007a
NC
102* Add support for RISC-V CORE-V extensions (XCVmac, XCValu) with version 1.0.
103
248bf6de
NC
104* Add support for RISC-V SiFive VCIX extension (XSfVcp) with version 1.0.
105
927d9ccf
JM
106* The BPF assembler now uses semi-colon (;) to separate statements, and
107 therefore they cannot longer be used to begin line comments. This matches the
108 behavior of the clang/LLVM BPF assembler.
109
dd2947e7
JM
110* The BPF assembler now allows using both hash (#) and double slash (//) to
111 begin line comments.
112
36176c5d
XR
113* Add support for LoongArch v1.10 new instructions: estimated reciprocal
114 instructions, sub-word atomic instructions, atomic CAS instructions,
115 16-byte store-conditional instruction, load-linked instructions with
116 acquire semantics, and store-conditional instructions with release
117 semantics.
118
119* The %call36 relocation operator, along with the pseudo-instructions
120 call36 and tail36, are now usable with the LoongArch "medium" code
121 model, allowing text sections up to 128 GiB.
122
123* TLS descriptors (TLSDESC) are now supported on LoongArch. This includes
124 the following new relocation operators: %desc_pc_hi20, %desc_pc_lo12,
125 %desc_ld, and %desc_call, and the la.tls.desc pseudo-instruction.
126
127* TLS LE relaxation is now supported on LoongArch. New relocation
128 operators %le_hi20_r, %le_lo12r, and %le_add_r are now available.
129
130* Add support for LoongArch branch relaxation: a conditional branch with
131 destination out of its immediate operand range, but still within
132 a "b"'s range, is now assembled as an inverted branch and a "b". This
133 works around the unreliable branch offset estimation of the compiler
134 when .align directive is encoded into a long NOP sequence with an
135 R_LARCH_RELAX by the assembler.
136
137* Symbol or label names in LoongArch assembly can now be spelled with
138 double-quotes.
139
d501d384
NC
140Changes in 2.41:
141
6e712424
PI
142* Add support for the KVX instruction set.
143
c88ed92f
ZJ
144* Add support for Intel FRED instructions.
145
146* Add support for Intel LKGS instructions.
147
d100d8c1
HJ
148* Add support for Intel AMX-COMPLEX instructions.
149
60336e19
RS
150* Add SME2 support to the AArch64 port.
151
695a8c34
JB
152* A new .insn directive is recognized by x86 gas.
153
3863e5e4
WX
154* Add support for LoongArch LSX instructions.
155
156* Add support for LoongArch LASX instructions.
157
158* Add support for LoongArch LVZ instructions.
159
160* Add support for LoongArch LBT instructions.
161
162* Initial LoongArch support for linker relaxation has been added.
163
164* Deprecate the LoongArch register aliases $v0, $v1, $x, $fv0 and $fv1.
165
a72b0718
NC
166Changes in 2.40:
167
b06311ad
KL
168* Add support for Intel RAO-INT instructions.
169
01d8ce74 170* Add support for Intel AVX-NE-CONVERT instructions.
171
2188d6ea
HL
172* Add support for Intel MSRLIST instructions.
173
941f0833
HL
174* Add support for Intel WRMSRNS instructions.
175
a93e3234
HJ
176* Add support for Intel CMPccXADD instructions.
177
23ae61ad
CL
178* Add support for Intel AVX-VNNI-INT8 instructions.
179
4321af3e
HW
180* Add support for Intel AVX-IFMA instructions.
181
ef07be45
CL
182* Add support for Intel PREFETCHI instructions.
183
68830fba
CL
184* Add support for Intel AMX-FP16 instructions.
185
2cac01e3
FS
186* gas now supports --compress-debug-sections=zstd to compress
187 debug sections with zstd.
d846c35e 188
b0c295e1
ML
189* Add --enable-default-compressed-debug-sections-algorithm={zlib,zstd}
190 that selects the default compression algorithm
191 for --enable-compressed-debug-sections.
2cac01e3 192
27e60212 193* Add support for various T-Head extensions (XTheadBa, XTheadBb, XTheadBs,
01804a09 194 XTheadCmo, XTheadCondMov, XTheadFMemIdx, XTheadFmv, XTheadInt, XTheadMemIdx,
4a3bc79b
CM
195 XTheadMemPair, XTheadMac, and XTheadSync) from version 2.0 of the T-Head
196 ISA manual, which are implemented in the Allwinner D1.
27e60212 197
f262d2df
PD
198* Add support for the RISC-V Zawrs extension, version 1.0-rc4.
199
cafdb713
SP
200* Add support for Cortex-X1C for Arm.
201
b2cb03d5
IB
202* New command line option --gsframe to generate SFrame unwind information
203 on x86_64 and aarch64 targets.
204
0bd09323
NC
205Changes in 2.39:
206
c085ab00
JB
207* Remove (rudimentary) support for the x86-64 sub-architectures Intel L1OM and
208 Intel K1OM.
209
5a3ca6e3
PD
210* Add support for the RISC-V Zicbop, Zicbom, and Zicboz extensions, version
211 1.0-fd39d01.
212
213* Add support for the RISC-V Zfh extension, version 1.0.
214
215* Add support for the Zhinx extension, version 1.0.0-rc.
216
217* Add support for the RISC-V H extension.
218
219* Add support for the RISC-V Zfhmin extension, version 1.0, and Zhinxmin
220 extension, version 1.0.0-rc.
221
a74e1cb3
NC
222Changes in 2.38:
223
36cb9e7e
RS
224* Add support for AArch64 system registers that were missing in previous
225 releases.
226
4462d7c4 227* Add support for the LoongArch instruction set.
228
c8480b58
L
229* Add a command-line option, -muse-unaligned-vector-move, for x86 target
230 to encode aligned vector move as unaligned vector move.
231
80cfde76
PW
232* Add support for Cortex-R52+ for Arm.
233
50aaf5e6 234* Add support for Cortex-A510, Cortex-A710, Cortex-X2 for AArch64.
98ab23ab 235
14f45859
PW
236* Add support for Cortex-A710 for Arm.
237
57f02370
PW
238* Add support for Scalable Matrix Extension (SME) for AArch64.
239
578c64a4
NC
240* The --multibyte-handling=[allow|warn|warn-sym-only] option tells the
241 assembler what to when it encoutners multibyte characters in the input. The
242 default is to allow them. Setting the option to "warn" will generate a
243 warning message whenever any multibyte character is encountered. Using the
244 option to "warn-sym-only" will make the assembler generate a warning whenever a
245 symbol is defined containing multibyte characters. (References to undefined
246 symbols will not generate warnings).
247
ff01bb6c
L
248* Outputs of .ds.x directive and .tfloat directive with hex input from
249 x86 assembler have been reduced from 12 bytes to 10 bytes to match the
250 output of .tfloat directive.
251
35180222
RS
252* Add support for 'armv8.8-a', 'armv9-a', 'armv9.1-a', 'armv9.2-a' and
253 'armv9.3-a' for -march in AArch64 GAS.
d5007f02 254
a2b1ea81
RS
255* Add support for 'armv8.7-a', 'armv8.8-a', 'armv9-a', 'armv9.1-a',
256 'armv9.2-a' and 'armv9.3-a' for -march in Arm GAS.
3197e593 257
0cc78721
CL
258* Add support for Intel AVX512_FP16 instructions.
259
6b60a1ec
PD
260* Add support for the RISC-V scalar crypto extension, version 1.0.0.
261
262* Add support for the RISC-V vector extension, version 1.0.
263
264* Add support for the Z{f,d,q}inx extensions, version 1.0.0-rc.
265
266* Add support for the RISC-V svinval extension, version 1.0.
267
268* Add support for the RISC-V hypervisor extension, as defined by Privileged
269 Specification 1.12.
270
51419248
NC
271Changes in 2.37:
272
933feaf3
AM
273* arm-symbianelf support removed.
274
02202574
PW
275* Add support for Realm Management Extension (RME) for AArch64.
276
157a088c
PD
277* Add support for the Zba, Zbb, Zbc, and Zbs subsets of the RISC-V
278 bit manipulation extension, version 0.93.
279
055bc77a
NC
280Changes in 2.36:
281
58bf9b6a
L
282* Add support for Intel AVX VNNI instructions.
283
c1fa250a
LC
284* Add support for Intel HRESET instruction.
285
f64c42a9
LC
286* Add support for Intel UINTR instructions.
287
6d96a594
C
288* Support non-absolute segment values for i386 lcall and ljmp.
289
b71702f1
NC
290* When setting the link order attribute of ELF sections, it is now possible to
291 use a numeric section index instead of symbol name.
42c36b73 292
a3a02fe8
PW
293* Add support for Cortex-A78, Cortex-A78AE, Cortex-A78C and Cortex-X1 for
294 AArch64 and ARM.
b71702f1 295 Add support for Cortex-R82, Neoverse V1, and Neoverse N2 for ARM.
77718e5b 296
b71702f1 297* Add support for ETMv4 (Embedded Trace Macrocell), ETE (Embedded Trace
82c70b08
KT
298 Extension), TRBE (Trace Buffer Extension)and BRBE (Branch Record Buffer
299 Extension) system registers for AArch64.
c81946ef 300
8926e54e 301* Add support for Armv8-R and Armv8.7-A AArch64.
c81946ef 302
a984d94a 303* Add support for DSB memory nXS barrier, WFET and WFIT instruction for Armv8.7
82503ca7 304 AArch64.
fd195909 305
e64441b1 306* Add support for +flagm feature for -march in Armv8.4 AArch64.
dd4a72c8 307
fd65497d
PW
308* Add support for +ls64 feature for -march in Armv8.7 AArch64. Add atomic
309 64-byte load/store instructions for this feature.
310
3f4ff088
PW
311* Add support for +pauth (Pointer Authentication) feature for -march in
312 AArch64.
313
81d54bb7 314* Add support for Intel TDX instructions.
96a84ea3 315
c4694f17
TG
316* Add support for Intel Key Locker instructions.
317
b1766e7c
NC
318* Added a .nop directive to generate a single no-op instruction in a target
319 neutral manner. This instruction does have an effect on DWARF line number
320 generation, if that is active.
321
a0522545
ML
322* Removed --reduce-memory-overheads and --hash-size as gas now
323 uses hash tables that can be expand and shrink automatically.
324
789198ca
L
325* Add {disp16} pseudo prefix to x86 assembler.
326
260cd341
LC
327* Add support for Intel AMX instructions.
328
939b95c7
L
329* Configure with --enable-x86-used-note by default for Linux/x86.
330
99fabbc9
JL
331* Add support for the SHF_GNU_RETAIN flag, which can be applied to
332 sections using the 'R' flag in the .section directive.
333 SHF_GNU_RETAIN specifies that the section should not be garbage
334 collected by the linker. It requires the GNU or FreeBSD ELF OSABIs.
335
c17cf68c
PD
336* Add support for the RISC-V Zihintpause extension.
337
b115b9fd
NC
338Changes in 2.35:
339
bbd19b19
L
340* X86 NaCl target support is removed.
341
6914be53
L
342* Extend .symver directive to update visibility of the original symbol
343 and assign one original symbol to different versioned symbols.
344
6e0e8b45
L
345* Add support for Intel SERIALIZE and TSXLDTRK instructions.
346
9e8f1c90
L
347* Add -mlfence-after-load=, -mlfence-before-indirect-branch= and
348 -mlfence-before-ret= options to x86 assembler to help mitigate
349 CVE-2020-0551.
350
5496f3c6
NC
351* Add --gdwarf-5 option to the assembler to generate DWARF 5 debug output
352 (if such output is being generated). Added the ability to generate
353 version 5 .debug_line sections.
354
251dae91
TC
355* Add -mbig-obj support to i386 MingW targets.
356
4362996c
PD
357* Add support for the -mriscv-isa-version argument, to select the version of
358 the RISC-V ISA specification used when assembling.
359
360* Remove support for the RISC-V privileged specification, version 1.9.
361
ae774686
NC
362Changes in 2.34:
363
5eb617a7
L
364* Add -malign-branch-boundary=NUM, -malign-branch=TYPE[+TYPE...],
365 -malign-branch-prefix-size=NUM and -mbranches-within-32B-boundaries
366 options to x86 assembler to align branches within a fixed boundary
367 with segment prefixes or NOPs.
368
6655dba2
SB
369* Add support for Zilog eZ80 and Zilog Z180 CPUs.
370
371* Add support for z80-elf target.
372
373* Add support for relocation of each byte or word of multibyte value to Z80
374 targets (just use right shift to 0, 8, 16, or 24 bits or AND operation
375 with 0xff/0xffff mask): ld a, label >> 16 \ ld hl, label & 0xffff
376
377* Add SDCC support for Z80 targets.
378
60391a25
PB
379Changes in 2.33:
380
7738ddb4
MM
381* Add support for the Arm Scalable Vector Extension version 2 (SVE2)
382 instructions.
383
384* Add support for the Arm Transactional Memory Extension (TME)
385 instructions.
386
514bbb0f
AV
387* Add support for the Armv8.1-M Mainline and M-profile Vector Extension (MVE)
388 instructions.
389
b20d3859
BW
390* For MIPS, Add -m[no-]fix-loongson3-llsc option to fix (or not) Loongson3
391 LLSC Errata. Add a --enable-mips-fix-loongson3-llsc=[yes|no] configure
392 time option to set the default behavior. Set the default if the configure
393 option is not used to "no".
6f2117ba 394
546053ac
DZ
395* Add support for the Arm Cortex-A76AE, Cortex-A77 and Cortex-M35P
396 processors.
397
398* Add support for the AArch64 Cortex-A34, Cortex-A65, Cortex-A65AE,
399 Cortex-A76AE, and Cortex-A77 processors.
400
b20d3859
BW
401* Add .float16 directive for both Arm and AArch64 to allow encoding of 16-bit
402 floating point literals. Add .float16_format directive and
403 -mfp16-format=[ieee|alternative] option for Arm to control the format of the
404 encoding.
405
66f8b2cb
AB
406* Add --gdwarf-cie-version command line flag. This allows control over which
407 version of DWARF CIE the assembler creates.
408
f974f26c
NC
409Changes in 2.32:
410
03751133
L
411* Add -mvexwig=[0|1] option to x86 assembler to control encoding of
412 VEX.W-ignored (WIG) VEX instructions.
413
b4a3a7b4
L
414* Add -mx86-used-note=[yes|no] option to generate (or not) x86 GNU property
415 notes. Add a --enable-x86-used-note configure time option to set the
416 default behavior. Set the default if the configure option is not used
417 to "no".
418
a693765e
CX
419* Add support for the MIPS Loongson EXTensions R2 (EXT2) instructions.
420
bdc6c06e
CX
421* Add support for the MIPS Loongson EXTensions (EXT) instructions.
422
716c08de
CX
423* Add support for the MIPS Loongson Content Address Memory (CAM) ASE.
424
b8891f8d
AJ
425* Add support for the C-SKY processor series.
426
8095d2f7
CX
427* Add support for the MIPS Loongson MultiMedia extensions Instructions (MMI)
428 ASE.
429
719d8288
NC
430Changes in 2.31:
431
fc6141f0
NC
432* The ADR and ADRL pseudo-instructions supported by the ARM assembler
433 now only set the bottom bit of the address of thumb function symbols
434 if the -mthumb-interwork command line option is active.
435
6f20c942
FS
436* Add support for the MIPS Global INValidate (GINV) ASE.
437
730c3174
SE
438* Add support for the MIPS Cyclic Redudancy Check (CRC) ASE.
439
7b4ae824
JD
440* Add support for the Freescale S12Z architecture.
441
0df8ad28
NC
442* Add --generate-missing-build-notes=[yes|no] option to create (or not) GNU
443 Build Attribute notes if none are present in the input sources. Add a
444 --enable-generate-build-notes=[yes|no] configure time option to set the
445 default behaviour. Set the default if the configure option is not used
446 to "no".
447
bd5dea88
L
448* Remove -mold-gcc command-line option for x86 targets.
449
b6f8c7c4
L
450* Add -O[2|s] command-line options to x86 assembler to enable alternate
451 shorter instruction encoding.
452
8f065d3b 453* Add support for .nops directive. It is currently supported only for
62a02d25
L
454 x86 targets.
455
64411043
PD
456* Add support for the .insn directive on RISC-V targets.
457
9176ac5b
NC
458Changes in 2.30:
459
ba8826a8
AO
460* Add support for loaction views in DWARF debug line information.
461
55a09eb6
TG
462Changes in 2.29:
463
a91e1603
L
464* Add support for ELF SHF_GNU_MBIND.
465
f96bd6c2
PC
466* Add support for the WebAssembly file format and wasm32 ELF conversion.
467
7e0de605 468* PowerPC gas now checks that the correct register class is used in
ece5dcc1
AM
469 instructions. For instance, "addi %f4,%cr3,%r31" warns three times
470 that the registers are invalid.
7e0de605 471
93f11b16
DD
472* Add support for the Texas Instruments PRU processor.
473
0cda1e19
TP
474* Support for the ARMv8-R architecture and Cortex-R52 processor has been
475 added to the ARM port.
ced40572 476
9703a4ef
TG
477Changes in 2.28:
478
e23eba97
NC
479* Add support for the RISC-V architecture.
480
b19ea8d2 481* Add support for the ARM Cortex-M23 and Cortex-M33 processors.
ce1b0a45 482
96a84ea3
TG
483Changes in 2.27:
484
4e3e1fdf
L
485* Default to --enable-compressed-debug-sections=gas for Linux/x86 targets.
486
2edb36e7
NC
487* Add --no-pad-sections to stop the assembler from padding the end of output
488 sections up to their alignment boundary.
489
15afaa63
TP
490* Support for the ARMv8-M architecture has been added to the ARM port. Support
491 for the ARMv8-M Security and DSP Extensions has also been added to the ARM
492 port.
493
f36e33da
CZ
494* ARC backend accepts .extInstruction, .extCondCode, .extAuxRegister, and
495 .extCoreRegister pseudo-ops that allow an user to define custom
496 instructions, conditional codes, auxiliary and core registers.
497
b8871f35
L
498* Add a configure option --enable-elf-stt-common to decide whether ELF
499 assembler should generate common symbols with the STT_COMMON type by
500 default. Default to no.
501
a05a5b64 502* New command-line option --elf-stt-common= for ELF targets to control
b8871f35
L
503 whether to generate common symbols with the STT_COMMON type.
504
9fb71ee4
NC
505* Add ability to set section flags and types via numeric values for ELF
506 based targets.
81c23f82 507
0cb4071e
L
508* Add a configure option --enable-x86-relax-relocations to decide whether
509 x86 assembler should generate relax relocations by default. Default to
510 yes, except for x86 Solaris targets older than Solaris 12.
511
a05a5b64 512* New command-line option -mrelax-relocations= for x86 target to control
0cb4071e
L
513 whether to generate relax relocations.
514
a05a5b64 515* New command-line option -mfence-as-lock-add=yes for x86 target to encode
9d3fc4e1
L
516 lfence, mfence and sfence as "lock addl $0x0, (%[re]sp)".
517
4670103e
CZ
518* Add assembly-time relaxation option for ARC cpus.
519
9004b6bd
AB
520* Add --with-cpu=TYPE configure option for ARC gas. This allows the default
521 cpu type to be adjusted at configure time.
522
7feec526
TG
523Changes in 2.26:
524
edeefb67
L
525* Add a configure option --enable-compressed-debug-sections={all,gas} to
526 decide whether DWARF debug sections should be compressed by default.
e12fe555 527
886a2506
NC
528* Add support for the ARC EM/HS, and ARC600/700 architectures. Remove
529 assembler support for Argonaut RISC architectures.
530
d02603dc
NC
531* Symbol and label names can now be enclosed in double quotes (") which allows
532 them to contain characters that are not part of valid symbol names in high
533 level languages.
534
f33026a9
MW
535* Added the correctly spelled -march=armv6kz, for ARMv6KZ support. The
536 previous spelling, -march=armv6zk, is still accepted.
537
88f0ea34
MW
538* Support for the ARMv8.1 architecture has been added to the Aarch64 port.
539 Support for the individual ARMv8.1 Adv.SIMD, LOR and PAN architecture
540 extensions has also been added to the Aarch64 port.
541
a5932920
MW
542* Support for the ARMv8.1 architecture has been added to the ARM port. Support
543 for the individual ARMv8.1 Adv.SIMD and PAN architecture extensions has also
544 been added to the ARM port.
545
ea556d25
L
546* Extend --compress-debug-sections option to support
547 --compress-debug-sections=[none|zlib|zlib-gnu|zlib-gabi] for ELF
548 targets.
549
0d2b51ad
L
550* --compress-debug-sections is turned on for Linux/x86 by default.
551
c50415e2
TG
552Changes in 2.25:
553
f36e8886
BS
554* Add support for the AVR Tiny microcontrollers.
555
73589c9d
CS
556* Replace support for openrisc and or32 with support for or1k.
557
2e6976a8 558* Enhanced the ARM port to accept the assembler output from the CodeComposer
a05a5b64 559 Studio tool. Support is enabled via the new command-line option -mccs.
2e6976a8 560
35c08157
KLC
561* Add support for the Andes NDS32.
562
58ca03a2
TG
563Changes in 2.24:
564
13761a11
NC
565* Add support for the Texas Instruments MSP430X processor.
566
a05a5b64 567* Add -gdwarf-sections command-line option to enable per-code-section
b40bf0a2
NC
568 generation of DWARF .debug_line sections.
569
36591ba1
SL
570* Add support for Altera Nios II.
571
a3c62988
NC
572* Add support for the Imagination Technologies Meta processor.
573
5bf135a7
NC
574* Add support for the v850e3v5.
575
e8044f35
RS
576* Remove assembler support for MIPS ECOFF targets.
577
af18cb59
TG
578Changes in 2.23:
579
da2bb560
NC
580* Add support for the 64-bit ARM architecture: AArch64.
581
6927f982
NC
582* Add support for S12X processor.
583
b9c361e0
JL
584* Add support for the VLE extension to the PowerPC architecture.
585
f6c1a2d5
NC
586* Add support for the Freescale XGATE architecture.
587
fa94de6b
RM
588* Add support for .bundle_align_mode, .bundle_lock, and .bundle_unlock
589 directives. These are currently available only for x86 and ARM targets.
590
99c513f6
DD
591* Add support for the Renesas RL78 architecture.
592
cfb8c092
NC
593* Add support for the Adapteva EPIPHANY architecture.
594
fe13e45b 595* For x86, allow 'rep bsf', 'rep bsr', and 'rep ret' syntax.
29c048b6 596
a7142d94
TG
597Changes in 2.22:
598
69f56ae1 599* Add support for the Tilera TILEPro and TILE-Gx architectures.
44f45767 600
90b3661c 601Changes in 2.21:
44f45767 602
5fec8599
L
603* Gas no longer requires doubling of ampersands in macros.
604
40b36596
JM
605* Add support for the TMS320C6000 (TI C6X) processor family.
606
31907d5e
DK
607* GAS now understands an extended syntax in the .section directive flags
608 for COFF targets that allows the section's alignment to be specified. This
609 feature has also been backported to the 2.20 release series, starting with
610 2.20.1.
611
c7927a3c
NC
612* Add support for the Renesas RX processor.
613
a05a5b64 614* New command-line option, --compress-debug-sections, which requests
700c4060
CC
615 compression of DWARF debug information sections in the relocatable output
616 file. Compressed debug sections are supported by readelf, objdump, and
617 gold, but not currently by Gnu ld.
618
81c23f82
TG
619Changes in 2.20:
620
1cd986c5
NC
621* Added support for v850e2 and v850e2v3.
622
3e7a7d11
NC
623* GNU/Linux targets now supports "gnu_unique_object" as a value in the .type
624 pseudo op. It marks the symbol as being globally unique in the entire
625 process.
626
c921be7d
NC
627* ARM assembler now supports .inst[.nw] pseudo-ops to insert opcodes specified
628 in binary rather than text.
6e33da12 629
c1711530
DK
630* Add support for common symbol alignment to PE formats.
631
92846e72
CC
632* Add support for the new discriminator column in the DWARF line table,
633 with a discriminator operand for the .loc directive.
634
c3b7224a
NC
635* Add support for Sunplus score architecture.
636
d8045f23
NC
637* The .type pseudo-op now accepts a type of STT_GNU_IFUNC which can be used to
638 indicate that if the symbol is the target of a relocation, its value should
639 not be use. Instead the function should be invoked and its result used as
640 the value.
fa94de6b 641
84e94c90
NC
642* Add support for Lattice Mico32 (lm32) architecture.
643
fa94de6b 644* Add support for Xilinx MicroBlaze architecture.
caa03924 645
6e33da12
TG
646Changes in 2.19:
647
4f6d9c90
DJ
648* New pseudo op .cfi_val_encoded_addr, to record constant addresses in unwind
649 tables without runtime relocation.
650
a05a5b64 651* New command-line option, -h-tick-hex, for sh, m32c, and h8/300 targets, which
6fd4f6cc
DD
652 adds compatibility with H'00 style hex constants.
653
a05a5b64 654* New command-line option, -msse-check=[none|error|warning], for x86
daf50ae7
L
655 targets.
656
a05a5b64 657* New sub-option added to the assembler's -a command-line switch to
83f10cb2
NC
658 generate a listing output. The 'g' sub-option will insert into the listing
659 various information about the assembly, such as assembler version, the
a05a5b64 660 command-line options used, and a time stamp.
83f10cb2 661
a05a5b64 662* New command-line option -msse2avx for x86 target to encode SSE
c0f3af97
L
663 instructions with VEX prefix.
664
f1f8f695 665* Add Intel XSAVE, EPT, MOVBE, AES, PCLMUL, AVX/FMA support for x86 target.
c0f3af97 666
a05a5b64 667* New command-line options, -march=CPU[,+EXTENSION...], -mtune=CPU,
ae40c993
L
668 -mmnemonic=[att|intel], -msyntax=[att|intel], -mindex-reg,
669 -mnaked-reg and -mold-gcc, for x86 targets.
670
38a57ae7
NC
671* Support for generating wide character strings has been added via the new
672 pseudo ops: .string16, .string32 and .string64.
673
85f10a01
MM
674* Support for SSE5 has been added to the i386 port.
675
7c3d153f
NC
676Changes in 2.18:
677
ec2655a6
NC
678* The GAS sources are now released under the GPLv3.
679
3d3d428f
NC
680* Support for the National Semiconductor CR16 target has been added.
681
3f9ce309
AM
682* Added gas .reloc pseudo. This is a low-level interface for creating
683 relocations.
684
99ad8390
NC
685* Add support for x86_64 PE+ target.
686
1c0d3aa6 687* Add support for Score target.
83518699 688
ec2655a6
NC
689Changes in 2.17:
690
d70c5fc7
NC
691* Support for the Infineon XC16X has been added by KPIT Cummins Infosystems.
692
08333dc4
NS
693* Support for ms2 architecture has been added.
694
b7b8fb1d
NC
695* Support for the Z80 processor family has been added.
696
3e8a519c
MM
697* Add support for the "@<file>" syntax to the command line, so that extra
698 switches can be read from <file>.
699
a05a5b64 700* The SH target supports a new command-line switch --enable-reg-prefix which,
37dedf66
NC
701 if enabled, will allow register names to be optionally prefixed with a $
702 character. This allows register names to be distinguished from label names.
fa94de6b 703
6eaeac8a
JB
704* Macros with a variable number of arguments are now supported. See the
705 documentation for how this works.
706
4bdd3565
NC
707* Added --reduce-memory-overheads switch to reduce the size of the hash
708 tables used, at the expense of longer assembly times, and
709 --hash-size=<NUMBER> to set the size of the hash tables used by gas.
710
5e75c3ab
JB
711* Macro names and macro parameter names can now be any identifier that would
712 also be legal as a symbol elsewhere. For macro parameter names, this is
713 known to cause problems in certain sources when the respective target uses
714 characters inconsistently, and thus macro parameter references may no longer
715 be recognized as such (see the documentation for details).
fa94de6b 716
d2c5f73e
NC
717* Support the .f_floating, .d_floating, .g_floating and .h_floating directives
718 for the VAX target in order to be more compatible with the VAX MACRO
719 assembler.
720
a05a5b64 721* New command-line option -mtune=[itanium1|itanium2] for IA64 targets.
8c2fda1d 722
957d91c1
NC
723Changes in 2.16:
724
fffeaa5f
JB
725* Redefinition of macros now results in an error.
726
a05a5b64 727* New command-line option -mhint.b=[ok|warning|error] for IA64 targets.
91d777ee 728
a05a5b64 729* New command-line option -munwind-check=[warning|error] for IA64
970d6792
L
730 targets.
731
f1dab70d
JB
732* The IA64 port now uses automatic dependency violation removal as its default
733 mode.
734
7499d566
NC
735* Port to MAXQ processor contributed by HCL Tech.
736
7ed4c4c5
NC
737* Added support for generating unwind tables for ARM ELF targets.
738
a05a5b64 739* Add a -g command-line option to generate debug information in the target's
329e276d
NC
740 preferred debug format.
741
1fe1f39c
NC
742* Support for the crx-elf target added.
743
1a320fbb 744* Support for the sh-symbianelf target added.
1fe1f39c 745
0503b355
BF
746* Added a pseudo-op (.secrel32) to generate 32 bit section relative relocations
747 on pe[i]-i386; required for this target's DWARF 2 support.
748
6b6e92f4
NC
749* Support for Motorola MCF521x/5249/547x/548x added.
750
fd99574b
NC
751* Support for ColdFire EMAC instructions added and Motorola syntax for MAC/EMAC
752 instrucitons.
753
a05a5b64 754* New command-line option -mno-shared for MIPS ELF targets.
aa6975fb 755
a05a5b64 756* New command-line option --alternate and pseudo-ops .altmacro and .noaltmacro
caa32fe5
NC
757 added to enter (and leave) alternate macro syntax mode.
758
0477af35
NC
759Changes in 2.15:
760
7a7f4e42
CD
761* The MIPS -membedded-pic option (Embedded-PIC code generation) is
762 deprecated and will be removed in a future release.
763
6edf0760
NC
764* Added PIC m32r Linux (ELF) and support to M32R assembler.
765
09d92015
MM
766* Added support for ARM V6.
767
88da98f3
MS
768* Added support for sh4a and variants.
769
eb764db8
NC
770* Support for Renesas M32R2 added.
771
88da98f3
MS
772* Limited support for Mapping Symbols as specified in the ARM ELF
773 specification has been added to the arm assembler.
ed769ec1 774
0bbf2aa4
NC
775* On ARM architectures, added a new gas directive ".unreq" that undoes
776 definitions created by ".req".
777
3e602632
NC
778* Support for Motorola ColdFire MCF528x added.
779
05da4302
NC
780* Added --gstabs+ switch to enable the generation of STABS debug format
781 information with GNU extensions.
fa94de6b 782
6a265366
CD
783* Added support for MIPS64 Release 2.
784
8ad30312
NC
785* Added support for v850e1.
786
12b55ccc
L
787* Added -n switch for x86 assembler. By default, x86 GAS replaces
788 multiple nop instructions used for alignment within code sections
789 with multi-byte nop instructions such as leal 0(%esi,1),%esi. This
790 switch disables the optimization.
791
78849248
ILT
792* Removed -n option from MIPS assembler. It was not useful, and confused the
793 existing -non_shared option.
794
43c58ae6
CD
795Changes in 2.14:
796
69be0a2b
CD
797* Added support for MIPS32 Release 2.
798
e8fd7476
NC
799* Added support for Xtensa architecture.
800
e16bb312
NC
801* Support for Intel's iWMMXt processor (an ARM variant) added.
802
cce4814f
NC
803* An assembler test generator has been contributed and an example file that
804 uses it (gas/testsuite/gas/all/test-gen.c and test-exmaple.c).
fa94de6b 805
5177500f
NC
806* Support for SH2E added.
807
fea17916
NC
808* GASP has now been removed.
809
004d9caf
NC
810* Support for Texas Instruments TMS320C4x and TMS320C3x series of
811 DSP's contributed by Michael Hayes and Svein E. Seldal.
fa94de6b 812
a40cbfa3
NC
813* Support for the Ubicom IP2xxx microcontroller added.
814
2cbb2eef
NC
815Changes in 2.13:
816
a40cbfa3
NC
817* Support for the Fujitsu FRV architecture added by Red Hat. Models for FR400
818 and FR500 included.
0ebb9a87 819
a40cbfa3 820* Support for DLX processor added.
52216602 821
a40cbfa3
NC
822* GASP has now been deprecated and will be removed in a future release. Use
823 the macro facilities in GAS instead.
3f965e60 824
a40cbfa3
NC
825* GASP now correctly parses floating point numbers. Unless the base is
826 explicitly specified, they are interpreted as decimal numbers regardless of
827 the currently specified base.
1ac57253 828
9a66911f
NC
829Changes in 2.12:
830
a40cbfa3 831* Support for Don Knuth's MMIX, by Hans-Peter Nilsson.
49fda6c8 832
a40cbfa3 833* Support for the OpenRISC 32-bit embedded processor by OpenCores.
3b16e843 834
fa94de6b
RM
835* The ARM assembler now accepts -march=..., -mcpu=... and -mfpu=... for
836 specifying the target instruction set. The old method of specifying the
a40cbfa3
NC
837 target processor has been deprecated, but is still accepted for
838 compatibility.
03b1477f 839
a40cbfa3
NC
840* Support for the VFP floating-point instruction set has been added to
841 the ARM assembler.
252b5132 842
a40cbfa3
NC
843* New psuedo op: .incbin to include a set of binary data at a given point
844 in the assembly. Contributed by Anders Norlander.
7e005732 845
a40cbfa3
NC
846* The MIPS assembler now accepts -march/-mtune. -mcpu has been deprecated
847 but still works for compatability.
ec68c924 848
fa94de6b 849* The MIPS assembler no longer issues a warning by default when it
a05a5b64 850 generates a nop instruction from a macro. The new command-line option
a40cbfa3 851 -n will turn on the warning.
63486801 852
2dac7317
JW
853Changes in 2.11:
854
500800ca
NC
855* Support for PDP-11 and 2.11BSD a.out format, by Lars Brinkhoff.
856
a40cbfa3 857* x86 gas now supports the full Pentium4 instruction set.
a167610d 858
a40cbfa3 859* Support for AMD x86-64 architecture, by Jan Hubicka, SuSE Labs.
c0d8940f 860
a40cbfa3 861* Support for Motorola 68HC11 and 68HC12.
df86943d 862
a40cbfa3 863* Support for Texas Instruments TMS320C54x (tic54x).
39bec121 864
a40cbfa3 865* Support for IA-64.
2dac7317 866
a40cbfa3 867* Support for i860, by Jason Eckhardt.
22b36938 868
a40cbfa3 869* Support for CRIS (Axis Communications ETRAX series).
5bcac8a4 870
a40cbfa3 871* x86 gas has a new .arch pseudo op to specify the target CPU architecture.
a38cf1db 872
a05a5b64 873* x86 gas -q command-line option quietens warnings about register size changes
a40cbfa3
NC
874 due to suffix, indirect jmp/call without `*', stand-alone prefixes, and
875 translating various deprecated floating point instructions.
a38cf1db 876
252b5132
RH
877Changes in 2.10:
878
a40cbfa3
NC
879* Support for the ARM msr instruction was changed to only allow an immediate
880 operand when altering the flags field.
d14442f4 881
a40cbfa3 882* Support for ATMEL AVR.
adde6300 883
a40cbfa3 884* Support for IBM 370 ELF. Somewhat experimental.
b5ebe70e 885
a40cbfa3 886* Support for numbers with suffixes.
3fd9f047 887
a40cbfa3 888* Added support for breaking to the end of repeat loops.
6a6987a9 889
a40cbfa3 890* Added support for parallel instruction syntax (DOUBLEBAR_PARALLEL).
6a6987a9 891
a40cbfa3 892* New .elseif pseudo-op added.
3fd9f047 893
a40cbfa3 894* New --fatal-warnings option.
1f776aa5 895
a40cbfa3 896* picoJava architecture support added.
252b5132 897
a40cbfa3 898* Motorola MCore 210 processor support added.
041dd5a9 899
fa94de6b 900* A new pseudo-op .intel_syntax has been implemented to allow gas to parse i386
a40cbfa3 901 assembly programs with intel syntax.
252b5132 902
a40cbfa3 903* New pseudo-ops .func,.endfunc to aid in debugging user-written assembler code.
252b5132 904
a40cbfa3 905* Added -gdwarf2 option to generate DWARF 2 debugging information.
041dd5a9 906
a40cbfa3 907* Full 16-bit mode support for i386.
252b5132 908
fa94de6b 909* Greatly improved instruction operand checking for i386. This change will
a40cbfa3
NC
910 produce errors or warnings on incorrect assembly code that previous versions
911 of gas accepted. If you get unexpected messages from code that worked with
912 older versions of gas, please double check the code before reporting a bug.
252b5132 913
a40cbfa3 914* Weak symbol support added for COFF targets.
252b5132 915
a40cbfa3 916* Mitsubishi D30V support added.
252b5132 917
a40cbfa3 918* Texas Instruments c80 (tms320c80) support added.
252b5132 919
a40cbfa3 920* i960 ELF support added.
bedf545c 921
a40cbfa3 922* ARM ELF support added.
a057431b 923
252b5132
RH
924Changes in 2.9:
925
a40cbfa3 926* Texas Instruments c30 (tms320c30) support added.
252b5132 927
fa94de6b 928* The assembler now optimizes the exception frame information generated by egcs
a40cbfa3 929 and gcc 2.8. The new --traditional-format option disables this optimization.
252b5132 930
a40cbfa3 931* Added --gstabs option to generate stabs debugging information.
252b5132 932
fa94de6b 933* The -a option takes a new suboption, m (e.g., -alm) to expand macros in a
a40cbfa3 934 listing.
252b5132 935
a40cbfa3 936* Added -MD option to print dependencies.
252b5132
RH
937
938Changes in 2.8:
939
a40cbfa3 940* BeOS support added.
252b5132 941
a40cbfa3 942* MIPS16 support added.
252b5132 943
a40cbfa3 944* Motorola ColdFire 5200 support added (configure for m68k and use -m5200).
252b5132 945
a40cbfa3 946* Alpha/VMS support added.
252b5132 947
a40cbfa3
NC
948* m68k options --base-size-default-16, --base-size-default-32,
949 --disp-size-default-16, and --disp-size-default-32 added.
252b5132 950
a40cbfa3
NC
951* The alignment directives now take an optional third argument, which is the
952 maximum number of bytes to skip. If doing the alignment would require
953 skipping more than the given number of bytes, the alignment is not done at
954 all.
252b5132 955
a40cbfa3 956* The ELF assembler has a new pseudo-op, .symver, used for symbol versioning.
252b5132 957
a40cbfa3
NC
958* The -a option takes a new suboption, c (e.g., -alc), to skip false
959 conditionals in listings.
252b5132 960
a40cbfa3
NC
961* Added new pseudo-op, .equiv; it's like .equ, except that it is an error if
962 the symbol is already defined.
252b5132
RH
963
964Changes in 2.7:
965
a40cbfa3
NC
966* The PowerPC assembler now allows the use of symbolic register names (r0,
967 etc.) if -mregnames is used. Symbolic names preceded by a '%' (%r0, etc.)
968 can be used any time. PowerPC 860 move to/from SPR instructions have been
969 added.
252b5132 970
a40cbfa3 971* Alpha Linux (ELF) support added.
252b5132 972
a40cbfa3 973* PowerPC ELF support added.
252b5132 974
a40cbfa3 975* m68k Linux (ELF) support added.
252b5132 976
a40cbfa3 977* i960 Hx/Jx support added.
252b5132 978
a40cbfa3 979* i386/PowerPC gnu-win32 support added.
252b5132 980
a40cbfa3
NC
981* SCO ELF support added. For OpenServer 5 targets (i386-unknown-sco3.2v5) the
982 default is to build COFF-only support. To get a set of tools that generate
fa94de6b 983 ELF (they'll understand both COFF and ELF), you must configure with
a40cbfa3 984 target=i386-unknown-sco3.2v5elf.
252b5132 985
a40cbfa3 986* m88k-motorola-sysv3* support added.
252b5132
RH
987
988Changes in 2.6:
989
a40cbfa3 990* Gas now directly supports macros, without requiring GASP.
252b5132 991
a40cbfa3
NC
992* Gas now has an MRI assembler compatibility mode. Use -M or --mri to select
993 MRI mode. The pseudo-op ``.mri 1'' will switch into the MRI mode until the
994 ``.mri 0'' is seen; this can be convenient for inline assembler code.
252b5132 995
a40cbfa3 996* Added --defsym SYM=VALUE option.
252b5132 997
a40cbfa3 998* Added -mips4 support to MIPS assembler.
252b5132 999
a40cbfa3 1000* Added PIC support to Solaris and SPARC SunOS 4 assembler.
252b5132
RH
1001
1002Changes in 2.4:
1003
a40cbfa3 1004* Converted this directory to use an autoconf-generated configure script.
252b5132 1005
a40cbfa3 1006* ARM support, from Richard Earnshaw.
252b5132 1007
a40cbfa3
NC
1008* Updated VMS support, from Pat Rankin, including considerably improved
1009 debugging support.
252b5132 1010
a40cbfa3 1011* Support for the control registers in the 68060.
252b5132 1012
a40cbfa3 1013* Handles (ignores) a new directive ".this_GCC_requires_the_GNU_assembler", to
fa94de6b
RM
1014 provide for possible future gcc changes, for targets where gas provides some
1015 features not available in the native assembler. If the native assembler is
a40cbfa3 1016 used, it should become obvious pretty quickly what the problem is.
252b5132 1017
a40cbfa3 1018* Usage message is available with "--help".
252b5132 1019
fa94de6b 1020* The GNU Assembler Preprocessor (gasp) is included. (Actually, it was in 2.3
a40cbfa3 1021 also, but didn't get into the NEWS file.)
252b5132 1022
a40cbfa3 1023* Weak symbol support for a.out.
252b5132 1024
fa94de6b 1025* A bug in the listing code which could cause an infinite loop has been fixed.
a40cbfa3 1026 Bugs in listings when generating a COFF object file have also been fixed.
252b5132 1027
a40cbfa3
NC
1028* Initial i386-svr4 PIC implementation from Eric Youngdale, based on code by
1029 Paul Kranenburg.
252b5132 1030
a40cbfa3
NC
1031* Improved Alpha support. Immediate constants can have a much larger range
1032 now. Support for the 21164 has been contributed by Digital.
252b5132 1033
a40cbfa3 1034* Updated ns32k (pc532-mach, netbsd532) support from Ian Dall.
252b5132
RH
1035
1036Changes in 2.3:
1037
a40cbfa3 1038* Mach i386 support, by David Mackenzie and Ken Raeburn.
252b5132 1039
a40cbfa3 1040* RS/6000 and PowerPC support by Ian Taylor.
252b5132 1041
a40cbfa3
NC
1042* VMS command scripts (make-gas.com, config-gas.com) have been worked on a bit,
1043 based on mail received from various people. The `-h#' option should work
1044 again too.
252b5132 1045
a40cbfa3 1046* HP-PA work, by Jeff Law. Note, for the PA, gas-2.3 has been designed to work
fa94de6b 1047 with gdb-4.12 and gcc-2.6. As gcc-2.6 has not been released yet, a special
a40cbfa3
NC
1048 version of gcc-2.5.8 has been patched to work with gas-2.3. You can retrieve
1049 this special version of gcc-2.5.8 via anonymous ftp from jaguar.cs.utah.edu
1050 in the "dist" directory.
252b5132 1051
a40cbfa3
NC
1052* Vax support in gas fixed for BSD, so it builds and seems to run a couple
1053 simple tests okay. I haven't put it through extensive testing. (GNU make is
1054 currently required for BSD 4.3 builds.)
252b5132 1055
fa94de6b 1056* Support for the DEC Alpha, running OSF/1 (ECOFF format). The gas support is
a40cbfa3
NC
1057 based on code donated by CMU, which used an a.out-based format. I'm afraid
1058 the alpha-a.out support is pretty badly mangled, and much of it removed;
1059 making it work will require rewriting it as BFD support for the format anyways.
252b5132 1060
a40cbfa3 1061* Irix 5 support.
252b5132 1062
fa94de6b 1063* The test suites have been fixed up a bit, so that they should work with a
a40cbfa3 1064 couple different versions of expect and dejagnu.
252b5132 1065
fa94de6b
RM
1066* Symbols' values are now handled internally as expressions, permitting more
1067 flexibility in evaluating them in some cases. Some details of relocation
a40cbfa3
NC
1068 handling have also changed, and simple constant pool management has been
1069 added, to make the Alpha port easier.
252b5132 1070
a40cbfa3
NC
1071* New option "--statistics" for printing out program run times. This is
1072 intended to be used with the gcc "-Q" option, which prints out times spent in
1073 various phases of compilation. (You should be able to get all of them
1074 printed out with "gcc -Q -Wa,--statistics", I think.)
252b5132
RH
1075
1076Changes in 2.2:
1077
a40cbfa3 1078* RS/6000 AIX and MIPS SGI Irix 5 support has been added.
252b5132 1079
fa94de6b
RM
1080* Configurations that are still in development (and therefore are convenient to
1081 have listed in configure.in) still get rejected without a minor change to
a40cbfa3
NC
1082 gas/Makefile.in, so people not doing development work shouldn't get the
1083 impression that support for such configurations is actually believed to be
1084 reliable.
252b5132 1085
fa94de6b 1086* The program name (usually "as") is printed when a fatal error message is
a40cbfa3
NC
1087 displayed. This should prevent some confusion about the source of occasional
1088 messages about "internal errors".
252b5132 1089
fa94de6b 1090* ELF support is falling into place. Support for the 386 should be working.
a40cbfa3 1091 Support for SPARC Solaris is in. HPPA support from Utah is being integrated.
252b5132 1092
a40cbfa3
NC
1093* Symbol values are maintained as expressions instead of being immediately
1094 boiled down to add-symbol, sub-symbol, and constant. This permits slightly
1095 more complex calculations involving symbols whose values are not alreadey
1096 known.
252b5132 1097
a40cbfa3 1098* DBX-style debugging info ("stabs") is now supported for COFF formats.
fa94de6b
RM
1099 If any stabs directives are seen in the source, GAS will create two new
1100 sections: a ".stab" and a ".stabstr" section. The format of the .stab
a40cbfa3
NC
1101 section is nearly identical to the a.out symbol format, and .stabstr is
1102 its string table. For this to be useful, you must have configured GCC
1103 to generate stabs (by defining DBX_DEBUGGING_INFO), and must have a GDB
1104 that can use the stab sections (4.11 or later).
252b5132 1105
fa94de6b 1106* LynxOS, on i386 and m68k platforms, is now supported. SPARC LynxOS
a40cbfa3 1107 support is in progress.
252b5132
RH
1108
1109Changes in 2.1:
1110
fa94de6b 1111* Several small fixes for i386-aix (PS/2) support from Minh Tran-Le have been
a40cbfa3 1112 incorporated, but not well tested yet.
252b5132 1113
fa94de6b 1114* Altered the opcode table split for m68k; it should require less VM to compile
a40cbfa3 1115 with gcc now.
252b5132 1116
a40cbfa3
NC
1117* Some minor adjustments to add (Convergent Technologies') Miniframe support,
1118 suggested by Ronald Cole.
252b5132 1119
a40cbfa3
NC
1120* HPPA support (running OSF only, not HPUX) has been contributed by Utah. This
1121 includes improved ELF support, which I've started adapting for SPARC Solaris
1122 2.x. Integration isn't completely, so it probably won't work.
252b5132 1123
a40cbfa3 1124* HP9000/300 support, donated by HP, has been merged in.
252b5132 1125
a40cbfa3 1126* Ian Taylor has finished the MIPS ECOFF (Ultrix, Irix) support.
252b5132 1127
a40cbfa3 1128* Better error messages for unsupported configurations (e.g., hppa-hpux).
252b5132 1129
a40cbfa3 1130* Test suite framework is starting to become reasonable.
252b5132
RH
1131
1132Changes in 2.0:
1133
a40cbfa3 1134* Mostly bug fixes.
252b5132 1135
a40cbfa3 1136* Some more merging of BFD and ELF code, but ELF still doesn't work.
252b5132
RH
1137
1138Changes in 1.94:
1139
a40cbfa3
NC
1140* BFD merge is partly done. Adventurous souls may try giving configure the
1141 "--with-bfd-assembler" option. Currently, ELF format requires it, a.out
1142 format accepts it; SPARC CPU accepts it. It's the default only for OS "elf"
1143 or "solaris". (ELF isn't really supported yet. It needs work. I've got
1144 some code from Utah for HP-PA ELF, and from DG for m88k ELF, but they're not
1145 fully merged yet.)
252b5132 1146
a40cbfa3
NC
1147* The 68K opcode table has been split in half. It should now compile under gcc
1148 without consuming ridiculous amounts of memory.
252b5132 1149
a40cbfa3
NC
1150* A couple data structures have been reduced in size. This should result in
1151 saving a little bit of space at runtime.
252b5132 1152
a40cbfa3
NC
1153* Support for MIPS, from OSF and Ralph Campbell, has been merged in. The OSF
1154 code provided ROSE format support, which I haven't merged in yet. (I can
1155 make it available, if anyone wants to try it out.) Ralph's code, for BSD
1156 4.4, supports a.out format. We don't have ECOFF support in just yet; it's
1157 coming.
252b5132 1158
a40cbfa3 1159* Support for the Hitachi H8/500 has been added.
252b5132 1160
a40cbfa3
NC
1161* VMS host and target support should be working now, thanks chiefly to Eric
1162 Youngdale.
252b5132
RH
1163
1164Changes in 1.93.01:
1165
a40cbfa3 1166* For m68k, support for more processors has been added: 68040, CPU32, 68851.
252b5132 1167
a40cbfa3 1168* For i386, .align is now power-of-two; was number-of-bytes.
252b5132 1169
a40cbfa3
NC
1170* For m68k, "%" is now accepted before register names. For COFF format, which
1171 doesn't use underscore prefixes for C labels, it is required, so variable "a0"
1172 can be distinguished from the register.
252b5132 1173
a40cbfa3
NC
1174* Last public release was 1.38. Lots of configuration changes since then, lots
1175 of new CPUs and formats, lots of bugs fixed.
252b5132
RH
1176
1177\f
fd67aa11 1178Copyright (C) 2012-2024 Free Software Foundation, Inc.
5bf135a7
NC
1179
1180Copying and distribution of this file, with or without modification,
1181are permitted in any medium without royalty provided the copyright
1182notice and this notice are preserved.
1183
252b5132
RH
1184Local variables:
1185fill-column: 79
1186End: