]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/NEWS
gas: NEWS: Add the RISC-V features for 2.35
[thirdparty/binutils-gdb.git] / gas / NEWS
CommitLineData
252b5132 1-*- text -*-
6d96a594 2
0bd09323
NC
3Changes in 2.39:
4
c085ab00
JB
5* Remove (rudimentary) support for the x86-64 sub-architectures Intel L1OM and
6 Intel K1OM.
7
a74e1cb3
NC
8Changes in 2.38:
9
36cb9e7e
RS
10* Add support for AArch64 system registers that were missing in previous
11 releases.
12
4462d7c4 13* Add support for the LoongArch instruction set.
14
c8480b58
L
15* Add a command-line option, -muse-unaligned-vector-move, for x86 target
16 to encode aligned vector move as unaligned vector move.
17
80cfde76
PW
18* Add support for Cortex-R52+ for Arm.
19
50aaf5e6 20* Add support for Cortex-A510, Cortex-A710, Cortex-X2 for AArch64.
98ab23ab 21
14f45859
PW
22* Add support for Cortex-A710 for Arm.
23
57f02370
PW
24* Add support for Scalable Matrix Extension (SME) for AArch64.
25
578c64a4
NC
26* The --multibyte-handling=[allow|warn|warn-sym-only] option tells the
27 assembler what to when it encoutners multibyte characters in the input. The
28 default is to allow them. Setting the option to "warn" will generate a
29 warning message whenever any multibyte character is encountered. Using the
30 option to "warn-sym-only" will make the assembler generate a warning whenever a
31 symbol is defined containing multibyte characters. (References to undefined
32 symbols will not generate warnings).
33
ff01bb6c
L
34* Outputs of .ds.x directive and .tfloat directive with hex input from
35 x86 assembler have been reduced from 12 bytes to 10 bytes to match the
36 output of .tfloat directive.
37
35180222
RS
38* Add support for 'armv8.8-a', 'armv9-a', 'armv9.1-a', 'armv9.2-a' and
39 'armv9.3-a' for -march in AArch64 GAS.
d5007f02 40
a2b1ea81
RS
41* Add support for 'armv8.7-a', 'armv8.8-a', 'armv9-a', 'armv9.1-a',
42 'armv9.2-a' and 'armv9.3-a' for -march in Arm GAS.
3197e593 43
0cc78721
CL
44* Add support for Intel AVX512_FP16 instructions.
45
51419248
NC
46Changes in 2.37:
47
933feaf3
AM
48* arm-symbianelf support removed.
49
02202574
PW
50* Add support for Realm Management Extension (RME) for AArch64.
51
055bc77a
NC
52Changes in 2.36:
53
58bf9b6a
L
54* Add support for Intel AVX VNNI instructions.
55
c1fa250a
LC
56* Add support for Intel HRESET instruction.
57
f64c42a9
LC
58* Add support for Intel UINTR instructions.
59
6d96a594
C
60* Support non-absolute segment values for i386 lcall and ljmp.
61
b71702f1
NC
62* When setting the link order attribute of ELF sections, it is now possible to
63 use a numeric section index instead of symbol name.
42c36b73 64
a3a02fe8
PW
65* Add support for Cortex-A78, Cortex-A78AE, Cortex-A78C and Cortex-X1 for
66 AArch64 and ARM.
b71702f1 67 Add support for Cortex-R82, Neoverse V1, and Neoverse N2 for ARM.
77718e5b 68
b71702f1 69* Add support for ETMv4 (Embedded Trace Macrocell), ETE (Embedded Trace
82c70b08
KT
70 Extension), TRBE (Trace Buffer Extension)and BRBE (Branch Record Buffer
71 Extension) system registers for AArch64.
c81946ef 72
8926e54e 73* Add support for Armv8-R and Armv8.7-A AArch64.
c81946ef 74
a984d94a 75* Add support for DSB memory nXS barrier, WFET and WFIT instruction for Armv8.7
82503ca7 76 AArch64.
fd195909 77
e64441b1 78* Add support for +flagm feature for -march in Armv8.4 AArch64.
dd4a72c8 79
fd65497d
PW
80* Add support for +ls64 feature for -march in Armv8.7 AArch64. Add atomic
81 64-byte load/store instructions for this feature.
82
3f4ff088
PW
83* Add support for +pauth (Pointer Authentication) feature for -march in
84 AArch64.
85
81d54bb7 86* Add support for Intel TDX instructions.
96a84ea3 87
c4694f17
TG
88* Add support for Intel Key Locker instructions.
89
b1766e7c
NC
90* Added a .nop directive to generate a single no-op instruction in a target
91 neutral manner. This instruction does have an effect on DWARF line number
92 generation, if that is active.
93
a0522545
ML
94* Removed --reduce-memory-overheads and --hash-size as gas now
95 uses hash tables that can be expand and shrink automatically.
96
789198ca
L
97* Add {disp16} pseudo prefix to x86 assembler.
98
260cd341
LC
99* Add support for Intel AMX instructions.
100
939b95c7
L
101* Configure with --enable-x86-used-note by default for Linux/x86.
102
99fabbc9
JL
103* Add support for the SHF_GNU_RETAIN flag, which can be applied to
104 sections using the 'R' flag in the .section directive.
105 SHF_GNU_RETAIN specifies that the section should not be garbage
106 collected by the linker. It requires the GNU or FreeBSD ELF OSABIs.
107
b115b9fd
NC
108Changes in 2.35:
109
bbd19b19
L
110* X86 NaCl target support is removed.
111
6914be53
L
112* Extend .symver directive to update visibility of the original symbol
113 and assign one original symbol to different versioned symbols.
114
6e0e8b45
L
115* Add support for Intel SERIALIZE and TSXLDTRK instructions.
116
9e8f1c90
L
117* Add -mlfence-after-load=, -mlfence-before-indirect-branch= and
118 -mlfence-before-ret= options to x86 assembler to help mitigate
119 CVE-2020-0551.
120
5496f3c6
NC
121* Add --gdwarf-5 option to the assembler to generate DWARF 5 debug output
122 (if such output is being generated). Added the ability to generate
123 version 5 .debug_line sections.
124
251dae91
TC
125* Add -mbig-obj support to i386 MingW targets.
126
4362996c
PD
127* Add support for the -mriscv-isa-version argument, to select the version of
128 the RISC-V ISA specification used when assembling.
129
130* Remove support for the RISC-V privileged specification, version 1.9.
131
ae774686
NC
132Changes in 2.34:
133
5eb617a7
L
134* Add -malign-branch-boundary=NUM, -malign-branch=TYPE[+TYPE...],
135 -malign-branch-prefix-size=NUM and -mbranches-within-32B-boundaries
136 options to x86 assembler to align branches within a fixed boundary
137 with segment prefixes or NOPs.
138
6655dba2
SB
139* Add support for Zilog eZ80 and Zilog Z180 CPUs.
140
141* Add support for z80-elf target.
142
143* Add support for relocation of each byte or word of multibyte value to Z80
144 targets (just use right shift to 0, 8, 16, or 24 bits or AND operation
145 with 0xff/0xffff mask): ld a, label >> 16 \ ld hl, label & 0xffff
146
147* Add SDCC support for Z80 targets.
148
60391a25
PB
149Changes in 2.33:
150
7738ddb4
MM
151* Add support for the Arm Scalable Vector Extension version 2 (SVE2)
152 instructions.
153
154* Add support for the Arm Transactional Memory Extension (TME)
155 instructions.
156
514bbb0f
AV
157* Add support for the Armv8.1-M Mainline and M-profile Vector Extension (MVE)
158 instructions.
159
b20d3859
BW
160* For MIPS, Add -m[no-]fix-loongson3-llsc option to fix (or not) Loongson3
161 LLSC Errata. Add a --enable-mips-fix-loongson3-llsc=[yes|no] configure
162 time option to set the default behavior. Set the default if the configure
163 option is not used to "no".
6f2117ba 164
546053ac
DZ
165* Add support for the Arm Cortex-A76AE, Cortex-A77 and Cortex-M35P
166 processors.
167
168* Add support for the AArch64 Cortex-A34, Cortex-A65, Cortex-A65AE,
169 Cortex-A76AE, and Cortex-A77 processors.
170
b20d3859
BW
171* Add .float16 directive for both Arm and AArch64 to allow encoding of 16-bit
172 floating point literals. Add .float16_format directive and
173 -mfp16-format=[ieee|alternative] option for Arm to control the format of the
174 encoding.
175
66f8b2cb
AB
176* Add --gdwarf-cie-version command line flag. This allows control over which
177 version of DWARF CIE the assembler creates.
178
f974f26c
NC
179Changes in 2.32:
180
03751133
L
181* Add -mvexwig=[0|1] option to x86 assembler to control encoding of
182 VEX.W-ignored (WIG) VEX instructions.
183
b4a3a7b4
L
184* Add -mx86-used-note=[yes|no] option to generate (or not) x86 GNU property
185 notes. Add a --enable-x86-used-note configure time option to set the
186 default behavior. Set the default if the configure option is not used
187 to "no".
188
a693765e
CX
189* Add support for the MIPS Loongson EXTensions R2 (EXT2) instructions.
190
bdc6c06e
CX
191* Add support for the MIPS Loongson EXTensions (EXT) instructions.
192
716c08de
CX
193* Add support for the MIPS Loongson Content Address Memory (CAM) ASE.
194
b8891f8d
AJ
195* Add support for the C-SKY processor series.
196
8095d2f7
CX
197* Add support for the MIPS Loongson MultiMedia extensions Instructions (MMI)
198 ASE.
199
719d8288
NC
200Changes in 2.31:
201
fc6141f0
NC
202* The ADR and ADRL pseudo-instructions supported by the ARM assembler
203 now only set the bottom bit of the address of thumb function symbols
204 if the -mthumb-interwork command line option is active.
205
6f20c942
FS
206* Add support for the MIPS Global INValidate (GINV) ASE.
207
730c3174
SE
208* Add support for the MIPS Cyclic Redudancy Check (CRC) ASE.
209
7b4ae824
JD
210* Add support for the Freescale S12Z architecture.
211
0df8ad28
NC
212* Add --generate-missing-build-notes=[yes|no] option to create (or not) GNU
213 Build Attribute notes if none are present in the input sources. Add a
214 --enable-generate-build-notes=[yes|no] configure time option to set the
215 default behaviour. Set the default if the configure option is not used
216 to "no".
217
bd5dea88
L
218* Remove -mold-gcc command-line option for x86 targets.
219
b6f8c7c4
L
220* Add -O[2|s] command-line options to x86 assembler to enable alternate
221 shorter instruction encoding.
222
8f065d3b 223* Add support for .nops directive. It is currently supported only for
62a02d25
L
224 x86 targets.
225
64411043
PD
226* Add support for the .insn directive on RISC-V targets.
227
9176ac5b
NC
228Changes in 2.30:
229
ba8826a8
AO
230* Add support for loaction views in DWARF debug line information.
231
55a09eb6
TG
232Changes in 2.29:
233
a91e1603
L
234* Add support for ELF SHF_GNU_MBIND.
235
f96bd6c2
PC
236* Add support for the WebAssembly file format and wasm32 ELF conversion.
237
7e0de605 238* PowerPC gas now checks that the correct register class is used in
ece5dcc1
AM
239 instructions. For instance, "addi %f4,%cr3,%r31" warns three times
240 that the registers are invalid.
7e0de605 241
93f11b16
DD
242* Add support for the Texas Instruments PRU processor.
243
0cda1e19
TP
244* Support for the ARMv8-R architecture and Cortex-R52 processor has been
245 added to the ARM port.
ced40572 246
9703a4ef
TG
247Changes in 2.28:
248
e23eba97
NC
249* Add support for the RISC-V architecture.
250
b19ea8d2 251* Add support for the ARM Cortex-M23 and Cortex-M33 processors.
ce1b0a45 252
96a84ea3
TG
253Changes in 2.27:
254
4e3e1fdf
L
255* Default to --enable-compressed-debug-sections=gas for Linux/x86 targets.
256
2edb36e7
NC
257* Add --no-pad-sections to stop the assembler from padding the end of output
258 sections up to their alignment boundary.
259
15afaa63
TP
260* Support for the ARMv8-M architecture has been added to the ARM port. Support
261 for the ARMv8-M Security and DSP Extensions has also been added to the ARM
262 port.
263
f36e33da
CZ
264* ARC backend accepts .extInstruction, .extCondCode, .extAuxRegister, and
265 .extCoreRegister pseudo-ops that allow an user to define custom
266 instructions, conditional codes, auxiliary and core registers.
267
b8871f35
L
268* Add a configure option --enable-elf-stt-common to decide whether ELF
269 assembler should generate common symbols with the STT_COMMON type by
270 default. Default to no.
271
a05a5b64 272* New command-line option --elf-stt-common= for ELF targets to control
b8871f35
L
273 whether to generate common symbols with the STT_COMMON type.
274
9fb71ee4
NC
275* Add ability to set section flags and types via numeric values for ELF
276 based targets.
81c23f82 277
0cb4071e
L
278* Add a configure option --enable-x86-relax-relocations to decide whether
279 x86 assembler should generate relax relocations by default. Default to
280 yes, except for x86 Solaris targets older than Solaris 12.
281
a05a5b64 282* New command-line option -mrelax-relocations= for x86 target to control
0cb4071e
L
283 whether to generate relax relocations.
284
a05a5b64 285* New command-line option -mfence-as-lock-add=yes for x86 target to encode
9d3fc4e1
L
286 lfence, mfence and sfence as "lock addl $0x0, (%[re]sp)".
287
4670103e
CZ
288* Add assembly-time relaxation option for ARC cpus.
289
9004b6bd
AB
290* Add --with-cpu=TYPE configure option for ARC gas. This allows the default
291 cpu type to be adjusted at configure time.
292
7feec526
TG
293Changes in 2.26:
294
edeefb67
L
295* Add a configure option --enable-compressed-debug-sections={all,gas} to
296 decide whether DWARF debug sections should be compressed by default.
e12fe555 297
886a2506
NC
298* Add support for the ARC EM/HS, and ARC600/700 architectures. Remove
299 assembler support for Argonaut RISC architectures.
300
d02603dc
NC
301* Symbol and label names can now be enclosed in double quotes (") which allows
302 them to contain characters that are not part of valid symbol names in high
303 level languages.
304
f33026a9
MW
305* Added the correctly spelled -march=armv6kz, for ARMv6KZ support. The
306 previous spelling, -march=armv6zk, is still accepted.
307
88f0ea34
MW
308* Support for the ARMv8.1 architecture has been added to the Aarch64 port.
309 Support for the individual ARMv8.1 Adv.SIMD, LOR and PAN architecture
310 extensions has also been added to the Aarch64 port.
311
a5932920
MW
312* Support for the ARMv8.1 architecture has been added to the ARM port. Support
313 for the individual ARMv8.1 Adv.SIMD and PAN architecture extensions has also
314 been added to the ARM port.
315
ea556d25
L
316* Extend --compress-debug-sections option to support
317 --compress-debug-sections=[none|zlib|zlib-gnu|zlib-gabi] for ELF
318 targets.
319
0d2b51ad
L
320* --compress-debug-sections is turned on for Linux/x86 by default.
321
c50415e2
TG
322Changes in 2.25:
323
f36e8886
BS
324* Add support for the AVR Tiny microcontrollers.
325
73589c9d
CS
326* Replace support for openrisc and or32 with support for or1k.
327
2e6976a8 328* Enhanced the ARM port to accept the assembler output from the CodeComposer
a05a5b64 329 Studio tool. Support is enabled via the new command-line option -mccs.
2e6976a8 330
35c08157
KLC
331* Add support for the Andes NDS32.
332
58ca03a2
TG
333Changes in 2.24:
334
13761a11
NC
335* Add support for the Texas Instruments MSP430X processor.
336
a05a5b64 337* Add -gdwarf-sections command-line option to enable per-code-section
b40bf0a2
NC
338 generation of DWARF .debug_line sections.
339
36591ba1
SL
340* Add support for Altera Nios II.
341
a3c62988
NC
342* Add support for the Imagination Technologies Meta processor.
343
5bf135a7
NC
344* Add support for the v850e3v5.
345
e8044f35
RS
346* Remove assembler support for MIPS ECOFF targets.
347
af18cb59
TG
348Changes in 2.23:
349
da2bb560
NC
350* Add support for the 64-bit ARM architecture: AArch64.
351
6927f982
NC
352* Add support for S12X processor.
353
b9c361e0
JL
354* Add support for the VLE extension to the PowerPC architecture.
355
f6c1a2d5
NC
356* Add support for the Freescale XGATE architecture.
357
fa94de6b
RM
358* Add support for .bundle_align_mode, .bundle_lock, and .bundle_unlock
359 directives. These are currently available only for x86 and ARM targets.
360
99c513f6
DD
361* Add support for the Renesas RL78 architecture.
362
cfb8c092
NC
363* Add support for the Adapteva EPIPHANY architecture.
364
fe13e45b 365* For x86, allow 'rep bsf', 'rep bsr', and 'rep ret' syntax.
29c048b6 366
a7142d94
TG
367Changes in 2.22:
368
69f56ae1 369* Add support for the Tilera TILEPro and TILE-Gx architectures.
44f45767 370
90b3661c 371Changes in 2.21:
44f45767 372
5fec8599
L
373* Gas no longer requires doubling of ampersands in macros.
374
40b36596
JM
375* Add support for the TMS320C6000 (TI C6X) processor family.
376
31907d5e
DK
377* GAS now understands an extended syntax in the .section directive flags
378 for COFF targets that allows the section's alignment to be specified. This
379 feature has also been backported to the 2.20 release series, starting with
380 2.20.1.
381
c7927a3c
NC
382* Add support for the Renesas RX processor.
383
a05a5b64 384* New command-line option, --compress-debug-sections, which requests
700c4060
CC
385 compression of DWARF debug information sections in the relocatable output
386 file. Compressed debug sections are supported by readelf, objdump, and
387 gold, but not currently by Gnu ld.
388
81c23f82
TG
389Changes in 2.20:
390
1cd986c5
NC
391* Added support for v850e2 and v850e2v3.
392
3e7a7d11
NC
393* GNU/Linux targets now supports "gnu_unique_object" as a value in the .type
394 pseudo op. It marks the symbol as being globally unique in the entire
395 process.
396
c921be7d
NC
397* ARM assembler now supports .inst[.nw] pseudo-ops to insert opcodes specified
398 in binary rather than text.
6e33da12 399
c1711530
DK
400* Add support for common symbol alignment to PE formats.
401
92846e72
CC
402* Add support for the new discriminator column in the DWARF line table,
403 with a discriminator operand for the .loc directive.
404
c3b7224a
NC
405* Add support for Sunplus score architecture.
406
d8045f23
NC
407* The .type pseudo-op now accepts a type of STT_GNU_IFUNC which can be used to
408 indicate that if the symbol is the target of a relocation, its value should
409 not be use. Instead the function should be invoked and its result used as
410 the value.
fa94de6b 411
84e94c90
NC
412* Add support for Lattice Mico32 (lm32) architecture.
413
fa94de6b 414* Add support for Xilinx MicroBlaze architecture.
caa03924 415
6e33da12
TG
416Changes in 2.19:
417
4f6d9c90
DJ
418* New pseudo op .cfi_val_encoded_addr, to record constant addresses in unwind
419 tables without runtime relocation.
420
a05a5b64 421* New command-line option, -h-tick-hex, for sh, m32c, and h8/300 targets, which
6fd4f6cc
DD
422 adds compatibility with H'00 style hex constants.
423
a05a5b64 424* New command-line option, -msse-check=[none|error|warning], for x86
daf50ae7
L
425 targets.
426
a05a5b64 427* New sub-option added to the assembler's -a command-line switch to
83f10cb2
NC
428 generate a listing output. The 'g' sub-option will insert into the listing
429 various information about the assembly, such as assembler version, the
a05a5b64 430 command-line options used, and a time stamp.
83f10cb2 431
a05a5b64 432* New command-line option -msse2avx for x86 target to encode SSE
c0f3af97
L
433 instructions with VEX prefix.
434
f1f8f695 435* Add Intel XSAVE, EPT, MOVBE, AES, PCLMUL, AVX/FMA support for x86 target.
c0f3af97 436
a05a5b64 437* New command-line options, -march=CPU[,+EXTENSION...], -mtune=CPU,
ae40c993
L
438 -mmnemonic=[att|intel], -msyntax=[att|intel], -mindex-reg,
439 -mnaked-reg and -mold-gcc, for x86 targets.
440
38a57ae7
NC
441* Support for generating wide character strings has been added via the new
442 pseudo ops: .string16, .string32 and .string64.
443
85f10a01
MM
444* Support for SSE5 has been added to the i386 port.
445
7c3d153f
NC
446Changes in 2.18:
447
ec2655a6
NC
448* The GAS sources are now released under the GPLv3.
449
3d3d428f
NC
450* Support for the National Semiconductor CR16 target has been added.
451
3f9ce309
AM
452* Added gas .reloc pseudo. This is a low-level interface for creating
453 relocations.
454
99ad8390
NC
455* Add support for x86_64 PE+ target.
456
1c0d3aa6 457* Add support for Score target.
83518699 458
ec2655a6
NC
459Changes in 2.17:
460
d70c5fc7
NC
461* Support for the Infineon XC16X has been added by KPIT Cummins Infosystems.
462
08333dc4
NS
463* Support for ms2 architecture has been added.
464
b7b8fb1d
NC
465* Support for the Z80 processor family has been added.
466
3e8a519c
MM
467* Add support for the "@<file>" syntax to the command line, so that extra
468 switches can be read from <file>.
469
a05a5b64 470* The SH target supports a new command-line switch --enable-reg-prefix which,
37dedf66
NC
471 if enabled, will allow register names to be optionally prefixed with a $
472 character. This allows register names to be distinguished from label names.
fa94de6b 473
6eaeac8a
JB
474* Macros with a variable number of arguments are now supported. See the
475 documentation for how this works.
476
4bdd3565
NC
477* Added --reduce-memory-overheads switch to reduce the size of the hash
478 tables used, at the expense of longer assembly times, and
479 --hash-size=<NUMBER> to set the size of the hash tables used by gas.
480
5e75c3ab
JB
481* Macro names and macro parameter names can now be any identifier that would
482 also be legal as a symbol elsewhere. For macro parameter names, this is
483 known to cause problems in certain sources when the respective target uses
484 characters inconsistently, and thus macro parameter references may no longer
485 be recognized as such (see the documentation for details).
fa94de6b 486
d2c5f73e
NC
487* Support the .f_floating, .d_floating, .g_floating and .h_floating directives
488 for the VAX target in order to be more compatible with the VAX MACRO
489 assembler.
490
a05a5b64 491* New command-line option -mtune=[itanium1|itanium2] for IA64 targets.
8c2fda1d 492
957d91c1
NC
493Changes in 2.16:
494
fffeaa5f
JB
495* Redefinition of macros now results in an error.
496
a05a5b64 497* New command-line option -mhint.b=[ok|warning|error] for IA64 targets.
91d777ee 498
a05a5b64 499* New command-line option -munwind-check=[warning|error] for IA64
970d6792
L
500 targets.
501
f1dab70d
JB
502* The IA64 port now uses automatic dependency violation removal as its default
503 mode.
504
7499d566
NC
505* Port to MAXQ processor contributed by HCL Tech.
506
7ed4c4c5
NC
507* Added support for generating unwind tables for ARM ELF targets.
508
a05a5b64 509* Add a -g command-line option to generate debug information in the target's
329e276d
NC
510 preferred debug format.
511
1fe1f39c
NC
512* Support for the crx-elf target added.
513
1a320fbb 514* Support for the sh-symbianelf target added.
1fe1f39c 515
0503b355
BF
516* Added a pseudo-op (.secrel32) to generate 32 bit section relative relocations
517 on pe[i]-i386; required for this target's DWARF 2 support.
518
6b6e92f4
NC
519* Support for Motorola MCF521x/5249/547x/548x added.
520
fd99574b
NC
521* Support for ColdFire EMAC instructions added and Motorola syntax for MAC/EMAC
522 instrucitons.
523
a05a5b64 524* New command-line option -mno-shared for MIPS ELF targets.
aa6975fb 525
a05a5b64 526* New command-line option --alternate and pseudo-ops .altmacro and .noaltmacro
caa32fe5
NC
527 added to enter (and leave) alternate macro syntax mode.
528
0477af35
NC
529Changes in 2.15:
530
7a7f4e42
CD
531* The MIPS -membedded-pic option (Embedded-PIC code generation) is
532 deprecated and will be removed in a future release.
533
6edf0760
NC
534* Added PIC m32r Linux (ELF) and support to M32R assembler.
535
09d92015
MM
536* Added support for ARM V6.
537
88da98f3
MS
538* Added support for sh4a and variants.
539
eb764db8
NC
540* Support for Renesas M32R2 added.
541
88da98f3
MS
542* Limited support for Mapping Symbols as specified in the ARM ELF
543 specification has been added to the arm assembler.
ed769ec1 544
0bbf2aa4
NC
545* On ARM architectures, added a new gas directive ".unreq" that undoes
546 definitions created by ".req".
547
3e602632
NC
548* Support for Motorola ColdFire MCF528x added.
549
05da4302
NC
550* Added --gstabs+ switch to enable the generation of STABS debug format
551 information with GNU extensions.
fa94de6b 552
6a265366
CD
553* Added support for MIPS64 Release 2.
554
8ad30312
NC
555* Added support for v850e1.
556
12b55ccc
L
557* Added -n switch for x86 assembler. By default, x86 GAS replaces
558 multiple nop instructions used for alignment within code sections
559 with multi-byte nop instructions such as leal 0(%esi,1),%esi. This
560 switch disables the optimization.
561
78849248
ILT
562* Removed -n option from MIPS assembler. It was not useful, and confused the
563 existing -non_shared option.
564
43c58ae6
CD
565Changes in 2.14:
566
69be0a2b
CD
567* Added support for MIPS32 Release 2.
568
e8fd7476
NC
569* Added support for Xtensa architecture.
570
e16bb312
NC
571* Support for Intel's iWMMXt processor (an ARM variant) added.
572
cce4814f
NC
573* An assembler test generator has been contributed and an example file that
574 uses it (gas/testsuite/gas/all/test-gen.c and test-exmaple.c).
fa94de6b 575
5177500f
NC
576* Support for SH2E added.
577
fea17916
NC
578* GASP has now been removed.
579
004d9caf
NC
580* Support for Texas Instruments TMS320C4x and TMS320C3x series of
581 DSP's contributed by Michael Hayes and Svein E. Seldal.
fa94de6b 582
a40cbfa3
NC
583* Support for the Ubicom IP2xxx microcontroller added.
584
2cbb2eef
NC
585Changes in 2.13:
586
a40cbfa3
NC
587* Support for the Fujitsu FRV architecture added by Red Hat. Models for FR400
588 and FR500 included.
0ebb9a87 589
a40cbfa3 590* Support for DLX processor added.
52216602 591
a40cbfa3
NC
592* GASP has now been deprecated and will be removed in a future release. Use
593 the macro facilities in GAS instead.
3f965e60 594
a40cbfa3
NC
595* GASP now correctly parses floating point numbers. Unless the base is
596 explicitly specified, they are interpreted as decimal numbers regardless of
597 the currently specified base.
1ac57253 598
9a66911f
NC
599Changes in 2.12:
600
a40cbfa3 601* Support for Don Knuth's MMIX, by Hans-Peter Nilsson.
49fda6c8 602
a40cbfa3 603* Support for the OpenRISC 32-bit embedded processor by OpenCores.
3b16e843 604
fa94de6b
RM
605* The ARM assembler now accepts -march=..., -mcpu=... and -mfpu=... for
606 specifying the target instruction set. The old method of specifying the
a40cbfa3
NC
607 target processor has been deprecated, but is still accepted for
608 compatibility.
03b1477f 609
a40cbfa3
NC
610* Support for the VFP floating-point instruction set has been added to
611 the ARM assembler.
252b5132 612
a40cbfa3
NC
613* New psuedo op: .incbin to include a set of binary data at a given point
614 in the assembly. Contributed by Anders Norlander.
7e005732 615
a40cbfa3
NC
616* The MIPS assembler now accepts -march/-mtune. -mcpu has been deprecated
617 but still works for compatability.
ec68c924 618
fa94de6b 619* The MIPS assembler no longer issues a warning by default when it
a05a5b64 620 generates a nop instruction from a macro. The new command-line option
a40cbfa3 621 -n will turn on the warning.
63486801 622
2dac7317
JW
623Changes in 2.11:
624
500800ca
NC
625* Support for PDP-11 and 2.11BSD a.out format, by Lars Brinkhoff.
626
a40cbfa3 627* x86 gas now supports the full Pentium4 instruction set.
a167610d 628
a40cbfa3 629* Support for AMD x86-64 architecture, by Jan Hubicka, SuSE Labs.
c0d8940f 630
a40cbfa3 631* Support for Motorola 68HC11 and 68HC12.
df86943d 632
a40cbfa3 633* Support for Texas Instruments TMS320C54x (tic54x).
39bec121 634
a40cbfa3 635* Support for IA-64.
2dac7317 636
a40cbfa3 637* Support for i860, by Jason Eckhardt.
22b36938 638
a40cbfa3 639* Support for CRIS (Axis Communications ETRAX series).
5bcac8a4 640
a40cbfa3 641* x86 gas has a new .arch pseudo op to specify the target CPU architecture.
a38cf1db 642
a05a5b64 643* x86 gas -q command-line option quietens warnings about register size changes
a40cbfa3
NC
644 due to suffix, indirect jmp/call without `*', stand-alone prefixes, and
645 translating various deprecated floating point instructions.
a38cf1db 646
252b5132
RH
647Changes in 2.10:
648
a40cbfa3
NC
649* Support for the ARM msr instruction was changed to only allow an immediate
650 operand when altering the flags field.
d14442f4 651
a40cbfa3 652* Support for ATMEL AVR.
adde6300 653
a40cbfa3 654* Support for IBM 370 ELF. Somewhat experimental.
b5ebe70e 655
a40cbfa3 656* Support for numbers with suffixes.
3fd9f047 657
a40cbfa3 658* Added support for breaking to the end of repeat loops.
6a6987a9 659
a40cbfa3 660* Added support for parallel instruction syntax (DOUBLEBAR_PARALLEL).
6a6987a9 661
a40cbfa3 662* New .elseif pseudo-op added.
3fd9f047 663
a40cbfa3 664* New --fatal-warnings option.
1f776aa5 665
a40cbfa3 666* picoJava architecture support added.
252b5132 667
a40cbfa3 668* Motorola MCore 210 processor support added.
041dd5a9 669
fa94de6b 670* A new pseudo-op .intel_syntax has been implemented to allow gas to parse i386
a40cbfa3 671 assembly programs with intel syntax.
252b5132 672
a40cbfa3 673* New pseudo-ops .func,.endfunc to aid in debugging user-written assembler code.
252b5132 674
a40cbfa3 675* Added -gdwarf2 option to generate DWARF 2 debugging information.
041dd5a9 676
a40cbfa3 677* Full 16-bit mode support for i386.
252b5132 678
fa94de6b 679* Greatly improved instruction operand checking for i386. This change will
a40cbfa3
NC
680 produce errors or warnings on incorrect assembly code that previous versions
681 of gas accepted. If you get unexpected messages from code that worked with
682 older versions of gas, please double check the code before reporting a bug.
252b5132 683
a40cbfa3 684* Weak symbol support added for COFF targets.
252b5132 685
a40cbfa3 686* Mitsubishi D30V support added.
252b5132 687
a40cbfa3 688* Texas Instruments c80 (tms320c80) support added.
252b5132 689
a40cbfa3 690* i960 ELF support added.
bedf545c 691
a40cbfa3 692* ARM ELF support added.
a057431b 693
252b5132
RH
694Changes in 2.9:
695
a40cbfa3 696* Texas Instruments c30 (tms320c30) support added.
252b5132 697
fa94de6b 698* The assembler now optimizes the exception frame information generated by egcs
a40cbfa3 699 and gcc 2.8. The new --traditional-format option disables this optimization.
252b5132 700
a40cbfa3 701* Added --gstabs option to generate stabs debugging information.
252b5132 702
fa94de6b 703* The -a option takes a new suboption, m (e.g., -alm) to expand macros in a
a40cbfa3 704 listing.
252b5132 705
a40cbfa3 706* Added -MD option to print dependencies.
252b5132
RH
707
708Changes in 2.8:
709
a40cbfa3 710* BeOS support added.
252b5132 711
a40cbfa3 712* MIPS16 support added.
252b5132 713
a40cbfa3 714* Motorola ColdFire 5200 support added (configure for m68k and use -m5200).
252b5132 715
a40cbfa3 716* Alpha/VMS support added.
252b5132 717
a40cbfa3
NC
718* m68k options --base-size-default-16, --base-size-default-32,
719 --disp-size-default-16, and --disp-size-default-32 added.
252b5132 720
a40cbfa3
NC
721* The alignment directives now take an optional third argument, which is the
722 maximum number of bytes to skip. If doing the alignment would require
723 skipping more than the given number of bytes, the alignment is not done at
724 all.
252b5132 725
a40cbfa3 726* The ELF assembler has a new pseudo-op, .symver, used for symbol versioning.
252b5132 727
a40cbfa3
NC
728* The -a option takes a new suboption, c (e.g., -alc), to skip false
729 conditionals in listings.
252b5132 730
a40cbfa3
NC
731* Added new pseudo-op, .equiv; it's like .equ, except that it is an error if
732 the symbol is already defined.
252b5132
RH
733
734Changes in 2.7:
735
a40cbfa3
NC
736* The PowerPC assembler now allows the use of symbolic register names (r0,
737 etc.) if -mregnames is used. Symbolic names preceded by a '%' (%r0, etc.)
738 can be used any time. PowerPC 860 move to/from SPR instructions have been
739 added.
252b5132 740
a40cbfa3 741* Alpha Linux (ELF) support added.
252b5132 742
a40cbfa3 743* PowerPC ELF support added.
252b5132 744
a40cbfa3 745* m68k Linux (ELF) support added.
252b5132 746
a40cbfa3 747* i960 Hx/Jx support added.
252b5132 748
a40cbfa3 749* i386/PowerPC gnu-win32 support added.
252b5132 750
a40cbfa3
NC
751* SCO ELF support added. For OpenServer 5 targets (i386-unknown-sco3.2v5) the
752 default is to build COFF-only support. To get a set of tools that generate
fa94de6b 753 ELF (they'll understand both COFF and ELF), you must configure with
a40cbfa3 754 target=i386-unknown-sco3.2v5elf.
252b5132 755
a40cbfa3 756* m88k-motorola-sysv3* support added.
252b5132
RH
757
758Changes in 2.6:
759
a40cbfa3 760* Gas now directly supports macros, without requiring GASP.
252b5132 761
a40cbfa3
NC
762* Gas now has an MRI assembler compatibility mode. Use -M or --mri to select
763 MRI mode. The pseudo-op ``.mri 1'' will switch into the MRI mode until the
764 ``.mri 0'' is seen; this can be convenient for inline assembler code.
252b5132 765
a40cbfa3 766* Added --defsym SYM=VALUE option.
252b5132 767
a40cbfa3 768* Added -mips4 support to MIPS assembler.
252b5132 769
a40cbfa3 770* Added PIC support to Solaris and SPARC SunOS 4 assembler.
252b5132
RH
771
772Changes in 2.4:
773
a40cbfa3 774* Converted this directory to use an autoconf-generated configure script.
252b5132 775
a40cbfa3 776* ARM support, from Richard Earnshaw.
252b5132 777
a40cbfa3
NC
778* Updated VMS support, from Pat Rankin, including considerably improved
779 debugging support.
252b5132 780
a40cbfa3 781* Support for the control registers in the 68060.
252b5132 782
a40cbfa3 783* Handles (ignores) a new directive ".this_GCC_requires_the_GNU_assembler", to
fa94de6b
RM
784 provide for possible future gcc changes, for targets where gas provides some
785 features not available in the native assembler. If the native assembler is
a40cbfa3 786 used, it should become obvious pretty quickly what the problem is.
252b5132 787
a40cbfa3 788* Usage message is available with "--help".
252b5132 789
fa94de6b 790* The GNU Assembler Preprocessor (gasp) is included. (Actually, it was in 2.3
a40cbfa3 791 also, but didn't get into the NEWS file.)
252b5132 792
a40cbfa3 793* Weak symbol support for a.out.
252b5132 794
fa94de6b 795* A bug in the listing code which could cause an infinite loop has been fixed.
a40cbfa3 796 Bugs in listings when generating a COFF object file have also been fixed.
252b5132 797
a40cbfa3
NC
798* Initial i386-svr4 PIC implementation from Eric Youngdale, based on code by
799 Paul Kranenburg.
252b5132 800
a40cbfa3
NC
801* Improved Alpha support. Immediate constants can have a much larger range
802 now. Support for the 21164 has been contributed by Digital.
252b5132 803
a40cbfa3 804* Updated ns32k (pc532-mach, netbsd532) support from Ian Dall.
252b5132
RH
805
806Changes in 2.3:
807
a40cbfa3 808* Mach i386 support, by David Mackenzie and Ken Raeburn.
252b5132 809
a40cbfa3 810* RS/6000 and PowerPC support by Ian Taylor.
252b5132 811
a40cbfa3
NC
812* VMS command scripts (make-gas.com, config-gas.com) have been worked on a bit,
813 based on mail received from various people. The `-h#' option should work
814 again too.
252b5132 815
a40cbfa3 816* HP-PA work, by Jeff Law. Note, for the PA, gas-2.3 has been designed to work
fa94de6b 817 with gdb-4.12 and gcc-2.6. As gcc-2.6 has not been released yet, a special
a40cbfa3
NC
818 version of gcc-2.5.8 has been patched to work with gas-2.3. You can retrieve
819 this special version of gcc-2.5.8 via anonymous ftp from jaguar.cs.utah.edu
820 in the "dist" directory.
252b5132 821
a40cbfa3
NC
822* Vax support in gas fixed for BSD, so it builds and seems to run a couple
823 simple tests okay. I haven't put it through extensive testing. (GNU make is
824 currently required for BSD 4.3 builds.)
252b5132 825
fa94de6b 826* Support for the DEC Alpha, running OSF/1 (ECOFF format). The gas support is
a40cbfa3
NC
827 based on code donated by CMU, which used an a.out-based format. I'm afraid
828 the alpha-a.out support is pretty badly mangled, and much of it removed;
829 making it work will require rewriting it as BFD support for the format anyways.
252b5132 830
a40cbfa3 831* Irix 5 support.
252b5132 832
fa94de6b 833* The test suites have been fixed up a bit, so that they should work with a
a40cbfa3 834 couple different versions of expect and dejagnu.
252b5132 835
fa94de6b
RM
836* Symbols' values are now handled internally as expressions, permitting more
837 flexibility in evaluating them in some cases. Some details of relocation
a40cbfa3
NC
838 handling have also changed, and simple constant pool management has been
839 added, to make the Alpha port easier.
252b5132 840
a40cbfa3
NC
841* New option "--statistics" for printing out program run times. This is
842 intended to be used with the gcc "-Q" option, which prints out times spent in
843 various phases of compilation. (You should be able to get all of them
844 printed out with "gcc -Q -Wa,--statistics", I think.)
252b5132
RH
845
846Changes in 2.2:
847
a40cbfa3 848* RS/6000 AIX and MIPS SGI Irix 5 support has been added.
252b5132 849
fa94de6b
RM
850* Configurations that are still in development (and therefore are convenient to
851 have listed in configure.in) still get rejected without a minor change to
a40cbfa3
NC
852 gas/Makefile.in, so people not doing development work shouldn't get the
853 impression that support for such configurations is actually believed to be
854 reliable.
252b5132 855
fa94de6b 856* The program name (usually "as") is printed when a fatal error message is
a40cbfa3
NC
857 displayed. This should prevent some confusion about the source of occasional
858 messages about "internal errors".
252b5132 859
fa94de6b 860* ELF support is falling into place. Support for the 386 should be working.
a40cbfa3 861 Support for SPARC Solaris is in. HPPA support from Utah is being integrated.
252b5132 862
a40cbfa3
NC
863* Symbol values are maintained as expressions instead of being immediately
864 boiled down to add-symbol, sub-symbol, and constant. This permits slightly
865 more complex calculations involving symbols whose values are not alreadey
866 known.
252b5132 867
a40cbfa3 868* DBX-style debugging info ("stabs") is now supported for COFF formats.
fa94de6b
RM
869 If any stabs directives are seen in the source, GAS will create two new
870 sections: a ".stab" and a ".stabstr" section. The format of the .stab
a40cbfa3
NC
871 section is nearly identical to the a.out symbol format, and .stabstr is
872 its string table. For this to be useful, you must have configured GCC
873 to generate stabs (by defining DBX_DEBUGGING_INFO), and must have a GDB
874 that can use the stab sections (4.11 or later).
252b5132 875
fa94de6b 876* LynxOS, on i386 and m68k platforms, is now supported. SPARC LynxOS
a40cbfa3 877 support is in progress.
252b5132
RH
878
879Changes in 2.1:
880
fa94de6b 881* Several small fixes for i386-aix (PS/2) support from Minh Tran-Le have been
a40cbfa3 882 incorporated, but not well tested yet.
252b5132 883
fa94de6b 884* Altered the opcode table split for m68k; it should require less VM to compile
a40cbfa3 885 with gcc now.
252b5132 886
a40cbfa3
NC
887* Some minor adjustments to add (Convergent Technologies') Miniframe support,
888 suggested by Ronald Cole.
252b5132 889
a40cbfa3
NC
890* HPPA support (running OSF only, not HPUX) has been contributed by Utah. This
891 includes improved ELF support, which I've started adapting for SPARC Solaris
892 2.x. Integration isn't completely, so it probably won't work.
252b5132 893
a40cbfa3 894* HP9000/300 support, donated by HP, has been merged in.
252b5132 895
a40cbfa3 896* Ian Taylor has finished the MIPS ECOFF (Ultrix, Irix) support.
252b5132 897
a40cbfa3 898* Better error messages for unsupported configurations (e.g., hppa-hpux).
252b5132 899
a40cbfa3 900* Test suite framework is starting to become reasonable.
252b5132
RH
901
902Changes in 2.0:
903
a40cbfa3 904* Mostly bug fixes.
252b5132 905
a40cbfa3 906* Some more merging of BFD and ELF code, but ELF still doesn't work.
252b5132
RH
907
908Changes in 1.94:
909
a40cbfa3
NC
910* BFD merge is partly done. Adventurous souls may try giving configure the
911 "--with-bfd-assembler" option. Currently, ELF format requires it, a.out
912 format accepts it; SPARC CPU accepts it. It's the default only for OS "elf"
913 or "solaris". (ELF isn't really supported yet. It needs work. I've got
914 some code from Utah for HP-PA ELF, and from DG for m88k ELF, but they're not
915 fully merged yet.)
252b5132 916
a40cbfa3
NC
917* The 68K opcode table has been split in half. It should now compile under gcc
918 without consuming ridiculous amounts of memory.
252b5132 919
a40cbfa3
NC
920* A couple data structures have been reduced in size. This should result in
921 saving a little bit of space at runtime.
252b5132 922
a40cbfa3
NC
923* Support for MIPS, from OSF and Ralph Campbell, has been merged in. The OSF
924 code provided ROSE format support, which I haven't merged in yet. (I can
925 make it available, if anyone wants to try it out.) Ralph's code, for BSD
926 4.4, supports a.out format. We don't have ECOFF support in just yet; it's
927 coming.
252b5132 928
a40cbfa3 929* Support for the Hitachi H8/500 has been added.
252b5132 930
a40cbfa3
NC
931* VMS host and target support should be working now, thanks chiefly to Eric
932 Youngdale.
252b5132
RH
933
934Changes in 1.93.01:
935
a40cbfa3 936* For m68k, support for more processors has been added: 68040, CPU32, 68851.
252b5132 937
a40cbfa3 938* For i386, .align is now power-of-two; was number-of-bytes.
252b5132 939
a40cbfa3
NC
940* For m68k, "%" is now accepted before register names. For COFF format, which
941 doesn't use underscore prefixes for C labels, it is required, so variable "a0"
942 can be distinguished from the register.
252b5132 943
a40cbfa3
NC
944* Last public release was 1.38. Lots of configuration changes since then, lots
945 of new CPUs and formats, lots of bugs fixed.
252b5132
RH
946
947\f
a2c58332 948Copyright (C) 2012-2022 Free Software Foundation, Inc.
5bf135a7
NC
949
950Copying and distribution of this file, with or without modification,
951are permitted in any medium without royalty provided the copyright
952notice and this notice are preserved.
953
252b5132
RH
954Local variables:
955fill-column: 79
956End: