]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/NEWS
aarch64: Add support for Armv8.9-A and Armv9.4-A Architectures.
[thirdparty/binutils-gdb.git] / gas / NEWS
CommitLineData
252b5132 1-*- text -*-
6d96a594 2
8cee11ca 3* Add support for 'armv8.9-a' and 'armv9.4-a' for -march in AArch64 GAS.
4
8170af78
HL
5* Add support for Intel USER_MSR instructions.
6
4fc85f37
JB
7* Add support for Intel AVX10.1.
8
b5c37946
SJ
9* Add support for Intel PBNDKB instructions.
10
11* Add support for Intel SM4 instructions.
12
13* Add support for Intel SM3 instructions.
14
15* Add support for Intel SHA512 instructions.
16
17* Add support for Intel AVX-VNNI-INT16 instructions.
18
67bed49e
RB
19* Add support for Cortex-A520 for AArch64.
20
7d6a2e34
RB
21* Add support for Cortex-A720 for AArch64.
22
0515a7b6
SJ
23* Add support for Cortex-X4 for AArch64.
24
d501d384
NC
25Changes in 2.41:
26
6e712424
PI
27* Add support for the KVX instruction set.
28
c88ed92f
ZJ
29* Add support for Intel FRED instructions.
30
31* Add support for Intel LKGS instructions.
32
d100d8c1
HJ
33* Add support for Intel AMX-COMPLEX instructions.
34
60336e19
RS
35* Add SME2 support to the AArch64 port.
36
695a8c34
JB
37* A new .insn directive is recognized by x86 gas.
38
3863e5e4
WX
39* Add support for LoongArch LSX instructions.
40
41* Add support for LoongArch LASX instructions.
42
43* Add support for LoongArch LVZ instructions.
44
45* Add support for LoongArch LBT instructions.
46
47* Initial LoongArch support for linker relaxation has been added.
48
49* Deprecate the LoongArch register aliases $v0, $v1, $x, $fv0 and $fv1.
50
a72b0718
NC
51Changes in 2.40:
52
b06311ad
KL
53* Add support for Intel RAO-INT instructions.
54
01d8ce74 55* Add support for Intel AVX-NE-CONVERT instructions.
56
2188d6ea
HL
57* Add support for Intel MSRLIST instructions.
58
941f0833
HL
59* Add support for Intel WRMSRNS instructions.
60
a93e3234
HJ
61* Add support for Intel CMPccXADD instructions.
62
23ae61ad
CL
63* Add support for Intel AVX-VNNI-INT8 instructions.
64
4321af3e
HW
65* Add support for Intel AVX-IFMA instructions.
66
ef07be45
CL
67* Add support for Intel PREFETCHI instructions.
68
68830fba
CL
69* Add support for Intel AMX-FP16 instructions.
70
2cac01e3
FS
71* gas now supports --compress-debug-sections=zstd to compress
72 debug sections with zstd.
d846c35e 73
b0c295e1
ML
74* Add --enable-default-compressed-debug-sections-algorithm={zlib,zstd}
75 that selects the default compression algorithm
76 for --enable-compressed-debug-sections.
2cac01e3 77
27e60212 78* Add support for various T-Head extensions (XTheadBa, XTheadBb, XTheadBs,
01804a09 79 XTheadCmo, XTheadCondMov, XTheadFMemIdx, XTheadFmv, XTheadInt, XTheadMemIdx,
4a3bc79b
CM
80 XTheadMemPair, XTheadMac, and XTheadSync) from version 2.0 of the T-Head
81 ISA manual, which are implemented in the Allwinner D1.
27e60212 82
f262d2df
PD
83* Add support for the RISC-V Zawrs extension, version 1.0-rc4.
84
cafdb713
SP
85* Add support for Cortex-X1C for Arm.
86
b2cb03d5
IB
87* New command line option --gsframe to generate SFrame unwind information
88 on x86_64 and aarch64 targets.
89
0bd09323
NC
90Changes in 2.39:
91
c085ab00
JB
92* Remove (rudimentary) support for the x86-64 sub-architectures Intel L1OM and
93 Intel K1OM.
94
5a3ca6e3
PD
95* Add support for the RISC-V Zicbop, Zicbom, and Zicboz extensions, version
96 1.0-fd39d01.
97
98* Add support for the RISC-V Zfh extension, version 1.0.
99
100* Add support for the Zhinx extension, version 1.0.0-rc.
101
102* Add support for the RISC-V H extension.
103
104* Add support for the RISC-V Zfhmin extension, version 1.0, and Zhinxmin
105 extension, version 1.0.0-rc.
106
a74e1cb3
NC
107Changes in 2.38:
108
36cb9e7e
RS
109* Add support for AArch64 system registers that were missing in previous
110 releases.
111
4462d7c4 112* Add support for the LoongArch instruction set.
113
c8480b58
L
114* Add a command-line option, -muse-unaligned-vector-move, for x86 target
115 to encode aligned vector move as unaligned vector move.
116
80cfde76
PW
117* Add support for Cortex-R52+ for Arm.
118
50aaf5e6 119* Add support for Cortex-A510, Cortex-A710, Cortex-X2 for AArch64.
98ab23ab 120
14f45859
PW
121* Add support for Cortex-A710 for Arm.
122
57f02370
PW
123* Add support for Scalable Matrix Extension (SME) for AArch64.
124
578c64a4
NC
125* The --multibyte-handling=[allow|warn|warn-sym-only] option tells the
126 assembler what to when it encoutners multibyte characters in the input. The
127 default is to allow them. Setting the option to "warn" will generate a
128 warning message whenever any multibyte character is encountered. Using the
129 option to "warn-sym-only" will make the assembler generate a warning whenever a
130 symbol is defined containing multibyte characters. (References to undefined
131 symbols will not generate warnings).
132
ff01bb6c
L
133* Outputs of .ds.x directive and .tfloat directive with hex input from
134 x86 assembler have been reduced from 12 bytes to 10 bytes to match the
135 output of .tfloat directive.
136
35180222
RS
137* Add support for 'armv8.8-a', 'armv9-a', 'armv9.1-a', 'armv9.2-a' and
138 'armv9.3-a' for -march in AArch64 GAS.
d5007f02 139
a2b1ea81
RS
140* Add support for 'armv8.7-a', 'armv8.8-a', 'armv9-a', 'armv9.1-a',
141 'armv9.2-a' and 'armv9.3-a' for -march in Arm GAS.
3197e593 142
0cc78721
CL
143* Add support for Intel AVX512_FP16 instructions.
144
6b60a1ec
PD
145* Add support for the RISC-V scalar crypto extension, version 1.0.0.
146
147* Add support for the RISC-V vector extension, version 1.0.
148
149* Add support for the Z{f,d,q}inx extensions, version 1.0.0-rc.
150
151* Add support for the RISC-V svinval extension, version 1.0.
152
153* Add support for the RISC-V hypervisor extension, as defined by Privileged
154 Specification 1.12.
155
51419248
NC
156Changes in 2.37:
157
933feaf3
AM
158* arm-symbianelf support removed.
159
02202574
PW
160* Add support for Realm Management Extension (RME) for AArch64.
161
157a088c
PD
162* Add support for the Zba, Zbb, Zbc, and Zbs subsets of the RISC-V
163 bit manipulation extension, version 0.93.
164
055bc77a
NC
165Changes in 2.36:
166
58bf9b6a
L
167* Add support for Intel AVX VNNI instructions.
168
c1fa250a
LC
169* Add support for Intel HRESET instruction.
170
f64c42a9
LC
171* Add support for Intel UINTR instructions.
172
6d96a594
C
173* Support non-absolute segment values for i386 lcall and ljmp.
174
b71702f1
NC
175* When setting the link order attribute of ELF sections, it is now possible to
176 use a numeric section index instead of symbol name.
42c36b73 177
a3a02fe8
PW
178* Add support for Cortex-A78, Cortex-A78AE, Cortex-A78C and Cortex-X1 for
179 AArch64 and ARM.
b71702f1 180 Add support for Cortex-R82, Neoverse V1, and Neoverse N2 for ARM.
77718e5b 181
b71702f1 182* Add support for ETMv4 (Embedded Trace Macrocell), ETE (Embedded Trace
82c70b08
KT
183 Extension), TRBE (Trace Buffer Extension)and BRBE (Branch Record Buffer
184 Extension) system registers for AArch64.
c81946ef 185
8926e54e 186* Add support for Armv8-R and Armv8.7-A AArch64.
c81946ef 187
a984d94a 188* Add support for DSB memory nXS barrier, WFET and WFIT instruction for Armv8.7
82503ca7 189 AArch64.
fd195909 190
e64441b1 191* Add support for +flagm feature for -march in Armv8.4 AArch64.
dd4a72c8 192
fd65497d
PW
193* Add support for +ls64 feature for -march in Armv8.7 AArch64. Add atomic
194 64-byte load/store instructions for this feature.
195
3f4ff088
PW
196* Add support for +pauth (Pointer Authentication) feature for -march in
197 AArch64.
198
81d54bb7 199* Add support for Intel TDX instructions.
96a84ea3 200
c4694f17
TG
201* Add support for Intel Key Locker instructions.
202
b1766e7c
NC
203* Added a .nop directive to generate a single no-op instruction in a target
204 neutral manner. This instruction does have an effect on DWARF line number
205 generation, if that is active.
206
a0522545
ML
207* Removed --reduce-memory-overheads and --hash-size as gas now
208 uses hash tables that can be expand and shrink automatically.
209
789198ca
L
210* Add {disp16} pseudo prefix to x86 assembler.
211
260cd341
LC
212* Add support for Intel AMX instructions.
213
939b95c7
L
214* Configure with --enable-x86-used-note by default for Linux/x86.
215
99fabbc9
JL
216* Add support for the SHF_GNU_RETAIN flag, which can be applied to
217 sections using the 'R' flag in the .section directive.
218 SHF_GNU_RETAIN specifies that the section should not be garbage
219 collected by the linker. It requires the GNU or FreeBSD ELF OSABIs.
220
c17cf68c
PD
221* Add support for the RISC-V Zihintpause extension.
222
b115b9fd
NC
223Changes in 2.35:
224
bbd19b19
L
225* X86 NaCl target support is removed.
226
6914be53
L
227* Extend .symver directive to update visibility of the original symbol
228 and assign one original symbol to different versioned symbols.
229
6e0e8b45
L
230* Add support for Intel SERIALIZE and TSXLDTRK instructions.
231
9e8f1c90
L
232* Add -mlfence-after-load=, -mlfence-before-indirect-branch= and
233 -mlfence-before-ret= options to x86 assembler to help mitigate
234 CVE-2020-0551.
235
5496f3c6
NC
236* Add --gdwarf-5 option to the assembler to generate DWARF 5 debug output
237 (if such output is being generated). Added the ability to generate
238 version 5 .debug_line sections.
239
251dae91
TC
240* Add -mbig-obj support to i386 MingW targets.
241
4362996c
PD
242* Add support for the -mriscv-isa-version argument, to select the version of
243 the RISC-V ISA specification used when assembling.
244
245* Remove support for the RISC-V privileged specification, version 1.9.
246
ae774686
NC
247Changes in 2.34:
248
5eb617a7
L
249* Add -malign-branch-boundary=NUM, -malign-branch=TYPE[+TYPE...],
250 -malign-branch-prefix-size=NUM and -mbranches-within-32B-boundaries
251 options to x86 assembler to align branches within a fixed boundary
252 with segment prefixes or NOPs.
253
6655dba2
SB
254* Add support for Zilog eZ80 and Zilog Z180 CPUs.
255
256* Add support for z80-elf target.
257
258* Add support for relocation of each byte or word of multibyte value to Z80
259 targets (just use right shift to 0, 8, 16, or 24 bits or AND operation
260 with 0xff/0xffff mask): ld a, label >> 16 \ ld hl, label & 0xffff
261
262* Add SDCC support for Z80 targets.
263
60391a25
PB
264Changes in 2.33:
265
7738ddb4
MM
266* Add support for the Arm Scalable Vector Extension version 2 (SVE2)
267 instructions.
268
269* Add support for the Arm Transactional Memory Extension (TME)
270 instructions.
271
514bbb0f
AV
272* Add support for the Armv8.1-M Mainline and M-profile Vector Extension (MVE)
273 instructions.
274
b20d3859
BW
275* For MIPS, Add -m[no-]fix-loongson3-llsc option to fix (or not) Loongson3
276 LLSC Errata. Add a --enable-mips-fix-loongson3-llsc=[yes|no] configure
277 time option to set the default behavior. Set the default if the configure
278 option is not used to "no".
6f2117ba 279
546053ac
DZ
280* Add support for the Arm Cortex-A76AE, Cortex-A77 and Cortex-M35P
281 processors.
282
283* Add support for the AArch64 Cortex-A34, Cortex-A65, Cortex-A65AE,
284 Cortex-A76AE, and Cortex-A77 processors.
285
b20d3859
BW
286* Add .float16 directive for both Arm and AArch64 to allow encoding of 16-bit
287 floating point literals. Add .float16_format directive and
288 -mfp16-format=[ieee|alternative] option for Arm to control the format of the
289 encoding.
290
66f8b2cb
AB
291* Add --gdwarf-cie-version command line flag. This allows control over which
292 version of DWARF CIE the assembler creates.
293
f974f26c
NC
294Changes in 2.32:
295
03751133
L
296* Add -mvexwig=[0|1] option to x86 assembler to control encoding of
297 VEX.W-ignored (WIG) VEX instructions.
298
b4a3a7b4
L
299* Add -mx86-used-note=[yes|no] option to generate (or not) x86 GNU property
300 notes. Add a --enable-x86-used-note configure time option to set the
301 default behavior. Set the default if the configure option is not used
302 to "no".
303
a693765e
CX
304* Add support for the MIPS Loongson EXTensions R2 (EXT2) instructions.
305
bdc6c06e
CX
306* Add support for the MIPS Loongson EXTensions (EXT) instructions.
307
716c08de
CX
308* Add support for the MIPS Loongson Content Address Memory (CAM) ASE.
309
b8891f8d
AJ
310* Add support for the C-SKY processor series.
311
8095d2f7
CX
312* Add support for the MIPS Loongson MultiMedia extensions Instructions (MMI)
313 ASE.
314
719d8288
NC
315Changes in 2.31:
316
fc6141f0
NC
317* The ADR and ADRL pseudo-instructions supported by the ARM assembler
318 now only set the bottom bit of the address of thumb function symbols
319 if the -mthumb-interwork command line option is active.
320
6f20c942
FS
321* Add support for the MIPS Global INValidate (GINV) ASE.
322
730c3174
SE
323* Add support for the MIPS Cyclic Redudancy Check (CRC) ASE.
324
7b4ae824
JD
325* Add support for the Freescale S12Z architecture.
326
0df8ad28
NC
327* Add --generate-missing-build-notes=[yes|no] option to create (or not) GNU
328 Build Attribute notes if none are present in the input sources. Add a
329 --enable-generate-build-notes=[yes|no] configure time option to set the
330 default behaviour. Set the default if the configure option is not used
331 to "no".
332
bd5dea88
L
333* Remove -mold-gcc command-line option for x86 targets.
334
b6f8c7c4
L
335* Add -O[2|s] command-line options to x86 assembler to enable alternate
336 shorter instruction encoding.
337
8f065d3b 338* Add support for .nops directive. It is currently supported only for
62a02d25
L
339 x86 targets.
340
64411043
PD
341* Add support for the .insn directive on RISC-V targets.
342
9176ac5b
NC
343Changes in 2.30:
344
ba8826a8
AO
345* Add support for loaction views in DWARF debug line information.
346
55a09eb6
TG
347Changes in 2.29:
348
a91e1603
L
349* Add support for ELF SHF_GNU_MBIND.
350
f96bd6c2
PC
351* Add support for the WebAssembly file format and wasm32 ELF conversion.
352
7e0de605 353* PowerPC gas now checks that the correct register class is used in
ece5dcc1
AM
354 instructions. For instance, "addi %f4,%cr3,%r31" warns three times
355 that the registers are invalid.
7e0de605 356
93f11b16
DD
357* Add support for the Texas Instruments PRU processor.
358
0cda1e19
TP
359* Support for the ARMv8-R architecture and Cortex-R52 processor has been
360 added to the ARM port.
ced40572 361
9703a4ef
TG
362Changes in 2.28:
363
e23eba97
NC
364* Add support for the RISC-V architecture.
365
b19ea8d2 366* Add support for the ARM Cortex-M23 and Cortex-M33 processors.
ce1b0a45 367
96a84ea3
TG
368Changes in 2.27:
369
4e3e1fdf
L
370* Default to --enable-compressed-debug-sections=gas for Linux/x86 targets.
371
2edb36e7
NC
372* Add --no-pad-sections to stop the assembler from padding the end of output
373 sections up to their alignment boundary.
374
15afaa63
TP
375* Support for the ARMv8-M architecture has been added to the ARM port. Support
376 for the ARMv8-M Security and DSP Extensions has also been added to the ARM
377 port.
378
f36e33da
CZ
379* ARC backend accepts .extInstruction, .extCondCode, .extAuxRegister, and
380 .extCoreRegister pseudo-ops that allow an user to define custom
381 instructions, conditional codes, auxiliary and core registers.
382
b8871f35
L
383* Add a configure option --enable-elf-stt-common to decide whether ELF
384 assembler should generate common symbols with the STT_COMMON type by
385 default. Default to no.
386
a05a5b64 387* New command-line option --elf-stt-common= for ELF targets to control
b8871f35
L
388 whether to generate common symbols with the STT_COMMON type.
389
9fb71ee4
NC
390* Add ability to set section flags and types via numeric values for ELF
391 based targets.
81c23f82 392
0cb4071e
L
393* Add a configure option --enable-x86-relax-relocations to decide whether
394 x86 assembler should generate relax relocations by default. Default to
395 yes, except for x86 Solaris targets older than Solaris 12.
396
a05a5b64 397* New command-line option -mrelax-relocations= for x86 target to control
0cb4071e
L
398 whether to generate relax relocations.
399
a05a5b64 400* New command-line option -mfence-as-lock-add=yes for x86 target to encode
9d3fc4e1
L
401 lfence, mfence and sfence as "lock addl $0x0, (%[re]sp)".
402
4670103e
CZ
403* Add assembly-time relaxation option for ARC cpus.
404
9004b6bd
AB
405* Add --with-cpu=TYPE configure option for ARC gas. This allows the default
406 cpu type to be adjusted at configure time.
407
7feec526
TG
408Changes in 2.26:
409
edeefb67
L
410* Add a configure option --enable-compressed-debug-sections={all,gas} to
411 decide whether DWARF debug sections should be compressed by default.
e12fe555 412
886a2506
NC
413* Add support for the ARC EM/HS, and ARC600/700 architectures. Remove
414 assembler support for Argonaut RISC architectures.
415
d02603dc
NC
416* Symbol and label names can now be enclosed in double quotes (") which allows
417 them to contain characters that are not part of valid symbol names in high
418 level languages.
419
f33026a9
MW
420* Added the correctly spelled -march=armv6kz, for ARMv6KZ support. The
421 previous spelling, -march=armv6zk, is still accepted.
422
88f0ea34
MW
423* Support for the ARMv8.1 architecture has been added to the Aarch64 port.
424 Support for the individual ARMv8.1 Adv.SIMD, LOR and PAN architecture
425 extensions has also been added to the Aarch64 port.
426
a5932920
MW
427* Support for the ARMv8.1 architecture has been added to the ARM port. Support
428 for the individual ARMv8.1 Adv.SIMD and PAN architecture extensions has also
429 been added to the ARM port.
430
ea556d25
L
431* Extend --compress-debug-sections option to support
432 --compress-debug-sections=[none|zlib|zlib-gnu|zlib-gabi] for ELF
433 targets.
434
0d2b51ad
L
435* --compress-debug-sections is turned on for Linux/x86 by default.
436
c50415e2
TG
437Changes in 2.25:
438
f36e8886
BS
439* Add support for the AVR Tiny microcontrollers.
440
73589c9d
CS
441* Replace support for openrisc and or32 with support for or1k.
442
2e6976a8 443* Enhanced the ARM port to accept the assembler output from the CodeComposer
a05a5b64 444 Studio tool. Support is enabled via the new command-line option -mccs.
2e6976a8 445
35c08157
KLC
446* Add support for the Andes NDS32.
447
58ca03a2
TG
448Changes in 2.24:
449
13761a11
NC
450* Add support for the Texas Instruments MSP430X processor.
451
a05a5b64 452* Add -gdwarf-sections command-line option to enable per-code-section
b40bf0a2
NC
453 generation of DWARF .debug_line sections.
454
36591ba1
SL
455* Add support for Altera Nios II.
456
a3c62988
NC
457* Add support for the Imagination Technologies Meta processor.
458
5bf135a7
NC
459* Add support for the v850e3v5.
460
e8044f35
RS
461* Remove assembler support for MIPS ECOFF targets.
462
af18cb59
TG
463Changes in 2.23:
464
da2bb560
NC
465* Add support for the 64-bit ARM architecture: AArch64.
466
6927f982
NC
467* Add support for S12X processor.
468
b9c361e0
JL
469* Add support for the VLE extension to the PowerPC architecture.
470
f6c1a2d5
NC
471* Add support for the Freescale XGATE architecture.
472
fa94de6b
RM
473* Add support for .bundle_align_mode, .bundle_lock, and .bundle_unlock
474 directives. These are currently available only for x86 and ARM targets.
475
99c513f6
DD
476* Add support for the Renesas RL78 architecture.
477
cfb8c092
NC
478* Add support for the Adapteva EPIPHANY architecture.
479
fe13e45b 480* For x86, allow 'rep bsf', 'rep bsr', and 'rep ret' syntax.
29c048b6 481
a7142d94
TG
482Changes in 2.22:
483
69f56ae1 484* Add support for the Tilera TILEPro and TILE-Gx architectures.
44f45767 485
90b3661c 486Changes in 2.21:
44f45767 487
5fec8599
L
488* Gas no longer requires doubling of ampersands in macros.
489
40b36596
JM
490* Add support for the TMS320C6000 (TI C6X) processor family.
491
31907d5e
DK
492* GAS now understands an extended syntax in the .section directive flags
493 for COFF targets that allows the section's alignment to be specified. This
494 feature has also been backported to the 2.20 release series, starting with
495 2.20.1.
496
c7927a3c
NC
497* Add support for the Renesas RX processor.
498
a05a5b64 499* New command-line option, --compress-debug-sections, which requests
700c4060
CC
500 compression of DWARF debug information sections in the relocatable output
501 file. Compressed debug sections are supported by readelf, objdump, and
502 gold, but not currently by Gnu ld.
503
81c23f82
TG
504Changes in 2.20:
505
1cd986c5
NC
506* Added support for v850e2 and v850e2v3.
507
3e7a7d11
NC
508* GNU/Linux targets now supports "gnu_unique_object" as a value in the .type
509 pseudo op. It marks the symbol as being globally unique in the entire
510 process.
511
c921be7d
NC
512* ARM assembler now supports .inst[.nw] pseudo-ops to insert opcodes specified
513 in binary rather than text.
6e33da12 514
c1711530
DK
515* Add support for common symbol alignment to PE formats.
516
92846e72
CC
517* Add support for the new discriminator column in the DWARF line table,
518 with a discriminator operand for the .loc directive.
519
c3b7224a
NC
520* Add support for Sunplus score architecture.
521
d8045f23
NC
522* The .type pseudo-op now accepts a type of STT_GNU_IFUNC which can be used to
523 indicate that if the symbol is the target of a relocation, its value should
524 not be use. Instead the function should be invoked and its result used as
525 the value.
fa94de6b 526
84e94c90
NC
527* Add support for Lattice Mico32 (lm32) architecture.
528
fa94de6b 529* Add support for Xilinx MicroBlaze architecture.
caa03924 530
6e33da12
TG
531Changes in 2.19:
532
4f6d9c90
DJ
533* New pseudo op .cfi_val_encoded_addr, to record constant addresses in unwind
534 tables without runtime relocation.
535
a05a5b64 536* New command-line option, -h-tick-hex, for sh, m32c, and h8/300 targets, which
6fd4f6cc
DD
537 adds compatibility with H'00 style hex constants.
538
a05a5b64 539* New command-line option, -msse-check=[none|error|warning], for x86
daf50ae7
L
540 targets.
541
a05a5b64 542* New sub-option added to the assembler's -a command-line switch to
83f10cb2
NC
543 generate a listing output. The 'g' sub-option will insert into the listing
544 various information about the assembly, such as assembler version, the
a05a5b64 545 command-line options used, and a time stamp.
83f10cb2 546
a05a5b64 547* New command-line option -msse2avx for x86 target to encode SSE
c0f3af97
L
548 instructions with VEX prefix.
549
f1f8f695 550* Add Intel XSAVE, EPT, MOVBE, AES, PCLMUL, AVX/FMA support for x86 target.
c0f3af97 551
a05a5b64 552* New command-line options, -march=CPU[,+EXTENSION...], -mtune=CPU,
ae40c993
L
553 -mmnemonic=[att|intel], -msyntax=[att|intel], -mindex-reg,
554 -mnaked-reg and -mold-gcc, for x86 targets.
555
38a57ae7
NC
556* Support for generating wide character strings has been added via the new
557 pseudo ops: .string16, .string32 and .string64.
558
85f10a01
MM
559* Support for SSE5 has been added to the i386 port.
560
7c3d153f
NC
561Changes in 2.18:
562
ec2655a6
NC
563* The GAS sources are now released under the GPLv3.
564
3d3d428f
NC
565* Support for the National Semiconductor CR16 target has been added.
566
3f9ce309
AM
567* Added gas .reloc pseudo. This is a low-level interface for creating
568 relocations.
569
99ad8390
NC
570* Add support for x86_64 PE+ target.
571
1c0d3aa6 572* Add support for Score target.
83518699 573
ec2655a6
NC
574Changes in 2.17:
575
d70c5fc7
NC
576* Support for the Infineon XC16X has been added by KPIT Cummins Infosystems.
577
08333dc4
NS
578* Support for ms2 architecture has been added.
579
b7b8fb1d
NC
580* Support for the Z80 processor family has been added.
581
3e8a519c
MM
582* Add support for the "@<file>" syntax to the command line, so that extra
583 switches can be read from <file>.
584
a05a5b64 585* The SH target supports a new command-line switch --enable-reg-prefix which,
37dedf66
NC
586 if enabled, will allow register names to be optionally prefixed with a $
587 character. This allows register names to be distinguished from label names.
fa94de6b 588
6eaeac8a
JB
589* Macros with a variable number of arguments are now supported. See the
590 documentation for how this works.
591
4bdd3565
NC
592* Added --reduce-memory-overheads switch to reduce the size of the hash
593 tables used, at the expense of longer assembly times, and
594 --hash-size=<NUMBER> to set the size of the hash tables used by gas.
595
5e75c3ab
JB
596* Macro names and macro parameter names can now be any identifier that would
597 also be legal as a symbol elsewhere. For macro parameter names, this is
598 known to cause problems in certain sources when the respective target uses
599 characters inconsistently, and thus macro parameter references may no longer
600 be recognized as such (see the documentation for details).
fa94de6b 601
d2c5f73e
NC
602* Support the .f_floating, .d_floating, .g_floating and .h_floating directives
603 for the VAX target in order to be more compatible with the VAX MACRO
604 assembler.
605
a05a5b64 606* New command-line option -mtune=[itanium1|itanium2] for IA64 targets.
8c2fda1d 607
957d91c1
NC
608Changes in 2.16:
609
fffeaa5f
JB
610* Redefinition of macros now results in an error.
611
a05a5b64 612* New command-line option -mhint.b=[ok|warning|error] for IA64 targets.
91d777ee 613
a05a5b64 614* New command-line option -munwind-check=[warning|error] for IA64
970d6792
L
615 targets.
616
f1dab70d
JB
617* The IA64 port now uses automatic dependency violation removal as its default
618 mode.
619
7499d566
NC
620* Port to MAXQ processor contributed by HCL Tech.
621
7ed4c4c5
NC
622* Added support for generating unwind tables for ARM ELF targets.
623
a05a5b64 624* Add a -g command-line option to generate debug information in the target's
329e276d
NC
625 preferred debug format.
626
1fe1f39c
NC
627* Support for the crx-elf target added.
628
1a320fbb 629* Support for the sh-symbianelf target added.
1fe1f39c 630
0503b355
BF
631* Added a pseudo-op (.secrel32) to generate 32 bit section relative relocations
632 on pe[i]-i386; required for this target's DWARF 2 support.
633
6b6e92f4
NC
634* Support for Motorola MCF521x/5249/547x/548x added.
635
fd99574b
NC
636* Support for ColdFire EMAC instructions added and Motorola syntax for MAC/EMAC
637 instrucitons.
638
a05a5b64 639* New command-line option -mno-shared for MIPS ELF targets.
aa6975fb 640
a05a5b64 641* New command-line option --alternate and pseudo-ops .altmacro and .noaltmacro
caa32fe5
NC
642 added to enter (and leave) alternate macro syntax mode.
643
0477af35
NC
644Changes in 2.15:
645
7a7f4e42
CD
646* The MIPS -membedded-pic option (Embedded-PIC code generation) is
647 deprecated and will be removed in a future release.
648
6edf0760
NC
649* Added PIC m32r Linux (ELF) and support to M32R assembler.
650
09d92015
MM
651* Added support for ARM V6.
652
88da98f3
MS
653* Added support for sh4a and variants.
654
eb764db8
NC
655* Support for Renesas M32R2 added.
656
88da98f3
MS
657* Limited support for Mapping Symbols as specified in the ARM ELF
658 specification has been added to the arm assembler.
ed769ec1 659
0bbf2aa4
NC
660* On ARM architectures, added a new gas directive ".unreq" that undoes
661 definitions created by ".req".
662
3e602632
NC
663* Support for Motorola ColdFire MCF528x added.
664
05da4302
NC
665* Added --gstabs+ switch to enable the generation of STABS debug format
666 information with GNU extensions.
fa94de6b 667
6a265366
CD
668* Added support for MIPS64 Release 2.
669
8ad30312
NC
670* Added support for v850e1.
671
12b55ccc
L
672* Added -n switch for x86 assembler. By default, x86 GAS replaces
673 multiple nop instructions used for alignment within code sections
674 with multi-byte nop instructions such as leal 0(%esi,1),%esi. This
675 switch disables the optimization.
676
78849248
ILT
677* Removed -n option from MIPS assembler. It was not useful, and confused the
678 existing -non_shared option.
679
43c58ae6
CD
680Changes in 2.14:
681
69be0a2b
CD
682* Added support for MIPS32 Release 2.
683
e8fd7476
NC
684* Added support for Xtensa architecture.
685
e16bb312
NC
686* Support for Intel's iWMMXt processor (an ARM variant) added.
687
cce4814f
NC
688* An assembler test generator has been contributed and an example file that
689 uses it (gas/testsuite/gas/all/test-gen.c and test-exmaple.c).
fa94de6b 690
5177500f
NC
691* Support for SH2E added.
692
fea17916
NC
693* GASP has now been removed.
694
004d9caf
NC
695* Support for Texas Instruments TMS320C4x and TMS320C3x series of
696 DSP's contributed by Michael Hayes and Svein E. Seldal.
fa94de6b 697
a40cbfa3
NC
698* Support for the Ubicom IP2xxx microcontroller added.
699
2cbb2eef
NC
700Changes in 2.13:
701
a40cbfa3
NC
702* Support for the Fujitsu FRV architecture added by Red Hat. Models for FR400
703 and FR500 included.
0ebb9a87 704
a40cbfa3 705* Support for DLX processor added.
52216602 706
a40cbfa3
NC
707* GASP has now been deprecated and will be removed in a future release. Use
708 the macro facilities in GAS instead.
3f965e60 709
a40cbfa3
NC
710* GASP now correctly parses floating point numbers. Unless the base is
711 explicitly specified, they are interpreted as decimal numbers regardless of
712 the currently specified base.
1ac57253 713
9a66911f
NC
714Changes in 2.12:
715
a40cbfa3 716* Support for Don Knuth's MMIX, by Hans-Peter Nilsson.
49fda6c8 717
a40cbfa3 718* Support for the OpenRISC 32-bit embedded processor by OpenCores.
3b16e843 719
fa94de6b
RM
720* The ARM assembler now accepts -march=..., -mcpu=... and -mfpu=... for
721 specifying the target instruction set. The old method of specifying the
a40cbfa3
NC
722 target processor has been deprecated, but is still accepted for
723 compatibility.
03b1477f 724
a40cbfa3
NC
725* Support for the VFP floating-point instruction set has been added to
726 the ARM assembler.
252b5132 727
a40cbfa3
NC
728* New psuedo op: .incbin to include a set of binary data at a given point
729 in the assembly. Contributed by Anders Norlander.
7e005732 730
a40cbfa3
NC
731* The MIPS assembler now accepts -march/-mtune. -mcpu has been deprecated
732 but still works for compatability.
ec68c924 733
fa94de6b 734* The MIPS assembler no longer issues a warning by default when it
a05a5b64 735 generates a nop instruction from a macro. The new command-line option
a40cbfa3 736 -n will turn on the warning.
63486801 737
2dac7317
JW
738Changes in 2.11:
739
500800ca
NC
740* Support for PDP-11 and 2.11BSD a.out format, by Lars Brinkhoff.
741
a40cbfa3 742* x86 gas now supports the full Pentium4 instruction set.
a167610d 743
a40cbfa3 744* Support for AMD x86-64 architecture, by Jan Hubicka, SuSE Labs.
c0d8940f 745
a40cbfa3 746* Support for Motorola 68HC11 and 68HC12.
df86943d 747
a40cbfa3 748* Support for Texas Instruments TMS320C54x (tic54x).
39bec121 749
a40cbfa3 750* Support for IA-64.
2dac7317 751
a40cbfa3 752* Support for i860, by Jason Eckhardt.
22b36938 753
a40cbfa3 754* Support for CRIS (Axis Communications ETRAX series).
5bcac8a4 755
a40cbfa3 756* x86 gas has a new .arch pseudo op to specify the target CPU architecture.
a38cf1db 757
a05a5b64 758* x86 gas -q command-line option quietens warnings about register size changes
a40cbfa3
NC
759 due to suffix, indirect jmp/call without `*', stand-alone prefixes, and
760 translating various deprecated floating point instructions.
a38cf1db 761
252b5132
RH
762Changes in 2.10:
763
a40cbfa3
NC
764* Support for the ARM msr instruction was changed to only allow an immediate
765 operand when altering the flags field.
d14442f4 766
a40cbfa3 767* Support for ATMEL AVR.
adde6300 768
a40cbfa3 769* Support for IBM 370 ELF. Somewhat experimental.
b5ebe70e 770
a40cbfa3 771* Support for numbers with suffixes.
3fd9f047 772
a40cbfa3 773* Added support for breaking to the end of repeat loops.
6a6987a9 774
a40cbfa3 775* Added support for parallel instruction syntax (DOUBLEBAR_PARALLEL).
6a6987a9 776
a40cbfa3 777* New .elseif pseudo-op added.
3fd9f047 778
a40cbfa3 779* New --fatal-warnings option.
1f776aa5 780
a40cbfa3 781* picoJava architecture support added.
252b5132 782
a40cbfa3 783* Motorola MCore 210 processor support added.
041dd5a9 784
fa94de6b 785* A new pseudo-op .intel_syntax has been implemented to allow gas to parse i386
a40cbfa3 786 assembly programs with intel syntax.
252b5132 787
a40cbfa3 788* New pseudo-ops .func,.endfunc to aid in debugging user-written assembler code.
252b5132 789
a40cbfa3 790* Added -gdwarf2 option to generate DWARF 2 debugging information.
041dd5a9 791
a40cbfa3 792* Full 16-bit mode support for i386.
252b5132 793
fa94de6b 794* Greatly improved instruction operand checking for i386. This change will
a40cbfa3
NC
795 produce errors or warnings on incorrect assembly code that previous versions
796 of gas accepted. If you get unexpected messages from code that worked with
797 older versions of gas, please double check the code before reporting a bug.
252b5132 798
a40cbfa3 799* Weak symbol support added for COFF targets.
252b5132 800
a40cbfa3 801* Mitsubishi D30V support added.
252b5132 802
a40cbfa3 803* Texas Instruments c80 (tms320c80) support added.
252b5132 804
a40cbfa3 805* i960 ELF support added.
bedf545c 806
a40cbfa3 807* ARM ELF support added.
a057431b 808
252b5132
RH
809Changes in 2.9:
810
a40cbfa3 811* Texas Instruments c30 (tms320c30) support added.
252b5132 812
fa94de6b 813* The assembler now optimizes the exception frame information generated by egcs
a40cbfa3 814 and gcc 2.8. The new --traditional-format option disables this optimization.
252b5132 815
a40cbfa3 816* Added --gstabs option to generate stabs debugging information.
252b5132 817
fa94de6b 818* The -a option takes a new suboption, m (e.g., -alm) to expand macros in a
a40cbfa3 819 listing.
252b5132 820
a40cbfa3 821* Added -MD option to print dependencies.
252b5132
RH
822
823Changes in 2.8:
824
a40cbfa3 825* BeOS support added.
252b5132 826
a40cbfa3 827* MIPS16 support added.
252b5132 828
a40cbfa3 829* Motorola ColdFire 5200 support added (configure for m68k and use -m5200).
252b5132 830
a40cbfa3 831* Alpha/VMS support added.
252b5132 832
a40cbfa3
NC
833* m68k options --base-size-default-16, --base-size-default-32,
834 --disp-size-default-16, and --disp-size-default-32 added.
252b5132 835
a40cbfa3
NC
836* The alignment directives now take an optional third argument, which is the
837 maximum number of bytes to skip. If doing the alignment would require
838 skipping more than the given number of bytes, the alignment is not done at
839 all.
252b5132 840
a40cbfa3 841* The ELF assembler has a new pseudo-op, .symver, used for symbol versioning.
252b5132 842
a40cbfa3
NC
843* The -a option takes a new suboption, c (e.g., -alc), to skip false
844 conditionals in listings.
252b5132 845
a40cbfa3
NC
846* Added new pseudo-op, .equiv; it's like .equ, except that it is an error if
847 the symbol is already defined.
252b5132
RH
848
849Changes in 2.7:
850
a40cbfa3
NC
851* The PowerPC assembler now allows the use of symbolic register names (r0,
852 etc.) if -mregnames is used. Symbolic names preceded by a '%' (%r0, etc.)
853 can be used any time. PowerPC 860 move to/from SPR instructions have been
854 added.
252b5132 855
a40cbfa3 856* Alpha Linux (ELF) support added.
252b5132 857
a40cbfa3 858* PowerPC ELF support added.
252b5132 859
a40cbfa3 860* m68k Linux (ELF) support added.
252b5132 861
a40cbfa3 862* i960 Hx/Jx support added.
252b5132 863
a40cbfa3 864* i386/PowerPC gnu-win32 support added.
252b5132 865
a40cbfa3
NC
866* SCO ELF support added. For OpenServer 5 targets (i386-unknown-sco3.2v5) the
867 default is to build COFF-only support. To get a set of tools that generate
fa94de6b 868 ELF (they'll understand both COFF and ELF), you must configure with
a40cbfa3 869 target=i386-unknown-sco3.2v5elf.
252b5132 870
a40cbfa3 871* m88k-motorola-sysv3* support added.
252b5132
RH
872
873Changes in 2.6:
874
a40cbfa3 875* Gas now directly supports macros, without requiring GASP.
252b5132 876
a40cbfa3
NC
877* Gas now has an MRI assembler compatibility mode. Use -M or --mri to select
878 MRI mode. The pseudo-op ``.mri 1'' will switch into the MRI mode until the
879 ``.mri 0'' is seen; this can be convenient for inline assembler code.
252b5132 880
a40cbfa3 881* Added --defsym SYM=VALUE option.
252b5132 882
a40cbfa3 883* Added -mips4 support to MIPS assembler.
252b5132 884
a40cbfa3 885* Added PIC support to Solaris and SPARC SunOS 4 assembler.
252b5132
RH
886
887Changes in 2.4:
888
a40cbfa3 889* Converted this directory to use an autoconf-generated configure script.
252b5132 890
a40cbfa3 891* ARM support, from Richard Earnshaw.
252b5132 892
a40cbfa3
NC
893* Updated VMS support, from Pat Rankin, including considerably improved
894 debugging support.
252b5132 895
a40cbfa3 896* Support for the control registers in the 68060.
252b5132 897
a40cbfa3 898* Handles (ignores) a new directive ".this_GCC_requires_the_GNU_assembler", to
fa94de6b
RM
899 provide for possible future gcc changes, for targets where gas provides some
900 features not available in the native assembler. If the native assembler is
a40cbfa3 901 used, it should become obvious pretty quickly what the problem is.
252b5132 902
a40cbfa3 903* Usage message is available with "--help".
252b5132 904
fa94de6b 905* The GNU Assembler Preprocessor (gasp) is included. (Actually, it was in 2.3
a40cbfa3 906 also, but didn't get into the NEWS file.)
252b5132 907
a40cbfa3 908* Weak symbol support for a.out.
252b5132 909
fa94de6b 910* A bug in the listing code which could cause an infinite loop has been fixed.
a40cbfa3 911 Bugs in listings when generating a COFF object file have also been fixed.
252b5132 912
a40cbfa3
NC
913* Initial i386-svr4 PIC implementation from Eric Youngdale, based on code by
914 Paul Kranenburg.
252b5132 915
a40cbfa3
NC
916* Improved Alpha support. Immediate constants can have a much larger range
917 now. Support for the 21164 has been contributed by Digital.
252b5132 918
a40cbfa3 919* Updated ns32k (pc532-mach, netbsd532) support from Ian Dall.
252b5132
RH
920
921Changes in 2.3:
922
a40cbfa3 923* Mach i386 support, by David Mackenzie and Ken Raeburn.
252b5132 924
a40cbfa3 925* RS/6000 and PowerPC support by Ian Taylor.
252b5132 926
a40cbfa3
NC
927* VMS command scripts (make-gas.com, config-gas.com) have been worked on a bit,
928 based on mail received from various people. The `-h#' option should work
929 again too.
252b5132 930
a40cbfa3 931* HP-PA work, by Jeff Law. Note, for the PA, gas-2.3 has been designed to work
fa94de6b 932 with gdb-4.12 and gcc-2.6. As gcc-2.6 has not been released yet, a special
a40cbfa3
NC
933 version of gcc-2.5.8 has been patched to work with gas-2.3. You can retrieve
934 this special version of gcc-2.5.8 via anonymous ftp from jaguar.cs.utah.edu
935 in the "dist" directory.
252b5132 936
a40cbfa3
NC
937* Vax support in gas fixed for BSD, so it builds and seems to run a couple
938 simple tests okay. I haven't put it through extensive testing. (GNU make is
939 currently required for BSD 4.3 builds.)
252b5132 940
fa94de6b 941* Support for the DEC Alpha, running OSF/1 (ECOFF format). The gas support is
a40cbfa3
NC
942 based on code donated by CMU, which used an a.out-based format. I'm afraid
943 the alpha-a.out support is pretty badly mangled, and much of it removed;
944 making it work will require rewriting it as BFD support for the format anyways.
252b5132 945
a40cbfa3 946* Irix 5 support.
252b5132 947
fa94de6b 948* The test suites have been fixed up a bit, so that they should work with a
a40cbfa3 949 couple different versions of expect and dejagnu.
252b5132 950
fa94de6b
RM
951* Symbols' values are now handled internally as expressions, permitting more
952 flexibility in evaluating them in some cases. Some details of relocation
a40cbfa3
NC
953 handling have also changed, and simple constant pool management has been
954 added, to make the Alpha port easier.
252b5132 955
a40cbfa3
NC
956* New option "--statistics" for printing out program run times. This is
957 intended to be used with the gcc "-Q" option, which prints out times spent in
958 various phases of compilation. (You should be able to get all of them
959 printed out with "gcc -Q -Wa,--statistics", I think.)
252b5132
RH
960
961Changes in 2.2:
962
a40cbfa3 963* RS/6000 AIX and MIPS SGI Irix 5 support has been added.
252b5132 964
fa94de6b
RM
965* Configurations that are still in development (and therefore are convenient to
966 have listed in configure.in) still get rejected without a minor change to
a40cbfa3
NC
967 gas/Makefile.in, so people not doing development work shouldn't get the
968 impression that support for such configurations is actually believed to be
969 reliable.
252b5132 970
fa94de6b 971* The program name (usually "as") is printed when a fatal error message is
a40cbfa3
NC
972 displayed. This should prevent some confusion about the source of occasional
973 messages about "internal errors".
252b5132 974
fa94de6b 975* ELF support is falling into place. Support for the 386 should be working.
a40cbfa3 976 Support for SPARC Solaris is in. HPPA support from Utah is being integrated.
252b5132 977
a40cbfa3
NC
978* Symbol values are maintained as expressions instead of being immediately
979 boiled down to add-symbol, sub-symbol, and constant. This permits slightly
980 more complex calculations involving symbols whose values are not alreadey
981 known.
252b5132 982
a40cbfa3 983* DBX-style debugging info ("stabs") is now supported for COFF formats.
fa94de6b
RM
984 If any stabs directives are seen in the source, GAS will create two new
985 sections: a ".stab" and a ".stabstr" section. The format of the .stab
a40cbfa3
NC
986 section is nearly identical to the a.out symbol format, and .stabstr is
987 its string table. For this to be useful, you must have configured GCC
988 to generate stabs (by defining DBX_DEBUGGING_INFO), and must have a GDB
989 that can use the stab sections (4.11 or later).
252b5132 990
fa94de6b 991* LynxOS, on i386 and m68k platforms, is now supported. SPARC LynxOS
a40cbfa3 992 support is in progress.
252b5132
RH
993
994Changes in 2.1:
995
fa94de6b 996* Several small fixes for i386-aix (PS/2) support from Minh Tran-Le have been
a40cbfa3 997 incorporated, but not well tested yet.
252b5132 998
fa94de6b 999* Altered the opcode table split for m68k; it should require less VM to compile
a40cbfa3 1000 with gcc now.
252b5132 1001
a40cbfa3
NC
1002* Some minor adjustments to add (Convergent Technologies') Miniframe support,
1003 suggested by Ronald Cole.
252b5132 1004
a40cbfa3
NC
1005* HPPA support (running OSF only, not HPUX) has been contributed by Utah. This
1006 includes improved ELF support, which I've started adapting for SPARC Solaris
1007 2.x. Integration isn't completely, so it probably won't work.
252b5132 1008
a40cbfa3 1009* HP9000/300 support, donated by HP, has been merged in.
252b5132 1010
a40cbfa3 1011* Ian Taylor has finished the MIPS ECOFF (Ultrix, Irix) support.
252b5132 1012
a40cbfa3 1013* Better error messages for unsupported configurations (e.g., hppa-hpux).
252b5132 1014
a40cbfa3 1015* Test suite framework is starting to become reasonable.
252b5132
RH
1016
1017Changes in 2.0:
1018
a40cbfa3 1019* Mostly bug fixes.
252b5132 1020
a40cbfa3 1021* Some more merging of BFD and ELF code, but ELF still doesn't work.
252b5132
RH
1022
1023Changes in 1.94:
1024
a40cbfa3
NC
1025* BFD merge is partly done. Adventurous souls may try giving configure the
1026 "--with-bfd-assembler" option. Currently, ELF format requires it, a.out
1027 format accepts it; SPARC CPU accepts it. It's the default only for OS "elf"
1028 or "solaris". (ELF isn't really supported yet. It needs work. I've got
1029 some code from Utah for HP-PA ELF, and from DG for m88k ELF, but they're not
1030 fully merged yet.)
252b5132 1031
a40cbfa3
NC
1032* The 68K opcode table has been split in half. It should now compile under gcc
1033 without consuming ridiculous amounts of memory.
252b5132 1034
a40cbfa3
NC
1035* A couple data structures have been reduced in size. This should result in
1036 saving a little bit of space at runtime.
252b5132 1037
a40cbfa3
NC
1038* Support for MIPS, from OSF and Ralph Campbell, has been merged in. The OSF
1039 code provided ROSE format support, which I haven't merged in yet. (I can
1040 make it available, if anyone wants to try it out.) Ralph's code, for BSD
1041 4.4, supports a.out format. We don't have ECOFF support in just yet; it's
1042 coming.
252b5132 1043
a40cbfa3 1044* Support for the Hitachi H8/500 has been added.
252b5132 1045
a40cbfa3
NC
1046* VMS host and target support should be working now, thanks chiefly to Eric
1047 Youngdale.
252b5132
RH
1048
1049Changes in 1.93.01:
1050
a40cbfa3 1051* For m68k, support for more processors has been added: 68040, CPU32, 68851.
252b5132 1052
a40cbfa3 1053* For i386, .align is now power-of-two; was number-of-bytes.
252b5132 1054
a40cbfa3
NC
1055* For m68k, "%" is now accepted before register names. For COFF format, which
1056 doesn't use underscore prefixes for C labels, it is required, so variable "a0"
1057 can be distinguished from the register.
252b5132 1058
a40cbfa3
NC
1059* Last public release was 1.38. Lots of configuration changes since then, lots
1060 of new CPUs and formats, lots of bugs fixed.
252b5132
RH
1061
1062\f
d87bef3a 1063Copyright (C) 2012-2023 Free Software Foundation, Inc.
5bf135a7
NC
1064
1065Copying and distribution of this file, with or without modification,
1066are permitted in any medium without royalty provided the copyright
1067notice and this notice are preserved.
1068
252b5132
RH
1069Local variables:
1070fill-column: 79
1071End: