]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/NEWS
binutils/NEWS: add text for SFrame support
[thirdparty/binutils-gdb.git] / gas / NEWS
CommitLineData
252b5132 1-*- text -*-
6d96a594 2
b06311ad
KL
3* Add support for Intel RAO-INT instructions.
4
01d8ce74 5* Add support for Intel AVX-NE-CONVERT instructions.
6
2188d6ea
HL
7* Add support for Intel MSRLIST instructions.
8
941f0833
HL
9* Add support for Intel WRMSRNS instructions.
10
a93e3234
HJ
11* Add support for Intel CMPccXADD instructions.
12
23ae61ad
CL
13* Add support for Intel AVX-VNNI-INT8 instructions.
14
4321af3e
HW
15* Add support for Intel AVX-IFMA instructions.
16
ef07be45
CL
17* Add support for Intel PREFETCHI instructions.
18
68830fba
CL
19* Add support for Intel AMX-FP16 instructions.
20
2cac01e3
FS
21* gas now supports --compress-debug-sections=zstd to compress
22 debug sections with zstd.
d846c35e 23
b0c295e1
ML
24* Add --enable-default-compressed-debug-sections-algorithm={zlib,zstd}
25 that selects the default compression algorithm
26 for --enable-compressed-debug-sections.
2cac01e3 27
27e60212
PD
28* Add support for various T-Head extensions (XTheadBa, XTheadBb, XTheadBs,
29 XTheadCmo, XTheadCondMov, XTheadFMemIdx, XTheadMemIdx, XTheadMemPair,
30 XTheadMac, and XTheadSync) from version 2.0 of the T-Head ISA manual, which
31 are implemented in the Allwinner D1.
32
f262d2df
PD
33* Add support for the RISC-V Zawrs extension, version 1.0-rc4.
34
cafdb713
SP
35* Add support for Cortex-X1C for Arm.
36
0bd09323
NC
37Changes in 2.39:
38
c085ab00
JB
39* Remove (rudimentary) support for the x86-64 sub-architectures Intel L1OM and
40 Intel K1OM.
41
5a3ca6e3
PD
42* Add support for the RISC-V Zicbop, Zicbom, and Zicboz extensions, version
43 1.0-fd39d01.
44
45* Add support for the RISC-V Zfh extension, version 1.0.
46
47* Add support for the Zhinx extension, version 1.0.0-rc.
48
49* Add support for the RISC-V H extension.
50
51* Add support for the RISC-V Zfhmin extension, version 1.0, and Zhinxmin
52 extension, version 1.0.0-rc.
53
a74e1cb3
NC
54Changes in 2.38:
55
36cb9e7e
RS
56* Add support for AArch64 system registers that were missing in previous
57 releases.
58
4462d7c4 59* Add support for the LoongArch instruction set.
60
c8480b58
L
61* Add a command-line option, -muse-unaligned-vector-move, for x86 target
62 to encode aligned vector move as unaligned vector move.
63
80cfde76
PW
64* Add support for Cortex-R52+ for Arm.
65
50aaf5e6 66* Add support for Cortex-A510, Cortex-A710, Cortex-X2 for AArch64.
98ab23ab 67
14f45859
PW
68* Add support for Cortex-A710 for Arm.
69
57f02370
PW
70* Add support for Scalable Matrix Extension (SME) for AArch64.
71
578c64a4
NC
72* The --multibyte-handling=[allow|warn|warn-sym-only] option tells the
73 assembler what to when it encoutners multibyte characters in the input. The
74 default is to allow them. Setting the option to "warn" will generate a
75 warning message whenever any multibyte character is encountered. Using the
76 option to "warn-sym-only" will make the assembler generate a warning whenever a
77 symbol is defined containing multibyte characters. (References to undefined
78 symbols will not generate warnings).
79
ff01bb6c
L
80* Outputs of .ds.x directive and .tfloat directive with hex input from
81 x86 assembler have been reduced from 12 bytes to 10 bytes to match the
82 output of .tfloat directive.
83
35180222
RS
84* Add support for 'armv8.8-a', 'armv9-a', 'armv9.1-a', 'armv9.2-a' and
85 'armv9.3-a' for -march in AArch64 GAS.
d5007f02 86
a2b1ea81
RS
87* Add support for 'armv8.7-a', 'armv8.8-a', 'armv9-a', 'armv9.1-a',
88 'armv9.2-a' and 'armv9.3-a' for -march in Arm GAS.
3197e593 89
0cc78721
CL
90* Add support for Intel AVX512_FP16 instructions.
91
6b60a1ec
PD
92* Add support for the RISC-V scalar crypto extension, version 1.0.0.
93
94* Add support for the RISC-V vector extension, version 1.0.
95
96* Add support for the Z{f,d,q}inx extensions, version 1.0.0-rc.
97
98* Add support for the RISC-V svinval extension, version 1.0.
99
100* Add support for the RISC-V hypervisor extension, as defined by Privileged
101 Specification 1.12.
102
51419248
NC
103Changes in 2.37:
104
933feaf3
AM
105* arm-symbianelf support removed.
106
02202574
PW
107* Add support for Realm Management Extension (RME) for AArch64.
108
157a088c
PD
109* Add support for the Zba, Zbb, Zbc, and Zbs subsets of the RISC-V
110 bit manipulation extension, version 0.93.
111
055bc77a
NC
112Changes in 2.36:
113
58bf9b6a
L
114* Add support for Intel AVX VNNI instructions.
115
c1fa250a
LC
116* Add support for Intel HRESET instruction.
117
f64c42a9
LC
118* Add support for Intel UINTR instructions.
119
6d96a594
C
120* Support non-absolute segment values for i386 lcall and ljmp.
121
b71702f1
NC
122* When setting the link order attribute of ELF sections, it is now possible to
123 use a numeric section index instead of symbol name.
42c36b73 124
a3a02fe8
PW
125* Add support for Cortex-A78, Cortex-A78AE, Cortex-A78C and Cortex-X1 for
126 AArch64 and ARM.
b71702f1 127 Add support for Cortex-R82, Neoverse V1, and Neoverse N2 for ARM.
77718e5b 128
b71702f1 129* Add support for ETMv4 (Embedded Trace Macrocell), ETE (Embedded Trace
82c70b08
KT
130 Extension), TRBE (Trace Buffer Extension)and BRBE (Branch Record Buffer
131 Extension) system registers for AArch64.
c81946ef 132
8926e54e 133* Add support for Armv8-R and Armv8.7-A AArch64.
c81946ef 134
a984d94a 135* Add support for DSB memory nXS barrier, WFET and WFIT instruction for Armv8.7
82503ca7 136 AArch64.
fd195909 137
e64441b1 138* Add support for +flagm feature for -march in Armv8.4 AArch64.
dd4a72c8 139
fd65497d
PW
140* Add support for +ls64 feature for -march in Armv8.7 AArch64. Add atomic
141 64-byte load/store instructions for this feature.
142
3f4ff088
PW
143* Add support for +pauth (Pointer Authentication) feature for -march in
144 AArch64.
145
81d54bb7 146* Add support for Intel TDX instructions.
96a84ea3 147
c4694f17
TG
148* Add support for Intel Key Locker instructions.
149
b1766e7c
NC
150* Added a .nop directive to generate a single no-op instruction in a target
151 neutral manner. This instruction does have an effect on DWARF line number
152 generation, if that is active.
153
a0522545
ML
154* Removed --reduce-memory-overheads and --hash-size as gas now
155 uses hash tables that can be expand and shrink automatically.
156
789198ca
L
157* Add {disp16} pseudo prefix to x86 assembler.
158
260cd341
LC
159* Add support for Intel AMX instructions.
160
939b95c7
L
161* Configure with --enable-x86-used-note by default for Linux/x86.
162
99fabbc9
JL
163* Add support for the SHF_GNU_RETAIN flag, which can be applied to
164 sections using the 'R' flag in the .section directive.
165 SHF_GNU_RETAIN specifies that the section should not be garbage
166 collected by the linker. It requires the GNU or FreeBSD ELF OSABIs.
167
c17cf68c
PD
168* Add support for the RISC-V Zihintpause extension.
169
b115b9fd
NC
170Changes in 2.35:
171
bbd19b19
L
172* X86 NaCl target support is removed.
173
6914be53
L
174* Extend .symver directive to update visibility of the original symbol
175 and assign one original symbol to different versioned symbols.
176
6e0e8b45
L
177* Add support for Intel SERIALIZE and TSXLDTRK instructions.
178
9e8f1c90
L
179* Add -mlfence-after-load=, -mlfence-before-indirect-branch= and
180 -mlfence-before-ret= options to x86 assembler to help mitigate
181 CVE-2020-0551.
182
5496f3c6
NC
183* Add --gdwarf-5 option to the assembler to generate DWARF 5 debug output
184 (if such output is being generated). Added the ability to generate
185 version 5 .debug_line sections.
186
251dae91
TC
187* Add -mbig-obj support to i386 MingW targets.
188
4362996c
PD
189* Add support for the -mriscv-isa-version argument, to select the version of
190 the RISC-V ISA specification used when assembling.
191
192* Remove support for the RISC-V privileged specification, version 1.9.
193
ae774686
NC
194Changes in 2.34:
195
5eb617a7
L
196* Add -malign-branch-boundary=NUM, -malign-branch=TYPE[+TYPE...],
197 -malign-branch-prefix-size=NUM and -mbranches-within-32B-boundaries
198 options to x86 assembler to align branches within a fixed boundary
199 with segment prefixes or NOPs.
200
6655dba2
SB
201* Add support for Zilog eZ80 and Zilog Z180 CPUs.
202
203* Add support for z80-elf target.
204
205* Add support for relocation of each byte or word of multibyte value to Z80
206 targets (just use right shift to 0, 8, 16, or 24 bits or AND operation
207 with 0xff/0xffff mask): ld a, label >> 16 \ ld hl, label & 0xffff
208
209* Add SDCC support for Z80 targets.
210
60391a25
PB
211Changes in 2.33:
212
7738ddb4
MM
213* Add support for the Arm Scalable Vector Extension version 2 (SVE2)
214 instructions.
215
216* Add support for the Arm Transactional Memory Extension (TME)
217 instructions.
218
514bbb0f
AV
219* Add support for the Armv8.1-M Mainline and M-profile Vector Extension (MVE)
220 instructions.
221
b20d3859
BW
222* For MIPS, Add -m[no-]fix-loongson3-llsc option to fix (or not) Loongson3
223 LLSC Errata. Add a --enable-mips-fix-loongson3-llsc=[yes|no] configure
224 time option to set the default behavior. Set the default if the configure
225 option is not used to "no".
6f2117ba 226
546053ac
DZ
227* Add support for the Arm Cortex-A76AE, Cortex-A77 and Cortex-M35P
228 processors.
229
230* Add support for the AArch64 Cortex-A34, Cortex-A65, Cortex-A65AE,
231 Cortex-A76AE, and Cortex-A77 processors.
232
b20d3859
BW
233* Add .float16 directive for both Arm and AArch64 to allow encoding of 16-bit
234 floating point literals. Add .float16_format directive and
235 -mfp16-format=[ieee|alternative] option for Arm to control the format of the
236 encoding.
237
66f8b2cb
AB
238* Add --gdwarf-cie-version command line flag. This allows control over which
239 version of DWARF CIE the assembler creates.
240
f974f26c
NC
241Changes in 2.32:
242
03751133
L
243* Add -mvexwig=[0|1] option to x86 assembler to control encoding of
244 VEX.W-ignored (WIG) VEX instructions.
245
b4a3a7b4
L
246* Add -mx86-used-note=[yes|no] option to generate (or not) x86 GNU property
247 notes. Add a --enable-x86-used-note configure time option to set the
248 default behavior. Set the default if the configure option is not used
249 to "no".
250
a693765e
CX
251* Add support for the MIPS Loongson EXTensions R2 (EXT2) instructions.
252
bdc6c06e
CX
253* Add support for the MIPS Loongson EXTensions (EXT) instructions.
254
716c08de
CX
255* Add support for the MIPS Loongson Content Address Memory (CAM) ASE.
256
b8891f8d
AJ
257* Add support for the C-SKY processor series.
258
8095d2f7
CX
259* Add support for the MIPS Loongson MultiMedia extensions Instructions (MMI)
260 ASE.
261
719d8288
NC
262Changes in 2.31:
263
fc6141f0
NC
264* The ADR and ADRL pseudo-instructions supported by the ARM assembler
265 now only set the bottom bit of the address of thumb function symbols
266 if the -mthumb-interwork command line option is active.
267
6f20c942
FS
268* Add support for the MIPS Global INValidate (GINV) ASE.
269
730c3174
SE
270* Add support for the MIPS Cyclic Redudancy Check (CRC) ASE.
271
7b4ae824
JD
272* Add support for the Freescale S12Z architecture.
273
0df8ad28
NC
274* Add --generate-missing-build-notes=[yes|no] option to create (or not) GNU
275 Build Attribute notes if none are present in the input sources. Add a
276 --enable-generate-build-notes=[yes|no] configure time option to set the
277 default behaviour. Set the default if the configure option is not used
278 to "no".
279
bd5dea88
L
280* Remove -mold-gcc command-line option for x86 targets.
281
b6f8c7c4
L
282* Add -O[2|s] command-line options to x86 assembler to enable alternate
283 shorter instruction encoding.
284
8f065d3b 285* Add support for .nops directive. It is currently supported only for
62a02d25
L
286 x86 targets.
287
64411043
PD
288* Add support for the .insn directive on RISC-V targets.
289
9176ac5b
NC
290Changes in 2.30:
291
ba8826a8
AO
292* Add support for loaction views in DWARF debug line information.
293
55a09eb6
TG
294Changes in 2.29:
295
a91e1603
L
296* Add support for ELF SHF_GNU_MBIND.
297
f96bd6c2
PC
298* Add support for the WebAssembly file format and wasm32 ELF conversion.
299
7e0de605 300* PowerPC gas now checks that the correct register class is used in
ece5dcc1
AM
301 instructions. For instance, "addi %f4,%cr3,%r31" warns three times
302 that the registers are invalid.
7e0de605 303
93f11b16
DD
304* Add support for the Texas Instruments PRU processor.
305
0cda1e19
TP
306* Support for the ARMv8-R architecture and Cortex-R52 processor has been
307 added to the ARM port.
ced40572 308
9703a4ef
TG
309Changes in 2.28:
310
e23eba97
NC
311* Add support for the RISC-V architecture.
312
b19ea8d2 313* Add support for the ARM Cortex-M23 and Cortex-M33 processors.
ce1b0a45 314
96a84ea3
TG
315Changes in 2.27:
316
4e3e1fdf
L
317* Default to --enable-compressed-debug-sections=gas for Linux/x86 targets.
318
2edb36e7
NC
319* Add --no-pad-sections to stop the assembler from padding the end of output
320 sections up to their alignment boundary.
321
15afaa63
TP
322* Support for the ARMv8-M architecture has been added to the ARM port. Support
323 for the ARMv8-M Security and DSP Extensions has also been added to the ARM
324 port.
325
f36e33da
CZ
326* ARC backend accepts .extInstruction, .extCondCode, .extAuxRegister, and
327 .extCoreRegister pseudo-ops that allow an user to define custom
328 instructions, conditional codes, auxiliary and core registers.
329
b8871f35
L
330* Add a configure option --enable-elf-stt-common to decide whether ELF
331 assembler should generate common symbols with the STT_COMMON type by
332 default. Default to no.
333
a05a5b64 334* New command-line option --elf-stt-common= for ELF targets to control
b8871f35
L
335 whether to generate common symbols with the STT_COMMON type.
336
9fb71ee4
NC
337* Add ability to set section flags and types via numeric values for ELF
338 based targets.
81c23f82 339
0cb4071e
L
340* Add a configure option --enable-x86-relax-relocations to decide whether
341 x86 assembler should generate relax relocations by default. Default to
342 yes, except for x86 Solaris targets older than Solaris 12.
343
a05a5b64 344* New command-line option -mrelax-relocations= for x86 target to control
0cb4071e
L
345 whether to generate relax relocations.
346
a05a5b64 347* New command-line option -mfence-as-lock-add=yes for x86 target to encode
9d3fc4e1
L
348 lfence, mfence and sfence as "lock addl $0x0, (%[re]sp)".
349
4670103e
CZ
350* Add assembly-time relaxation option for ARC cpus.
351
9004b6bd
AB
352* Add --with-cpu=TYPE configure option for ARC gas. This allows the default
353 cpu type to be adjusted at configure time.
354
7feec526
TG
355Changes in 2.26:
356
edeefb67
L
357* Add a configure option --enable-compressed-debug-sections={all,gas} to
358 decide whether DWARF debug sections should be compressed by default.
e12fe555 359
886a2506
NC
360* Add support for the ARC EM/HS, and ARC600/700 architectures. Remove
361 assembler support for Argonaut RISC architectures.
362
d02603dc
NC
363* Symbol and label names can now be enclosed in double quotes (") which allows
364 them to contain characters that are not part of valid symbol names in high
365 level languages.
366
f33026a9
MW
367* Added the correctly spelled -march=armv6kz, for ARMv6KZ support. The
368 previous spelling, -march=armv6zk, is still accepted.
369
88f0ea34
MW
370* Support for the ARMv8.1 architecture has been added to the Aarch64 port.
371 Support for the individual ARMv8.1 Adv.SIMD, LOR and PAN architecture
372 extensions has also been added to the Aarch64 port.
373
a5932920
MW
374* Support for the ARMv8.1 architecture has been added to the ARM port. Support
375 for the individual ARMv8.1 Adv.SIMD and PAN architecture extensions has also
376 been added to the ARM port.
377
ea556d25
L
378* Extend --compress-debug-sections option to support
379 --compress-debug-sections=[none|zlib|zlib-gnu|zlib-gabi] for ELF
380 targets.
381
0d2b51ad
L
382* --compress-debug-sections is turned on for Linux/x86 by default.
383
c50415e2
TG
384Changes in 2.25:
385
f36e8886
BS
386* Add support for the AVR Tiny microcontrollers.
387
73589c9d
CS
388* Replace support for openrisc and or32 with support for or1k.
389
2e6976a8 390* Enhanced the ARM port to accept the assembler output from the CodeComposer
a05a5b64 391 Studio tool. Support is enabled via the new command-line option -mccs.
2e6976a8 392
35c08157
KLC
393* Add support for the Andes NDS32.
394
58ca03a2
TG
395Changes in 2.24:
396
13761a11
NC
397* Add support for the Texas Instruments MSP430X processor.
398
a05a5b64 399* Add -gdwarf-sections command-line option to enable per-code-section
b40bf0a2
NC
400 generation of DWARF .debug_line sections.
401
36591ba1
SL
402* Add support for Altera Nios II.
403
a3c62988
NC
404* Add support for the Imagination Technologies Meta processor.
405
5bf135a7
NC
406* Add support for the v850e3v5.
407
e8044f35
RS
408* Remove assembler support for MIPS ECOFF targets.
409
af18cb59
TG
410Changes in 2.23:
411
da2bb560
NC
412* Add support for the 64-bit ARM architecture: AArch64.
413
6927f982
NC
414* Add support for S12X processor.
415
b9c361e0
JL
416* Add support for the VLE extension to the PowerPC architecture.
417
f6c1a2d5
NC
418* Add support for the Freescale XGATE architecture.
419
fa94de6b
RM
420* Add support for .bundle_align_mode, .bundle_lock, and .bundle_unlock
421 directives. These are currently available only for x86 and ARM targets.
422
99c513f6
DD
423* Add support for the Renesas RL78 architecture.
424
cfb8c092
NC
425* Add support for the Adapteva EPIPHANY architecture.
426
fe13e45b 427* For x86, allow 'rep bsf', 'rep bsr', and 'rep ret' syntax.
29c048b6 428
a7142d94
TG
429Changes in 2.22:
430
69f56ae1 431* Add support for the Tilera TILEPro and TILE-Gx architectures.
44f45767 432
90b3661c 433Changes in 2.21:
44f45767 434
5fec8599
L
435* Gas no longer requires doubling of ampersands in macros.
436
40b36596
JM
437* Add support for the TMS320C6000 (TI C6X) processor family.
438
31907d5e
DK
439* GAS now understands an extended syntax in the .section directive flags
440 for COFF targets that allows the section's alignment to be specified. This
441 feature has also been backported to the 2.20 release series, starting with
442 2.20.1.
443
c7927a3c
NC
444* Add support for the Renesas RX processor.
445
a05a5b64 446* New command-line option, --compress-debug-sections, which requests
700c4060
CC
447 compression of DWARF debug information sections in the relocatable output
448 file. Compressed debug sections are supported by readelf, objdump, and
449 gold, but not currently by Gnu ld.
450
81c23f82
TG
451Changes in 2.20:
452
1cd986c5
NC
453* Added support for v850e2 and v850e2v3.
454
3e7a7d11
NC
455* GNU/Linux targets now supports "gnu_unique_object" as a value in the .type
456 pseudo op. It marks the symbol as being globally unique in the entire
457 process.
458
c921be7d
NC
459* ARM assembler now supports .inst[.nw] pseudo-ops to insert opcodes specified
460 in binary rather than text.
6e33da12 461
c1711530
DK
462* Add support for common symbol alignment to PE formats.
463
92846e72
CC
464* Add support for the new discriminator column in the DWARF line table,
465 with a discriminator operand for the .loc directive.
466
c3b7224a
NC
467* Add support for Sunplus score architecture.
468
d8045f23
NC
469* The .type pseudo-op now accepts a type of STT_GNU_IFUNC which can be used to
470 indicate that if the symbol is the target of a relocation, its value should
471 not be use. Instead the function should be invoked and its result used as
472 the value.
fa94de6b 473
84e94c90
NC
474* Add support for Lattice Mico32 (lm32) architecture.
475
fa94de6b 476* Add support for Xilinx MicroBlaze architecture.
caa03924 477
6e33da12
TG
478Changes in 2.19:
479
4f6d9c90
DJ
480* New pseudo op .cfi_val_encoded_addr, to record constant addresses in unwind
481 tables without runtime relocation.
482
a05a5b64 483* New command-line option, -h-tick-hex, for sh, m32c, and h8/300 targets, which
6fd4f6cc
DD
484 adds compatibility with H'00 style hex constants.
485
a05a5b64 486* New command-line option, -msse-check=[none|error|warning], for x86
daf50ae7
L
487 targets.
488
a05a5b64 489* New sub-option added to the assembler's -a command-line switch to
83f10cb2
NC
490 generate a listing output. The 'g' sub-option will insert into the listing
491 various information about the assembly, such as assembler version, the
a05a5b64 492 command-line options used, and a time stamp.
83f10cb2 493
a05a5b64 494* New command-line option -msse2avx for x86 target to encode SSE
c0f3af97
L
495 instructions with VEX prefix.
496
f1f8f695 497* Add Intel XSAVE, EPT, MOVBE, AES, PCLMUL, AVX/FMA support for x86 target.
c0f3af97 498
a05a5b64 499* New command-line options, -march=CPU[,+EXTENSION...], -mtune=CPU,
ae40c993
L
500 -mmnemonic=[att|intel], -msyntax=[att|intel], -mindex-reg,
501 -mnaked-reg and -mold-gcc, for x86 targets.
502
38a57ae7
NC
503* Support for generating wide character strings has been added via the new
504 pseudo ops: .string16, .string32 and .string64.
505
85f10a01
MM
506* Support for SSE5 has been added to the i386 port.
507
7c3d153f
NC
508Changes in 2.18:
509
ec2655a6
NC
510* The GAS sources are now released under the GPLv3.
511
3d3d428f
NC
512* Support for the National Semiconductor CR16 target has been added.
513
3f9ce309
AM
514* Added gas .reloc pseudo. This is a low-level interface for creating
515 relocations.
516
99ad8390
NC
517* Add support for x86_64 PE+ target.
518
1c0d3aa6 519* Add support for Score target.
83518699 520
ec2655a6
NC
521Changes in 2.17:
522
d70c5fc7
NC
523* Support for the Infineon XC16X has been added by KPIT Cummins Infosystems.
524
08333dc4
NS
525* Support for ms2 architecture has been added.
526
b7b8fb1d
NC
527* Support for the Z80 processor family has been added.
528
3e8a519c
MM
529* Add support for the "@<file>" syntax to the command line, so that extra
530 switches can be read from <file>.
531
a05a5b64 532* The SH target supports a new command-line switch --enable-reg-prefix which,
37dedf66
NC
533 if enabled, will allow register names to be optionally prefixed with a $
534 character. This allows register names to be distinguished from label names.
fa94de6b 535
6eaeac8a
JB
536* Macros with a variable number of arguments are now supported. See the
537 documentation for how this works.
538
4bdd3565
NC
539* Added --reduce-memory-overheads switch to reduce the size of the hash
540 tables used, at the expense of longer assembly times, and
541 --hash-size=<NUMBER> to set the size of the hash tables used by gas.
542
5e75c3ab
JB
543* Macro names and macro parameter names can now be any identifier that would
544 also be legal as a symbol elsewhere. For macro parameter names, this is
545 known to cause problems in certain sources when the respective target uses
546 characters inconsistently, and thus macro parameter references may no longer
547 be recognized as such (see the documentation for details).
fa94de6b 548
d2c5f73e
NC
549* Support the .f_floating, .d_floating, .g_floating and .h_floating directives
550 for the VAX target in order to be more compatible with the VAX MACRO
551 assembler.
552
a05a5b64 553* New command-line option -mtune=[itanium1|itanium2] for IA64 targets.
8c2fda1d 554
957d91c1
NC
555Changes in 2.16:
556
fffeaa5f
JB
557* Redefinition of macros now results in an error.
558
a05a5b64 559* New command-line option -mhint.b=[ok|warning|error] for IA64 targets.
91d777ee 560
a05a5b64 561* New command-line option -munwind-check=[warning|error] for IA64
970d6792
L
562 targets.
563
f1dab70d
JB
564* The IA64 port now uses automatic dependency violation removal as its default
565 mode.
566
7499d566
NC
567* Port to MAXQ processor contributed by HCL Tech.
568
7ed4c4c5
NC
569* Added support for generating unwind tables for ARM ELF targets.
570
a05a5b64 571* Add a -g command-line option to generate debug information in the target's
329e276d
NC
572 preferred debug format.
573
1fe1f39c
NC
574* Support for the crx-elf target added.
575
1a320fbb 576* Support for the sh-symbianelf target added.
1fe1f39c 577
0503b355
BF
578* Added a pseudo-op (.secrel32) to generate 32 bit section relative relocations
579 on pe[i]-i386; required for this target's DWARF 2 support.
580
6b6e92f4
NC
581* Support for Motorola MCF521x/5249/547x/548x added.
582
fd99574b
NC
583* Support for ColdFire EMAC instructions added and Motorola syntax for MAC/EMAC
584 instrucitons.
585
a05a5b64 586* New command-line option -mno-shared for MIPS ELF targets.
aa6975fb 587
a05a5b64 588* New command-line option --alternate and pseudo-ops .altmacro and .noaltmacro
caa32fe5
NC
589 added to enter (and leave) alternate macro syntax mode.
590
0477af35
NC
591Changes in 2.15:
592
7a7f4e42
CD
593* The MIPS -membedded-pic option (Embedded-PIC code generation) is
594 deprecated and will be removed in a future release.
595
6edf0760
NC
596* Added PIC m32r Linux (ELF) and support to M32R assembler.
597
09d92015
MM
598* Added support for ARM V6.
599
88da98f3
MS
600* Added support for sh4a and variants.
601
eb764db8
NC
602* Support for Renesas M32R2 added.
603
88da98f3
MS
604* Limited support for Mapping Symbols as specified in the ARM ELF
605 specification has been added to the arm assembler.
ed769ec1 606
0bbf2aa4
NC
607* On ARM architectures, added a new gas directive ".unreq" that undoes
608 definitions created by ".req".
609
3e602632
NC
610* Support for Motorola ColdFire MCF528x added.
611
05da4302
NC
612* Added --gstabs+ switch to enable the generation of STABS debug format
613 information with GNU extensions.
fa94de6b 614
6a265366
CD
615* Added support for MIPS64 Release 2.
616
8ad30312
NC
617* Added support for v850e1.
618
12b55ccc
L
619* Added -n switch for x86 assembler. By default, x86 GAS replaces
620 multiple nop instructions used for alignment within code sections
621 with multi-byte nop instructions such as leal 0(%esi,1),%esi. This
622 switch disables the optimization.
623
78849248
ILT
624* Removed -n option from MIPS assembler. It was not useful, and confused the
625 existing -non_shared option.
626
43c58ae6
CD
627Changes in 2.14:
628
69be0a2b
CD
629* Added support for MIPS32 Release 2.
630
e8fd7476
NC
631* Added support for Xtensa architecture.
632
e16bb312
NC
633* Support for Intel's iWMMXt processor (an ARM variant) added.
634
cce4814f
NC
635* An assembler test generator has been contributed and an example file that
636 uses it (gas/testsuite/gas/all/test-gen.c and test-exmaple.c).
fa94de6b 637
5177500f
NC
638* Support for SH2E added.
639
fea17916
NC
640* GASP has now been removed.
641
004d9caf
NC
642* Support for Texas Instruments TMS320C4x and TMS320C3x series of
643 DSP's contributed by Michael Hayes and Svein E. Seldal.
fa94de6b 644
a40cbfa3
NC
645* Support for the Ubicom IP2xxx microcontroller added.
646
2cbb2eef
NC
647Changes in 2.13:
648
a40cbfa3
NC
649* Support for the Fujitsu FRV architecture added by Red Hat. Models for FR400
650 and FR500 included.
0ebb9a87 651
a40cbfa3 652* Support for DLX processor added.
52216602 653
a40cbfa3
NC
654* GASP has now been deprecated and will be removed in a future release. Use
655 the macro facilities in GAS instead.
3f965e60 656
a40cbfa3
NC
657* GASP now correctly parses floating point numbers. Unless the base is
658 explicitly specified, they are interpreted as decimal numbers regardless of
659 the currently specified base.
1ac57253 660
9a66911f
NC
661Changes in 2.12:
662
a40cbfa3 663* Support for Don Knuth's MMIX, by Hans-Peter Nilsson.
49fda6c8 664
a40cbfa3 665* Support for the OpenRISC 32-bit embedded processor by OpenCores.
3b16e843 666
fa94de6b
RM
667* The ARM assembler now accepts -march=..., -mcpu=... and -mfpu=... for
668 specifying the target instruction set. The old method of specifying the
a40cbfa3
NC
669 target processor has been deprecated, but is still accepted for
670 compatibility.
03b1477f 671
a40cbfa3
NC
672* Support for the VFP floating-point instruction set has been added to
673 the ARM assembler.
252b5132 674
a40cbfa3
NC
675* New psuedo op: .incbin to include a set of binary data at a given point
676 in the assembly. Contributed by Anders Norlander.
7e005732 677
a40cbfa3
NC
678* The MIPS assembler now accepts -march/-mtune. -mcpu has been deprecated
679 but still works for compatability.
ec68c924 680
fa94de6b 681* The MIPS assembler no longer issues a warning by default when it
a05a5b64 682 generates a nop instruction from a macro. The new command-line option
a40cbfa3 683 -n will turn on the warning.
63486801 684
2dac7317
JW
685Changes in 2.11:
686
500800ca
NC
687* Support for PDP-11 and 2.11BSD a.out format, by Lars Brinkhoff.
688
a40cbfa3 689* x86 gas now supports the full Pentium4 instruction set.
a167610d 690
a40cbfa3 691* Support for AMD x86-64 architecture, by Jan Hubicka, SuSE Labs.
c0d8940f 692
a40cbfa3 693* Support for Motorola 68HC11 and 68HC12.
df86943d 694
a40cbfa3 695* Support for Texas Instruments TMS320C54x (tic54x).
39bec121 696
a40cbfa3 697* Support for IA-64.
2dac7317 698
a40cbfa3 699* Support for i860, by Jason Eckhardt.
22b36938 700
a40cbfa3 701* Support for CRIS (Axis Communications ETRAX series).
5bcac8a4 702
a40cbfa3 703* x86 gas has a new .arch pseudo op to specify the target CPU architecture.
a38cf1db 704
a05a5b64 705* x86 gas -q command-line option quietens warnings about register size changes
a40cbfa3
NC
706 due to suffix, indirect jmp/call without `*', stand-alone prefixes, and
707 translating various deprecated floating point instructions.
a38cf1db 708
252b5132
RH
709Changes in 2.10:
710
a40cbfa3
NC
711* Support for the ARM msr instruction was changed to only allow an immediate
712 operand when altering the flags field.
d14442f4 713
a40cbfa3 714* Support for ATMEL AVR.
adde6300 715
a40cbfa3 716* Support for IBM 370 ELF. Somewhat experimental.
b5ebe70e 717
a40cbfa3 718* Support for numbers with suffixes.
3fd9f047 719
a40cbfa3 720* Added support for breaking to the end of repeat loops.
6a6987a9 721
a40cbfa3 722* Added support for parallel instruction syntax (DOUBLEBAR_PARALLEL).
6a6987a9 723
a40cbfa3 724* New .elseif pseudo-op added.
3fd9f047 725
a40cbfa3 726* New --fatal-warnings option.
1f776aa5 727
a40cbfa3 728* picoJava architecture support added.
252b5132 729
a40cbfa3 730* Motorola MCore 210 processor support added.
041dd5a9 731
fa94de6b 732* A new pseudo-op .intel_syntax has been implemented to allow gas to parse i386
a40cbfa3 733 assembly programs with intel syntax.
252b5132 734
a40cbfa3 735* New pseudo-ops .func,.endfunc to aid in debugging user-written assembler code.
252b5132 736
a40cbfa3 737* Added -gdwarf2 option to generate DWARF 2 debugging information.
041dd5a9 738
a40cbfa3 739* Full 16-bit mode support for i386.
252b5132 740
fa94de6b 741* Greatly improved instruction operand checking for i386. This change will
a40cbfa3
NC
742 produce errors or warnings on incorrect assembly code that previous versions
743 of gas accepted. If you get unexpected messages from code that worked with
744 older versions of gas, please double check the code before reporting a bug.
252b5132 745
a40cbfa3 746* Weak symbol support added for COFF targets.
252b5132 747
a40cbfa3 748* Mitsubishi D30V support added.
252b5132 749
a40cbfa3 750* Texas Instruments c80 (tms320c80) support added.
252b5132 751
a40cbfa3 752* i960 ELF support added.
bedf545c 753
a40cbfa3 754* ARM ELF support added.
a057431b 755
252b5132
RH
756Changes in 2.9:
757
a40cbfa3 758* Texas Instruments c30 (tms320c30) support added.
252b5132 759
fa94de6b 760* The assembler now optimizes the exception frame information generated by egcs
a40cbfa3 761 and gcc 2.8. The new --traditional-format option disables this optimization.
252b5132 762
a40cbfa3 763* Added --gstabs option to generate stabs debugging information.
252b5132 764
fa94de6b 765* The -a option takes a new suboption, m (e.g., -alm) to expand macros in a
a40cbfa3 766 listing.
252b5132 767
a40cbfa3 768* Added -MD option to print dependencies.
252b5132
RH
769
770Changes in 2.8:
771
a40cbfa3 772* BeOS support added.
252b5132 773
a40cbfa3 774* MIPS16 support added.
252b5132 775
a40cbfa3 776* Motorola ColdFire 5200 support added (configure for m68k and use -m5200).
252b5132 777
a40cbfa3 778* Alpha/VMS support added.
252b5132 779
a40cbfa3
NC
780* m68k options --base-size-default-16, --base-size-default-32,
781 --disp-size-default-16, and --disp-size-default-32 added.
252b5132 782
a40cbfa3
NC
783* The alignment directives now take an optional third argument, which is the
784 maximum number of bytes to skip. If doing the alignment would require
785 skipping more than the given number of bytes, the alignment is not done at
786 all.
252b5132 787
a40cbfa3 788* The ELF assembler has a new pseudo-op, .symver, used for symbol versioning.
252b5132 789
a40cbfa3
NC
790* The -a option takes a new suboption, c (e.g., -alc), to skip false
791 conditionals in listings.
252b5132 792
a40cbfa3
NC
793* Added new pseudo-op, .equiv; it's like .equ, except that it is an error if
794 the symbol is already defined.
252b5132
RH
795
796Changes in 2.7:
797
a40cbfa3
NC
798* The PowerPC assembler now allows the use of symbolic register names (r0,
799 etc.) if -mregnames is used. Symbolic names preceded by a '%' (%r0, etc.)
800 can be used any time. PowerPC 860 move to/from SPR instructions have been
801 added.
252b5132 802
a40cbfa3 803* Alpha Linux (ELF) support added.
252b5132 804
a40cbfa3 805* PowerPC ELF support added.
252b5132 806
a40cbfa3 807* m68k Linux (ELF) support added.
252b5132 808
a40cbfa3 809* i960 Hx/Jx support added.
252b5132 810
a40cbfa3 811* i386/PowerPC gnu-win32 support added.
252b5132 812
a40cbfa3
NC
813* SCO ELF support added. For OpenServer 5 targets (i386-unknown-sco3.2v5) the
814 default is to build COFF-only support. To get a set of tools that generate
fa94de6b 815 ELF (they'll understand both COFF and ELF), you must configure with
a40cbfa3 816 target=i386-unknown-sco3.2v5elf.
252b5132 817
a40cbfa3 818* m88k-motorola-sysv3* support added.
252b5132
RH
819
820Changes in 2.6:
821
a40cbfa3 822* Gas now directly supports macros, without requiring GASP.
252b5132 823
a40cbfa3
NC
824* Gas now has an MRI assembler compatibility mode. Use -M or --mri to select
825 MRI mode. The pseudo-op ``.mri 1'' will switch into the MRI mode until the
826 ``.mri 0'' is seen; this can be convenient for inline assembler code.
252b5132 827
a40cbfa3 828* Added --defsym SYM=VALUE option.
252b5132 829
a40cbfa3 830* Added -mips4 support to MIPS assembler.
252b5132 831
a40cbfa3 832* Added PIC support to Solaris and SPARC SunOS 4 assembler.
252b5132
RH
833
834Changes in 2.4:
835
a40cbfa3 836* Converted this directory to use an autoconf-generated configure script.
252b5132 837
a40cbfa3 838* ARM support, from Richard Earnshaw.
252b5132 839
a40cbfa3
NC
840* Updated VMS support, from Pat Rankin, including considerably improved
841 debugging support.
252b5132 842
a40cbfa3 843* Support for the control registers in the 68060.
252b5132 844
a40cbfa3 845* Handles (ignores) a new directive ".this_GCC_requires_the_GNU_assembler", to
fa94de6b
RM
846 provide for possible future gcc changes, for targets where gas provides some
847 features not available in the native assembler. If the native assembler is
a40cbfa3 848 used, it should become obvious pretty quickly what the problem is.
252b5132 849
a40cbfa3 850* Usage message is available with "--help".
252b5132 851
fa94de6b 852* The GNU Assembler Preprocessor (gasp) is included. (Actually, it was in 2.3
a40cbfa3 853 also, but didn't get into the NEWS file.)
252b5132 854
a40cbfa3 855* Weak symbol support for a.out.
252b5132 856
fa94de6b 857* A bug in the listing code which could cause an infinite loop has been fixed.
a40cbfa3 858 Bugs in listings when generating a COFF object file have also been fixed.
252b5132 859
a40cbfa3
NC
860* Initial i386-svr4 PIC implementation from Eric Youngdale, based on code by
861 Paul Kranenburg.
252b5132 862
a40cbfa3
NC
863* Improved Alpha support. Immediate constants can have a much larger range
864 now. Support for the 21164 has been contributed by Digital.
252b5132 865
a40cbfa3 866* Updated ns32k (pc532-mach, netbsd532) support from Ian Dall.
252b5132
RH
867
868Changes in 2.3:
869
a40cbfa3 870* Mach i386 support, by David Mackenzie and Ken Raeburn.
252b5132 871
a40cbfa3 872* RS/6000 and PowerPC support by Ian Taylor.
252b5132 873
a40cbfa3
NC
874* VMS command scripts (make-gas.com, config-gas.com) have been worked on a bit,
875 based on mail received from various people. The `-h#' option should work
876 again too.
252b5132 877
a40cbfa3 878* HP-PA work, by Jeff Law. Note, for the PA, gas-2.3 has been designed to work
fa94de6b 879 with gdb-4.12 and gcc-2.6. As gcc-2.6 has not been released yet, a special
a40cbfa3
NC
880 version of gcc-2.5.8 has been patched to work with gas-2.3. You can retrieve
881 this special version of gcc-2.5.8 via anonymous ftp from jaguar.cs.utah.edu
882 in the "dist" directory.
252b5132 883
a40cbfa3
NC
884* Vax support in gas fixed for BSD, so it builds and seems to run a couple
885 simple tests okay. I haven't put it through extensive testing. (GNU make is
886 currently required for BSD 4.3 builds.)
252b5132 887
fa94de6b 888* Support for the DEC Alpha, running OSF/1 (ECOFF format). The gas support is
a40cbfa3
NC
889 based on code donated by CMU, which used an a.out-based format. I'm afraid
890 the alpha-a.out support is pretty badly mangled, and much of it removed;
891 making it work will require rewriting it as BFD support for the format anyways.
252b5132 892
a40cbfa3 893* Irix 5 support.
252b5132 894
fa94de6b 895* The test suites have been fixed up a bit, so that they should work with a
a40cbfa3 896 couple different versions of expect and dejagnu.
252b5132 897
fa94de6b
RM
898* Symbols' values are now handled internally as expressions, permitting more
899 flexibility in evaluating them in some cases. Some details of relocation
a40cbfa3
NC
900 handling have also changed, and simple constant pool management has been
901 added, to make the Alpha port easier.
252b5132 902
a40cbfa3
NC
903* New option "--statistics" for printing out program run times. This is
904 intended to be used with the gcc "-Q" option, which prints out times spent in
905 various phases of compilation. (You should be able to get all of them
906 printed out with "gcc -Q -Wa,--statistics", I think.)
252b5132
RH
907
908Changes in 2.2:
909
a40cbfa3 910* RS/6000 AIX and MIPS SGI Irix 5 support has been added.
252b5132 911
fa94de6b
RM
912* Configurations that are still in development (and therefore are convenient to
913 have listed in configure.in) still get rejected without a minor change to
a40cbfa3
NC
914 gas/Makefile.in, so people not doing development work shouldn't get the
915 impression that support for such configurations is actually believed to be
916 reliable.
252b5132 917
fa94de6b 918* The program name (usually "as") is printed when a fatal error message is
a40cbfa3
NC
919 displayed. This should prevent some confusion about the source of occasional
920 messages about "internal errors".
252b5132 921
fa94de6b 922* ELF support is falling into place. Support for the 386 should be working.
a40cbfa3 923 Support for SPARC Solaris is in. HPPA support from Utah is being integrated.
252b5132 924
a40cbfa3
NC
925* Symbol values are maintained as expressions instead of being immediately
926 boiled down to add-symbol, sub-symbol, and constant. This permits slightly
927 more complex calculations involving symbols whose values are not alreadey
928 known.
252b5132 929
a40cbfa3 930* DBX-style debugging info ("stabs") is now supported for COFF formats.
fa94de6b
RM
931 If any stabs directives are seen in the source, GAS will create two new
932 sections: a ".stab" and a ".stabstr" section. The format of the .stab
a40cbfa3
NC
933 section is nearly identical to the a.out symbol format, and .stabstr is
934 its string table. For this to be useful, you must have configured GCC
935 to generate stabs (by defining DBX_DEBUGGING_INFO), and must have a GDB
936 that can use the stab sections (4.11 or later).
252b5132 937
fa94de6b 938* LynxOS, on i386 and m68k platforms, is now supported. SPARC LynxOS
a40cbfa3 939 support is in progress.
252b5132
RH
940
941Changes in 2.1:
942
fa94de6b 943* Several small fixes for i386-aix (PS/2) support from Minh Tran-Le have been
a40cbfa3 944 incorporated, but not well tested yet.
252b5132 945
fa94de6b 946* Altered the opcode table split for m68k; it should require less VM to compile
a40cbfa3 947 with gcc now.
252b5132 948
a40cbfa3
NC
949* Some minor adjustments to add (Convergent Technologies') Miniframe support,
950 suggested by Ronald Cole.
252b5132 951
a40cbfa3
NC
952* HPPA support (running OSF only, not HPUX) has been contributed by Utah. This
953 includes improved ELF support, which I've started adapting for SPARC Solaris
954 2.x. Integration isn't completely, so it probably won't work.
252b5132 955
a40cbfa3 956* HP9000/300 support, donated by HP, has been merged in.
252b5132 957
a40cbfa3 958* Ian Taylor has finished the MIPS ECOFF (Ultrix, Irix) support.
252b5132 959
a40cbfa3 960* Better error messages for unsupported configurations (e.g., hppa-hpux).
252b5132 961
a40cbfa3 962* Test suite framework is starting to become reasonable.
252b5132
RH
963
964Changes in 2.0:
965
a40cbfa3 966* Mostly bug fixes.
252b5132 967
a40cbfa3 968* Some more merging of BFD and ELF code, but ELF still doesn't work.
252b5132
RH
969
970Changes in 1.94:
971
a40cbfa3
NC
972* BFD merge is partly done. Adventurous souls may try giving configure the
973 "--with-bfd-assembler" option. Currently, ELF format requires it, a.out
974 format accepts it; SPARC CPU accepts it. It's the default only for OS "elf"
975 or "solaris". (ELF isn't really supported yet. It needs work. I've got
976 some code from Utah for HP-PA ELF, and from DG for m88k ELF, but they're not
977 fully merged yet.)
252b5132 978
a40cbfa3
NC
979* The 68K opcode table has been split in half. It should now compile under gcc
980 without consuming ridiculous amounts of memory.
252b5132 981
a40cbfa3
NC
982* A couple data structures have been reduced in size. This should result in
983 saving a little bit of space at runtime.
252b5132 984
a40cbfa3
NC
985* Support for MIPS, from OSF and Ralph Campbell, has been merged in. The OSF
986 code provided ROSE format support, which I haven't merged in yet. (I can
987 make it available, if anyone wants to try it out.) Ralph's code, for BSD
988 4.4, supports a.out format. We don't have ECOFF support in just yet; it's
989 coming.
252b5132 990
a40cbfa3 991* Support for the Hitachi H8/500 has been added.
252b5132 992
a40cbfa3
NC
993* VMS host and target support should be working now, thanks chiefly to Eric
994 Youngdale.
252b5132
RH
995
996Changes in 1.93.01:
997
a40cbfa3 998* For m68k, support for more processors has been added: 68040, CPU32, 68851.
252b5132 999
a40cbfa3 1000* For i386, .align is now power-of-two; was number-of-bytes.
252b5132 1001
a40cbfa3
NC
1002* For m68k, "%" is now accepted before register names. For COFF format, which
1003 doesn't use underscore prefixes for C labels, it is required, so variable "a0"
1004 can be distinguished from the register.
252b5132 1005
a40cbfa3
NC
1006* Last public release was 1.38. Lots of configuration changes since then, lots
1007 of new CPUs and formats, lots of bugs fixed.
252b5132
RH
1008
1009\f
a2c58332 1010Copyright (C) 2012-2022 Free Software Foundation, Inc.
5bf135a7
NC
1011
1012Copying and distribution of this file, with or without modification,
1013are permitted in any medium without royalty provided the copyright
1014notice and this notice are preserved.
1015
252b5132
RH
1016Local variables:
1017fill-column: 79
1018End: