]>
Commit | Line | Data |
---|---|---|
252b5132 | 1 | -*- text -*- |
299b91cd | 2 | |
aacf780b JR |
3 | * The base register operand in D(X,B) and D(L,B) may be explicitly omitted |
4 | in assembly on s390. It can now be coded as D(X,) or D(L,) instead of D(X,0) | |
5 | D(X,%r0), D(L,0), and D(L,%r0). | |
6 | ||
dfa4ac97 JR |
7 | * Warn when a register name type does not match the operand type on s390. |
8 | Add support for s390-specific option "warn-regtype-mismatch=[strict|relaxed| | |
9 | no]" to override the register name type check behavior. The default | |
10 | is "relaxed", which allows floating-point and vector register names to be | |
11 | used interchangeably. | |
12 | ||
b47cef7c CB |
13 | * Add support for 'armv9.5-a' for -march in Arm GAS. |
14 | ||
299b91cd NC |
15 | Changes in 2.42: |
16 | ||
249e5420 NC |
17 | * Add support for AMD znver5 processor. |
18 | ||
4201dd33 AC |
19 | * Add support for the AArch64 Reliability, Availability and Serviceability |
20 | extension v2 (RASv2). | |
b3b647dc | 21 | |
4201dd33 | 22 | * Add support for the AArch64 128-bit Atomic Instructions (LSE128). |
5e2f0c9a | 23 | |
4201dd33 | 24 | * Add support for the AArch64 Guarded Control Stack (GCS). |
27b33966 | 25 | |
4201dd33 | 26 | * Add support for the AArch64 Check Feature Status Extension (CHK). |
311276f1 | 27 | |
4201dd33 AC |
28 | * Add support for the AArch64 Enhanced Speculation Restriction Instructions |
29 | (SPECRES2). | |
f3f6c0df | 30 | |
4201dd33 | 31 | * Add support for the AArch64 Load-Acquire RCpc instructions version 3 (LRCPC3). |
f985c251 | 32 | |
4201dd33 AC |
33 | * Add support for the AArch64 Translation Hardening Extension (THE). |
34 | ||
35 | * Add support for the AArch64 Instruction Trace Extension (ITE). | |
36 | ||
37 | * Add support for the AArch64 Translation Hardening Extension (THE). | |
38 | ||
39 | * Add support for the AArch64 128-bit page table descriptors (D128). | |
40 | ||
41 | * Add support for the AArch64 XS memory attribute (XS). | |
42 | ||
43 | * Add support for '+fcma', '+jscvt', '+frintts', '+flagm2', '+rcpc2' and | |
44 | '+wfxt' flags to enable existing AArch64 instructions. | |
6c0ecdba | 45 | |
8cee11ca | 46 | * Add support for 'armv8.9-a' and 'armv9.4-a' for -march in AArch64 GAS. |
47 | ||
4201dd33 AC |
48 | * Add support for 'armv8.9-a' and 'armv9.4-a' for -march in Arm GAS. |
49 | ||
50 | * Add support for Cortex-A520, Cortex-A720, Cortex-X3 and Cortex-X4 for | |
51 | AArch64. | |
52 | ||
53 | * Experimental support in GAS to synthesize CFI for ABI-conformant, | |
54 | hand-written asm using the new command line option --scfi=experimental on | |
55 | x86-64. Only System V AMD64 ABI is supported. | |
56 | ||
57 | * Initial support for Intel APX: 32 GPRs, NDD, PUSH2/POP2 and PUSHP/POPP. | |
58 | ||
8170af78 HL |
59 | * Add support for Intel USER_MSR instructions. |
60 | ||
4fc85f37 JB |
61 | * Add support for Intel AVX10.1. |
62 | ||
b5c37946 SJ |
63 | * Add support for Intel PBNDKB instructions. |
64 | ||
65 | * Add support for Intel SM4 instructions. | |
66 | ||
67 | * Add support for Intel SM3 instructions. | |
68 | ||
69 | * Add support for Intel SHA512 instructions. | |
70 | ||
71 | * Add support for Intel AVX-VNNI-INT16 instructions. | |
72 | ||
4201dd33 AC |
73 | * On RISC-V macro instructions expanding to AUIPC and a load, store, or branch |
74 | no longer accept x0 as an intermediate and/or destination register. | |
0515a7b6 | 75 | |
8321007a | 76 | * Add support for RISC-V T-Head extensions (XTheadVector, XTheadZvlsseg |
86fbfedd JM |
77 | and XTheadZvamo) from version 2.3.0 of the T-Head ISA manual. |
78 | ||
8321007a NC |
79 | * Add support for RISC-V CORE-V extensions (XCVmac, XCValu) with version 1.0. |
80 | ||
248bf6de NC |
81 | * Add support for RISC-V SiFive VCIX extension (XSfVcp) with version 1.0. |
82 | ||
927d9ccf JM |
83 | * The BPF assembler now uses semi-colon (;) to separate statements, and |
84 | therefore they cannot longer be used to begin line comments. This matches the | |
85 | behavior of the clang/LLVM BPF assembler. | |
86 | ||
dd2947e7 JM |
87 | * The BPF assembler now allows using both hash (#) and double slash (//) to |
88 | begin line comments. | |
89 | ||
36176c5d XR |
90 | * Add support for LoongArch v1.10 new instructions: estimated reciprocal |
91 | instructions, sub-word atomic instructions, atomic CAS instructions, | |
92 | 16-byte store-conditional instruction, load-linked instructions with | |
93 | acquire semantics, and store-conditional instructions with release | |
94 | semantics. | |
95 | ||
96 | * The %call36 relocation operator, along with the pseudo-instructions | |
97 | call36 and tail36, are now usable with the LoongArch "medium" code | |
98 | model, allowing text sections up to 128 GiB. | |
99 | ||
100 | * TLS descriptors (TLSDESC) are now supported on LoongArch. This includes | |
101 | the following new relocation operators: %desc_pc_hi20, %desc_pc_lo12, | |
102 | %desc_ld, and %desc_call, and the la.tls.desc pseudo-instruction. | |
103 | ||
104 | * TLS LE relaxation is now supported on LoongArch. New relocation | |
105 | operators %le_hi20_r, %le_lo12r, and %le_add_r are now available. | |
106 | ||
107 | * Add support for LoongArch branch relaxation: a conditional branch with | |
108 | destination out of its immediate operand range, but still within | |
109 | a "b"'s range, is now assembled as an inverted branch and a "b". This | |
110 | works around the unreliable branch offset estimation of the compiler | |
111 | when .align directive is encoded into a long NOP sequence with an | |
112 | R_LARCH_RELAX by the assembler. | |
113 | ||
114 | * Symbol or label names in LoongArch assembly can now be spelled with | |
115 | double-quotes. | |
116 | ||
d501d384 NC |
117 | Changes in 2.41: |
118 | ||
6e712424 PI |
119 | * Add support for the KVX instruction set. |
120 | ||
c88ed92f ZJ |
121 | * Add support for Intel FRED instructions. |
122 | ||
123 | * Add support for Intel LKGS instructions. | |
124 | ||
d100d8c1 HJ |
125 | * Add support for Intel AMX-COMPLEX instructions. |
126 | ||
60336e19 RS |
127 | * Add SME2 support to the AArch64 port. |
128 | ||
695a8c34 JB |
129 | * A new .insn directive is recognized by x86 gas. |
130 | ||
3863e5e4 WX |
131 | * Add support for LoongArch LSX instructions. |
132 | ||
133 | * Add support for LoongArch LASX instructions. | |
134 | ||
135 | * Add support for LoongArch LVZ instructions. | |
136 | ||
137 | * Add support for LoongArch LBT instructions. | |
138 | ||
139 | * Initial LoongArch support for linker relaxation has been added. | |
140 | ||
141 | * Deprecate the LoongArch register aliases $v0, $v1, $x, $fv0 and $fv1. | |
142 | ||
a72b0718 NC |
143 | Changes in 2.40: |
144 | ||
b06311ad KL |
145 | * Add support for Intel RAO-INT instructions. |
146 | ||
01d8ce74 | 147 | * Add support for Intel AVX-NE-CONVERT instructions. |
148 | ||
2188d6ea HL |
149 | * Add support for Intel MSRLIST instructions. |
150 | ||
941f0833 HL |
151 | * Add support for Intel WRMSRNS instructions. |
152 | ||
a93e3234 HJ |
153 | * Add support for Intel CMPccXADD instructions. |
154 | ||
23ae61ad CL |
155 | * Add support for Intel AVX-VNNI-INT8 instructions. |
156 | ||
4321af3e HW |
157 | * Add support for Intel AVX-IFMA instructions. |
158 | ||
ef07be45 CL |
159 | * Add support for Intel PREFETCHI instructions. |
160 | ||
68830fba CL |
161 | * Add support for Intel AMX-FP16 instructions. |
162 | ||
2cac01e3 FS |
163 | * gas now supports --compress-debug-sections=zstd to compress |
164 | debug sections with zstd. | |
d846c35e | 165 | |
b0c295e1 ML |
166 | * Add --enable-default-compressed-debug-sections-algorithm={zlib,zstd} |
167 | that selects the default compression algorithm | |
168 | for --enable-compressed-debug-sections. | |
2cac01e3 | 169 | |
27e60212 | 170 | * Add support for various T-Head extensions (XTheadBa, XTheadBb, XTheadBs, |
01804a09 | 171 | XTheadCmo, XTheadCondMov, XTheadFMemIdx, XTheadFmv, XTheadInt, XTheadMemIdx, |
4a3bc79b CM |
172 | XTheadMemPair, XTheadMac, and XTheadSync) from version 2.0 of the T-Head |
173 | ISA manual, which are implemented in the Allwinner D1. | |
27e60212 | 174 | |
f262d2df PD |
175 | * Add support for the RISC-V Zawrs extension, version 1.0-rc4. |
176 | ||
cafdb713 SP |
177 | * Add support for Cortex-X1C for Arm. |
178 | ||
b2cb03d5 IB |
179 | * New command line option --gsframe to generate SFrame unwind information |
180 | on x86_64 and aarch64 targets. | |
181 | ||
0bd09323 NC |
182 | Changes in 2.39: |
183 | ||
c085ab00 JB |
184 | * Remove (rudimentary) support for the x86-64 sub-architectures Intel L1OM and |
185 | Intel K1OM. | |
186 | ||
5a3ca6e3 PD |
187 | * Add support for the RISC-V Zicbop, Zicbom, and Zicboz extensions, version |
188 | 1.0-fd39d01. | |
189 | ||
190 | * Add support for the RISC-V Zfh extension, version 1.0. | |
191 | ||
192 | * Add support for the Zhinx extension, version 1.0.0-rc. | |
193 | ||
194 | * Add support for the RISC-V H extension. | |
195 | ||
196 | * Add support for the RISC-V Zfhmin extension, version 1.0, and Zhinxmin | |
197 | extension, version 1.0.0-rc. | |
198 | ||
a74e1cb3 NC |
199 | Changes in 2.38: |
200 | ||
36cb9e7e RS |
201 | * Add support for AArch64 system registers that were missing in previous |
202 | releases. | |
203 | ||
4462d7c4 | 204 | * Add support for the LoongArch instruction set. |
205 | ||
c8480b58 L |
206 | * Add a command-line option, -muse-unaligned-vector-move, for x86 target |
207 | to encode aligned vector move as unaligned vector move. | |
208 | ||
80cfde76 PW |
209 | * Add support for Cortex-R52+ for Arm. |
210 | ||
50aaf5e6 | 211 | * Add support for Cortex-A510, Cortex-A710, Cortex-X2 for AArch64. |
98ab23ab | 212 | |
14f45859 PW |
213 | * Add support for Cortex-A710 for Arm. |
214 | ||
57f02370 PW |
215 | * Add support for Scalable Matrix Extension (SME) for AArch64. |
216 | ||
578c64a4 NC |
217 | * The --multibyte-handling=[allow|warn|warn-sym-only] option tells the |
218 | assembler what to when it encoutners multibyte characters in the input. The | |
219 | default is to allow them. Setting the option to "warn" will generate a | |
220 | warning message whenever any multibyte character is encountered. Using the | |
221 | option to "warn-sym-only" will make the assembler generate a warning whenever a | |
222 | symbol is defined containing multibyte characters. (References to undefined | |
223 | symbols will not generate warnings). | |
224 | ||
ff01bb6c L |
225 | * Outputs of .ds.x directive and .tfloat directive with hex input from |
226 | x86 assembler have been reduced from 12 bytes to 10 bytes to match the | |
227 | output of .tfloat directive. | |
228 | ||
35180222 RS |
229 | * Add support for 'armv8.8-a', 'armv9-a', 'armv9.1-a', 'armv9.2-a' and |
230 | 'armv9.3-a' for -march in AArch64 GAS. | |
d5007f02 | 231 | |
a2b1ea81 RS |
232 | * Add support for 'armv8.7-a', 'armv8.8-a', 'armv9-a', 'armv9.1-a', |
233 | 'armv9.2-a' and 'armv9.3-a' for -march in Arm GAS. | |
3197e593 | 234 | |
0cc78721 CL |
235 | * Add support for Intel AVX512_FP16 instructions. |
236 | ||
6b60a1ec PD |
237 | * Add support for the RISC-V scalar crypto extension, version 1.0.0. |
238 | ||
239 | * Add support for the RISC-V vector extension, version 1.0. | |
240 | ||
241 | * Add support for the Z{f,d,q}inx extensions, version 1.0.0-rc. | |
242 | ||
243 | * Add support for the RISC-V svinval extension, version 1.0. | |
244 | ||
245 | * Add support for the RISC-V hypervisor extension, as defined by Privileged | |
246 | Specification 1.12. | |
247 | ||
51419248 NC |
248 | Changes in 2.37: |
249 | ||
933feaf3 AM |
250 | * arm-symbianelf support removed. |
251 | ||
02202574 PW |
252 | * Add support for Realm Management Extension (RME) for AArch64. |
253 | ||
157a088c PD |
254 | * Add support for the Zba, Zbb, Zbc, and Zbs subsets of the RISC-V |
255 | bit manipulation extension, version 0.93. | |
256 | ||
055bc77a NC |
257 | Changes in 2.36: |
258 | ||
58bf9b6a L |
259 | * Add support for Intel AVX VNNI instructions. |
260 | ||
c1fa250a LC |
261 | * Add support for Intel HRESET instruction. |
262 | ||
f64c42a9 LC |
263 | * Add support for Intel UINTR instructions. |
264 | ||
6d96a594 C |
265 | * Support non-absolute segment values for i386 lcall and ljmp. |
266 | ||
b71702f1 NC |
267 | * When setting the link order attribute of ELF sections, it is now possible to |
268 | use a numeric section index instead of symbol name. | |
42c36b73 | 269 | |
a3a02fe8 PW |
270 | * Add support for Cortex-A78, Cortex-A78AE, Cortex-A78C and Cortex-X1 for |
271 | AArch64 and ARM. | |
b71702f1 | 272 | Add support for Cortex-R82, Neoverse V1, and Neoverse N2 for ARM. |
77718e5b | 273 | |
b71702f1 | 274 | * Add support for ETMv4 (Embedded Trace Macrocell), ETE (Embedded Trace |
82c70b08 KT |
275 | Extension), TRBE (Trace Buffer Extension)and BRBE (Branch Record Buffer |
276 | Extension) system registers for AArch64. | |
c81946ef | 277 | |
8926e54e | 278 | * Add support for Armv8-R and Armv8.7-A AArch64. |
c81946ef | 279 | |
a984d94a | 280 | * Add support for DSB memory nXS barrier, WFET and WFIT instruction for Armv8.7 |
82503ca7 | 281 | AArch64. |
fd195909 | 282 | |
e64441b1 | 283 | * Add support for +flagm feature for -march in Armv8.4 AArch64. |
dd4a72c8 | 284 | |
fd65497d PW |
285 | * Add support for +ls64 feature for -march in Armv8.7 AArch64. Add atomic |
286 | 64-byte load/store instructions for this feature. | |
287 | ||
3f4ff088 PW |
288 | * Add support for +pauth (Pointer Authentication) feature for -march in |
289 | AArch64. | |
290 | ||
81d54bb7 | 291 | * Add support for Intel TDX instructions. |
96a84ea3 | 292 | |
c4694f17 TG |
293 | * Add support for Intel Key Locker instructions. |
294 | ||
b1766e7c NC |
295 | * Added a .nop directive to generate a single no-op instruction in a target |
296 | neutral manner. This instruction does have an effect on DWARF line number | |
297 | generation, if that is active. | |
298 | ||
a0522545 ML |
299 | * Removed --reduce-memory-overheads and --hash-size as gas now |
300 | uses hash tables that can be expand and shrink automatically. | |
301 | ||
789198ca L |
302 | * Add {disp16} pseudo prefix to x86 assembler. |
303 | ||
260cd341 LC |
304 | * Add support for Intel AMX instructions. |
305 | ||
939b95c7 L |
306 | * Configure with --enable-x86-used-note by default for Linux/x86. |
307 | ||
99fabbc9 JL |
308 | * Add support for the SHF_GNU_RETAIN flag, which can be applied to |
309 | sections using the 'R' flag in the .section directive. | |
310 | SHF_GNU_RETAIN specifies that the section should not be garbage | |
311 | collected by the linker. It requires the GNU or FreeBSD ELF OSABIs. | |
312 | ||
c17cf68c PD |
313 | * Add support for the RISC-V Zihintpause extension. |
314 | ||
b115b9fd NC |
315 | Changes in 2.35: |
316 | ||
bbd19b19 L |
317 | * X86 NaCl target support is removed. |
318 | ||
6914be53 L |
319 | * Extend .symver directive to update visibility of the original symbol |
320 | and assign one original symbol to different versioned symbols. | |
321 | ||
6e0e8b45 L |
322 | * Add support for Intel SERIALIZE and TSXLDTRK instructions. |
323 | ||
9e8f1c90 L |
324 | * Add -mlfence-after-load=, -mlfence-before-indirect-branch= and |
325 | -mlfence-before-ret= options to x86 assembler to help mitigate | |
326 | CVE-2020-0551. | |
327 | ||
5496f3c6 NC |
328 | * Add --gdwarf-5 option to the assembler to generate DWARF 5 debug output |
329 | (if such output is being generated). Added the ability to generate | |
330 | version 5 .debug_line sections. | |
331 | ||
251dae91 TC |
332 | * Add -mbig-obj support to i386 MingW targets. |
333 | ||
4362996c PD |
334 | * Add support for the -mriscv-isa-version argument, to select the version of |
335 | the RISC-V ISA specification used when assembling. | |
336 | ||
337 | * Remove support for the RISC-V privileged specification, version 1.9. | |
338 | ||
ae774686 NC |
339 | Changes in 2.34: |
340 | ||
5eb617a7 L |
341 | * Add -malign-branch-boundary=NUM, -malign-branch=TYPE[+TYPE...], |
342 | -malign-branch-prefix-size=NUM and -mbranches-within-32B-boundaries | |
343 | options to x86 assembler to align branches within a fixed boundary | |
344 | with segment prefixes or NOPs. | |
345 | ||
6655dba2 SB |
346 | * Add support for Zilog eZ80 and Zilog Z180 CPUs. |
347 | ||
348 | * Add support for z80-elf target. | |
349 | ||
350 | * Add support for relocation of each byte or word of multibyte value to Z80 | |
351 | targets (just use right shift to 0, 8, 16, or 24 bits or AND operation | |
352 | with 0xff/0xffff mask): ld a, label >> 16 \ ld hl, label & 0xffff | |
353 | ||
354 | * Add SDCC support for Z80 targets. | |
355 | ||
60391a25 PB |
356 | Changes in 2.33: |
357 | ||
7738ddb4 MM |
358 | * Add support for the Arm Scalable Vector Extension version 2 (SVE2) |
359 | instructions. | |
360 | ||
361 | * Add support for the Arm Transactional Memory Extension (TME) | |
362 | instructions. | |
363 | ||
514bbb0f AV |
364 | * Add support for the Armv8.1-M Mainline and M-profile Vector Extension (MVE) |
365 | instructions. | |
366 | ||
b20d3859 BW |
367 | * For MIPS, Add -m[no-]fix-loongson3-llsc option to fix (or not) Loongson3 |
368 | LLSC Errata. Add a --enable-mips-fix-loongson3-llsc=[yes|no] configure | |
369 | time option to set the default behavior. Set the default if the configure | |
370 | option is not used to "no". | |
6f2117ba | 371 | |
546053ac DZ |
372 | * Add support for the Arm Cortex-A76AE, Cortex-A77 and Cortex-M35P |
373 | processors. | |
374 | ||
375 | * Add support for the AArch64 Cortex-A34, Cortex-A65, Cortex-A65AE, | |
376 | Cortex-A76AE, and Cortex-A77 processors. | |
377 | ||
b20d3859 BW |
378 | * Add .float16 directive for both Arm and AArch64 to allow encoding of 16-bit |
379 | floating point literals. Add .float16_format directive and | |
380 | -mfp16-format=[ieee|alternative] option for Arm to control the format of the | |
381 | encoding. | |
382 | ||
66f8b2cb AB |
383 | * Add --gdwarf-cie-version command line flag. This allows control over which |
384 | version of DWARF CIE the assembler creates. | |
385 | ||
f974f26c NC |
386 | Changes in 2.32: |
387 | ||
03751133 L |
388 | * Add -mvexwig=[0|1] option to x86 assembler to control encoding of |
389 | VEX.W-ignored (WIG) VEX instructions. | |
390 | ||
b4a3a7b4 L |
391 | * Add -mx86-used-note=[yes|no] option to generate (or not) x86 GNU property |
392 | notes. Add a --enable-x86-used-note configure time option to set the | |
393 | default behavior. Set the default if the configure option is not used | |
394 | to "no". | |
395 | ||
a693765e CX |
396 | * Add support for the MIPS Loongson EXTensions R2 (EXT2) instructions. |
397 | ||
bdc6c06e CX |
398 | * Add support for the MIPS Loongson EXTensions (EXT) instructions. |
399 | ||
716c08de CX |
400 | * Add support for the MIPS Loongson Content Address Memory (CAM) ASE. |
401 | ||
b8891f8d AJ |
402 | * Add support for the C-SKY processor series. |
403 | ||
8095d2f7 CX |
404 | * Add support for the MIPS Loongson MultiMedia extensions Instructions (MMI) |
405 | ASE. | |
406 | ||
719d8288 NC |
407 | Changes in 2.31: |
408 | ||
fc6141f0 NC |
409 | * The ADR and ADRL pseudo-instructions supported by the ARM assembler |
410 | now only set the bottom bit of the address of thumb function symbols | |
411 | if the -mthumb-interwork command line option is active. | |
412 | ||
6f20c942 FS |
413 | * Add support for the MIPS Global INValidate (GINV) ASE. |
414 | ||
730c3174 SE |
415 | * Add support for the MIPS Cyclic Redudancy Check (CRC) ASE. |
416 | ||
7b4ae824 JD |
417 | * Add support for the Freescale S12Z architecture. |
418 | ||
0df8ad28 NC |
419 | * Add --generate-missing-build-notes=[yes|no] option to create (or not) GNU |
420 | Build Attribute notes if none are present in the input sources. Add a | |
421 | --enable-generate-build-notes=[yes|no] configure time option to set the | |
422 | default behaviour. Set the default if the configure option is not used | |
423 | to "no". | |
424 | ||
bd5dea88 L |
425 | * Remove -mold-gcc command-line option for x86 targets. |
426 | ||
b6f8c7c4 L |
427 | * Add -O[2|s] command-line options to x86 assembler to enable alternate |
428 | shorter instruction encoding. | |
429 | ||
8f065d3b | 430 | * Add support for .nops directive. It is currently supported only for |
62a02d25 L |
431 | x86 targets. |
432 | ||
64411043 PD |
433 | * Add support for the .insn directive on RISC-V targets. |
434 | ||
9176ac5b NC |
435 | Changes in 2.30: |
436 | ||
ba8826a8 AO |
437 | * Add support for loaction views in DWARF debug line information. |
438 | ||
55a09eb6 TG |
439 | Changes in 2.29: |
440 | ||
a91e1603 L |
441 | * Add support for ELF SHF_GNU_MBIND. |
442 | ||
f96bd6c2 PC |
443 | * Add support for the WebAssembly file format and wasm32 ELF conversion. |
444 | ||
7e0de605 | 445 | * PowerPC gas now checks that the correct register class is used in |
ece5dcc1 AM |
446 | instructions. For instance, "addi %f4,%cr3,%r31" warns three times |
447 | that the registers are invalid. | |
7e0de605 | 448 | |
93f11b16 DD |
449 | * Add support for the Texas Instruments PRU processor. |
450 | ||
0cda1e19 TP |
451 | * Support for the ARMv8-R architecture and Cortex-R52 processor has been |
452 | added to the ARM port. | |
ced40572 | 453 | |
9703a4ef TG |
454 | Changes in 2.28: |
455 | ||
e23eba97 NC |
456 | * Add support for the RISC-V architecture. |
457 | ||
b19ea8d2 | 458 | * Add support for the ARM Cortex-M23 and Cortex-M33 processors. |
ce1b0a45 | 459 | |
96a84ea3 TG |
460 | Changes in 2.27: |
461 | ||
4e3e1fdf L |
462 | * Default to --enable-compressed-debug-sections=gas for Linux/x86 targets. |
463 | ||
2edb36e7 NC |
464 | * Add --no-pad-sections to stop the assembler from padding the end of output |
465 | sections up to their alignment boundary. | |
466 | ||
15afaa63 TP |
467 | * Support for the ARMv8-M architecture has been added to the ARM port. Support |
468 | for the ARMv8-M Security and DSP Extensions has also been added to the ARM | |
469 | port. | |
470 | ||
f36e33da CZ |
471 | * ARC backend accepts .extInstruction, .extCondCode, .extAuxRegister, and |
472 | .extCoreRegister pseudo-ops that allow an user to define custom | |
473 | instructions, conditional codes, auxiliary and core registers. | |
474 | ||
b8871f35 L |
475 | * Add a configure option --enable-elf-stt-common to decide whether ELF |
476 | assembler should generate common symbols with the STT_COMMON type by | |
477 | default. Default to no. | |
478 | ||
a05a5b64 | 479 | * New command-line option --elf-stt-common= for ELF targets to control |
b8871f35 L |
480 | whether to generate common symbols with the STT_COMMON type. |
481 | ||
9fb71ee4 NC |
482 | * Add ability to set section flags and types via numeric values for ELF |
483 | based targets. | |
81c23f82 | 484 | |
0cb4071e L |
485 | * Add a configure option --enable-x86-relax-relocations to decide whether |
486 | x86 assembler should generate relax relocations by default. Default to | |
487 | yes, except for x86 Solaris targets older than Solaris 12. | |
488 | ||
a05a5b64 | 489 | * New command-line option -mrelax-relocations= for x86 target to control |
0cb4071e L |
490 | whether to generate relax relocations. |
491 | ||
a05a5b64 | 492 | * New command-line option -mfence-as-lock-add=yes for x86 target to encode |
9d3fc4e1 L |
493 | lfence, mfence and sfence as "lock addl $0x0, (%[re]sp)". |
494 | ||
4670103e CZ |
495 | * Add assembly-time relaxation option for ARC cpus. |
496 | ||
9004b6bd AB |
497 | * Add --with-cpu=TYPE configure option for ARC gas. This allows the default |
498 | cpu type to be adjusted at configure time. | |
499 | ||
7feec526 TG |
500 | Changes in 2.26: |
501 | ||
edeefb67 L |
502 | * Add a configure option --enable-compressed-debug-sections={all,gas} to |
503 | decide whether DWARF debug sections should be compressed by default. | |
e12fe555 | 504 | |
886a2506 NC |
505 | * Add support for the ARC EM/HS, and ARC600/700 architectures. Remove |
506 | assembler support for Argonaut RISC architectures. | |
507 | ||
d02603dc NC |
508 | * Symbol and label names can now be enclosed in double quotes (") which allows |
509 | them to contain characters that are not part of valid symbol names in high | |
510 | level languages. | |
511 | ||
f33026a9 MW |
512 | * Added the correctly spelled -march=armv6kz, for ARMv6KZ support. The |
513 | previous spelling, -march=armv6zk, is still accepted. | |
514 | ||
88f0ea34 MW |
515 | * Support for the ARMv8.1 architecture has been added to the Aarch64 port. |
516 | Support for the individual ARMv8.1 Adv.SIMD, LOR and PAN architecture | |
517 | extensions has also been added to the Aarch64 port. | |
518 | ||
a5932920 MW |
519 | * Support for the ARMv8.1 architecture has been added to the ARM port. Support |
520 | for the individual ARMv8.1 Adv.SIMD and PAN architecture extensions has also | |
521 | been added to the ARM port. | |
522 | ||
ea556d25 L |
523 | * Extend --compress-debug-sections option to support |
524 | --compress-debug-sections=[none|zlib|zlib-gnu|zlib-gabi] for ELF | |
525 | targets. | |
526 | ||
0d2b51ad L |
527 | * --compress-debug-sections is turned on for Linux/x86 by default. |
528 | ||
c50415e2 TG |
529 | Changes in 2.25: |
530 | ||
f36e8886 BS |
531 | * Add support for the AVR Tiny microcontrollers. |
532 | ||
73589c9d CS |
533 | * Replace support for openrisc and or32 with support for or1k. |
534 | ||
2e6976a8 | 535 | * Enhanced the ARM port to accept the assembler output from the CodeComposer |
a05a5b64 | 536 | Studio tool. Support is enabled via the new command-line option -mccs. |
2e6976a8 | 537 | |
35c08157 KLC |
538 | * Add support for the Andes NDS32. |
539 | ||
58ca03a2 TG |
540 | Changes in 2.24: |
541 | ||
13761a11 NC |
542 | * Add support for the Texas Instruments MSP430X processor. |
543 | ||
a05a5b64 | 544 | * Add -gdwarf-sections command-line option to enable per-code-section |
b40bf0a2 NC |
545 | generation of DWARF .debug_line sections. |
546 | ||
36591ba1 SL |
547 | * Add support for Altera Nios II. |
548 | ||
a3c62988 NC |
549 | * Add support for the Imagination Technologies Meta processor. |
550 | ||
5bf135a7 NC |
551 | * Add support for the v850e3v5. |
552 | ||
e8044f35 RS |
553 | * Remove assembler support for MIPS ECOFF targets. |
554 | ||
af18cb59 TG |
555 | Changes in 2.23: |
556 | ||
da2bb560 NC |
557 | * Add support for the 64-bit ARM architecture: AArch64. |
558 | ||
6927f982 NC |
559 | * Add support for S12X processor. |
560 | ||
b9c361e0 JL |
561 | * Add support for the VLE extension to the PowerPC architecture. |
562 | ||
f6c1a2d5 NC |
563 | * Add support for the Freescale XGATE architecture. |
564 | ||
fa94de6b RM |
565 | * Add support for .bundle_align_mode, .bundle_lock, and .bundle_unlock |
566 | directives. These are currently available only for x86 and ARM targets. | |
567 | ||
99c513f6 DD |
568 | * Add support for the Renesas RL78 architecture. |
569 | ||
cfb8c092 NC |
570 | * Add support for the Adapteva EPIPHANY architecture. |
571 | ||
fe13e45b | 572 | * For x86, allow 'rep bsf', 'rep bsr', and 'rep ret' syntax. |
29c048b6 | 573 | |
a7142d94 TG |
574 | Changes in 2.22: |
575 | ||
69f56ae1 | 576 | * Add support for the Tilera TILEPro and TILE-Gx architectures. |
44f45767 | 577 | |
90b3661c | 578 | Changes in 2.21: |
44f45767 | 579 | |
5fec8599 L |
580 | * Gas no longer requires doubling of ampersands in macros. |
581 | ||
40b36596 JM |
582 | * Add support for the TMS320C6000 (TI C6X) processor family. |
583 | ||
31907d5e DK |
584 | * GAS now understands an extended syntax in the .section directive flags |
585 | for COFF targets that allows the section's alignment to be specified. This | |
586 | feature has also been backported to the 2.20 release series, starting with | |
587 | 2.20.1. | |
588 | ||
c7927a3c NC |
589 | * Add support for the Renesas RX processor. |
590 | ||
a05a5b64 | 591 | * New command-line option, --compress-debug-sections, which requests |
700c4060 CC |
592 | compression of DWARF debug information sections in the relocatable output |
593 | file. Compressed debug sections are supported by readelf, objdump, and | |
594 | gold, but not currently by Gnu ld. | |
595 | ||
81c23f82 TG |
596 | Changes in 2.20: |
597 | ||
1cd986c5 NC |
598 | * Added support for v850e2 and v850e2v3. |
599 | ||
3e7a7d11 NC |
600 | * GNU/Linux targets now supports "gnu_unique_object" as a value in the .type |
601 | pseudo op. It marks the symbol as being globally unique in the entire | |
602 | process. | |
603 | ||
c921be7d NC |
604 | * ARM assembler now supports .inst[.nw] pseudo-ops to insert opcodes specified |
605 | in binary rather than text. | |
6e33da12 | 606 | |
c1711530 DK |
607 | * Add support for common symbol alignment to PE formats. |
608 | ||
92846e72 CC |
609 | * Add support for the new discriminator column in the DWARF line table, |
610 | with a discriminator operand for the .loc directive. | |
611 | ||
c3b7224a NC |
612 | * Add support for Sunplus score architecture. |
613 | ||
d8045f23 NC |
614 | * The .type pseudo-op now accepts a type of STT_GNU_IFUNC which can be used to |
615 | indicate that if the symbol is the target of a relocation, its value should | |
616 | not be use. Instead the function should be invoked and its result used as | |
617 | the value. | |
fa94de6b | 618 | |
84e94c90 NC |
619 | * Add support for Lattice Mico32 (lm32) architecture. |
620 | ||
fa94de6b | 621 | * Add support for Xilinx MicroBlaze architecture. |
caa03924 | 622 | |
6e33da12 TG |
623 | Changes in 2.19: |
624 | ||
4f6d9c90 DJ |
625 | * New pseudo op .cfi_val_encoded_addr, to record constant addresses in unwind |
626 | tables without runtime relocation. | |
627 | ||
a05a5b64 | 628 | * New command-line option, -h-tick-hex, for sh, m32c, and h8/300 targets, which |
6fd4f6cc DD |
629 | adds compatibility with H'00 style hex constants. |
630 | ||
a05a5b64 | 631 | * New command-line option, -msse-check=[none|error|warning], for x86 |
daf50ae7 L |
632 | targets. |
633 | ||
a05a5b64 | 634 | * New sub-option added to the assembler's -a command-line switch to |
83f10cb2 NC |
635 | generate a listing output. The 'g' sub-option will insert into the listing |
636 | various information about the assembly, such as assembler version, the | |
a05a5b64 | 637 | command-line options used, and a time stamp. |
83f10cb2 | 638 | |
a05a5b64 | 639 | * New command-line option -msse2avx for x86 target to encode SSE |
c0f3af97 L |
640 | instructions with VEX prefix. |
641 | ||
f1f8f695 | 642 | * Add Intel XSAVE, EPT, MOVBE, AES, PCLMUL, AVX/FMA support for x86 target. |
c0f3af97 | 643 | |
a05a5b64 | 644 | * New command-line options, -march=CPU[,+EXTENSION...], -mtune=CPU, |
ae40c993 L |
645 | -mmnemonic=[att|intel], -msyntax=[att|intel], -mindex-reg, |
646 | -mnaked-reg and -mold-gcc, for x86 targets. | |
647 | ||
38a57ae7 NC |
648 | * Support for generating wide character strings has been added via the new |
649 | pseudo ops: .string16, .string32 and .string64. | |
650 | ||
85f10a01 MM |
651 | * Support for SSE5 has been added to the i386 port. |
652 | ||
7c3d153f NC |
653 | Changes in 2.18: |
654 | ||
ec2655a6 NC |
655 | * The GAS sources are now released under the GPLv3. |
656 | ||
3d3d428f NC |
657 | * Support for the National Semiconductor CR16 target has been added. |
658 | ||
3f9ce309 AM |
659 | * Added gas .reloc pseudo. This is a low-level interface for creating |
660 | relocations. | |
661 | ||
99ad8390 NC |
662 | * Add support for x86_64 PE+ target. |
663 | ||
1c0d3aa6 | 664 | * Add support for Score target. |
83518699 | 665 | |
ec2655a6 NC |
666 | Changes in 2.17: |
667 | ||
d70c5fc7 NC |
668 | * Support for the Infineon XC16X has been added by KPIT Cummins Infosystems. |
669 | ||
08333dc4 NS |
670 | * Support for ms2 architecture has been added. |
671 | ||
b7b8fb1d NC |
672 | * Support for the Z80 processor family has been added. |
673 | ||
3e8a519c MM |
674 | * Add support for the "@<file>" syntax to the command line, so that extra |
675 | switches can be read from <file>. | |
676 | ||
a05a5b64 | 677 | * The SH target supports a new command-line switch --enable-reg-prefix which, |
37dedf66 NC |
678 | if enabled, will allow register names to be optionally prefixed with a $ |
679 | character. This allows register names to be distinguished from label names. | |
fa94de6b | 680 | |
6eaeac8a JB |
681 | * Macros with a variable number of arguments are now supported. See the |
682 | documentation for how this works. | |
683 | ||
4bdd3565 NC |
684 | * Added --reduce-memory-overheads switch to reduce the size of the hash |
685 | tables used, at the expense of longer assembly times, and | |
686 | --hash-size=<NUMBER> to set the size of the hash tables used by gas. | |
687 | ||
5e75c3ab JB |
688 | * Macro names and macro parameter names can now be any identifier that would |
689 | also be legal as a symbol elsewhere. For macro parameter names, this is | |
690 | known to cause problems in certain sources when the respective target uses | |
691 | characters inconsistently, and thus macro parameter references may no longer | |
692 | be recognized as such (see the documentation for details). | |
fa94de6b | 693 | |
d2c5f73e NC |
694 | * Support the .f_floating, .d_floating, .g_floating and .h_floating directives |
695 | for the VAX target in order to be more compatible with the VAX MACRO | |
696 | assembler. | |
697 | ||
a05a5b64 | 698 | * New command-line option -mtune=[itanium1|itanium2] for IA64 targets. |
8c2fda1d | 699 | |
957d91c1 NC |
700 | Changes in 2.16: |
701 | ||
fffeaa5f JB |
702 | * Redefinition of macros now results in an error. |
703 | ||
a05a5b64 | 704 | * New command-line option -mhint.b=[ok|warning|error] for IA64 targets. |
91d777ee | 705 | |
a05a5b64 | 706 | * New command-line option -munwind-check=[warning|error] for IA64 |
970d6792 L |
707 | targets. |
708 | ||
f1dab70d JB |
709 | * The IA64 port now uses automatic dependency violation removal as its default |
710 | mode. | |
711 | ||
7499d566 NC |
712 | * Port to MAXQ processor contributed by HCL Tech. |
713 | ||
7ed4c4c5 NC |
714 | * Added support for generating unwind tables for ARM ELF targets. |
715 | ||
a05a5b64 | 716 | * Add a -g command-line option to generate debug information in the target's |
329e276d NC |
717 | preferred debug format. |
718 | ||
1fe1f39c NC |
719 | * Support for the crx-elf target added. |
720 | ||
1a320fbb | 721 | * Support for the sh-symbianelf target added. |
1fe1f39c | 722 | |
0503b355 BF |
723 | * Added a pseudo-op (.secrel32) to generate 32 bit section relative relocations |
724 | on pe[i]-i386; required for this target's DWARF 2 support. | |
725 | ||
6b6e92f4 NC |
726 | * Support for Motorola MCF521x/5249/547x/548x added. |
727 | ||
fd99574b NC |
728 | * Support for ColdFire EMAC instructions added and Motorola syntax for MAC/EMAC |
729 | instrucitons. | |
730 | ||
a05a5b64 | 731 | * New command-line option -mno-shared for MIPS ELF targets. |
aa6975fb | 732 | |
a05a5b64 | 733 | * New command-line option --alternate and pseudo-ops .altmacro and .noaltmacro |
caa32fe5 NC |
734 | added to enter (and leave) alternate macro syntax mode. |
735 | ||
0477af35 NC |
736 | Changes in 2.15: |
737 | ||
7a7f4e42 CD |
738 | * The MIPS -membedded-pic option (Embedded-PIC code generation) is |
739 | deprecated and will be removed in a future release. | |
740 | ||
6edf0760 NC |
741 | * Added PIC m32r Linux (ELF) and support to M32R assembler. |
742 | ||
09d92015 MM |
743 | * Added support for ARM V6. |
744 | ||
88da98f3 MS |
745 | * Added support for sh4a and variants. |
746 | ||
eb764db8 NC |
747 | * Support for Renesas M32R2 added. |
748 | ||
88da98f3 MS |
749 | * Limited support for Mapping Symbols as specified in the ARM ELF |
750 | specification has been added to the arm assembler. | |
ed769ec1 | 751 | |
0bbf2aa4 NC |
752 | * On ARM architectures, added a new gas directive ".unreq" that undoes |
753 | definitions created by ".req". | |
754 | ||
3e602632 NC |
755 | * Support for Motorola ColdFire MCF528x added. |
756 | ||
05da4302 NC |
757 | * Added --gstabs+ switch to enable the generation of STABS debug format |
758 | information with GNU extensions. | |
fa94de6b | 759 | |
6a265366 CD |
760 | * Added support for MIPS64 Release 2. |
761 | ||
8ad30312 NC |
762 | * Added support for v850e1. |
763 | ||
12b55ccc L |
764 | * Added -n switch for x86 assembler. By default, x86 GAS replaces |
765 | multiple nop instructions used for alignment within code sections | |
766 | with multi-byte nop instructions such as leal 0(%esi,1),%esi. This | |
767 | switch disables the optimization. | |
768 | ||
78849248 ILT |
769 | * Removed -n option from MIPS assembler. It was not useful, and confused the |
770 | existing -non_shared option. | |
771 | ||
43c58ae6 CD |
772 | Changes in 2.14: |
773 | ||
69be0a2b CD |
774 | * Added support for MIPS32 Release 2. |
775 | ||
e8fd7476 NC |
776 | * Added support for Xtensa architecture. |
777 | ||
e16bb312 NC |
778 | * Support for Intel's iWMMXt processor (an ARM variant) added. |
779 | ||
cce4814f NC |
780 | * An assembler test generator has been contributed and an example file that |
781 | uses it (gas/testsuite/gas/all/test-gen.c and test-exmaple.c). | |
fa94de6b | 782 | |
5177500f NC |
783 | * Support for SH2E added. |
784 | ||
fea17916 NC |
785 | * GASP has now been removed. |
786 | ||
004d9caf NC |
787 | * Support for Texas Instruments TMS320C4x and TMS320C3x series of |
788 | DSP's contributed by Michael Hayes and Svein E. Seldal. | |
fa94de6b | 789 | |
a40cbfa3 NC |
790 | * Support for the Ubicom IP2xxx microcontroller added. |
791 | ||
2cbb2eef NC |
792 | Changes in 2.13: |
793 | ||
a40cbfa3 NC |
794 | * Support for the Fujitsu FRV architecture added by Red Hat. Models for FR400 |
795 | and FR500 included. | |
0ebb9a87 | 796 | |
a40cbfa3 | 797 | * Support for DLX processor added. |
52216602 | 798 | |
a40cbfa3 NC |
799 | * GASP has now been deprecated and will be removed in a future release. Use |
800 | the macro facilities in GAS instead. | |
3f965e60 | 801 | |
a40cbfa3 NC |
802 | * GASP now correctly parses floating point numbers. Unless the base is |
803 | explicitly specified, they are interpreted as decimal numbers regardless of | |
804 | the currently specified base. | |
1ac57253 | 805 | |
9a66911f NC |
806 | Changes in 2.12: |
807 | ||
a40cbfa3 | 808 | * Support for Don Knuth's MMIX, by Hans-Peter Nilsson. |
49fda6c8 | 809 | |
a40cbfa3 | 810 | * Support for the OpenRISC 32-bit embedded processor by OpenCores. |
3b16e843 | 811 | |
fa94de6b RM |
812 | * The ARM assembler now accepts -march=..., -mcpu=... and -mfpu=... for |
813 | specifying the target instruction set. The old method of specifying the | |
a40cbfa3 NC |
814 | target processor has been deprecated, but is still accepted for |
815 | compatibility. | |
03b1477f | 816 | |
a40cbfa3 NC |
817 | * Support for the VFP floating-point instruction set has been added to |
818 | the ARM assembler. | |
252b5132 | 819 | |
a40cbfa3 NC |
820 | * New psuedo op: .incbin to include a set of binary data at a given point |
821 | in the assembly. Contributed by Anders Norlander. | |
7e005732 | 822 | |
a40cbfa3 NC |
823 | * The MIPS assembler now accepts -march/-mtune. -mcpu has been deprecated |
824 | but still works for compatability. | |
ec68c924 | 825 | |
fa94de6b | 826 | * The MIPS assembler no longer issues a warning by default when it |
a05a5b64 | 827 | generates a nop instruction from a macro. The new command-line option |
a40cbfa3 | 828 | -n will turn on the warning. |
63486801 | 829 | |
2dac7317 JW |
830 | Changes in 2.11: |
831 | ||
500800ca NC |
832 | * Support for PDP-11 and 2.11BSD a.out format, by Lars Brinkhoff. |
833 | ||
a40cbfa3 | 834 | * x86 gas now supports the full Pentium4 instruction set. |
a167610d | 835 | |
a40cbfa3 | 836 | * Support for AMD x86-64 architecture, by Jan Hubicka, SuSE Labs. |
c0d8940f | 837 | |
a40cbfa3 | 838 | * Support for Motorola 68HC11 and 68HC12. |
df86943d | 839 | |
a40cbfa3 | 840 | * Support for Texas Instruments TMS320C54x (tic54x). |
39bec121 | 841 | |
a40cbfa3 | 842 | * Support for IA-64. |
2dac7317 | 843 | |
a40cbfa3 | 844 | * Support for i860, by Jason Eckhardt. |
22b36938 | 845 | |
a40cbfa3 | 846 | * Support for CRIS (Axis Communications ETRAX series). |
5bcac8a4 | 847 | |
a40cbfa3 | 848 | * x86 gas has a new .arch pseudo op to specify the target CPU architecture. |
a38cf1db | 849 | |
a05a5b64 | 850 | * x86 gas -q command-line option quietens warnings about register size changes |
a40cbfa3 NC |
851 | due to suffix, indirect jmp/call without `*', stand-alone prefixes, and |
852 | translating various deprecated floating point instructions. | |
a38cf1db | 853 | |
252b5132 RH |
854 | Changes in 2.10: |
855 | ||
a40cbfa3 NC |
856 | * Support for the ARM msr instruction was changed to only allow an immediate |
857 | operand when altering the flags field. | |
d14442f4 | 858 | |
a40cbfa3 | 859 | * Support for ATMEL AVR. |
adde6300 | 860 | |
a40cbfa3 | 861 | * Support for IBM 370 ELF. Somewhat experimental. |
b5ebe70e | 862 | |
a40cbfa3 | 863 | * Support for numbers with suffixes. |
3fd9f047 | 864 | |
a40cbfa3 | 865 | * Added support for breaking to the end of repeat loops. |
6a6987a9 | 866 | |
a40cbfa3 | 867 | * Added support for parallel instruction syntax (DOUBLEBAR_PARALLEL). |
6a6987a9 | 868 | |
a40cbfa3 | 869 | * New .elseif pseudo-op added. |
3fd9f047 | 870 | |
a40cbfa3 | 871 | * New --fatal-warnings option. |
1f776aa5 | 872 | |
a40cbfa3 | 873 | * picoJava architecture support added. |
252b5132 | 874 | |
a40cbfa3 | 875 | * Motorola MCore 210 processor support added. |
041dd5a9 | 876 | |
fa94de6b | 877 | * A new pseudo-op .intel_syntax has been implemented to allow gas to parse i386 |
a40cbfa3 | 878 | assembly programs with intel syntax. |
252b5132 | 879 | |
a40cbfa3 | 880 | * New pseudo-ops .func,.endfunc to aid in debugging user-written assembler code. |
252b5132 | 881 | |
a40cbfa3 | 882 | * Added -gdwarf2 option to generate DWARF 2 debugging information. |
041dd5a9 | 883 | |
a40cbfa3 | 884 | * Full 16-bit mode support for i386. |
252b5132 | 885 | |
fa94de6b | 886 | * Greatly improved instruction operand checking for i386. This change will |
a40cbfa3 NC |
887 | produce errors or warnings on incorrect assembly code that previous versions |
888 | of gas accepted. If you get unexpected messages from code that worked with | |
889 | older versions of gas, please double check the code before reporting a bug. | |
252b5132 | 890 | |
a40cbfa3 | 891 | * Weak symbol support added for COFF targets. |
252b5132 | 892 | |
a40cbfa3 | 893 | * Mitsubishi D30V support added. |
252b5132 | 894 | |
a40cbfa3 | 895 | * Texas Instruments c80 (tms320c80) support added. |
252b5132 | 896 | |
a40cbfa3 | 897 | * i960 ELF support added. |
bedf545c | 898 | |
a40cbfa3 | 899 | * ARM ELF support added. |
a057431b | 900 | |
252b5132 RH |
901 | Changes in 2.9: |
902 | ||
a40cbfa3 | 903 | * Texas Instruments c30 (tms320c30) support added. |
252b5132 | 904 | |
fa94de6b | 905 | * The assembler now optimizes the exception frame information generated by egcs |
a40cbfa3 | 906 | and gcc 2.8. The new --traditional-format option disables this optimization. |
252b5132 | 907 | |
a40cbfa3 | 908 | * Added --gstabs option to generate stabs debugging information. |
252b5132 | 909 | |
fa94de6b | 910 | * The -a option takes a new suboption, m (e.g., -alm) to expand macros in a |
a40cbfa3 | 911 | listing. |
252b5132 | 912 | |
a40cbfa3 | 913 | * Added -MD option to print dependencies. |
252b5132 RH |
914 | |
915 | Changes in 2.8: | |
916 | ||
a40cbfa3 | 917 | * BeOS support added. |
252b5132 | 918 | |
a40cbfa3 | 919 | * MIPS16 support added. |
252b5132 | 920 | |
a40cbfa3 | 921 | * Motorola ColdFire 5200 support added (configure for m68k and use -m5200). |
252b5132 | 922 | |
a40cbfa3 | 923 | * Alpha/VMS support added. |
252b5132 | 924 | |
a40cbfa3 NC |
925 | * m68k options --base-size-default-16, --base-size-default-32, |
926 | --disp-size-default-16, and --disp-size-default-32 added. | |
252b5132 | 927 | |
a40cbfa3 NC |
928 | * The alignment directives now take an optional third argument, which is the |
929 | maximum number of bytes to skip. If doing the alignment would require | |
930 | skipping more than the given number of bytes, the alignment is not done at | |
931 | all. | |
252b5132 | 932 | |
a40cbfa3 | 933 | * The ELF assembler has a new pseudo-op, .symver, used for symbol versioning. |
252b5132 | 934 | |
a40cbfa3 NC |
935 | * The -a option takes a new suboption, c (e.g., -alc), to skip false |
936 | conditionals in listings. | |
252b5132 | 937 | |
a40cbfa3 NC |
938 | * Added new pseudo-op, .equiv; it's like .equ, except that it is an error if |
939 | the symbol is already defined. | |
252b5132 RH |
940 | |
941 | Changes in 2.7: | |
942 | ||
a40cbfa3 NC |
943 | * The PowerPC assembler now allows the use of symbolic register names (r0, |
944 | etc.) if -mregnames is used. Symbolic names preceded by a '%' (%r0, etc.) | |
945 | can be used any time. PowerPC 860 move to/from SPR instructions have been | |
946 | added. | |
252b5132 | 947 | |
a40cbfa3 | 948 | * Alpha Linux (ELF) support added. |
252b5132 | 949 | |
a40cbfa3 | 950 | * PowerPC ELF support added. |
252b5132 | 951 | |
a40cbfa3 | 952 | * m68k Linux (ELF) support added. |
252b5132 | 953 | |
a40cbfa3 | 954 | * i960 Hx/Jx support added. |
252b5132 | 955 | |
a40cbfa3 | 956 | * i386/PowerPC gnu-win32 support added. |
252b5132 | 957 | |
a40cbfa3 NC |
958 | * SCO ELF support added. For OpenServer 5 targets (i386-unknown-sco3.2v5) the |
959 | default is to build COFF-only support. To get a set of tools that generate | |
fa94de6b | 960 | ELF (they'll understand both COFF and ELF), you must configure with |
a40cbfa3 | 961 | target=i386-unknown-sco3.2v5elf. |
252b5132 | 962 | |
a40cbfa3 | 963 | * m88k-motorola-sysv3* support added. |
252b5132 RH |
964 | |
965 | Changes in 2.6: | |
966 | ||
a40cbfa3 | 967 | * Gas now directly supports macros, without requiring GASP. |
252b5132 | 968 | |
a40cbfa3 NC |
969 | * Gas now has an MRI assembler compatibility mode. Use -M or --mri to select |
970 | MRI mode. The pseudo-op ``.mri 1'' will switch into the MRI mode until the | |
971 | ``.mri 0'' is seen; this can be convenient for inline assembler code. | |
252b5132 | 972 | |
a40cbfa3 | 973 | * Added --defsym SYM=VALUE option. |
252b5132 | 974 | |
a40cbfa3 | 975 | * Added -mips4 support to MIPS assembler. |
252b5132 | 976 | |
a40cbfa3 | 977 | * Added PIC support to Solaris and SPARC SunOS 4 assembler. |
252b5132 RH |
978 | |
979 | Changes in 2.4: | |
980 | ||
a40cbfa3 | 981 | * Converted this directory to use an autoconf-generated configure script. |
252b5132 | 982 | |
a40cbfa3 | 983 | * ARM support, from Richard Earnshaw. |
252b5132 | 984 | |
a40cbfa3 NC |
985 | * Updated VMS support, from Pat Rankin, including considerably improved |
986 | debugging support. | |
252b5132 | 987 | |
a40cbfa3 | 988 | * Support for the control registers in the 68060. |
252b5132 | 989 | |
a40cbfa3 | 990 | * Handles (ignores) a new directive ".this_GCC_requires_the_GNU_assembler", to |
fa94de6b RM |
991 | provide for possible future gcc changes, for targets where gas provides some |
992 | features not available in the native assembler. If the native assembler is | |
a40cbfa3 | 993 | used, it should become obvious pretty quickly what the problem is. |
252b5132 | 994 | |
a40cbfa3 | 995 | * Usage message is available with "--help". |
252b5132 | 996 | |
fa94de6b | 997 | * The GNU Assembler Preprocessor (gasp) is included. (Actually, it was in 2.3 |
a40cbfa3 | 998 | also, but didn't get into the NEWS file.) |
252b5132 | 999 | |
a40cbfa3 | 1000 | * Weak symbol support for a.out. |
252b5132 | 1001 | |
fa94de6b | 1002 | * A bug in the listing code which could cause an infinite loop has been fixed. |
a40cbfa3 | 1003 | Bugs in listings when generating a COFF object file have also been fixed. |
252b5132 | 1004 | |
a40cbfa3 NC |
1005 | * Initial i386-svr4 PIC implementation from Eric Youngdale, based on code by |
1006 | Paul Kranenburg. | |
252b5132 | 1007 | |
a40cbfa3 NC |
1008 | * Improved Alpha support. Immediate constants can have a much larger range |
1009 | now. Support for the 21164 has been contributed by Digital. | |
252b5132 | 1010 | |
a40cbfa3 | 1011 | * Updated ns32k (pc532-mach, netbsd532) support from Ian Dall. |
252b5132 RH |
1012 | |
1013 | Changes in 2.3: | |
1014 | ||
a40cbfa3 | 1015 | * Mach i386 support, by David Mackenzie and Ken Raeburn. |
252b5132 | 1016 | |
a40cbfa3 | 1017 | * RS/6000 and PowerPC support by Ian Taylor. |
252b5132 | 1018 | |
a40cbfa3 NC |
1019 | * VMS command scripts (make-gas.com, config-gas.com) have been worked on a bit, |
1020 | based on mail received from various people. The `-h#' option should work | |
1021 | again too. | |
252b5132 | 1022 | |
a40cbfa3 | 1023 | * HP-PA work, by Jeff Law. Note, for the PA, gas-2.3 has been designed to work |
fa94de6b | 1024 | with gdb-4.12 and gcc-2.6. As gcc-2.6 has not been released yet, a special |
a40cbfa3 NC |
1025 | version of gcc-2.5.8 has been patched to work with gas-2.3. You can retrieve |
1026 | this special version of gcc-2.5.8 via anonymous ftp from jaguar.cs.utah.edu | |
1027 | in the "dist" directory. | |
252b5132 | 1028 | |
a40cbfa3 NC |
1029 | * Vax support in gas fixed for BSD, so it builds and seems to run a couple |
1030 | simple tests okay. I haven't put it through extensive testing. (GNU make is | |
1031 | currently required for BSD 4.3 builds.) | |
252b5132 | 1032 | |
fa94de6b | 1033 | * Support for the DEC Alpha, running OSF/1 (ECOFF format). The gas support is |
a40cbfa3 NC |
1034 | based on code donated by CMU, which used an a.out-based format. I'm afraid |
1035 | the alpha-a.out support is pretty badly mangled, and much of it removed; | |
1036 | making it work will require rewriting it as BFD support for the format anyways. | |
252b5132 | 1037 | |
a40cbfa3 | 1038 | * Irix 5 support. |
252b5132 | 1039 | |
fa94de6b | 1040 | * The test suites have been fixed up a bit, so that they should work with a |
a40cbfa3 | 1041 | couple different versions of expect and dejagnu. |
252b5132 | 1042 | |
fa94de6b RM |
1043 | * Symbols' values are now handled internally as expressions, permitting more |
1044 | flexibility in evaluating them in some cases. Some details of relocation | |
a40cbfa3 NC |
1045 | handling have also changed, and simple constant pool management has been |
1046 | added, to make the Alpha port easier. | |
252b5132 | 1047 | |
a40cbfa3 NC |
1048 | * New option "--statistics" for printing out program run times. This is |
1049 | intended to be used with the gcc "-Q" option, which prints out times spent in | |
1050 | various phases of compilation. (You should be able to get all of them | |
1051 | printed out with "gcc -Q -Wa,--statistics", I think.) | |
252b5132 RH |
1052 | |
1053 | Changes in 2.2: | |
1054 | ||
a40cbfa3 | 1055 | * RS/6000 AIX and MIPS SGI Irix 5 support has been added. |
252b5132 | 1056 | |
fa94de6b RM |
1057 | * Configurations that are still in development (and therefore are convenient to |
1058 | have listed in configure.in) still get rejected without a minor change to | |
a40cbfa3 NC |
1059 | gas/Makefile.in, so people not doing development work shouldn't get the |
1060 | impression that support for such configurations is actually believed to be | |
1061 | reliable. | |
252b5132 | 1062 | |
fa94de6b | 1063 | * The program name (usually "as") is printed when a fatal error message is |
a40cbfa3 NC |
1064 | displayed. This should prevent some confusion about the source of occasional |
1065 | messages about "internal errors". | |
252b5132 | 1066 | |
fa94de6b | 1067 | * ELF support is falling into place. Support for the 386 should be working. |
a40cbfa3 | 1068 | Support for SPARC Solaris is in. HPPA support from Utah is being integrated. |
252b5132 | 1069 | |
a40cbfa3 NC |
1070 | * Symbol values are maintained as expressions instead of being immediately |
1071 | boiled down to add-symbol, sub-symbol, and constant. This permits slightly | |
1072 | more complex calculations involving symbols whose values are not alreadey | |
1073 | known. | |
252b5132 | 1074 | |
a40cbfa3 | 1075 | * DBX-style debugging info ("stabs") is now supported for COFF formats. |
fa94de6b RM |
1076 | If any stabs directives are seen in the source, GAS will create two new |
1077 | sections: a ".stab" and a ".stabstr" section. The format of the .stab | |
a40cbfa3 NC |
1078 | section is nearly identical to the a.out symbol format, and .stabstr is |
1079 | its string table. For this to be useful, you must have configured GCC | |
1080 | to generate stabs (by defining DBX_DEBUGGING_INFO), and must have a GDB | |
1081 | that can use the stab sections (4.11 or later). | |
252b5132 | 1082 | |
fa94de6b | 1083 | * LynxOS, on i386 and m68k platforms, is now supported. SPARC LynxOS |
a40cbfa3 | 1084 | support is in progress. |
252b5132 RH |
1085 | |
1086 | Changes in 2.1: | |
1087 | ||
fa94de6b | 1088 | * Several small fixes for i386-aix (PS/2) support from Minh Tran-Le have been |
a40cbfa3 | 1089 | incorporated, but not well tested yet. |
252b5132 | 1090 | |
fa94de6b | 1091 | * Altered the opcode table split for m68k; it should require less VM to compile |
a40cbfa3 | 1092 | with gcc now. |
252b5132 | 1093 | |
a40cbfa3 NC |
1094 | * Some minor adjustments to add (Convergent Technologies') Miniframe support, |
1095 | suggested by Ronald Cole. | |
252b5132 | 1096 | |
a40cbfa3 NC |
1097 | * HPPA support (running OSF only, not HPUX) has been contributed by Utah. This |
1098 | includes improved ELF support, which I've started adapting for SPARC Solaris | |
1099 | 2.x. Integration isn't completely, so it probably won't work. | |
252b5132 | 1100 | |
a40cbfa3 | 1101 | * HP9000/300 support, donated by HP, has been merged in. |
252b5132 | 1102 | |
a40cbfa3 | 1103 | * Ian Taylor has finished the MIPS ECOFF (Ultrix, Irix) support. |
252b5132 | 1104 | |
a40cbfa3 | 1105 | * Better error messages for unsupported configurations (e.g., hppa-hpux). |
252b5132 | 1106 | |
a40cbfa3 | 1107 | * Test suite framework is starting to become reasonable. |
252b5132 RH |
1108 | |
1109 | Changes in 2.0: | |
1110 | ||
a40cbfa3 | 1111 | * Mostly bug fixes. |
252b5132 | 1112 | |
a40cbfa3 | 1113 | * Some more merging of BFD and ELF code, but ELF still doesn't work. |
252b5132 RH |
1114 | |
1115 | Changes in 1.94: | |
1116 | ||
a40cbfa3 NC |
1117 | * BFD merge is partly done. Adventurous souls may try giving configure the |
1118 | "--with-bfd-assembler" option. Currently, ELF format requires it, a.out | |
1119 | format accepts it; SPARC CPU accepts it. It's the default only for OS "elf" | |
1120 | or "solaris". (ELF isn't really supported yet. It needs work. I've got | |
1121 | some code from Utah for HP-PA ELF, and from DG for m88k ELF, but they're not | |
1122 | fully merged yet.) | |
252b5132 | 1123 | |
a40cbfa3 NC |
1124 | * The 68K opcode table has been split in half. It should now compile under gcc |
1125 | without consuming ridiculous amounts of memory. | |
252b5132 | 1126 | |
a40cbfa3 NC |
1127 | * A couple data structures have been reduced in size. This should result in |
1128 | saving a little bit of space at runtime. | |
252b5132 | 1129 | |
a40cbfa3 NC |
1130 | * Support for MIPS, from OSF and Ralph Campbell, has been merged in. The OSF |
1131 | code provided ROSE format support, which I haven't merged in yet. (I can | |
1132 | make it available, if anyone wants to try it out.) Ralph's code, for BSD | |
1133 | 4.4, supports a.out format. We don't have ECOFF support in just yet; it's | |
1134 | coming. | |
252b5132 | 1135 | |
a40cbfa3 | 1136 | * Support for the Hitachi H8/500 has been added. |
252b5132 | 1137 | |
a40cbfa3 NC |
1138 | * VMS host and target support should be working now, thanks chiefly to Eric |
1139 | Youngdale. | |
252b5132 RH |
1140 | |
1141 | Changes in 1.93.01: | |
1142 | ||
a40cbfa3 | 1143 | * For m68k, support for more processors has been added: 68040, CPU32, 68851. |
252b5132 | 1144 | |
a40cbfa3 | 1145 | * For i386, .align is now power-of-two; was number-of-bytes. |
252b5132 | 1146 | |
a40cbfa3 NC |
1147 | * For m68k, "%" is now accepted before register names. For COFF format, which |
1148 | doesn't use underscore prefixes for C labels, it is required, so variable "a0" | |
1149 | can be distinguished from the register. | |
252b5132 | 1150 | |
a40cbfa3 NC |
1151 | * Last public release was 1.38. Lots of configuration changes since then, lots |
1152 | of new CPUs and formats, lots of bugs fixed. | |
252b5132 RH |
1153 | |
1154 | \f | |
fd67aa11 | 1155 | Copyright (C) 2012-2024 Free Software Foundation, Inc. |
5bf135a7 NC |
1156 | |
1157 | Copying and distribution of this file, with or without modification, | |
1158 | are permitted in any medium without royalty provided the copyright | |
1159 | notice and this notice are preserved. | |
1160 | ||
252b5132 RH |
1161 | Local variables: |
1162 | fill-column: 79 | |
1163 | End: |