]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/config/tc-arc.c
use xstrdup, xmemdup0 and concat more
[thirdparty/binutils-gdb.git] / gas / config / tc-arc.c
CommitLineData
252b5132 1/* tc-arc.c -- Assembler for the ARC
6f2750fe 2 Copyright (C) 1994-2016 Free Software Foundation, Inc.
886a2506
NC
3
4 Contributor: Claudiu Zissulescu <claziss@synopsys.com>
252b5132
RH
5
6 This file is part of GAS, the GNU Assembler.
7
8 GAS is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
ec2655a6 10 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
11 any later version.
12
13 GAS is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19203624 19 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
20 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
21 02110-1301, USA. */
252b5132 22
252b5132 23#include "as.h"
886a2506 24#include "subsegs.h"
a161fe53 25#include "struc-symbol.h"
886a2506 26#include "dwarf2dbg.h"
726c18e1 27#include "dw2gencfi.h"
3882b010 28#include "safe-ctype.h"
886a2506 29
252b5132
RH
30#include "opcode/arc.h"
31#include "elf/arc.h"
b99747ae 32#include "../opcodes/arc-ext.h"
252b5132 33
886a2506 34/* Defines section. */
0d2bcfaf 35
886a2506
NC
36#define MAX_INSN_FIXUPS 2
37#define MAX_CONSTR_STR 20
4670103e 38#define FRAG_MAX_GROWTH 8
0d2bcfaf 39
886a2506
NC
40#ifdef DEBUG
41# define pr_debug(fmt, args...) fprintf (stderr, fmt, ##args)
42#else
43# define pr_debug(fmt, args...)
44#endif
45
46#define MAJOR_OPCODE(x) (((x) & 0xF8000000) >> 27)
47#define SUB_OPCODE(x) (((x) & 0x003F0000) >> 16)
4670103e 48#define LP_INSN(x) ((MAJOR_OPCODE (x) == 0x4) && \
886a2506
NC
49 (SUB_OPCODE (x) == 0x28))
50
51/* Equal to MAX_PRECISION in atof-ieee.c. */
52#define MAX_LITTLENUMS 6
53
4670103e
CZ
54/* Enum used to enumerate the relaxable ins operands. */
55enum rlx_operand_type
56{
57 EMPTY = 0,
58 REGISTER,
59 REGISTER_S, /* Register for short instruction(s). */
60 REGISTER_NO_GP, /* Is a register but not gp register specifically. */
61 REGISTER_DUP, /* Duplication of previous operand of type register. */
62 IMMEDIATE,
63 BRACKET
64};
65
66enum arc_rlx_types
67{
68 ARC_RLX_NONE = 0,
69 ARC_RLX_BL_S,
70 ARC_RLX_BL,
71 ARC_RLX_B_S,
72 ARC_RLX_B,
73 ARC_RLX_ADD_U3,
74 ARC_RLX_ADD_U6,
75 ARC_RLX_ADD_LIMM,
76 ARC_RLX_LD_U7,
77 ARC_RLX_LD_S9,
78 ARC_RLX_LD_LIMM,
79 ARC_RLX_MOV_U8,
80 ARC_RLX_MOV_S12,
81 ARC_RLX_MOV_LIMM,
82 ARC_RLX_SUB_U3,
83 ARC_RLX_SUB_U6,
84 ARC_RLX_SUB_LIMM,
85 ARC_RLX_MPY_U6,
86 ARC_RLX_MPY_LIMM,
87 ARC_RLX_MOV_RU6,
88 ARC_RLX_MOV_RLIMM,
89 ARC_RLX_ADD_RRU6,
90 ARC_RLX_ADD_RRLIMM,
91};
92
886a2506
NC
93/* Macros section. */
94
95#define regno(x) ((x) & 0x3F)
96#define is_ir_num(x) (((x) & ~0x3F) == 0)
8ddf6b2a
CZ
97#define is_code_density_p(sc) (((sc) == CD1 || (sc) == CD2))
98#define is_spfp_p(op) (((sc) == SPX))
99#define is_dpfp_p(op) (((sc) == DPX))
100#define is_fpuda_p(op) (((sc) == DPA))
886a2506
NC
101#define is_br_jmp_insn_p(op) (((op)->class == BRANCH || (op)->class == JUMP))
102#define is_kernel_insn_p(op) (((op)->class == KERNEL))
0d2bcfaf 103
886a2506
NC
104/* Generic assembler global variables which must be defined by all
105 targets. */
0d2bcfaf 106
886a2506 107/* Characters which always start a comment. */
252b5132
RH
108const char comment_chars[] = "#;";
109
886a2506 110/* Characters which start a comment at the beginning of a line. */
252b5132
RH
111const char line_comment_chars[] = "#";
112
886a2506
NC
113/* Characters which may be used to separate multiple commands on a
114 single line. */
115const char line_separator_chars[] = "`";
252b5132 116
886a2506
NC
117/* Characters which are used to indicate an exponent in a floating
118 point number. */
252b5132
RH
119const char EXP_CHARS[] = "eE";
120
bcee8eb8
AM
121/* Chars that mean this number is a floating point constant
122 As in 0f12.456 or 0d1.2345e12. */
252b5132
RH
123const char FLT_CHARS[] = "rRsSfFdD";
124
125/* Byte order. */
126extern int target_big_endian;
127const char *arc_target_format = DEFAULT_TARGET_FORMAT;
128static int byte_order = DEFAULT_BYTE_ORDER;
129
b99747ae
CZ
130/* Arc extension section. */
131static segT arcext_section;
132
4670103e
CZ
133/* By default relaxation is disabled. */
134static int relaxation_state = 0;
135
886a2506 136extern int arc_get_mach (char *);
0d2bcfaf 137
4670103e 138/* Forward declarations. */
886a2506
NC
139static void arc_lcomm (int);
140static void arc_option (int);
141static void arc_extra_reloc (int);
b99747ae 142static void arc_extinsn (int);
f36e33da 143static void arc_extcorereg (int);
4670103e 144
886a2506 145const pseudo_typeS md_pseudo_table[] =
6f4b1afc
CM
146{
147 /* Make sure that .word is 32 bits. */
148 { "word", cons, 4 },
886a2506 149
6f4b1afc
CM
150 { "align", s_align_bytes, 0 }, /* Defaulting is invalid (0). */
151 { "lcomm", arc_lcomm, 0 },
152 { "lcommon", arc_lcomm, 0 },
153 { "cpu", arc_option, 0 },
252b5132 154
f36e33da
CZ
155 { "extinstruction", arc_extinsn, 0 },
156 { "extcoreregister", arc_extcorereg, EXT_CORE_REGISTER },
157 { "extauxregister", arc_extcorereg, EXT_AUX_REGISTER },
158 { "extcondcode", arc_extcorereg, EXT_COND_CODE },
b99747ae 159
6f4b1afc
CM
160 { "tls_gd_ld", arc_extra_reloc, BFD_RELOC_ARC_TLS_GD_LD },
161 { "tls_gd_call", arc_extra_reloc, BFD_RELOC_ARC_TLS_GD_CALL },
886a2506 162
6f4b1afc
CM
163 { NULL, NULL, 0 }
164};
252b5132 165
252b5132 166const char *md_shortopts = "";
ea1562b3
NC
167
168enum options
6f4b1afc
CM
169{
170 OPTION_EB = OPTION_MD_BASE,
171 OPTION_EL,
172
173 OPTION_ARC600,
174 OPTION_ARC601,
175 OPTION_ARC700,
176 OPTION_ARCEM,
177 OPTION_ARCHS,
178
179 OPTION_MCPU,
180 OPTION_CD,
4670103e 181 OPTION_RELAX,
6f4b1afc
CM
182
183 /* The following options are deprecated and provided here only for
184 compatibility reasons. */
185 OPTION_USER_MODE,
186 OPTION_LD_EXT_MASK,
187 OPTION_SWAP,
188 OPTION_NORM,
189 OPTION_BARREL_SHIFT,
190 OPTION_MIN_MAX,
191 OPTION_NO_MPY,
192 OPTION_EA,
193 OPTION_MUL64,
194 OPTION_SIMD,
195 OPTION_SPFP,
196 OPTION_DPFP,
197 OPTION_XMAC_D16,
198 OPTION_XMAC_24,
199 OPTION_DSP_PACKA,
200 OPTION_CRC,
201 OPTION_DVBF,
202 OPTION_TELEPHONY,
203 OPTION_XYMEMORY,
204 OPTION_LOCK,
205 OPTION_SWAPE,
206 OPTION_RTSC,
207 OPTION_FPUDA
208};
ea1562b3
NC
209
210struct option md_longopts[] =
6f4b1afc
CM
211{
212 { "EB", no_argument, NULL, OPTION_EB },
213 { "EL", no_argument, NULL, OPTION_EL },
214 { "mcpu", required_argument, NULL, OPTION_MCPU },
215 { "mA6", no_argument, NULL, OPTION_ARC600 },
24b368f8
CZ
216 { "mARC600", no_argument, NULL, OPTION_ARC600 },
217 { "mARC601", no_argument, NULL, OPTION_ARC601 },
218 { "mARC700", no_argument, NULL, OPTION_ARC700 },
6f4b1afc
CM
219 { "mA7", no_argument, NULL, OPTION_ARC700 },
220 { "mEM", no_argument, NULL, OPTION_ARCEM },
221 { "mHS", no_argument, NULL, OPTION_ARCHS },
222 { "mcode-density", no_argument, NULL, OPTION_CD },
4670103e 223 { "mrelax", no_argument, NULL, OPTION_RELAX },
6f4b1afc
CM
224
225 /* The following options are deprecated and provided here only for
226 compatibility reasons. */
227 { "mav2em", no_argument, NULL, OPTION_ARCEM },
228 { "mav2hs", no_argument, NULL, OPTION_ARCHS },
229 { "muser-mode-only", no_argument, NULL, OPTION_USER_MODE },
230 { "mld-extension-reg-mask", required_argument, NULL, OPTION_LD_EXT_MASK },
231 { "mswap", no_argument, NULL, OPTION_SWAP },
232 { "mnorm", no_argument, NULL, OPTION_NORM },
233 { "mbarrel-shifter", no_argument, NULL, OPTION_BARREL_SHIFT },
234 { "mbarrel_shifter", no_argument, NULL, OPTION_BARREL_SHIFT },
235 { "mmin-max", no_argument, NULL, OPTION_MIN_MAX },
236 { "mmin_max", no_argument, NULL, OPTION_MIN_MAX },
237 { "mno-mpy", no_argument, NULL, OPTION_NO_MPY },
238 { "mea", no_argument, NULL, OPTION_EA },
239 { "mEA", no_argument, NULL, OPTION_EA },
240 { "mmul64", no_argument, NULL, OPTION_MUL64 },
241 { "msimd", no_argument, NULL, OPTION_SIMD},
242 { "mspfp", no_argument, NULL, OPTION_SPFP},
243 { "mspfp-compact", no_argument, NULL, OPTION_SPFP},
244 { "mspfp_compact", no_argument, NULL, OPTION_SPFP},
245 { "mspfp-fast", no_argument, NULL, OPTION_SPFP},
246 { "mspfp_fast", no_argument, NULL, OPTION_SPFP},
247 { "mdpfp", no_argument, NULL, OPTION_DPFP},
248 { "mdpfp-compact", no_argument, NULL, OPTION_DPFP},
249 { "mdpfp_compact", no_argument, NULL, OPTION_DPFP},
250 { "mdpfp-fast", no_argument, NULL, OPTION_DPFP},
251 { "mdpfp_fast", no_argument, NULL, OPTION_DPFP},
252 { "mmac-d16", no_argument, NULL, OPTION_XMAC_D16},
253 { "mmac_d16", no_argument, NULL, OPTION_XMAC_D16},
254 { "mmac-24", no_argument, NULL, OPTION_XMAC_24},
255 { "mmac_24", no_argument, NULL, OPTION_XMAC_24},
256 { "mdsp-packa", no_argument, NULL, OPTION_DSP_PACKA},
257 { "mdsp_packa", no_argument, NULL, OPTION_DSP_PACKA},
258 { "mcrc", no_argument, NULL, OPTION_CRC},
259 { "mdvbf", no_argument, NULL, OPTION_DVBF},
260 { "mtelephony", no_argument, NULL, OPTION_TELEPHONY},
261 { "mxy", no_argument, NULL, OPTION_XYMEMORY},
262 { "mlock", no_argument, NULL, OPTION_LOCK},
263 { "mswape", no_argument, NULL, OPTION_SWAPE},
264 { "mrtsc", no_argument, NULL, OPTION_RTSC},
265 { "mfpuda", no_argument, NULL, OPTION_FPUDA},
266
267 { NULL, no_argument, NULL, 0 }
268};
252b5132 269
886a2506 270size_t md_longopts_size = sizeof (md_longopts);
0d2bcfaf 271
886a2506 272/* Local data and data types. */
252b5132 273
886a2506
NC
274/* Used since new relocation types are introduced in this
275 file (DUMMY_RELOC_LITUSE_*). */
276typedef int extended_bfd_reloc_code_real_type;
252b5132 277
886a2506 278struct arc_fixup
252b5132 279{
886a2506 280 expressionS exp;
252b5132 281
886a2506 282 extended_bfd_reloc_code_real_type reloc;
252b5132 283
886a2506
NC
284 /* index into arc_operands. */
285 unsigned int opindex;
252b5132 286
886a2506
NC
287 /* PC-relative, used by internals fixups. */
288 unsigned char pcrel;
252b5132 289
886a2506
NC
290 /* TRUE if this fixup is for LIMM operand. */
291 bfd_boolean islong;
292};
252b5132 293
886a2506
NC
294struct arc_insn
295{
296 unsigned int insn;
297 int nfixups;
298 struct arc_fixup fixups[MAX_INSN_FIXUPS];
299 long limm;
300 bfd_boolean short_insn; /* Boolean value: TRUE if current insn is
301 short. */
302 bfd_boolean has_limm; /* Boolean value: TRUE if limm field is
303 valid. */
4670103e
CZ
304 bfd_boolean relax; /* Boolean value: TRUE if needs
305 relaxation. */
886a2506 306};
ea1562b3 307
886a2506
NC
308/* Structure to hold any last two instructions. */
309static struct arc_last_insn
252b5132 310{
886a2506
NC
311 /* Saved instruction opcode. */
312 const struct arc_opcode *opcode;
252b5132 313
886a2506
NC
314 /* Boolean value: TRUE if current insn is short. */
315 bfd_boolean has_limm;
252b5132 316
886a2506
NC
317 /* Boolean value: TRUE if current insn has delay slot. */
318 bfd_boolean has_delay_slot;
319} arc_last_insns[2];
252b5132 320
b99747ae
CZ
321/* Extension instruction suffix classes. */
322typedef struct
323{
324 const char *name;
325 int len;
326 int class;
327} attributes_t;
328
329static const attributes_t suffixclass[] =
330{
331 { "SUFFIX_FLAG", 11, ARC_SUFFIX_FLAG },
332 { "SUFFIX_COND", 11, ARC_SUFFIX_COND },
333 { "SUFFIX_NONE", 11, ARC_SUFFIX_NONE }
334};
335
336/* Extension instruction syntax classes. */
337static const attributes_t syntaxclass[] =
338{
339 { "SYNTAX_3OP", 10, ARC_SYNTAX_3OP },
945e0f82
CZ
340 { "SYNTAX_2OP", 10, ARC_SYNTAX_2OP },
341 { "SYNTAX_1OP", 10, ARC_SYNTAX_1OP },
342 { "SYNTAX_NOP", 10, ARC_SYNTAX_NOP }
b99747ae
CZ
343};
344
345/* Extension instruction syntax classes modifiers. */
346static const attributes_t syntaxclassmod[] =
347{
348 { "OP1_IMM_IMPLIED" , 15, ARC_OP1_IMM_IMPLIED },
349 { "OP1_MUST_BE_IMM" , 15, ARC_OP1_MUST_BE_IMM }
350};
351
f36e33da
CZ
352/* Extension register type. */
353typedef struct
354{
355 char *name;
356 int number;
357 int imode;
358} extRegister_t;
359
360/* A structure to hold the additional conditional codes. */
361static struct
362{
363 struct arc_flag_operand *arc_ext_condcode;
364 int size;
365} ext_condcode = { NULL, 0 };
366
da5be039
AB
367/* Structure to hold an entry in ARC_OPCODE_HASH. */
368struct arc_opcode_hash_entry
369{
370 /* The number of pointers in the OPCODE list. */
371 size_t count;
372
373 /* Points to a list of opcode pointers. */
374 const struct arc_opcode **opcode;
375};
376
1328504b
AB
377/* Structure used for iterating through an arc_opcode_hash_entry. */
378struct arc_opcode_hash_entry_iterator
379{
380 /* Index into the OPCODE element of the arc_opcode_hash_entry. */
381 size_t index;
382
383 /* The specific ARC_OPCODE from the ARC_OPCODES table that was last
384 returned by this iterator. */
385 const struct arc_opcode *opcode;
386};
387
4670103e
CZ
388/* Forward declaration. */
389static void assemble_insn
390 (const struct arc_opcode *, const expressionS *, int,
391 const struct arc_flags *, int, struct arc_insn *);
392
886a2506 393/* The cpu for which we are generating code. */
24740d83
AB
394static unsigned arc_target;
395static const char *arc_target_name;
396static unsigned arc_features;
252b5132 397
886a2506 398/* The default architecture. */
24740d83 399static int arc_mach_type;
252b5132 400
1adc8a9a
CZ
401/* TRUE if the cpu type has been explicitly specified. */
402static bfd_boolean mach_type_specified_p = FALSE;
0d2bcfaf 403
886a2506
NC
404/* The hash table of instruction opcodes. */
405static struct hash_control *arc_opcode_hash;
0d2bcfaf 406
886a2506
NC
407/* The hash table of register symbols. */
408static struct hash_control *arc_reg_hash;
252b5132 409
f36e33da
CZ
410/* The hash table of aux register symbols. */
411static struct hash_control *arc_aux_hash;
412
886a2506
NC
413/* A table of CPU names and opcode sets. */
414static const struct cpu_type
415{
416 const char *name;
417 unsigned flags;
418 int mach;
419 unsigned eflags;
420 unsigned features;
252b5132 421}
886a2506 422 cpu_types[] =
252b5132 423{
886a2506
NC
424 { "arc600", ARC_OPCODE_ARC600, bfd_mach_arc_arc600,
425 E_ARC_MACH_ARC600, 0x00},
426 { "arc700", ARC_OPCODE_ARC700, bfd_mach_arc_arc700,
427 E_ARC_MACH_ARC700, 0x00},
8699fc3e
AB
428 { "nps400", ARC_OPCODE_ARC700 | ARC_OPCODE_NPS400, bfd_mach_arc_nps400,
429 E_ARC_MACH_NPS400, 0x00},
886a2506 430 { "arcem", ARC_OPCODE_ARCv2EM, bfd_mach_arc_arcv2,
7e458899 431 EF_ARC_CPU_ARCV2EM, ARC_CD},
886a2506
NC
432 { "archs", ARC_OPCODE_ARCv2HS, bfd_mach_arc_arcv2,
433 EF_ARC_CPU_ARCV2HS, ARC_CD},
886a2506
NC
434 { 0, 0, 0, 0, 0 }
435};
252b5132 436
886a2506
NC
437/* Used by the arc_reloc_op table. Order is important. */
438#define O_gotoff O_md1 /* @gotoff relocation. */
439#define O_gotpc O_md2 /* @gotpc relocation. */
440#define O_plt O_md3 /* @plt relocation. */
441#define O_sda O_md4 /* @sda relocation. */
442#define O_pcl O_md5 /* @pcl relocation. */
443#define O_tlsgd O_md6 /* @tlsgd relocation. */
444#define O_tlsie O_md7 /* @tlsie relocation. */
445#define O_tpoff9 O_md8 /* @tpoff9 relocation. */
446#define O_tpoff O_md9 /* @tpoff relocation. */
447#define O_dtpoff9 O_md10 /* @dtpoff9 relocation. */
448#define O_dtpoff O_md11 /* @dtpoff relocation. */
449#define O_last O_dtpoff
450
451/* Used to define a bracket as operand in tokens. */
452#define O_bracket O_md32
453
454/* Dummy relocation, to be sorted out. */
455#define DUMMY_RELOC_ARC_ENTRY (BFD_RELOC_UNUSED + 1)
456
457#define USER_RELOC_P(R) ((R) >= O_gotoff && (R) <= O_last)
458
459/* A table to map the spelling of a relocation operand into an appropriate
460 bfd_reloc_code_real_type type. The table is assumed to be ordered such
461 that op-O_literal indexes into it. */
462#define ARC_RELOC_TABLE(op) \
463 (&arc_reloc_op[ ((!USER_RELOC_P (op)) \
464 ? (abort (), 0) \
465 : (int) (op) - (int) O_gotoff) ])
466
467#define DEF(NAME, RELOC, REQ) \
468 { #NAME, sizeof (#NAME)-1, O_##NAME, RELOC, REQ}
469
470static const struct arc_reloc_op_tag
471{
472 /* String to lookup. */
473 const char *name;
474 /* Size of the string. */
475 size_t length;
476 /* Which operator to use. */
477 operatorT op;
478 extended_bfd_reloc_code_real_type reloc;
479 /* Allows complex relocation expression like identifier@reloc +
480 const. */
481 unsigned int complex_expr : 1;
482}
483 arc_reloc_op[] =
6f4b1afc
CM
484{
485 DEF (gotoff, BFD_RELOC_ARC_GOTOFF, 1),
486 DEF (gotpc, BFD_RELOC_ARC_GOTPC32, 0),
487 DEF (plt, BFD_RELOC_ARC_PLT32, 0),
488 DEF (sda, DUMMY_RELOC_ARC_ENTRY, 1),
489 DEF (pcl, BFD_RELOC_ARC_PC32, 1),
490 DEF (tlsgd, BFD_RELOC_ARC_TLS_GD_GOT, 0),
491 DEF (tlsie, BFD_RELOC_ARC_TLS_IE_GOT, 0),
492 DEF (tpoff9, BFD_RELOC_ARC_TLS_LE_S9, 0),
b125bd17 493 DEF (tpoff, BFD_RELOC_ARC_TLS_LE_32, 1),
6f4b1afc
CM
494 DEF (dtpoff9, BFD_RELOC_ARC_TLS_DTPOFF_S9, 0),
495 DEF (dtpoff, BFD_RELOC_ARC_TLS_DTPOFF, 0),
496};
252b5132 497
886a2506
NC
498static const int arc_num_reloc_op
499= sizeof (arc_reloc_op) / sizeof (*arc_reloc_op);
500
4670103e
CZ
501/* Structure for relaxable instruction that have to be swapped with a
502 smaller alternative instruction. */
503struct arc_relaxable_ins
504{
505 /* Mnemonic that should be checked. */
506 const char *mnemonic_r;
507
508 /* Operands that should be checked.
509 Indexes of operands from operand array. */
510 enum rlx_operand_type operands[6];
511
512 /* Flags that should be checked. */
513 unsigned flag_classes[5];
514
515 /* Mnemonic (smaller) alternative to be used later for relaxation. */
516 const char *mnemonic_alt;
517
518 /* Index of operand that generic relaxation has to check. */
519 unsigned opcheckidx;
520
521 /* Base subtype index used. */
522 enum arc_rlx_types subtype;
523};
524
525#define RELAX_TABLE_ENTRY(BITS, ISSIGNED, SIZE, NEXT) \
526 { (ISSIGNED) ? ((1 << ((BITS) - 1)) - 1) : ((1 << (BITS)) - 1), \
527 (ISSIGNED) ? -(1 << ((BITS) - 1)) : 0, \
528 (SIZE), \
529 (NEXT) } \
530
531#define RELAX_TABLE_ENTRY_MAX(ISSIGNED, SIZE, NEXT) \
532 { (ISSIGNED) ? 0x7FFFFFFF : 0xFFFFFFFF, \
533 (ISSIGNED) ? -(0x7FFFFFFF) : 0, \
534 (SIZE), \
535 (NEXT) } \
536
537
538/* ARC relaxation table. */
539const relax_typeS md_relax_table[] =
540{
541 /* Fake entry. */
542 {0, 0, 0, 0},
543
544 /* BL_S s13 ->
545 BL s25. */
546 RELAX_TABLE_ENTRY(13, 1, 2, ARC_RLX_BL),
547 RELAX_TABLE_ENTRY(25, 1, 4, ARC_RLX_NONE),
548
549 /* B_S s10 ->
550 B s25. */
551 RELAX_TABLE_ENTRY(10, 1, 2, ARC_RLX_B),
552 RELAX_TABLE_ENTRY(25, 1, 4, ARC_RLX_NONE),
553
554 /* ADD_S c,b, u3 ->
555 ADD<.f> a,b,u6 ->
556 ADD<.f> a,b,limm. */
557 RELAX_TABLE_ENTRY(3, 0, 2, ARC_RLX_ADD_U6),
558 RELAX_TABLE_ENTRY(6, 0, 4, ARC_RLX_ADD_LIMM),
559 RELAX_TABLE_ENTRY_MAX(0, 8, ARC_RLX_NONE),
560
561 /* LD_S a, [b, u7] ->
562 LD<zz><.x><.aa><.di> a, [b, s9] ->
563 LD<zz><.x><.aa><.di> a, [b, limm] */
564 RELAX_TABLE_ENTRY(7, 0, 2, ARC_RLX_LD_S9),
565 RELAX_TABLE_ENTRY(9, 1, 4, ARC_RLX_LD_LIMM),
566 RELAX_TABLE_ENTRY_MAX(1, 8, ARC_RLX_NONE),
567
568 /* MOV_S b, u8 ->
569 MOV<.f> b, s12 ->
570 MOV<.f> b, limm. */
571 RELAX_TABLE_ENTRY(8, 0, 2, ARC_RLX_MOV_S12),
572 RELAX_TABLE_ENTRY(8, 0, 4, ARC_RLX_MOV_LIMM),
573 RELAX_TABLE_ENTRY_MAX(0, 8, ARC_RLX_NONE),
574
575 /* SUB_S c, b, u3 ->
576 SUB<.f> a, b, u6 ->
577 SUB<.f> a, b, limm. */
578 RELAX_TABLE_ENTRY(3, 0, 2, ARC_RLX_SUB_U6),
579 RELAX_TABLE_ENTRY(6, 0, 4, ARC_RLX_SUB_LIMM),
580 RELAX_TABLE_ENTRY_MAX(0, 8, ARC_RLX_NONE),
581
582 /* MPY<.f> a, b, u6 ->
583 MPY<.f> a, b, limm. */
584 RELAX_TABLE_ENTRY(6, 0, 4, ARC_RLX_MPY_LIMM),
585 RELAX_TABLE_ENTRY_MAX(0, 8, ARC_RLX_NONE),
586
587 /* MOV<.f><.cc> b, u6 ->
588 MOV<.f><.cc> b, limm. */
589 RELAX_TABLE_ENTRY(6, 0, 4, ARC_RLX_MOV_RLIMM),
590 RELAX_TABLE_ENTRY_MAX(0, 8, ARC_RLX_NONE),
591
592 /* ADD<.f><.cc> b, b, u6 ->
593 ADD<.f><.cc> b, b, limm. */
594 RELAX_TABLE_ENTRY(6, 0, 4, ARC_RLX_ADD_RRLIMM),
595 RELAX_TABLE_ENTRY_MAX(0, 8, ARC_RLX_NONE),
596};
597
598/* Order of this table's entries matters! */
599const struct arc_relaxable_ins arc_relaxable_insns[] =
600{
601 { "bl", { IMMEDIATE }, { 0 }, "bl_s", 0, ARC_RLX_BL_S },
602 { "b", { IMMEDIATE }, { 0 }, "b_s", 0, ARC_RLX_B_S },
603 { "add", { REGISTER, REGISTER_DUP, IMMEDIATE }, { 5, 1, 0 }, "add",
604 2, ARC_RLX_ADD_RRU6},
605 { "add", { REGISTER_S, REGISTER_S, IMMEDIATE }, { 0 }, "add_s", 2,
606 ARC_RLX_ADD_U3 },
607 { "add", { REGISTER, REGISTER, IMMEDIATE }, { 5, 0 }, "add", 2,
608 ARC_RLX_ADD_U6 },
609 { "ld", { REGISTER_S, BRACKET, REGISTER_S, IMMEDIATE, BRACKET },
610 { 0 }, "ld_s", 3, ARC_RLX_LD_U7 },
611 { "ld", { REGISTER, BRACKET, REGISTER_NO_GP, IMMEDIATE, BRACKET },
612 { 11, 4, 14, 17, 0 }, "ld", 3, ARC_RLX_LD_S9 },
613 { "mov", { REGISTER_S, IMMEDIATE }, { 0 }, "mov_s", 1, ARC_RLX_MOV_U8 },
614 { "mov", { REGISTER, IMMEDIATE }, { 5, 0 }, "mov", 1, ARC_RLX_MOV_S12 },
615 { "mov", { REGISTER, IMMEDIATE }, { 5, 1, 0 },"mov", 1, ARC_RLX_MOV_RU6 },
616 { "sub", { REGISTER_S, REGISTER_S, IMMEDIATE }, { 0 }, "sub_s", 2,
617 ARC_RLX_SUB_U3 },
618 { "sub", { REGISTER, REGISTER, IMMEDIATE }, { 5, 0 }, "sub", 2,
619 ARC_RLX_SUB_U6 },
620 { "mpy", { REGISTER, REGISTER, IMMEDIATE }, { 5, 0 }, "mpy", 2,
621 ARC_RLX_MPY_U6 },
622};
623
624const unsigned arc_num_relaxable_ins = ARRAY_SIZE (arc_relaxable_insns);
625
886a2506
NC
626/* Flags to set in the elf header. */
627static flagword arc_eflag = 0x00;
628
629/* Pre-defined "_GLOBAL_OFFSET_TABLE_". */
630symbolS * GOT_symbol = 0;
631
632/* Set to TRUE when we assemble instructions. */
633static bfd_boolean assembling_insn = FALSE;
634
886a2506
NC
635/* Functions implementation. */
636
b9b47ab7
AB
637/* Return a pointer to ARC_OPCODE_HASH_ENTRY that identifies all
638 ARC_OPCODE entries in ARC_OPCODE_HASH that match NAME, or NULL if there
639 are no matching entries in ARC_OPCODE_HASH. */
da5be039 640
b9b47ab7 641static const struct arc_opcode_hash_entry *
da5be039
AB
642arc_find_opcode (const char *name)
643{
644 const struct arc_opcode_hash_entry *entry;
da5be039
AB
645
646 entry = hash_find (arc_opcode_hash, name);
b9b47ab7 647 return entry;
da5be039
AB
648}
649
1328504b
AB
650/* Initialise the iterator ITER. */
651
652static void
653arc_opcode_hash_entry_iterator_init (struct arc_opcode_hash_entry_iterator *iter)
654{
655 iter->index = 0;
656 iter->opcode = NULL;
657}
658
659/* Return the next ARC_OPCODE from ENTRY, using ITER to hold state between
660 calls to this function. Return NULL when all ARC_OPCODE entries have
661 been returned. */
662
663static const struct arc_opcode *
664arc_opcode_hash_entry_iterator_next (const struct arc_opcode_hash_entry *entry,
665 struct arc_opcode_hash_entry_iterator *iter)
666{
667 if (iter->opcode == NULL && iter->index == 0)
668 {
669 gas_assert (entry->count > 0);
670 iter->opcode = entry->opcode[iter->index];
671 }
672 else if (iter->opcode != NULL)
673 {
674 const char *old_name = iter->opcode->name;
675
676 iter->opcode++;
b99747ae
CZ
677 if (iter->opcode->name
678 && (strcmp (old_name, iter->opcode->name) != 0))
1328504b
AB
679 {
680 iter->index++;
681 if (iter->index == entry->count)
682 iter->opcode = NULL;
683 else
684 iter->opcode = entry->opcode[iter->index];
685 }
686 }
687
688 return iter->opcode;
689}
690
b99747ae
CZ
691/* Insert an opcode into opcode hash structure. */
692
693static void
694arc_insert_opcode (const struct arc_opcode *opcode)
695{
696 const char *name, *retval;
697 struct arc_opcode_hash_entry *entry;
698 name = opcode->name;
699
700 entry = hash_find (arc_opcode_hash, name);
701 if (entry == NULL)
702 {
703 entry = xmalloc (sizeof (*entry));
704 entry->count = 0;
705 entry->opcode = NULL;
706
707 retval = hash_insert (arc_opcode_hash, name, (void *) entry);
708 if (retval)
709 as_fatal (_("internal error: can't hash opcode '%s': %s"),
710 name, retval);
711 }
712
713 entry->opcode = xrealloc (entry->opcode,
714 sizeof (const struct arc_opcode *)
715 * (entry->count + 1));
716
717 if (entry->opcode == NULL)
718 as_fatal (_("Virtual memory exhausted"));
719
720 entry->opcode[entry->count] = opcode;
721 entry->count++;
722}
723
724
886a2506
NC
725/* Like md_number_to_chars but used for limms. The 4-byte limm value,
726 is encoded as 'middle-endian' for a little-endian target. FIXME!
727 this function is used for regular 4 byte instructions as well. */
728
729static void
6f4b1afc 730md_number_to_chars_midend (char *buf, valueT val, int n)
886a2506
NC
731{
732 if (n == 4)
733 {
734 md_number_to_chars (buf, (val & 0xffff0000) >> 16, 2);
735 md_number_to_chars (buf + 2, (val & 0xffff), 2);
252b5132
RH
736 }
737 else
886a2506
NC
738 {
739 md_number_to_chars (buf, val, n);
740 }
252b5132
RH
741}
742
24740d83
AB
743/* Select an appropriate entry from CPU_TYPES based on ARG and initialise
744 the relevant static global variables. */
745
746static void
747arc_select_cpu (const char *arg)
748{
a9522a21 749 int cpu_flags = 0;
24740d83
AB
750 int i;
751
752 for (i = 0; cpu_types[i].name; ++i)
753 {
754 if (!strcasecmp (cpu_types[i].name, arg))
755 {
756 arc_target = cpu_types[i].flags;
757 arc_target_name = cpu_types[i].name;
758 arc_features = cpu_types[i].features;
759 arc_mach_type = cpu_types[i].mach;
760 cpu_flags = cpu_types[i].eflags;
761 break;
762 }
763 }
764
765 if (!cpu_types[i].name)
766 as_fatal (_("unknown architecture: %s\n"), arg);
a9522a21
AB
767 gas_assert (cpu_flags != 0);
768 arc_eflag = (arc_eflag & ~EF_ARC_MACH_MSK) | cpu_flags;
24740d83
AB
769}
770
886a2506
NC
771/* Here ends all the ARCompact extension instruction assembling
772 stuff. */
252b5132 773
886a2506
NC
774static void
775arc_extra_reloc (int r_type)
ea1562b3 776{
886a2506
NC
777 char *sym_name, c;
778 symbolS *sym, *lab = NULL;
779
780 if (*input_line_pointer == '@')
781 input_line_pointer++;
782 c = get_symbol_name (&sym_name);
783 sym = symbol_find_or_make (sym_name);
784 restore_line_pointer (c);
785 if (c == ',' && r_type == BFD_RELOC_ARC_TLS_GD_LD)
786 {
787 ++input_line_pointer;
788 char *lab_name;
789 c = get_symbol_name (&lab_name);
790 lab = symbol_find_or_make (lab_name);
791 restore_line_pointer (c);
792 }
841fdfcd
CZ
793
794 /* These relocations exist as a mechanism for the compiler to tell the
795 linker how to patch the code if the tls model is optimised. However,
796 the relocation itself does not require any space within the assembler
797 fragment, and so we pass a size of 0.
798
799 The lines that generate these relocations look like this:
800
801 .tls_gd_ld @.tdata`bl __tls_get_addr@plt
802
803 The '.tls_gd_ld @.tdata' is processed first and generates the
804 additional relocation, while the 'bl __tls_get_addr@plt' is processed
805 second and generates the additional branch.
806
807 It is possible that the additional relocation generated by the
808 '.tls_gd_ld @.tdata' will be attached at the very end of one fragment,
809 while the 'bl __tls_get_addr@plt' will be generated as the first thing
810 in the next fragment. This will be fine; both relocations will still
811 appear to be at the same address in the generated object file.
812 However, this only works as the additional relocation is generated
813 with size of 0 bytes. */
886a2506
NC
814 fixS *fixP
815 = fix_new (frag_now, /* Which frag? */
816 frag_now_fix (), /* Where in that frag? */
841fdfcd 817 0, /* size: 1, 2, or 4 usually. */
886a2506
NC
818 sym, /* X_add_symbol. */
819 0, /* X_add_number. */
820 FALSE, /* TRUE if PC-relative relocation. */
821 r_type /* Relocation type. */);
822 fixP->fx_subsy = lab;
823}
252b5132 824
886a2506
NC
825static symbolS *
826arc_lcomm_internal (int ignore ATTRIBUTE_UNUSED,
827 symbolS *symbolP, addressT size)
828{
829 addressT align = 0;
830 SKIP_WHITESPACE ();
252b5132 831
886a2506
NC
832 if (*input_line_pointer == ',')
833 {
834 align = parse_align (1);
252b5132 835
886a2506
NC
836 if (align == (addressT) -1)
837 return NULL;
838 }
839 else
840 {
841 if (size >= 8)
842 align = 3;
843 else if (size >= 4)
844 align = 2;
845 else if (size >= 2)
846 align = 1;
847 else
848 align = 0;
849 }
252b5132 850
886a2506
NC
851 bss_alloc (symbolP, size, align);
852 S_CLEAR_EXTERNAL (symbolP);
ea1562b3 853
886a2506
NC
854 return symbolP;
855}
ea1562b3 856
886a2506
NC
857static void
858arc_lcomm (int ignore)
859{
860 symbolS *symbolP = s_comm_internal (ignore, arc_lcomm_internal);
ea1562b3 861
886a2506
NC
862 if (symbolP)
863 symbol_get_bfdsym (symbolP)->flags |= BSF_OBJECT;
864}
ea1562b3 865
886a2506 866/* Select the cpu we're assembling for. */
ea1562b3 867
886a2506
NC
868static void
869arc_option (int ignore ATTRIBUTE_UNUSED)
252b5132 870{
886a2506
NC
871 int mach = -1;
872 char c;
873 char *cpu;
252b5132 874
886a2506
NC
875 c = get_symbol_name (&cpu);
876 mach = arc_get_mach (cpu);
252b5132 877
886a2506
NC
878 if (mach == -1)
879 goto bad_cpu;
880
881 if (!mach_type_specified_p)
ea1562b3 882 {
644aca26
AB
883 if ((!strcmp ("ARC600", cpu))
884 || (!strcmp ("ARC601", cpu))
885 || (!strcmp ("A6", cpu)))
24b368f8
CZ
886 {
887 md_parse_option (OPTION_MCPU, "arc600");
888 }
644aca26
AB
889 else if ((!strcmp ("ARC700", cpu))
890 || (!strcmp ("A7", cpu)))
24b368f8
CZ
891 {
892 md_parse_option (OPTION_MCPU, "arc700");
893 }
644aca26 894 else if (!strcmp ("EM", cpu))
24b368f8
CZ
895 {
896 md_parse_option (OPTION_MCPU, "arcem");
897 }
644aca26 898 else if (!strcmp ("HS", cpu))
24b368f8
CZ
899 {
900 md_parse_option (OPTION_MCPU, "archs");
901 }
644aca26 902 else if (!strcmp ("NPS400", cpu))
5e001f26
AB
903 {
904 md_parse_option (OPTION_MCPU, "nps400");
905 }
24b368f8 906 else
e6ba1cba 907 as_fatal (_("could not find the architecture"));
24b368f8 908
886a2506 909 if (!bfd_set_arch_mach (stdoutput, bfd_arch_arc, mach))
e6ba1cba 910 as_fatal (_("could not set architecture and machine"));
1adc8a9a
CZ
911
912 /* Set elf header flags. */
913 bfd_set_private_flags (stdoutput, arc_eflag);
ea1562b3
NC
914 }
915 else
886a2506 916 if (arc_mach_type != mach)
e6ba1cba 917 as_warn (_("Command-line value overrides \".cpu\" directive"));
886a2506 918
24b368f8 919 restore_line_pointer (c);
886a2506 920 demand_empty_rest_of_line ();
886a2506
NC
921 return;
922
923 bad_cpu:
24b368f8 924 restore_line_pointer (c);
e6ba1cba 925 as_bad (_("invalid identifier for \".cpu\""));
886a2506 926 ignore_rest_of_line ();
ea1562b3 927}
252b5132 928
886a2506
NC
929/* Smartly print an expression. */
930
ea1562b3 931static void
886a2506 932debug_exp (expressionS *t)
ea1562b3 933{
886a2506
NC
934 const char *name ATTRIBUTE_UNUSED;
935 const char *namemd ATTRIBUTE_UNUSED;
252b5132 936
886a2506 937 pr_debug ("debug_exp: ");
252b5132 938
886a2506 939 switch (t->X_op)
252b5132 940 {
886a2506
NC
941 default: name = "unknown"; break;
942 case O_illegal: name = "O_illegal"; break;
943 case O_absent: name = "O_absent"; break;
944 case O_constant: name = "O_constant"; break;
945 case O_symbol: name = "O_symbol"; break;
946 case O_symbol_rva: name = "O_symbol_rva"; break;
947 case O_register: name = "O_register"; break;
948 case O_big: name = "O_big"; break;
949 case O_uminus: name = "O_uminus"; break;
950 case O_bit_not: name = "O_bit_not"; break;
951 case O_logical_not: name = "O_logical_not"; break;
952 case O_multiply: name = "O_multiply"; break;
953 case O_divide: name = "O_divide"; break;
954 case O_modulus: name = "O_modulus"; break;
955 case O_left_shift: name = "O_left_shift"; break;
956 case O_right_shift: name = "O_right_shift"; break;
957 case O_bit_inclusive_or: name = "O_bit_inclusive_or"; break;
958 case O_bit_or_not: name = "O_bit_or_not"; break;
959 case O_bit_exclusive_or: name = "O_bit_exclusive_or"; break;
960 case O_bit_and: name = "O_bit_and"; break;
961 case O_add: name = "O_add"; break;
962 case O_subtract: name = "O_subtract"; break;
963 case O_eq: name = "O_eq"; break;
964 case O_ne: name = "O_ne"; break;
965 case O_lt: name = "O_lt"; break;
966 case O_le: name = "O_le"; break;
967 case O_ge: name = "O_ge"; break;
968 case O_gt: name = "O_gt"; break;
969 case O_logical_and: name = "O_logical_and"; break;
970 case O_logical_or: name = "O_logical_or"; break;
971 case O_index: name = "O_index"; break;
972 case O_bracket: name = "O_bracket"; break;
ea1562b3 973 }
252b5132 974
886a2506 975 switch (t->X_md)
ea1562b3 976 {
886a2506
NC
977 default: namemd = "unknown"; break;
978 case O_gotoff: namemd = "O_gotoff"; break;
979 case O_gotpc: namemd = "O_gotpc"; break;
980 case O_plt: namemd = "O_plt"; break;
981 case O_sda: namemd = "O_sda"; break;
982 case O_pcl: namemd = "O_pcl"; break;
983 case O_tlsgd: namemd = "O_tlsgd"; break;
984 case O_tlsie: namemd = "O_tlsie"; break;
985 case O_tpoff9: namemd = "O_tpoff9"; break;
986 case O_tpoff: namemd = "O_tpoff"; break;
987 case O_dtpoff9: namemd = "O_dtpoff9"; break;
988 case O_dtpoff: namemd = "O_dtpoff"; break;
ea1562b3 989 }
252b5132 990
886a2506
NC
991 pr_debug ("%s (%s, %s, %d, %s)", name,
992 (t->X_add_symbol) ? S_GET_NAME (t->X_add_symbol) : "--",
993 (t->X_op_symbol) ? S_GET_NAME (t->X_op_symbol) : "--",
994 (int) t->X_add_number,
995 (t->X_md) ? namemd : "--");
996 pr_debug ("\n");
997 fflush (stderr);
998}
252b5132 999
886a2506
NC
1000/* Parse the arguments to an opcode. */
1001
1002static int
1003tokenize_arguments (char *str,
1004 expressionS *tok,
1005 int ntok)
1006{
1007 char *old_input_line_pointer;
1008 bfd_boolean saw_comma = FALSE;
1009 bfd_boolean saw_arg = FALSE;
1010 int brk_lvl = 0;
1011 int num_args = 0;
886a2506
NC
1012 int i;
1013 size_t len;
1014 const struct arc_reloc_op_tag *r;
1015 expressionS tmpE;
6f4b1afc 1016 char *reloc_name, c;
886a2506
NC
1017
1018 memset (tok, 0, sizeof (*tok) * ntok);
1019
1020 /* Save and restore input_line_pointer around this function. */
1021 old_input_line_pointer = input_line_pointer;
1022 input_line_pointer = str;
ea1562b3 1023
886a2506 1024 while (*input_line_pointer)
ea1562b3
NC
1025 {
1026 SKIP_WHITESPACE ();
886a2506 1027 switch (*input_line_pointer)
252b5132 1028 {
886a2506
NC
1029 case '\0':
1030 goto fini;
1031
1032 case ',':
1033 input_line_pointer++;
1034 if (saw_comma || !saw_arg)
1035 goto err;
1036 saw_comma = TRUE;
1037 break;
252b5132 1038
886a2506
NC
1039 case '}':
1040 case ']':
1041 ++input_line_pointer;
1042 --brk_lvl;
1043 if (!saw_arg)
1044 goto err;
1045 tok->X_op = O_bracket;
1046 ++tok;
1047 ++num_args;
1048 break;
ea1562b3 1049
886a2506
NC
1050 case '{':
1051 case '[':
1052 input_line_pointer++;
1053 if (brk_lvl)
1054 goto err;
1055 ++brk_lvl;
1056 tok->X_op = O_bracket;
1057 ++tok;
1058 ++num_args;
1059 break;
1060
1061 case '@':
1062 /* We have labels, function names and relocations, all
1063 starting with @ symbol. Sort them out. */
1064 if (saw_arg && !saw_comma)
1065 goto err;
1066
1067 /* Parse @label. */
1068 tok->X_op = O_symbol;
1069 tok->X_md = O_absent;
1070 expression (tok);
1071 if (*input_line_pointer != '@')
1072 goto normalsymbol; /* This is not a relocation. */
1073
6f4b1afc
CM
1074 relocationsym:
1075
886a2506
NC
1076 /* A relocation opernad has the following form
1077 @identifier@relocation_type. The identifier is already
1078 in tok! */
1079 if (tok->X_op != O_symbol)
ea1562b3 1080 {
886a2506
NC
1081 as_bad (_("No valid label relocation operand"));
1082 goto err;
252b5132 1083 }
886a2506
NC
1084
1085 /* Parse @relocation_type. */
6f4b1afc
CM
1086 input_line_pointer++;
1087 c = get_symbol_name (&reloc_name);
1088 len = input_line_pointer - reloc_name;
1089 if (len == 0)
252b5132 1090 {
886a2506
NC
1091 as_bad (_("No relocation operand"));
1092 goto err;
252b5132 1093 }
252b5132 1094
886a2506
NC
1095 /* Go through known relocation and try to find a match. */
1096 r = &arc_reloc_op[0];
1097 for (i = arc_num_reloc_op - 1; i >= 0; i--, r++)
6f4b1afc
CM
1098 if (len == r->length
1099 && memcmp (reloc_name, r->name, len) == 0)
886a2506 1100 break;
886a2506 1101 if (i < 0)
252b5132 1102 {
6f4b1afc 1103 as_bad (_("Unknown relocation operand: @%s"), reloc_name);
886a2506
NC
1104 goto err;
1105 }
1106
6f4b1afc
CM
1107 *input_line_pointer = c;
1108 SKIP_WHITESPACE_AFTER_NAME ();
886a2506
NC
1109 /* Extra check for TLS: base. */
1110 if (*input_line_pointer == '@')
1111 {
1112 symbolS *base;
1113 if (tok->X_op_symbol != NULL
1114 || tok->X_op != O_symbol)
252b5132 1115 {
6f4b1afc
CM
1116 as_bad (_("Unable to parse TLS base: %s"),
1117 input_line_pointer);
886a2506 1118 goto err;
252b5132 1119 }
886a2506
NC
1120 input_line_pointer++;
1121 char *sym_name;
6f4b1afc 1122 c = get_symbol_name (&sym_name);
886a2506
NC
1123 base = symbol_find_or_make (sym_name);
1124 tok->X_op = O_subtract;
1125 tok->X_op_symbol = base;
1126 restore_line_pointer (c);
6f4b1afc
CM
1127 tmpE.X_add_number = 0;
1128 }
1129 else if ((*input_line_pointer != '+')
1130 && (*input_line_pointer != '-'))
1131 {
1132 tmpE.X_add_number = 0;
ea1562b3 1133 }
6f4b1afc
CM
1134 else
1135 {
1136 /* Parse the constant of a complex relocation expression
1137 like @identifier@reloc +/- const. */
1138 if (! r->complex_expr)
1139 {
1140 as_bad (_("@%s is not a complex relocation."), r->name);
1141 goto err;
1142 }
1143 expression (&tmpE);
1144 if (tmpE.X_op != O_constant)
1145 {
1146 as_bad (_("Bad expression: @%s + %s."),
1147 r->name, input_line_pointer);
1148 goto err;
1149 }
1150 }
1151
1152 tok->X_md = r->op;
1153 tok->X_add_number = tmpE.X_add_number;
1e07b820 1154
886a2506 1155 debug_exp (tok);
ea1562b3 1156
886a2506
NC
1157 saw_comma = FALSE;
1158 saw_arg = TRUE;
1159 tok++;
1160 num_args++;
1161 break;
252b5132 1162
886a2506
NC
1163 case '%':
1164 /* Can be a register. */
1165 ++input_line_pointer;
1166 /* Fall through. */
1167 default:
252b5132 1168
886a2506
NC
1169 if (saw_arg && !saw_comma)
1170 goto err;
252b5132 1171
886a2506 1172 tok->X_op = O_absent;
6f4b1afc 1173 tok->X_md = O_absent;
886a2506 1174 expression (tok);
252b5132 1175
6f4b1afc
CM
1176 /* Legacy: There are cases when we have
1177 identifier@relocation_type, if it is the case parse the
1178 relocation type as well. */
1179 if (*input_line_pointer == '@')
1180 goto relocationsym;
1181
886a2506
NC
1182 normalsymbol:
1183 debug_exp (tok);
252b5132 1184
886a2506
NC
1185 if (tok->X_op == O_illegal || tok->X_op == O_absent)
1186 goto err;
252b5132 1187
886a2506
NC
1188 saw_comma = FALSE;
1189 saw_arg = TRUE;
1190 tok++;
1191 num_args++;
1192 break;
1193 }
ea1562b3 1194 }
252b5132 1195
886a2506
NC
1196 fini:
1197 if (saw_comma || brk_lvl)
1198 goto err;
1199 input_line_pointer = old_input_line_pointer;
252b5132 1200
886a2506 1201 return num_args;
252b5132 1202
886a2506
NC
1203 err:
1204 if (brk_lvl)
1205 as_bad (_("Brackets in operand field incorrect"));
1206 else if (saw_comma)
1207 as_bad (_("extra comma"));
1208 else if (!saw_arg)
1209 as_bad (_("missing argument"));
1210 else
1211 as_bad (_("missing comma or colon"));
1212 input_line_pointer = old_input_line_pointer;
1213 return -1;
252b5132 1214}
ea1562b3 1215
886a2506
NC
1216/* Parse the flags to a structure. */
1217
1218static int
1219tokenize_flags (const char *str,
1220 struct arc_flags flags[],
1221 int nflg)
252b5132 1222{
886a2506
NC
1223 char *old_input_line_pointer;
1224 bfd_boolean saw_flg = FALSE;
1225 bfd_boolean saw_dot = FALSE;
1226 int num_flags = 0;
1227 size_t flgnamelen;
252b5132 1228
886a2506 1229 memset (flags, 0, sizeof (*flags) * nflg);
0d2bcfaf 1230
886a2506
NC
1231 /* Save and restore input_line_pointer around this function. */
1232 old_input_line_pointer = input_line_pointer;
1233 input_line_pointer = (char *) str;
0d2bcfaf 1234
886a2506
NC
1235 while (*input_line_pointer)
1236 {
1237 switch (*input_line_pointer)
1238 {
1239 case ' ':
1240 case '\0':
1241 goto fini;
1242
1243 case '.':
1244 input_line_pointer++;
1245 if (saw_dot)
1246 goto err;
1247 saw_dot = TRUE;
1248 saw_flg = FALSE;
1249 break;
ea1562b3 1250
886a2506
NC
1251 default:
1252 if (saw_flg && !saw_dot)
1253 goto err;
0d2bcfaf 1254
886a2506
NC
1255 if (num_flags >= nflg)
1256 goto err;
0d2bcfaf 1257
692166c2
AB
1258 flgnamelen = strspn (input_line_pointer,
1259 "abcdefghijklmnopqrstuvwxyz0123456789");
83cda17b 1260 if (flgnamelen > MAX_FLAG_NAME_LENGTH)
886a2506 1261 goto err;
0d2bcfaf 1262
886a2506 1263 memcpy (flags->name, input_line_pointer, flgnamelen);
0d2bcfaf 1264
886a2506
NC
1265 input_line_pointer += flgnamelen;
1266 flags++;
1267 saw_dot = FALSE;
1268 saw_flg = TRUE;
1269 num_flags++;
1270 break;
1e07b820 1271 }
0d2bcfaf
NC
1272 }
1273
886a2506
NC
1274 fini:
1275 input_line_pointer = old_input_line_pointer;
1276 return num_flags;
0d2bcfaf 1277
886a2506
NC
1278 err:
1279 if (saw_dot)
1280 as_bad (_("extra dot"));
1281 else if (!saw_flg)
1282 as_bad (_("unrecognized flag"));
1283 else
1284 as_bad (_("failed to parse flags"));
1285 input_line_pointer = old_input_line_pointer;
1286 return -1;
1287}
0d2bcfaf 1288
4670103e 1289/* Apply the fixups in order. */
0d2bcfaf 1290
4670103e
CZ
1291static void
1292apply_fixups (struct arc_insn *insn, fragS *fragP, int fix)
886a2506 1293{
4670103e 1294 int i;
0d2bcfaf 1295
4670103e 1296 for (i = 0; i < insn->nfixups; i++)
252b5132 1297 {
4670103e
CZ
1298 struct arc_fixup *fixup = &insn->fixups[i];
1299 int size, pcrel, offset = 0;
0d2bcfaf 1300
4670103e
CZ
1301 /* FIXME! the reloc size is wrong in the BFD file.
1302 When it is fixed please delete me. */
1303 size = (insn->short_insn && !fixup->islong) ? 2 : 4;
0d2bcfaf 1304
4670103e
CZ
1305 if (fixup->islong)
1306 offset = (insn->short_insn) ? 2 : 4;
252b5132 1307
4670103e
CZ
1308 /* Some fixups are only used internally, thus no howto. */
1309 if ((int) fixup->reloc == 0)
1310 as_fatal (_("Unhandled reloc type"));
886a2506 1311
4670103e
CZ
1312 if ((int) fixup->reloc < 0)
1313 {
1314 /* FIXME! the reloc size is wrong in the BFD file.
1315 When it is fixed please enable me.
1316 size = (insn->short_insn && !fixup->islong) ? 2 : 4; */
1317 pcrel = fixup->pcrel;
1318 }
1319 else
1320 {
1321 reloc_howto_type *reloc_howto =
1322 bfd_reloc_type_lookup (stdoutput,
1323 (bfd_reloc_code_real_type) fixup->reloc);
1324 gas_assert (reloc_howto);
0d2bcfaf 1325
4670103e
CZ
1326 /* FIXME! the reloc size is wrong in the BFD file.
1327 When it is fixed please enable me.
1328 size = bfd_get_reloc_size (reloc_howto); */
1329 pcrel = reloc_howto->pc_relative;
1330 }
0d2bcfaf 1331
4670103e
CZ
1332 pr_debug ("%s:%d: apply_fixups: new %s fixup (PCrel:%s) of size %d @ \
1333offset %d + %d\n",
1334 fragP->fr_file, fragP->fr_line,
1335 (fixup->reloc < 0) ? "Internal" :
1336 bfd_get_reloc_code_name (fixup->reloc),
1337 pcrel ? "Y" : "N",
1338 size, fix, offset);
1339 fix_new_exp (fragP, fix + offset,
1340 size, &fixup->exp, pcrel, fixup->reloc);
0d2bcfaf 1341
4670103e
CZ
1342 /* Check for ZOLs, and update symbol info if any. */
1343 if (LP_INSN (insn->insn))
886a2506 1344 {
4670103e
CZ
1345 gas_assert (fixup->exp.X_add_symbol);
1346 ARC_SET_FLAG (fixup->exp.X_add_symbol, ARC_FLAG_ZOL);
886a2506
NC
1347 }
1348 }
252b5132
RH
1349}
1350
4670103e 1351/* Actually output an instruction with its fixup. */
886a2506 1352
4670103e
CZ
1353static void
1354emit_insn0 (struct arc_insn *insn, char *where, bfd_boolean relax)
252b5132 1355{
4670103e 1356 char *f = where;
252b5132 1357
4670103e
CZ
1358 pr_debug ("Emit insn : 0x%x\n", insn->insn);
1359 pr_debug ("\tShort : 0x%d\n", insn->short_insn);
1360 pr_debug ("\tLong imm: 0x%lx\n", insn->limm);
0d2bcfaf 1361
4670103e
CZ
1362 /* Write out the instruction. */
1363 if (insn->short_insn)
0d2bcfaf 1364 {
4670103e
CZ
1365 if (insn->has_limm)
1366 {
1367 if (!relax)
1368 f = frag_more (6);
1369 md_number_to_chars (f, insn->insn, 2);
1370 md_number_to_chars_midend (f + 2, insn->limm, 4);
1371 dwarf2_emit_insn (6);
1372 }
1373 else
1374 {
1375 if (!relax)
1376 f = frag_more (2);
1377 md_number_to_chars (f, insn->insn, 2);
1378 dwarf2_emit_insn (2);
1379 }
1380 }
1381 else
1382 {
1383 if (insn->has_limm)
1384 {
1385 if (!relax)
1386 f = frag_more (8);
1387 md_number_to_chars_midend (f, insn->insn, 4);
1388 md_number_to_chars_midend (f + 4, insn->limm, 4);
1389 dwarf2_emit_insn (8);
1390 }
1391 else
1392 {
1393 if (!relax)
1394 f = frag_more (4);
1395 md_number_to_chars_midend (f, insn->insn, 4);
1396 dwarf2_emit_insn (4);
1397 }
252b5132 1398 }
252b5132 1399
4670103e
CZ
1400 if (!relax)
1401 apply_fixups (insn, frag_now, (f - frag_now->fr_literal));
1402}
252b5132 1403
4670103e
CZ
1404static void
1405emit_insn1 (struct arc_insn *insn)
1406{
1407 /* How frag_var's args are currently configured:
1408 - rs_machine_dependent, to dictate it's a relaxation frag.
1409 - FRAG_MAX_GROWTH, maximum size of instruction
1410 - 0, variable size that might grow...unused by generic relaxation.
1411 - frag_now->fr_subtype, fr_subtype starting value, set previously.
1412 - s, opand expression.
1413 - 0, offset but it's unused.
1414 - 0, opcode but it's unused. */
1415 symbolS *s = make_expr_symbol (&insn->fixups[0].exp);
1416 frag_now->tc_frag_data.pcrel = insn->fixups[0].pcrel;
1417
1418 if (frag_room () < FRAG_MAX_GROWTH)
1419 {
1420 /* Handle differently when frag literal memory is exhausted.
1421 This is used because when there's not enough memory left in
1422 the current frag, a new frag is created and the information
1423 we put into frag_now->tc_frag_data is disregarded. */
252b5132 1424
4670103e
CZ
1425 struct arc_relax_type relax_info_copy;
1426 relax_substateT subtype = frag_now->fr_subtype;
252b5132 1427
4670103e
CZ
1428 memcpy (&relax_info_copy, &frag_now->tc_frag_data,
1429 sizeof (struct arc_relax_type));
0d2bcfaf 1430
4670103e
CZ
1431 frag_wane (frag_now);
1432 frag_grow (FRAG_MAX_GROWTH);
0d2bcfaf 1433
4670103e
CZ
1434 memcpy (&frag_now->tc_frag_data, &relax_info_copy,
1435 sizeof (struct arc_relax_type));
252b5132 1436
4670103e
CZ
1437 frag_var (rs_machine_dependent, FRAG_MAX_GROWTH, 0,
1438 subtype, s, 0, 0);
1439 }
1440 else
1441 frag_var (rs_machine_dependent, FRAG_MAX_GROWTH, 0,
1442 frag_now->fr_subtype, s, 0, 0);
1443}
252b5132 1444
4670103e
CZ
1445static void
1446emit_insn (struct arc_insn *insn)
252b5132 1447{
4670103e
CZ
1448 if (insn->relax)
1449 emit_insn1 (insn);
252b5132 1450 else
4670103e 1451 emit_insn0 (insn, NULL, FALSE);
252b5132
RH
1452}
1453
4670103e 1454/* Check whether a symbol involves a register. */
252b5132 1455
4670103e
CZ
1456static bfd_boolean
1457contains_register (symbolS *sym)
252b5132 1458{
4670103e
CZ
1459 if (sym)
1460 {
1461 expressionS *ex = symbol_get_value_expression (sym);
252b5132 1462
4670103e
CZ
1463 return ((O_register == ex->X_op)
1464 && !contains_register (ex->X_add_symbol)
1465 && !contains_register (ex->X_op_symbol));
1466 }
1467
1468 return FALSE;
252b5132
RH
1469}
1470
4670103e 1471/* Returns the register number within a symbol. */
252b5132 1472
4670103e
CZ
1473static int
1474get_register (symbolS *sym)
252b5132 1475{
4670103e
CZ
1476 if (!contains_register (sym))
1477 return -1;
0d2bcfaf 1478
4670103e
CZ
1479 expressionS *ex = symbol_get_value_expression (sym);
1480 return regno (ex->X_add_number);
1481}
252b5132 1482
4670103e
CZ
1483/* Return true if a RELOC is generic. A generic reloc is PC-rel of a
1484 simple ME relocation (e.g. RELOC_ARC_32_ME, BFD_RELOC_ARC_PC32. */
f17c130b 1485
4670103e
CZ
1486static bfd_boolean
1487generic_reloc_p (extended_bfd_reloc_code_real_type reloc)
1488{
1489 if (!reloc)
1490 return FALSE;
886a2506 1491
4670103e
CZ
1492 switch (reloc)
1493 {
1494 case BFD_RELOC_ARC_SDA_LDST:
1495 case BFD_RELOC_ARC_SDA_LDST1:
1496 case BFD_RELOC_ARC_SDA_LDST2:
1497 case BFD_RELOC_ARC_SDA16_LD:
1498 case BFD_RELOC_ARC_SDA16_LD1:
1499 case BFD_RELOC_ARC_SDA16_LD2:
1500 case BFD_RELOC_ARC_SDA16_ST2:
1501 case BFD_RELOC_ARC_SDA32_ME:
1502 return FALSE;
1503 default:
1504 return TRUE;
f17c130b 1505 }
252b5132
RH
1506}
1507
4670103e 1508/* Allocates a tok entry. */
252b5132 1509
4670103e
CZ
1510static int
1511allocate_tok (expressionS *tok, int ntok, int cidx)
252b5132 1512{
4670103e
CZ
1513 if (ntok > MAX_INSN_ARGS - 2)
1514 return 0; /* No space left. */
252b5132 1515
4670103e
CZ
1516 if (cidx > ntok)
1517 return 0; /* Incorect args. */
252b5132 1518
4670103e 1519 memcpy (&tok[ntok+1], &tok[ntok], sizeof (*tok));
252b5132 1520
4670103e
CZ
1521 if (cidx == ntok)
1522 return 1; /* Success. */
1523 return allocate_tok (tok, ntok - 1, cidx);
1524}
886a2506 1525
8ddf6b2a
CZ
1526/* Check if an particular ARC feature is enabled. */
1527
1528static bfd_boolean
1529check_cpu_feature (insn_subclass_t sc)
1530{
1531 if (!(arc_features & ARC_CD)
1532 && is_code_density_p (sc))
1533 return FALSE;
1534
1535 if (!(arc_features & ARC_SPFP)
1536 && is_spfp_p (sc))
1537 return FALSE;
1538
1539 if (!(arc_features & ARC_DPFP)
1540 && is_dpfp_p (sc))
1541 return FALSE;
1542
1543 if (!(arc_features & ARC_FPUDA)
1544 && is_fpuda_p (sc))
1545 return FALSE;
1546
1547 return TRUE;
1548}
1549
4670103e
CZ
1550/* Search forward through all variants of an opcode looking for a
1551 syntax match. */
886a2506 1552
4670103e 1553static const struct arc_opcode *
b9b47ab7 1554find_opcode_match (const struct arc_opcode_hash_entry *entry,
4670103e
CZ
1555 expressionS *tok,
1556 int *pntok,
1557 struct arc_flags *first_pflag,
1558 int nflgs,
1559 int *pcpumatch)
1560{
1328504b
AB
1561 const struct arc_opcode *opcode;
1562 struct arc_opcode_hash_entry_iterator iter;
4670103e
CZ
1563 int ntok = *pntok;
1564 int got_cpu_match = 0;
1565 expressionS bktok[MAX_INSN_ARGS];
1566 int bkntok;
1567 expressionS emptyE;
886a2506 1568
1328504b 1569 arc_opcode_hash_entry_iterator_init (&iter);
4670103e
CZ
1570 memset (&emptyE, 0, sizeof (emptyE));
1571 memcpy (bktok, tok, MAX_INSN_ARGS * sizeof (*tok));
1572 bkntok = ntok;
a161fe53 1573
1328504b
AB
1574 for (opcode = arc_opcode_hash_entry_iterator_next (entry, &iter);
1575 opcode != NULL;
1576 opcode = arc_opcode_hash_entry_iterator_next (entry, &iter))
252b5132 1577 {
4670103e
CZ
1578 const unsigned char *opidx;
1579 const unsigned char *flgidx;
1ae8ab47 1580 int tokidx = 0, lnflg, i;
4670103e 1581 const expressionS *t = &emptyE;
252b5132 1582
4670103e
CZ
1583 pr_debug ("%s:%d: find_opcode_match: trying opcode 0x%08X ",
1584 frag_now->fr_file, frag_now->fr_line, opcode->opcode);
886a2506 1585
4670103e
CZ
1586 /* Don't match opcodes that don't exist on this
1587 architecture. */
1588 if (!(opcode->cpu & arc_target))
1589 goto match_failed;
886a2506 1590
8ddf6b2a 1591 if (!check_cpu_feature (opcode->subclass))
4670103e 1592 goto match_failed;
886a2506 1593
4670103e
CZ
1594 got_cpu_match = 1;
1595 pr_debug ("cpu ");
886a2506 1596
4670103e
CZ
1597 /* Check the operands. */
1598 for (opidx = opcode->operands; *opidx; ++opidx)
252b5132 1599 {
4670103e 1600 const struct arc_operand *operand = &arc_operands[*opidx];
252b5132 1601
4670103e
CZ
1602 /* Only take input from real operands. */
1603 if ((operand->flags & ARC_OPERAND_FAKE)
1604 && !(operand->flags & ARC_OPERAND_BRAKET))
1605 continue;
252b5132 1606
4670103e
CZ
1607 /* When we expect input, make sure we have it. */
1608 if (tokidx >= ntok)
1609 goto match_failed;
6f4b1afc 1610
4670103e
CZ
1611 /* Match operand type with expression type. */
1612 switch (operand->flags & ARC_OPERAND_TYPECHECK_MASK)
1613 {
1614 case ARC_OPERAND_IR:
1615 /* Check to be a register. */
1616 if ((tok[tokidx].X_op != O_register
1617 || !is_ir_num (tok[tokidx].X_add_number))
1618 && !(operand->flags & ARC_OPERAND_IGNORE))
1619 goto match_failed;
1620
1621 /* If expect duplicate, make sure it is duplicate. */
1622 if (operand->flags & ARC_OPERAND_DUPLICATE)
1623 {
1624 /* Check for duplicate. */
1625 if (t->X_op != O_register
1626 || !is_ir_num (t->X_add_number)
1627 || (regno (t->X_add_number) !=
1628 regno (tok[tokidx].X_add_number)))
1629 goto match_failed;
1630 }
1631
1632 /* Special handling? */
1633 if (operand->insert)
1634 {
1635 const char *errmsg = NULL;
1636 (*operand->insert)(0,
1637 regno (tok[tokidx].X_add_number),
1638 &errmsg);
1639 if (errmsg)
1640 {
1641 if (operand->flags & ARC_OPERAND_IGNORE)
1642 {
1643 /* Missing argument, create one. */
1644 if (!allocate_tok (tok, ntok - 1, tokidx))
1645 goto match_failed;
1646
1647 tok[tokidx].X_op = O_absent;
1648 ++ntok;
1649 }
1650 else
1651 goto match_failed;
1652 }
1653 }
1654
1655 t = &tok[tokidx];
1656 break;
1657
1658 case ARC_OPERAND_BRAKET:
1659 /* Check if bracket is also in opcode table as
1660 operand. */
1661 if (tok[tokidx].X_op != O_bracket)
1662 goto match_failed;
1663 break;
1664
1665 case ARC_OPERAND_LIMM:
1666 case ARC_OPERAND_SIGNED:
1667 case ARC_OPERAND_UNSIGNED:
1668 switch (tok[tokidx].X_op)
1669 {
1670 case O_illegal:
1671 case O_absent:
1672 case O_register:
1673 goto match_failed;
1674
1675 case O_bracket:
1676 /* Got an (too) early bracket, check if it is an
1677 ignored operand. N.B. This procedure works only
1678 when bracket is the last operand! */
1679 if (!(operand->flags & ARC_OPERAND_IGNORE))
1680 goto match_failed;
1681 /* Insert the missing operand. */
1682 if (!allocate_tok (tok, ntok - 1, tokidx))
1683 goto match_failed;
1684
1685 tok[tokidx].X_op = O_absent;
1686 ++ntok;
1687 break;
1688
22b92fc4
AB
1689 case O_symbol:
1690 {
1691 const char *p;
22b92fc4 1692 const struct arc_aux_reg *auxr;
22b92fc4
AB
1693
1694 if (opcode->class != AUXREG)
1695 goto de_fault;
1696 p = S_GET_NAME (tok[tokidx].X_add_symbol);
f36e33da
CZ
1697
1698 auxr = hash_find (arc_aux_hash, p);
1699 if (auxr)
1700 {
1701 /* We modify the token array here, safe in the
1702 knowledge, that if this was the wrong
1703 choice then the original contents will be
1704 restored from BKTOK. */
1705 tok[tokidx].X_op = O_constant;
1706 tok[tokidx].X_add_number = auxr->address;
1707 ARC_SET_FLAG (tok[tokidx].X_add_symbol, ARC_FLAG_AUX);
1708 }
22b92fc4
AB
1709
1710 if (tok[tokidx].X_op != O_constant)
1711 goto de_fault;
1712 }
1713 /* Fall-through */
4670103e
CZ
1714 case O_constant:
1715 /* Check the range. */
1716 if (operand->bits != 32
1717 && !(operand->flags & ARC_OPERAND_NCHK))
1718 {
1719 offsetT min, max, val;
1720 val = tok[tokidx].X_add_number;
1721
1722 if (operand->flags & ARC_OPERAND_SIGNED)
1723 {
1724 max = (1 << (operand->bits - 1)) - 1;
1725 min = -(1 << (operand->bits - 1));
1726 }
1727 else
1728 {
1729 max = (1 << operand->bits) - 1;
1730 min = 0;
1731 }
1732
1733 if (val < min || val > max)
1734 goto match_failed;
1735
1736 /* Check alignmets. */
1737 if ((operand->flags & ARC_OPERAND_ALIGNED32)
1738 && (val & 0x03))
1739 goto match_failed;
1740
1741 if ((operand->flags & ARC_OPERAND_ALIGNED16)
1742 && (val & 0x01))
1743 goto match_failed;
1744 }
1745 else if (operand->flags & ARC_OPERAND_NCHK)
1746 {
1747 if (operand->insert)
1748 {
1749 const char *errmsg = NULL;
1750 (*operand->insert)(0,
1751 tok[tokidx].X_add_number,
1752 &errmsg);
1753 if (errmsg)
1754 goto match_failed;
1755 }
1756 else
1757 goto match_failed;
1758 }
1759 break;
1760
1761 case O_subtract:
1762 /* Check if it is register range. */
1763 if ((tok[tokidx].X_add_number == 0)
1764 && contains_register (tok[tokidx].X_add_symbol)
1765 && contains_register (tok[tokidx].X_op_symbol))
1766 {
1767 int regs;
1768
1769 regs = get_register (tok[tokidx].X_add_symbol);
1770 regs <<= 16;
1771 regs |= get_register (tok[tokidx].X_op_symbol);
1772 if (operand->insert)
1773 {
1774 const char *errmsg = NULL;
1775 (*operand->insert)(0,
1776 regs,
1777 &errmsg);
1778 if (errmsg)
1779 goto match_failed;
1780 }
1781 else
1782 goto match_failed;
1783 break;
1784 }
1785 default:
22b92fc4 1786 de_fault:
4670103e
CZ
1787 if (operand->default_reloc == 0)
1788 goto match_failed; /* The operand needs relocation. */
1789
1790 /* Relocs requiring long immediate. FIXME! make it
1791 generic and move it to a function. */
1792 switch (tok[tokidx].X_md)
1793 {
1794 case O_gotoff:
1795 case O_gotpc:
1796 case O_pcl:
1797 case O_tpoff:
1798 case O_dtpoff:
1799 case O_tlsgd:
1800 case O_tlsie:
1801 if (!(operand->flags & ARC_OPERAND_LIMM))
1802 goto match_failed;
1803 case O_absent:
1804 if (!generic_reloc_p (operand->default_reloc))
1805 goto match_failed;
1806 default:
1807 break;
1808 }
1809 break;
1810 }
1811 /* If expect duplicate, make sure it is duplicate. */
1812 if (operand->flags & ARC_OPERAND_DUPLICATE)
1813 {
1814 if (t->X_op == O_illegal
1815 || t->X_op == O_absent
1816 || t->X_op == O_register
1817 || (t->X_add_number != tok[tokidx].X_add_number))
1818 goto match_failed;
1819 }
1820 t = &tok[tokidx];
1821 break;
1822
1823 default:
1824 /* Everything else should have been fake. */
1825 abort ();
1826 }
1827
1828 ++tokidx;
1829 }
1830 pr_debug ("opr ");
1831
1ae8ab47
AB
1832 /* Setup ready for flag parsing. */
1833 lnflg = nflgs;
1834 for (i = 0; i < nflgs; i++)
f36e33da 1835 first_pflag[i].flgp = NULL;
4670103e 1836
1ae8ab47
AB
1837 /* Check the flags. Iterate over the valid flag classes. */
1838 for (flgidx = opcode->flags; *flgidx; ++flgidx)
4670103e
CZ
1839 {
1840 /* Get a valid flag class. */
1841 const struct arc_flag_class *cl_flags = &arc_flag_classes[*flgidx];
1842 const unsigned *flgopridx;
1ae8ab47 1843 int cl_matches = 0;
f36e33da
CZ
1844 struct arc_flags *pflag = NULL;
1845
1846 /* Check for extension conditional codes. */
1847 if (ext_condcode.arc_ext_condcode
1848 && cl_flags->class & F_CLASS_EXTEND)
1849 {
1850 struct arc_flag_operand *pf = ext_condcode.arc_ext_condcode;
1851 while (pf->name)
1852 {
1853 pflag = first_pflag;
1854 for (i = 0; i < nflgs; i++, pflag++)
1855 {
1856 if (!strcmp (pf->name, pflag->name))
1857 {
1858 if (pflag->flgp != NULL)
1859 goto match_failed;
1860 /* Found it. */
1861 cl_matches++;
1862 pflag->flgp = pf;
1863 lnflg--;
1864 break;
1865 }
1866 }
1867 pf++;
1868 }
1869 }
4670103e
CZ
1870
1871 for (flgopridx = cl_flags->flags; *flgopridx; ++flgopridx)
1872 {
1873 const struct arc_flag_operand *flg_operand;
4670103e 1874
f36e33da 1875 pflag = first_pflag;
4670103e
CZ
1876 flg_operand = &arc_flag_operands[*flgopridx];
1877 for (i = 0; i < nflgs; i++, pflag++)
1878 {
1879 /* Match against the parsed flags. */
1880 if (!strcmp (flg_operand->name, pflag->name))
1881 {
f36e33da 1882 if (pflag->flgp != NULL)
1ae8ab47
AB
1883 goto match_failed;
1884 cl_matches++;
f36e33da 1885 pflag->flgp = (struct arc_flag_operand *) flg_operand;
4670103e
CZ
1886 lnflg--;
1887 break; /* goto next flag class and parsed flag. */
1888 }
1889 }
1890 }
1ae8ab47 1891
f36e33da 1892 if ((cl_flags->class & F_CLASS_REQUIRED) && cl_matches == 0)
1ae8ab47 1893 goto match_failed;
f36e33da 1894 if ((cl_flags->class & F_CLASS_OPTIONAL) && cl_matches > 1)
1ae8ab47 1895 goto match_failed;
4670103e
CZ
1896 }
1897 /* Did I check all the parsed flags? */
1898 if (lnflg)
1899 goto match_failed;
1900
1901 pr_debug ("flg");
1902 /* Possible match -- did we use all of our input? */
1903 if (tokidx == ntok)
1904 {
1905 *pntok = ntok;
1906 pr_debug ("\n");
1907 return opcode;
1908 }
1909
1910 match_failed:;
1911 pr_debug ("\n");
1912 /* Restore the original parameters. */
1913 memcpy (tok, bktok, MAX_INSN_ARGS * sizeof (*tok));
1914 ntok = bkntok;
1915 }
4670103e
CZ
1916
1917 if (*pcpumatch)
1918 *pcpumatch = got_cpu_match;
1919
1920 return NULL;
1921}
1922
1923/* Swap operand tokens. */
1924
1925static void
1926swap_operand (expressionS *operand_array,
1927 unsigned source,
1928 unsigned destination)
1929{
1930 expressionS cpy_operand;
1931 expressionS *src_operand;
1932 expressionS *dst_operand;
1933 size_t size;
1934
1935 if (source == destination)
1936 return;
1937
1938 src_operand = &operand_array[source];
1939 dst_operand = &operand_array[destination];
1940 size = sizeof (expressionS);
1941
1942 /* Make copy of operand to swap with and swap. */
1943 memcpy (&cpy_operand, dst_operand, size);
1944 memcpy (dst_operand, src_operand, size);
1945 memcpy (src_operand, &cpy_operand, size);
1946}
1947
1948/* Check if *op matches *tok type.
1949 Returns FALSE if they don't match, TRUE if they match. */
1950
1951static bfd_boolean
1952pseudo_operand_match (const expressionS *tok,
1953 const struct arc_operand_operation *op)
1954{
1955 offsetT min, max, val;
1956 bfd_boolean ret;
1957 const struct arc_operand *operand_real = &arc_operands[op->operand_idx];
1958
1959 ret = FALSE;
1960 switch (tok->X_op)
1961 {
1962 case O_constant:
1963 if (operand_real->bits == 32 && (operand_real->flags & ARC_OPERAND_LIMM))
1964 ret = 1;
1965 else if (!(operand_real->flags & ARC_OPERAND_IR))
1966 {
1967 val = tok->X_add_number + op->count;
1968 if (operand_real->flags & ARC_OPERAND_SIGNED)
1969 {
1970 max = (1 << (operand_real->bits - 1)) - 1;
1971 min = -(1 << (operand_real->bits - 1));
1972 }
1973 else
1974 {
1975 max = (1 << operand_real->bits) - 1;
1976 min = 0;
1977 }
1978 if (min <= val && val <= max)
1979 ret = TRUE;
1980 }
6f4b1afc
CM
1981 break;
1982
4670103e
CZ
1983 case O_symbol:
1984 /* Handle all symbols as long immediates or signed 9. */
1985 if (operand_real->flags & ARC_OPERAND_LIMM ||
1986 ((operand_real->flags & ARC_OPERAND_SIGNED) && operand_real->bits == 9))
1987 ret = TRUE;
6f4b1afc
CM
1988 break;
1989
4670103e
CZ
1990 case O_register:
1991 if (operand_real->flags & ARC_OPERAND_IR)
1992 ret = TRUE;
1993 break;
1994
1995 case O_bracket:
1996 if (operand_real->flags & ARC_OPERAND_BRAKET)
1997 ret = TRUE;
6f4b1afc
CM
1998 break;
1999
2000 default:
4670103e 2001 /* Unknown. */
6f4b1afc
CM
2002 break;
2003 }
4670103e
CZ
2004 return ret;
2005}
6f4b1afc 2006
4670103e
CZ
2007/* Find pseudo instruction in array. */
2008
2009static const struct arc_pseudo_insn *
2010find_pseudo_insn (const char *opname,
2011 int ntok,
2012 const expressionS *tok)
2013{
2014 const struct arc_pseudo_insn *pseudo_insn = NULL;
2015 const struct arc_operand_operation *op;
2016 unsigned int i;
2017 int j;
2018
2019 for (i = 0; i < arc_num_pseudo_insn; ++i)
6f4b1afc 2020 {
4670103e
CZ
2021 pseudo_insn = &arc_pseudo_insns[i];
2022 if (strcmp (pseudo_insn->mnemonic_p, opname) == 0)
2023 {
2024 op = pseudo_insn->operand;
2025 for (j = 0; j < ntok; ++j)
2026 if (!pseudo_operand_match (&tok[j], &op[j]))
2027 break;
2028
2029 /* Found the right instruction. */
2030 if (j == ntok)
2031 return pseudo_insn;
2032 }
6f4b1afc 2033 }
4670103e
CZ
2034 return NULL;
2035}
252b5132 2036
4670103e 2037/* Assumes the expressionS *tok is of sufficient size. */
252b5132 2038
b9b47ab7 2039static const struct arc_opcode_hash_entry *
4670103e
CZ
2040find_special_case_pseudo (const char *opname,
2041 int *ntok,
2042 expressionS *tok,
2043 int *nflgs,
2044 struct arc_flags *pflags)
2045{
2046 const struct arc_pseudo_insn *pseudo_insn = NULL;
2047 const struct arc_operand_operation *operand_pseudo;
2048 const struct arc_operand *operand_real;
2049 unsigned i;
2050 char construct_operand[MAX_CONSTR_STR];
886a2506 2051
4670103e
CZ
2052 /* Find whether opname is in pseudo instruction array. */
2053 pseudo_insn = find_pseudo_insn (opname, *ntok, tok);
2054
2055 if (pseudo_insn == NULL)
2056 return NULL;
2057
2058 /* Handle flag, Limited to one flag at the moment. */
2059 if (pseudo_insn->flag_r != NULL)
2060 *nflgs += tokenize_flags (pseudo_insn->flag_r, &pflags[*nflgs],
2061 MAX_INSN_FLGS - *nflgs);
2062
2063 /* Handle operand operations. */
2064 for (i = 0; i < pseudo_insn->operand_cnt; ++i)
252b5132 2065 {
4670103e
CZ
2066 operand_pseudo = &pseudo_insn->operand[i];
2067 operand_real = &arc_operands[operand_pseudo->operand_idx];
886a2506 2068
4670103e
CZ
2069 if (operand_real->flags & ARC_OPERAND_BRAKET &&
2070 !operand_pseudo->needs_insert)
2071 continue;
b125bd17 2072
4670103e
CZ
2073 /* Has to be inserted (i.e. this token does not exist yet). */
2074 if (operand_pseudo->needs_insert)
2075 {
2076 if (operand_real->flags & ARC_OPERAND_BRAKET)
2077 {
2078 tok[i].X_op = O_bracket;
2079 ++(*ntok);
2080 continue;
2081 }
b125bd17 2082
4670103e
CZ
2083 /* Check if operand is a register or constant and handle it
2084 by type. */
2085 if (operand_real->flags & ARC_OPERAND_IR)
2086 snprintf (construct_operand, MAX_CONSTR_STR, "r%d",
2087 operand_pseudo->count);
2088 else
2089 snprintf (construct_operand, MAX_CONSTR_STR, "%d",
2090 operand_pseudo->count);
886a2506 2091
4670103e
CZ
2092 tokenize_arguments (construct_operand, &tok[i], 1);
2093 ++(*ntok);
2094 }
2095
2096 else if (operand_pseudo->count)
2097 {
2098 /* Operand number has to be adjusted accordingly (by operand
2099 type). */
2100 switch (tok[i].X_op)
2101 {
2102 case O_constant:
2103 tok[i].X_add_number += operand_pseudo->count;
2104 break;
2105
2106 case O_symbol:
2107 break;
2108
2109 default:
2110 /* Ignored. */
2111 break;
2112 }
2113 }
2114 }
2115
2116 /* Swap operands if necessary. Only supports one swap at the
2117 moment. */
2118 for (i = 0; i < pseudo_insn->operand_cnt; ++i)
2119 {
2120 operand_pseudo = &pseudo_insn->operand[i];
2121
2122 if (operand_pseudo->swap_operand_idx == i)
2123 continue;
2124
2125 swap_operand (tok, i, operand_pseudo->swap_operand_idx);
2126
2127 /* Prevent a swap back later by breaking out. */
2128 break;
2129 }
2130
da5be039 2131 return arc_find_opcode (pseudo_insn->mnemonic_r);
4670103e
CZ
2132}
2133
b9b47ab7 2134static const struct arc_opcode_hash_entry *
4670103e
CZ
2135find_special_case_flag (const char *opname,
2136 int *nflgs,
2137 struct arc_flags *pflags)
2138{
2139 unsigned int i;
2140 const char *flagnm;
2141 unsigned flag_idx, flag_arr_idx;
2142 size_t flaglen, oplen;
2143 const struct arc_flag_special *arc_flag_special_opcode;
b9b47ab7 2144 const struct arc_opcode_hash_entry *entry;
4670103e
CZ
2145
2146 /* Search for special case instruction. */
2147 for (i = 0; i < arc_num_flag_special; i++)
2148 {
2149 arc_flag_special_opcode = &arc_flag_special_cases[i];
2150 oplen = strlen (arc_flag_special_opcode->name);
2151
2152 if (strncmp (opname, arc_flag_special_opcode->name, oplen) != 0)
2153 continue;
2154
2155 /* Found a potential special case instruction, now test for
2156 flags. */
2157 for (flag_arr_idx = 0;; ++flag_arr_idx)
2158 {
2159 flag_idx = arc_flag_special_opcode->flags[flag_arr_idx];
2160 if (flag_idx == 0)
2161 break; /* End of array, nothing found. */
886a2506 2162
4670103e
CZ
2163 flagnm = arc_flag_operands[flag_idx].name;
2164 flaglen = strlen (flagnm);
2165 if (strcmp (opname + oplen, flagnm) == 0)
2166 {
b9b47ab7 2167 entry = arc_find_opcode (arc_flag_special_opcode->name);
886a2506 2168
4670103e
CZ
2169 if (*nflgs + 1 > MAX_INSN_FLGS)
2170 break;
2171 memcpy (pflags[*nflgs].name, flagnm, flaglen);
2172 pflags[*nflgs].name[flaglen] = '\0';
2173 (*nflgs)++;
b9b47ab7 2174 return entry;
4670103e
CZ
2175 }
2176 }
2177 }
2178 return NULL;
2179}
886a2506 2180
4670103e 2181/* Used to find special case opcode. */
886a2506 2182
b9b47ab7 2183static const struct arc_opcode_hash_entry *
4670103e
CZ
2184find_special_case (const char *opname,
2185 int *nflgs,
2186 struct arc_flags *pflags,
2187 expressionS *tok,
2188 int *ntok)
2189{
b9b47ab7 2190 const struct arc_opcode_hash_entry *entry;
886a2506 2191
b9b47ab7 2192 entry = find_special_case_pseudo (opname, ntok, tok, nflgs, pflags);
886a2506 2193
b9b47ab7
AB
2194 if (entry == NULL)
2195 entry = find_special_case_flag (opname, nflgs, pflags);
886a2506 2196
b9b47ab7 2197 return entry;
4670103e 2198}
886a2506 2199
4670103e
CZ
2200/* Given an opcode name, pre-tockenized set of argumenst and the
2201 opcode flags, take it all the way through emission. */
886a2506 2202
4670103e
CZ
2203static void
2204assemble_tokens (const char *opname,
2205 expressionS *tok,
2206 int ntok,
2207 struct arc_flags *pflags,
2208 int nflgs)
2209{
2210 bfd_boolean found_something = FALSE;
b9b47ab7 2211 const struct arc_opcode_hash_entry *entry;
4670103e 2212 int cpumatch = 1;
886a2506 2213
4670103e 2214 /* Search opcodes. */
b9b47ab7 2215 entry = arc_find_opcode (opname);
886a2506 2216
4670103e 2217 /* Couldn't find opcode conventional way, try special cases. */
b9b47ab7
AB
2218 if (entry == NULL)
2219 entry = find_special_case (opname, &nflgs, pflags, tok, &ntok);
886a2506 2220
b9b47ab7 2221 if (entry != NULL)
4670103e 2222 {
b9b47ab7
AB
2223 const struct arc_opcode *opcode;
2224
1328504b
AB
2225 pr_debug ("%s:%d: assemble_tokens: %s\n",
2226 frag_now->fr_file, frag_now->fr_line, opname);
4670103e 2227 found_something = TRUE;
b9b47ab7
AB
2228 opcode = find_opcode_match (entry, tok, &ntok, pflags,
2229 nflgs, &cpumatch);
2230 if (opcode != NULL)
4670103e
CZ
2231 {
2232 struct arc_insn insn;
b9b47ab7 2233
4670103e
CZ
2234 assemble_insn (opcode, tok, ntok, pflags, nflgs, &insn);
2235 emit_insn (&insn);
2236 return;
2237 }
2238 }
886a2506 2239
4670103e
CZ
2240 if (found_something)
2241 {
2242 if (cpumatch)
2243 as_bad (_("inappropriate arguments for opcode '%s'"), opname);
2244 else
2245 as_bad (_("opcode '%s' not supported for target %s"), opname,
2246 arc_target_name);
2247 }
2248 else
2249 as_bad (_("unknown opcode '%s'"), opname);
886a2506
NC
2250}
2251
4670103e 2252/* The public interface to the instruction assembler. */
886a2506 2253
4670103e
CZ
2254void
2255md_assemble (char *str)
886a2506 2256{
4670103e
CZ
2257 char *opname;
2258 expressionS tok[MAX_INSN_ARGS];
2259 int ntok, nflg;
2260 size_t opnamelen;
2261 struct arc_flags flags[MAX_INSN_FLGS];
886a2506 2262
4670103e
CZ
2263 /* Split off the opcode. */
2264 opnamelen = strspn (str, "abcdefghijklmnopqrstuvwxyz_0123468");
29a2809e 2265 opname = xmemdup0 (str, opnamelen);
886a2506 2266
4670103e
CZ
2267 /* Signalize we are assmbling the instructions. */
2268 assembling_insn = TRUE;
886a2506 2269
4670103e
CZ
2270 /* Tokenize the flags. */
2271 if ((nflg = tokenize_flags (str + opnamelen, flags, MAX_INSN_FLGS)) == -1)
2272 {
2273 as_bad (_("syntax error"));
2274 return;
2275 }
886a2506 2276
4670103e
CZ
2277 /* Scan up to the end of the mnemonic which must end in space or end
2278 of string. */
2279 str += opnamelen;
2280 for (; *str != '\0'; str++)
2281 if (*str == ' ')
2282 break;
886a2506 2283
4670103e
CZ
2284 /* Tokenize the rest of the line. */
2285 if ((ntok = tokenize_arguments (str, tok, MAX_INSN_ARGS)) < 0)
886a2506 2286 {
4670103e
CZ
2287 as_bad (_("syntax error"));
2288 return;
252b5132
RH
2289 }
2290
4670103e
CZ
2291 /* Finish it off. */
2292 assemble_tokens (opname, tok, ntok, flags, nflg);
2293 assembling_insn = FALSE;
2294}
2295
2296/* Callback to insert a register into the hash table. */
2297
2298static void
f86f5863 2299declare_register (const char *name, int number)
4670103e
CZ
2300{
2301 const char *err;
2302 symbolS *regS = symbol_create (name, reg_section,
2303 number, &zero_address_frag);
2304
2305 err = hash_insert (arc_reg_hash, S_GET_NAME (regS), (void *) regS);
2306 if (err)
e6ba1cba 2307 as_fatal (_("Inserting \"%s\" into register table failed: %s"),
4670103e
CZ
2308 name, err);
2309}
252b5132 2310
4670103e 2311/* Construct symbols for each of the general registers. */
252b5132 2312
4670103e
CZ
2313static void
2314declare_register_set (void)
2315{
2316 int i;
2317 for (i = 0; i < 64; ++i)
886a2506 2318 {
4670103e
CZ
2319 char name[7];
2320
2321 sprintf (name, "r%d", i);
2322 declare_register (name, i);
2323 if ((i & 0x01) == 0)
886a2506 2324 {
4670103e
CZ
2325 sprintf (name, "r%dr%d", i, i+1);
2326 declare_register (name, i);
886a2506
NC
2327 }
2328 }
252b5132 2329}
ea1562b3 2330
4670103e
CZ
2331/* Port-specific assembler initialization. This function is called
2332 once, at assembler startup time. */
ea1562b3
NC
2333
2334void
4670103e 2335md_begin (void)
ea1562b3 2336{
b99747ae 2337 const struct arc_opcode *opcode = arc_opcodes;
886a2506 2338
24740d83
AB
2339 if (!mach_type_specified_p)
2340 arc_select_cpu ("arc700");
2341
4670103e
CZ
2342 /* The endianness can be chosen "at the factory". */
2343 target_big_endian = byte_order == BIG_ENDIAN;
886a2506 2344
4670103e
CZ
2345 if (!bfd_set_arch_mach (stdoutput, bfd_arch_arc, arc_mach_type))
2346 as_warn (_("could not set architecture and machine"));
2347
2348 /* Set elf header flags. */
2349 bfd_set_private_flags (stdoutput, arc_eflag);
2350
2351 /* Set up a hash table for the instructions. */
2352 arc_opcode_hash = hash_new ();
2353 if (arc_opcode_hash == NULL)
2354 as_fatal (_("Virtual memory exhausted"));
2355
2356 /* Initialize the hash table with the insns. */
b99747ae 2357 do
ea1562b3 2358 {
b99747ae 2359 const char *name = opcode->name;
da5be039 2360
b99747ae 2361 arc_insert_opcode (opcode);
4670103e 2362
b99747ae
CZ
2363 while (++opcode && opcode->name
2364 && (opcode->name == name
2365 || !strcmp (opcode->name, name)))
4670103e 2366 continue;
b99747ae 2367 }while (opcode->name);
4670103e
CZ
2368
2369 /* Register declaration. */
2370 arc_reg_hash = hash_new ();
2371 if (arc_reg_hash == NULL)
2372 as_fatal (_("Virtual memory exhausted"));
2373
2374 declare_register_set ();
2375 declare_register ("gp", 26);
2376 declare_register ("fp", 27);
2377 declare_register ("sp", 28);
2378 declare_register ("ilink", 29);
2379 declare_register ("ilink1", 29);
2380 declare_register ("ilink2", 30);
2381 declare_register ("blink", 31);
2382
2383 declare_register ("mlo", 57);
2384 declare_register ("mmid", 58);
2385 declare_register ("mhi", 59);
2386
2387 declare_register ("acc1", 56);
2388 declare_register ("acc2", 57);
2389
2390 declare_register ("lp_count", 60);
2391 declare_register ("pcl", 63);
2392
2393 /* Initialize the last instructions. */
2394 memset (&arc_last_insns[0], 0, sizeof (arc_last_insns));
f36e33da
CZ
2395
2396 /* Aux register declaration. */
2397 arc_aux_hash = hash_new ();
2398 if (arc_aux_hash == NULL)
2399 as_fatal (_("Virtual memory exhausted"));
2400
2401 const struct arc_aux_reg *auxr = &arc_aux_regs[0];
2402 unsigned int i;
2403 for (i = 0; i < arc_num_aux_regs; i++, auxr++)
2404 {
2405 const char *retval;
2406
2407 if (!(auxr->cpu & arc_target))
2408 continue;
2409
2410 if ((auxr->subclass != NONE)
2411 && !check_cpu_feature (auxr->subclass))
2412 continue;
2413
2414 retval = hash_insert (arc_aux_hash, auxr->name, (void *) auxr);
2415 if (retval)
2416 as_fatal (_("internal error: can't hash aux register '%s': %s"),
2417 auxr->name, retval);
2418 }
886a2506 2419}
ea1562b3 2420
4670103e
CZ
2421/* Write a value out to the object file, using the appropriate
2422 endianness. */
ea1562b3 2423
4670103e
CZ
2424void
2425md_number_to_chars (char *buf,
2426 valueT val,
2427 int n)
886a2506 2428{
4670103e
CZ
2429 if (target_big_endian)
2430 number_to_chars_bigendian (buf, val, n);
2431 else
2432 number_to_chars_littleendian (buf, val, n);
886a2506 2433}
ea1562b3 2434
4670103e 2435/* Round up a section size to the appropriate boundary. */
ea1562b3 2436
4670103e
CZ
2437valueT
2438md_section_align (segT segment,
2439 valueT size)
886a2506 2440{
4670103e
CZ
2441 int align = bfd_get_section_alignment (stdoutput, segment);
2442
2443 return ((size + (1 << align) - 1) & (-((valueT) 1 << align)));
886a2506 2444}
ea1562b3 2445
4670103e
CZ
2446/* The location from which a PC relative jump should be calculated,
2447 given a PC relative reloc. */
ea1562b3 2448
4670103e
CZ
2449long
2450md_pcrel_from_section (fixS *fixP,
2451 segT sec)
886a2506 2452{
4670103e 2453 offsetT base = fixP->fx_where + fixP->fx_frag->fr_address;
ea1562b3 2454
4670103e 2455 pr_debug ("pcrel_from_section, fx_offset = %d\n", (int) fixP->fx_offset);
ea1562b3 2456
4670103e
CZ
2457 if (fixP->fx_addsy != (symbolS *) NULL
2458 && (!S_IS_DEFINED (fixP->fx_addsy)
2459 || S_GET_SEGMENT (fixP->fx_addsy) != sec))
2460 {
2461 pr_debug ("Unknown pcrel symbol: %s\n", S_GET_NAME (fixP->fx_addsy));
ea1562b3 2462
4670103e
CZ
2463 /* The symbol is undefined (or is defined but not in this section).
2464 Let the linker figure it out. */
2465 return 0;
2466 }
2467
2468 if ((int) fixP->fx_r_type < 0)
886a2506 2469 {
4670103e
CZ
2470 /* These are the "internal" relocations. Align them to
2471 32 bit boundary (PCL), for the moment. */
2472 base &= ~3;
886a2506 2473 }
4670103e
CZ
2474 else
2475 {
2476 switch (fixP->fx_r_type)
2477 {
2478 case BFD_RELOC_ARC_PC32:
2479 /* The hardware calculates relative to the start of the
2480 insn, but this relocation is relative to location of the
2481 LIMM, compensate. The base always needs to be
2482 substracted by 4 as we do not support this type of PCrel
2483 relocation for short instructions. */
2484 base -= 4;
2485 /* Fall through. */
2486 case BFD_RELOC_ARC_PLT32:
2487 case BFD_RELOC_ARC_S25H_PCREL_PLT:
2488 case BFD_RELOC_ARC_S21H_PCREL_PLT:
2489 case BFD_RELOC_ARC_S25W_PCREL_PLT:
2490 case BFD_RELOC_ARC_S21W_PCREL_PLT:
2491
2492 case BFD_RELOC_ARC_S21H_PCREL:
2493 case BFD_RELOC_ARC_S25H_PCREL:
2494 case BFD_RELOC_ARC_S13_PCREL:
2495 case BFD_RELOC_ARC_S21W_PCREL:
2496 case BFD_RELOC_ARC_S25W_PCREL:
2497 base &= ~3;
2498 break;
2499 default:
2500 as_bad_where (fixP->fx_file, fixP->fx_line,
2501 _("unhandled reloc %s in md_pcrel_from_section"),
2502 bfd_get_reloc_code_name (fixP->fx_r_type));
2503 break;
2504 }
2505 }
2506
2507 pr_debug ("pcrel from %x + %lx = %x, symbol: %s (%x)\n",
2508 fixP->fx_frag->fr_address, fixP->fx_where, base,
2509 fixP->fx_addsy ? S_GET_NAME (fixP->fx_addsy) : "(null)",
2510 fixP->fx_addsy ? S_GET_VALUE (fixP->fx_addsy) : 0);
2511
2512 return base;
886a2506 2513}
ea1562b3 2514
4670103e 2515/* Given a BFD relocation find the coresponding operand. */
ea1562b3 2516
4670103e
CZ
2517static const struct arc_operand *
2518find_operand_for_reloc (extended_bfd_reloc_code_real_type reloc)
2519{
2520 unsigned i;
ea1562b3 2521
4670103e
CZ
2522 for (i = 0; i < arc_num_operands; i++)
2523 if (arc_operands[i].default_reloc == reloc)
2524 return &arc_operands[i];
2525 return NULL;
2526}
ea1562b3 2527
4670103e 2528/* Insert an operand value into an instruction. */
ea1562b3 2529
4670103e
CZ
2530static unsigned
2531insert_operand (unsigned insn,
2532 const struct arc_operand *operand,
2533 offsetT val,
3b4dbbbf 2534 const char *file,
4670103e 2535 unsigned line)
886a2506 2536{
4670103e 2537 offsetT min = 0, max = 0;
ea1562b3 2538
4670103e
CZ
2539 if (operand->bits != 32
2540 && !(operand->flags & ARC_OPERAND_NCHK)
2541 && !(operand->flags & ARC_OPERAND_FAKE))
886a2506 2542 {
4670103e
CZ
2543 if (operand->flags & ARC_OPERAND_SIGNED)
2544 {
2545 max = (1 << (operand->bits - 1)) - 1;
2546 min = -(1 << (operand->bits - 1));
2547 }
2548 else
2549 {
2550 max = (1 << operand->bits) - 1;
2551 min = 0;
2552 }
886a2506 2553
4670103e
CZ
2554 if (val < min || val > max)
2555 as_bad_value_out_of_range (_("operand"),
2556 val, min, max, file, line);
2557 }
ea1562b3 2558
4670103e
CZ
2559 pr_debug ("insert field: %ld <= %ld <= %ld in 0x%08x\n",
2560 min, val, max, insn);
ea1562b3 2561
4670103e
CZ
2562 if ((operand->flags & ARC_OPERAND_ALIGNED32)
2563 && (val & 0x03))
2564 as_bad_where (file, line,
2565 _("Unaligned operand. Needs to be 32bit aligned"));
ea1562b3 2566
4670103e
CZ
2567 if ((operand->flags & ARC_OPERAND_ALIGNED16)
2568 && (val & 0x01))
2569 as_bad_where (file, line,
2570 _("Unaligned operand. Needs to be 16bit aligned"));
ea1562b3 2571
4670103e
CZ
2572 if (operand->insert)
2573 {
2574 const char *errmsg = NULL;
ea1562b3 2575
4670103e
CZ
2576 insn = (*operand->insert) (insn, val, &errmsg);
2577 if (errmsg)
2578 as_warn_where (file, line, "%s", errmsg);
2579 }
2580 else
2581 {
2582 if (operand->flags & ARC_OPERAND_TRUNCATE)
2583 {
2584 if (operand->flags & ARC_OPERAND_ALIGNED32)
2585 val >>= 2;
2586 if (operand->flags & ARC_OPERAND_ALIGNED16)
2587 val >>= 1;
886a2506 2588 }
4670103e
CZ
2589 insn |= ((val & ((1 << operand->bits) - 1)) << operand->shift);
2590 }
2591 return insn;
2592}
ea1562b3 2593
4670103e
CZ
2594/* Apply a fixup to the object code. At this point all symbol values
2595 should be fully resolved, and we attempt to completely resolve the
2596 reloc. If we can not do that, we determine the correct reloc code
2597 and put it back in the fixup. To indicate that a fixup has been
2598 eliminated, set fixP->fx_done. */
ea1562b3 2599
4670103e
CZ
2600void
2601md_apply_fix (fixS *fixP,
2602 valueT *valP,
2603 segT seg)
2604{
2605 char * const fixpos = fixP->fx_frag->fr_literal + fixP->fx_where;
2606 valueT value = *valP;
2607 unsigned insn = 0;
2608 symbolS *fx_addsy, *fx_subsy;
2609 offsetT fx_offset;
2610 segT add_symbol_segment = absolute_section;
2611 segT sub_symbol_segment = absolute_section;
2612 const struct arc_operand *operand = NULL;
2613 extended_bfd_reloc_code_real_type reloc;
886a2506 2614
4670103e
CZ
2615 pr_debug ("%s:%u: apply_fix: r_type=%d (%s) value=0x%lX offset=0x%lX\n",
2616 fixP->fx_file, fixP->fx_line, fixP->fx_r_type,
2617 ((int) fixP->fx_r_type < 0) ? "Internal":
2618 bfd_get_reloc_code_name (fixP->fx_r_type), value,
2619 fixP->fx_offset);
886a2506 2620
4670103e
CZ
2621 fx_addsy = fixP->fx_addsy;
2622 fx_subsy = fixP->fx_subsy;
2623 fx_offset = 0;
886a2506 2624
4670103e
CZ
2625 if (fx_addsy)
2626 {
2627 add_symbol_segment = S_GET_SEGMENT (fx_addsy);
886a2506
NC
2628 }
2629
4670103e
CZ
2630 if (fx_subsy
2631 && fixP->fx_r_type != BFD_RELOC_ARC_TLS_DTPOFF
2632 && fixP->fx_r_type != BFD_RELOC_ARC_TLS_DTPOFF_S9
2633 && fixP->fx_r_type != BFD_RELOC_ARC_TLS_GD_LD)
2634 {
2635 resolve_symbol_value (fx_subsy);
2636 sub_symbol_segment = S_GET_SEGMENT (fx_subsy);
886a2506 2637
4670103e
CZ
2638 if (sub_symbol_segment == absolute_section)
2639 {
2640 /* The symbol is really a constant. */
2641 fx_offset -= S_GET_VALUE (fx_subsy);
2642 fx_subsy = NULL;
2643 }
2644 else
2645 {
2646 as_bad_where (fixP->fx_file, fixP->fx_line,
2647 _("can't resolve `%s' {%s section} - `%s' {%s section}"),
2648 fx_addsy ? S_GET_NAME (fx_addsy) : "0",
2649 segment_name (add_symbol_segment),
2650 S_GET_NAME (fx_subsy),
2651 segment_name (sub_symbol_segment));
2652 return;
2653 }
2654 }
886a2506 2655
4670103e
CZ
2656 if (fx_addsy
2657 && !S_IS_WEAK (fx_addsy))
2658 {
2659 if (add_symbol_segment == seg
2660 && fixP->fx_pcrel)
2661 {
2662 value += S_GET_VALUE (fx_addsy);
2663 value -= md_pcrel_from_section (fixP, seg);
2664 fx_addsy = NULL;
2665 fixP->fx_pcrel = FALSE;
2666 }
2667 else if (add_symbol_segment == absolute_section)
2668 {
2669 value = fixP->fx_offset;
2670 fx_offset += S_GET_VALUE (fixP->fx_addsy);
2671 fx_addsy = NULL;
2672 fixP->fx_pcrel = FALSE;
2673 }
2674 }
886a2506 2675
4670103e
CZ
2676 if (!fx_addsy)
2677 fixP->fx_done = TRUE;
886a2506 2678
4670103e 2679 if (fixP->fx_pcrel)
886a2506 2680 {
4670103e
CZ
2681 if (fx_addsy
2682 && ((S_IS_DEFINED (fx_addsy)
2683 && S_GET_SEGMENT (fx_addsy) != seg)
2684 || S_IS_WEAK (fx_addsy)))
2685 value += md_pcrel_from_section (fixP, seg);
886a2506 2686
4670103e
CZ
2687 switch (fixP->fx_r_type)
2688 {
2689 case BFD_RELOC_ARC_32_ME:
2690 /* This is a pc-relative value in a LIMM. Adjust it to the
2691 address of the instruction not to the address of the
2692 LIMM. Note: it is not anylonger valid this afirmation as
2693 the linker consider ARC_PC32 a fixup to entire 64 bit
2694 insn. */
2695 fixP->fx_offset += fixP->fx_frag->fr_address;
2696 /* Fall through. */
2697 case BFD_RELOC_32:
2698 fixP->fx_r_type = BFD_RELOC_ARC_PC32;
2699 /* Fall through. */
2700 case BFD_RELOC_ARC_PC32:
2701 /* fixP->fx_offset += fixP->fx_where - fixP->fx_dot_value; */
886a2506
NC
2702 break;
2703 default:
4670103e
CZ
2704 if ((int) fixP->fx_r_type < 0)
2705 as_fatal (_("PC relative relocation not allowed for (internal) type %d"),
2706 fixP->fx_r_type);
886a2506 2707 break;
ea1562b3
NC
2708 }
2709 }
2710
4670103e
CZ
2711 pr_debug ("%s:%u: apply_fix: r_type=%d (%s) value=0x%lX offset=0x%lX\n",
2712 fixP->fx_file, fixP->fx_line, fixP->fx_r_type,
2713 ((int) fixP->fx_r_type < 0) ? "Internal":
2714 bfd_get_reloc_code_name (fixP->fx_r_type), value,
2715 fixP->fx_offset);
886a2506 2716
886a2506 2717
4670103e
CZ
2718 /* Now check for TLS relocations. */
2719 reloc = fixP->fx_r_type;
2720 switch (reloc)
886a2506 2721 {
4670103e
CZ
2722 case BFD_RELOC_ARC_TLS_DTPOFF:
2723 case BFD_RELOC_ARC_TLS_LE_32:
2724 if (fixP->fx_done)
2725 break;
2726 /* Fall through. */
2727 case BFD_RELOC_ARC_TLS_GD_GOT:
2728 case BFD_RELOC_ARC_TLS_IE_GOT:
2729 S_SET_THREAD_LOCAL (fixP->fx_addsy);
2730 break;
886a2506 2731
4670103e
CZ
2732 case BFD_RELOC_ARC_TLS_GD_LD:
2733 gas_assert (!fixP->fx_offset);
2734 if (fixP->fx_subsy)
2735 fixP->fx_offset
2736 = (S_GET_VALUE (fixP->fx_subsy)
2737 - fixP->fx_frag->fr_address- fixP->fx_where);
2738 fixP->fx_subsy = NULL;
2739 /* Fall through. */
2740 case BFD_RELOC_ARC_TLS_GD_CALL:
2741 /* These two relocs are there just to allow ld to change the tls
2742 model for this symbol, by patching the code. The offset -
2743 and scale, if any - will be installed by the linker. */
2744 S_SET_THREAD_LOCAL (fixP->fx_addsy);
2745 break;
886a2506 2746
4670103e
CZ
2747 case BFD_RELOC_ARC_TLS_LE_S9:
2748 case BFD_RELOC_ARC_TLS_DTPOFF_S9:
2749 as_bad (_("TLS_*_S9 relocs are not supported yet"));
2750 break;
2751
2752 default:
2753 break;
886a2506
NC
2754 }
2755
4670103e 2756 if (!fixP->fx_done)
886a2506 2757 {
4670103e 2758 return;
886a2506 2759 }
886a2506 2760
4670103e
CZ
2761 /* Addjust the value if we have a constant. */
2762 value += fx_offset;
886a2506 2763
4670103e
CZ
2764 /* For hosts with longs bigger than 32-bits make sure that the top
2765 bits of a 32-bit negative value read in by the parser are set,
2766 so that the correct comparisons are made. */
2767 if (value & 0x80000000)
2768 value |= (-1L << 31);
886a2506 2769
4670103e
CZ
2770 reloc = fixP->fx_r_type;
2771 switch (reloc)
2772 {
2773 case BFD_RELOC_8:
2774 case BFD_RELOC_16:
2775 case BFD_RELOC_24:
2776 case BFD_RELOC_32:
2777 case BFD_RELOC_64:
2778 case BFD_RELOC_ARC_32_PCREL:
2779 md_number_to_chars (fixpos, value, fixP->fx_size);
2780 return;
886a2506 2781
4670103e
CZ
2782 case BFD_RELOC_ARC_GOTPC32:
2783 /* I cannot fix an GOTPC relocation because I need to relax it
2784 from ld rx,[pcl,@sym@gotpc] to add rx,pcl,@sym@gotpc. */
2785 as_bad (_("Unsupported operation on reloc"));
2786 return;
886a2506 2787
4670103e
CZ
2788 case BFD_RELOC_ARC_TLS_DTPOFF:
2789 case BFD_RELOC_ARC_TLS_LE_32:
2790 gas_assert (!fixP->fx_addsy);
2791 gas_assert (!fixP->fx_subsy);
886a2506 2792
4670103e
CZ
2793 case BFD_RELOC_ARC_GOTOFF:
2794 case BFD_RELOC_ARC_32_ME:
2795 case BFD_RELOC_ARC_PC32:
2796 md_number_to_chars_midend (fixpos, value, fixP->fx_size);
2797 return;
886a2506 2798
4670103e
CZ
2799 case BFD_RELOC_ARC_PLT32:
2800 md_number_to_chars_midend (fixpos, value, fixP->fx_size);
2801 return;
886a2506 2802
4670103e
CZ
2803 case BFD_RELOC_ARC_S25H_PCREL_PLT:
2804 reloc = BFD_RELOC_ARC_S25W_PCREL;
2805 goto solve_plt;
886a2506 2806
4670103e
CZ
2807 case BFD_RELOC_ARC_S21H_PCREL_PLT:
2808 reloc = BFD_RELOC_ARC_S21H_PCREL;
2809 goto solve_plt;
886a2506 2810
4670103e
CZ
2811 case BFD_RELOC_ARC_S25W_PCREL_PLT:
2812 reloc = BFD_RELOC_ARC_S25W_PCREL;
2813 goto solve_plt;
886a2506 2814
4670103e
CZ
2815 case BFD_RELOC_ARC_S21W_PCREL_PLT:
2816 reloc = BFD_RELOC_ARC_S21W_PCREL;
886a2506 2817
4670103e
CZ
2818 case BFD_RELOC_ARC_S25W_PCREL:
2819 case BFD_RELOC_ARC_S21W_PCREL:
2820 case BFD_RELOC_ARC_S21H_PCREL:
2821 case BFD_RELOC_ARC_S25H_PCREL:
2822 case BFD_RELOC_ARC_S13_PCREL:
2823 solve_plt:
2824 operand = find_operand_for_reloc (reloc);
2825 gas_assert (operand);
886a2506
NC
2826 break;
2827
2828 default:
4670103e
CZ
2829 {
2830 if ((int) fixP->fx_r_type >= 0)
2831 as_fatal (_("unhandled relocation type %s"),
2832 bfd_get_reloc_code_name (fixP->fx_r_type));
886a2506 2833
4670103e
CZ
2834 /* The rest of these fixups needs to be completely resolved as
2835 constants. */
2836 if (fixP->fx_addsy != 0
2837 && S_GET_SEGMENT (fixP->fx_addsy) != absolute_section)
2838 as_bad_where (fixP->fx_file, fixP->fx_line,
2839 _("non-absolute expression in constant field"));
886a2506 2840
4670103e
CZ
2841 gas_assert (-(int) fixP->fx_r_type < (int) arc_num_operands);
2842 operand = &arc_operands[-(int) fixP->fx_r_type];
2843 break;
2844 }
2845 }
886a2506 2846
4670103e 2847 if (target_big_endian)
886a2506 2848 {
4670103e 2849 switch (fixP->fx_size)
886a2506 2850 {
4670103e
CZ
2851 case 4:
2852 insn = bfd_getb32 (fixpos);
2853 break;
2854 case 2:
2855 insn = bfd_getb16 (fixpos);
2856 break;
2857 default:
2858 as_bad_where (fixP->fx_file, fixP->fx_line,
2859 _("unknown fixup size"));
2860 }
2861 }
2862 else
2863 {
2864 insn = 0;
2865 switch (fixP->fx_size)
2866 {
2867 case 4:
2868 insn = bfd_getl16 (fixpos) << 16 | bfd_getl16 (fixpos + 2);
2869 break;
2870 case 2:
2871 insn = bfd_getl16 (fixpos);
2872 break;
2873 default:
2874 as_bad_where (fixP->fx_file, fixP->fx_line,
2875 _("unknown fixup size"));
886a2506
NC
2876 }
2877 }
886a2506 2878
4670103e
CZ
2879 insn = insert_operand (insn, operand, (offsetT) value,
2880 fixP->fx_file, fixP->fx_line);
886a2506 2881
4670103e
CZ
2882 md_number_to_chars_midend (fixpos, insn, fixP->fx_size);
2883}
886a2506 2884
4670103e 2885/* Prepare machine-dependent frags for relaxation.
886a2506 2886
4670103e
CZ
2887 Called just before relaxation starts. Any symbol that is now undefined
2888 will not become defined.
886a2506 2889
4670103e 2890 Return the correct fr_subtype in the frag.
886a2506 2891
4670103e
CZ
2892 Return the initial "guess for fr_var" to caller. The guess for fr_var
2893 is *actually* the growth beyond fr_fix. Whatever we do to grow fr_fix
2894 or fr_var contributes to our returned value.
886a2506 2895
4670103e
CZ
2896 Although it may not be explicit in the frag, pretend
2897 fr_var starts with a value. */
886a2506 2898
4670103e
CZ
2899int
2900md_estimate_size_before_relax (fragS *fragP,
2901 segT segment)
2902{
2903 int growth;
2904
2905 /* If the symbol is not located within the same section AND it's not
2906 an absolute section, use the maximum. OR if the symbol is a
2907 constant AND the insn is by nature not pc-rel, use the maximum.
2908 OR if the symbol is being equated against another symbol, use the
2909 maximum. OR if the symbol is weak use the maximum. */
2910 if ((S_GET_SEGMENT (fragP->fr_symbol) != segment
2911 && S_GET_SEGMENT (fragP->fr_symbol) != absolute_section)
2912 || (symbol_constant_p (fragP->fr_symbol)
2913 && !fragP->tc_frag_data.pcrel)
2914 || symbol_equated_p (fragP->fr_symbol)
2915 || S_IS_WEAK (fragP->fr_symbol))
2916 {
2917 while (md_relax_table[fragP->fr_subtype].rlx_more != ARC_RLX_NONE)
2918 ++fragP->fr_subtype;
2919 }
886a2506 2920
4670103e
CZ
2921 growth = md_relax_table[fragP->fr_subtype].rlx_length;
2922 fragP->fr_var = growth;
886a2506 2923
4670103e
CZ
2924 pr_debug ("%s:%d: md_estimate_size_before_relax: %d\n",
2925 fragP->fr_file, fragP->fr_line, growth);
886a2506 2926
4670103e
CZ
2927 return growth;
2928}
886a2506 2929
4670103e
CZ
2930/* Translate internal representation of relocation info to BFD target
2931 format. */
886a2506 2932
4670103e
CZ
2933arelent *
2934tc_gen_reloc (asection *section ATTRIBUTE_UNUSED,
2935 fixS *fixP)
2936{
2937 arelent *reloc;
2938 bfd_reloc_code_real_type code;
886a2506 2939
4670103e
CZ
2940 reloc = (arelent *) xmalloc (sizeof (* reloc));
2941 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
2942 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixP->fx_addsy);
2943 reloc->address = fixP->fx_frag->fr_address + fixP->fx_where;
886a2506 2944
4670103e
CZ
2945 /* Make sure none of our internal relocations make it this far.
2946 They'd better have been fully resolved by this point. */
2947 gas_assert ((int) fixP->fx_r_type > 0);
886a2506 2948
4670103e 2949 code = fixP->fx_r_type;
886a2506 2950
4670103e
CZ
2951 /* if we have something like add gp, pcl,
2952 _GLOBAL_OFFSET_TABLE_@gotpc. */
2953 if (code == BFD_RELOC_ARC_GOTPC32
2954 && GOT_symbol
2955 && fixP->fx_addsy == GOT_symbol)
2956 code = BFD_RELOC_ARC_GOTPC;
886a2506 2957
4670103e
CZ
2958 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
2959 if (reloc->howto == NULL)
886a2506 2960 {
4670103e
CZ
2961 as_bad_where (fixP->fx_file, fixP->fx_line,
2962 _("cannot represent `%s' relocation in object file"),
2963 bfd_get_reloc_code_name (code));
2964 return NULL;
2965 }
886a2506 2966
4670103e
CZ
2967 if (!fixP->fx_pcrel != !reloc->howto->pc_relative)
2968 as_fatal (_("internal error? cannot generate `%s' relocation"),
2969 bfd_get_reloc_code_name (code));
886a2506 2970
4670103e 2971 gas_assert (!fixP->fx_pcrel == !reloc->howto->pc_relative);
886a2506 2972
4670103e
CZ
2973 if (code == BFD_RELOC_ARC_TLS_DTPOFF
2974 || code == BFD_RELOC_ARC_TLS_DTPOFF_S9)
2975 {
2976 asymbol *sym
2977 = fixP->fx_subsy ? symbol_get_bfdsym (fixP->fx_subsy) : NULL;
2978 /* We just want to store a 24 bit index, but we have to wait
2979 till after write_contents has been called via
2980 bfd_map_over_sections before we can get the index from
2981 _bfd_elf_symbol_from_bfd_symbol. Thus, the write_relocs
2982 function is elf32-arc.c has to pick up the slack.
2983 Unfortunately, this leads to problems with hosts that have
2984 pointers wider than long (bfd_vma). There would be various
2985 ways to handle this, all error-prone :-( */
2986 reloc->addend = (bfd_vma) sym;
2987 if ((asymbol *) reloc->addend != sym)
2988 {
2989 as_bad ("Can't store pointer\n");
2990 return NULL;
886a2506
NC
2991 }
2992 }
4670103e
CZ
2993 else
2994 reloc->addend = fixP->fx_offset;
2995
2996 return reloc;
886a2506
NC
2997}
2998
4670103e
CZ
2999/* Perform post-processing of machine-dependent frags after relaxation.
3000 Called after relaxation is finished.
3001 In: Address of frag.
3002 fr_type == rs_machine_dependent.
3003 fr_subtype is what the address relaxed to.
886a2506 3004
4670103e
CZ
3005 Out: Any fixS:s and constants are set up. */
3006
3007void
3008md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED,
3009 segT segment ATTRIBUTE_UNUSED,
3010 fragS *fragP)
886a2506 3011{
4670103e
CZ
3012 const relax_typeS *table_entry;
3013 char *dest;
3014 const struct arc_opcode *opcode;
3015 struct arc_insn insn;
3016 int size, fix;
3017 struct arc_relax_type *relax_arg = &fragP->tc_frag_data;
886a2506 3018
4670103e
CZ
3019 fix = (fragP->fr_fix < 0 ? 0 : fragP->fr_fix);
3020 dest = fragP->fr_literal + fix;
3021 table_entry = TC_GENERIC_RELAX_TABLE + fragP->fr_subtype;
886a2506 3022
4670103e
CZ
3023 pr_debug ("%s:%d: md_convert_frag, subtype: %d, fix: %d, var: %d\n",
3024 fragP->fr_file, fragP->fr_line,
3025 fragP->fr_subtype, fix, fragP->fr_var);
886a2506 3026
4670103e
CZ
3027 if (fragP->fr_subtype <= 0
3028 && fragP->fr_subtype >= arc_num_relax_opcodes)
3029 as_fatal (_("no relaxation found for this instruction."));
886a2506 3030
4670103e 3031 opcode = &arc_relax_opcodes[fragP->fr_subtype];
886a2506 3032
4670103e
CZ
3033 assemble_insn (opcode, relax_arg->tok, relax_arg->ntok, relax_arg->pflags,
3034 relax_arg->nflg, &insn);
886a2506 3035
4670103e 3036 apply_fixups (&insn, fragP, fix);
886a2506 3037
4670103e
CZ
3038 size = insn.short_insn ? (insn.has_limm ? 6 : 2) : (insn.has_limm ? 8 : 4);
3039 gas_assert (table_entry->rlx_length == size);
3040 emit_insn0 (&insn, dest, TRUE);
886a2506 3041
4670103e
CZ
3042 fragP->fr_fix += table_entry->rlx_length;
3043 fragP->fr_var = 0;
886a2506
NC
3044}
3045
4670103e
CZ
3046/* We have no need to default values of symbols. We could catch
3047 register names here, but that is handled by inserting them all in
3048 the symbol table to begin with. */
886a2506 3049
4670103e
CZ
3050symbolS *
3051md_undefined_symbol (char *name)
886a2506 3052{
4670103e
CZ
3053 /* The arc abi demands that a GOT[0] should be referencible as
3054 [pc+_DYNAMIC@gotpc]. Hence we convert a _DYNAMIC@gotpc to a
3055 GOTPC reference to _GLOBAL_OFFSET_TABLE_. */
3056 if (((*name == '_')
3057 && (*(name+1) == 'G')
3058 && (strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0))
3059 || ((*name == '_')
3060 && (*(name+1) == 'D')
3061 && (strcmp (name, DYNAMIC_STRUCT_NAME) == 0)))
886a2506 3062 {
4670103e
CZ
3063 if (!GOT_symbol)
3064 {
3065 if (symbol_find (name))
3066 as_bad ("GOT already in symbol table");
3067
3068 GOT_symbol = symbol_new (GLOBAL_OFFSET_TABLE_NAME, undefined_section,
3069 (valueT) 0, &zero_address_frag);
3070 };
3071 return GOT_symbol;
886a2506 3072 }
4670103e 3073 return NULL;
886a2506
NC
3074}
3075
4670103e
CZ
3076/* Turn a string in input_line_pointer into a floating point constant
3077 of type type, and store the appropriate bytes in *litP. The number
3078 of LITTLENUMS emitted is stored in *sizeP. An error message is
3079 returned, or NULL on OK. */
886a2506 3080
6d4af3c2 3081const char *
4670103e 3082md_atof (int type, char *litP, int *sizeP)
886a2506 3083{
4670103e
CZ
3084 return ieee_md_atof (type, litP, sizeP, target_big_endian);
3085}
886a2506 3086
4670103e
CZ
3087/* Called for any expression that can not be recognized. When the
3088 function is called, `input_line_pointer' will point to the start of
3089 the expression. */
886a2506 3090
4670103e
CZ
3091void
3092md_operand (expressionS *expressionP ATTRIBUTE_UNUSED)
3093{
3094 char *p = input_line_pointer;
3095 if (*p == '@')
886a2506 3096 {
4670103e
CZ
3097 input_line_pointer++;
3098 expressionP->X_op = O_symbol;
3099 expression (expressionP);
3100 }
3101}
886a2506 3102
4670103e
CZ
3103/* This function is called from the function 'expression', it attempts
3104 to parse special names (in our case register names). It fills in
3105 the expression with the identified register. It returns TRUE if
3106 it is a register and FALSE otherwise. */
886a2506 3107
4670103e
CZ
3108bfd_boolean
3109arc_parse_name (const char *name,
3110 struct expressionS *e)
3111{
3112 struct symbol *sym;
886a2506 3113
4670103e
CZ
3114 if (!assembling_insn)
3115 return FALSE;
886a2506 3116
4670103e
CZ
3117 /* Handle only registers. */
3118 if (e->X_op != O_absent)
3119 return FALSE;
886a2506 3120
4670103e
CZ
3121 sym = hash_find (arc_reg_hash, name);
3122 if (sym)
3123 {
3124 e->X_op = O_register;
3125 e->X_add_number = S_GET_VALUE (sym);
3126 return TRUE;
3127 }
3128 return FALSE;
3129}
886a2506 3130
4670103e
CZ
3131/* md_parse_option
3132 Invocation line includes a switch not recognized by the base assembler.
3133 See if it's a processor-specific option.
886a2506 3134
4670103e 3135 New options (supported) are:
886a2506 3136
4670103e
CZ
3137 -mcpu=<cpu name> Assemble for selected processor
3138 -EB/-mbig-endian Big-endian
3139 -EL/-mlittle-endian Little-endian
3140 -mrelax Enable relaxation
886a2506 3141
4670103e
CZ
3142 The following CPU names are recognized:
3143 arc700, av2em, av2hs. */
886a2506 3144
4670103e 3145int
17b9d67d 3146md_parse_option (int c, const char *arg ATTRIBUTE_UNUSED)
4670103e 3147{
4670103e
CZ
3148 switch (c)
3149 {
3150 case OPTION_ARC600:
3151 case OPTION_ARC601:
3152 return md_parse_option (OPTION_MCPU, "arc600");
886a2506 3153
4670103e
CZ
3154 case OPTION_ARC700:
3155 return md_parse_option (OPTION_MCPU, "arc700");
886a2506 3156
4670103e
CZ
3157 case OPTION_ARCEM:
3158 return md_parse_option (OPTION_MCPU, "arcem");
886a2506 3159
4670103e
CZ
3160 case OPTION_ARCHS:
3161 return md_parse_option (OPTION_MCPU, "archs");
886a2506 3162
4670103e
CZ
3163 case OPTION_MCPU:
3164 {
24740d83 3165 arc_select_cpu (arg);
1adc8a9a 3166 mach_type_specified_p = TRUE;
4670103e
CZ
3167 break;
3168 }
886a2506 3169
4670103e
CZ
3170 case OPTION_EB:
3171 arc_target_format = "elf32-bigarc";
3172 byte_order = BIG_ENDIAN;
3173 break;
886a2506 3174
4670103e
CZ
3175 case OPTION_EL:
3176 arc_target_format = "elf32-littlearc";
3177 byte_order = LITTLE_ENDIAN;
3178 break;
886a2506 3179
4670103e
CZ
3180 case OPTION_CD:
3181 /* This option has an effect only on ARC EM. */
3182 if (arc_target & ARC_OPCODE_ARCv2EM)
3183 arc_features |= ARC_CD;
8ddf6b2a
CZ
3184 else
3185 as_warn (_("Code density option invalid for selected CPU"));
4670103e 3186 break;
886a2506 3187
4670103e
CZ
3188 case OPTION_RELAX:
3189 relaxation_state = 1;
3190 break;
886a2506 3191
4670103e
CZ
3192 case OPTION_USER_MODE:
3193 case OPTION_LD_EXT_MASK:
3194 case OPTION_SWAP:
3195 case OPTION_NORM:
3196 case OPTION_BARREL_SHIFT:
3197 case OPTION_MIN_MAX:
3198 case OPTION_NO_MPY:
3199 case OPTION_EA:
3200 case OPTION_MUL64:
3201 case OPTION_SIMD:
8ddf6b2a
CZ
3202 /* Dummy options are accepted but have no effect. */
3203 break;
3204
4670103e 3205 case OPTION_SPFP:
8ddf6b2a
CZ
3206 arc_features |= ARC_SPFP;
3207 break;
3208
4670103e 3209 case OPTION_DPFP:
8ddf6b2a
CZ
3210 arc_features |= ARC_DPFP;
3211 break;
3212
4670103e
CZ
3213 case OPTION_XMAC_D16:
3214 case OPTION_XMAC_24:
3215 case OPTION_DSP_PACKA:
3216 case OPTION_CRC:
3217 case OPTION_DVBF:
3218 case OPTION_TELEPHONY:
3219 case OPTION_XYMEMORY:
3220 case OPTION_LOCK:
3221 case OPTION_SWAPE:
3222 case OPTION_RTSC:
4670103e
CZ
3223 /* Dummy options are accepted but have no effect. */
3224 break;
886a2506 3225
8ddf6b2a
CZ
3226 case OPTION_FPUDA:
3227 /* This option has an effect only on ARC EM. */
3228 if (arc_target & ARC_OPCODE_ARCv2EM)
3229 arc_features |= ARC_FPUDA;
3230 else
3231 as_warn (_("FPUDA invalid for selected CPU"));
3232 break;
3233
4670103e
CZ
3234 default:
3235 return 0;
3236 }
886a2506 3237
4670103e
CZ
3238 return 1;
3239}
886a2506 3240
4670103e
CZ
3241void
3242md_show_usage (FILE *stream)
3243{
3244 fprintf (stream, _("ARC-specific assembler options:\n"));
886a2506 3245
4670103e
CZ
3246 fprintf (stream, " -mcpu=<cpu name>\t assemble for CPU <cpu name>\n");
3247 fprintf (stream,
3248 " -mcode-density\t enable code density option for ARC EM\n");
3249
3250 fprintf (stream, _("\
3251 -EB assemble code for a big-endian cpu\n"));
3252 fprintf (stream, _("\
3253 -EL assemble code for a little-endian cpu\n"));
3254 fprintf (stream, _("\
3255 -mrelax Enable relaxation\n"));
886a2506 3256
886a2506
NC
3257}
3258
3259/* Find the proper relocation for the given opcode. */
3260
3261static extended_bfd_reloc_code_real_type
3262find_reloc (const char *name,
3263 const char *opcodename,
3264 const struct arc_flags *pflags,
3265 int nflg,
3266 extended_bfd_reloc_code_real_type reloc)
3267{
3268 unsigned int i;
3269 int j;
24b368f8 3270 bfd_boolean found_flag, tmp;
886a2506
NC
3271 extended_bfd_reloc_code_real_type ret = BFD_RELOC_UNUSED;
3272
3273 for (i = 0; i < arc_num_equiv_tab; i++)
3274 {
3275 const struct arc_reloc_equiv_tab *r = &arc_reloc_equiv[i];
3276
3277 /* Find the entry. */
3278 if (strcmp (name, r->name))
3279 continue;
3280 if (r->mnemonic && (strcmp (r->mnemonic, opcodename)))
3281 continue;
24b368f8 3282 if (r->flags[0])
886a2506
NC
3283 {
3284 if (!nflg)
3285 continue;
3286 found_flag = FALSE;
24b368f8
CZ
3287 unsigned * psflg = (unsigned *)r->flags;
3288 do
3289 {
3290 tmp = FALSE;
3291 for (j = 0; j < nflg; j++)
3292 if (!strcmp (pflags[j].name,
3293 arc_flag_operands[*psflg].name))
3294 {
3295 tmp = TRUE;
3296 break;
3297 }
3298 if (!tmp)
3299 {
3300 found_flag = FALSE;
3301 break;
3302 }
3303 else
3304 {
3305 found_flag = TRUE;
3306 }
3307 ++ psflg;
3308 } while (*psflg);
3309
886a2506
NC
3310 if (!found_flag)
3311 continue;
3312 }
3313
3314 if (reloc != r->oldreloc)
3315 continue;
3316 /* Found it. */
3317 ret = r->newreloc;
3318 break;
3319 }
3320
3321 if (ret == BFD_RELOC_UNUSED)
3322 as_bad (_("Unable to find %s relocation for instruction %s"),
3323 name, opcodename);
3324 return ret;
3325}
3326
4670103e
CZ
3327/* All the symbol types that are allowed to be used for
3328 relaxation. */
3329
3330static bfd_boolean
3331may_relax_expr (expressionS tok)
3332{
3333 /* Check if we have unrelaxable relocs. */
3334 switch (tok.X_md)
3335 {
3336 default:
3337 break;
3338 case O_plt:
3339 return FALSE;
3340 }
3341
3342 switch (tok.X_op)
3343 {
3344 case O_symbol:
3345 case O_multiply:
3346 case O_divide:
3347 case O_modulus:
3348 case O_add:
3349 case O_subtract:
3350 break;
3351
3352 default:
3353 return FALSE;
3354 }
3355 return TRUE;
3356}
3357
3358/* Checks if flags are in line with relaxable insn. */
3359
3360static bfd_boolean
3361relaxable_flag (const struct arc_relaxable_ins *ins,
3362 const struct arc_flags *pflags,
3363 int nflgs)
3364{
3365 unsigned flag_class,
3366 flag,
3367 flag_class_idx = 0,
3368 flag_idx = 0;
3369
3370 const struct arc_flag_operand *flag_opand;
3371 int i, counttrue = 0;
3372
3373 /* Iterate through flags classes. */
3374 while ((flag_class = ins->flag_classes[flag_class_idx]) != 0)
3375 {
3376 /* Iterate through flags in flag class. */
3377 while ((flag = arc_flag_classes[flag_class].flags[flag_idx])
3378 != 0)
3379 {
3380 flag_opand = &arc_flag_operands[flag];
3381 /* Iterate through flags in ins to compare. */
3382 for (i = 0; i < nflgs; ++i)
3383 {
3384 if (strcmp (flag_opand->name, pflags[i].name) == 0)
3385 ++counttrue;
3386 }
3387
3388 ++flag_idx;
3389 }
3390
3391 ++flag_class_idx;
3392 flag_idx = 0;
3393 }
3394
3395 /* If counttrue == nflgs, then all flags have been found. */
3396 return (counttrue == nflgs ? TRUE : FALSE);
3397}
3398
3399/* Checks if operands are in line with relaxable insn. */
3400
3401static bfd_boolean
3402relaxable_operand (const struct arc_relaxable_ins *ins,
3403 const expressionS *tok,
3404 int ntok)
3405{
3406 const enum rlx_operand_type *operand = &ins->operands[0];
3407 int i = 0;
3408
3409 while (*operand != EMPTY)
3410 {
3411 const expressionS *epr = &tok[i];
3412
3413 if (i != 0 && i >= ntok)
3414 return FALSE;
3415
3416 switch (*operand)
3417 {
3418 case IMMEDIATE:
3419 if (!(epr->X_op == O_multiply
3420 || epr->X_op == O_divide
3421 || epr->X_op == O_modulus
3422 || epr->X_op == O_add
3423 || epr->X_op == O_subtract
3424 || epr->X_op == O_symbol))
3425 return FALSE;
3426 break;
3427
3428 case REGISTER_DUP:
3429 if ((i <= 0)
3430 || (epr->X_add_number != tok[i - 1].X_add_number))
3431 return FALSE;
3432 /* Fall through. */
3433 case REGISTER:
3434 if (epr->X_op != O_register)
3435 return FALSE;
3436 break;
3437
3438 case REGISTER_S:
3439 if (epr->X_op != O_register)
3440 return FALSE;
3441
3442 switch (epr->X_add_number)
3443 {
3444 case 0: case 1: case 2: case 3:
3445 case 12: case 13: case 14: case 15:
3446 break;
3447 default:
3448 return FALSE;
3449 }
3450 break;
3451
3452 case REGISTER_NO_GP:
3453 if ((epr->X_op != O_register)
3454 || (epr->X_add_number == 26)) /* 26 is the gp register. */
3455 return FALSE;
3456 break;
3457
3458 case BRACKET:
3459 if (epr->X_op != O_bracket)
3460 return FALSE;
3461 break;
3462
3463 default:
3464 /* Don't understand, bail out. */
3465 return FALSE;
3466 break;
3467 }
3468
3469 ++i;
3470 operand = &ins->operands[i];
3471 }
3472
3473 return (i == ntok ? TRUE : FALSE);
3474}
3475
3476/* Return TRUE if this OPDCODE is a candidate for relaxation. */
3477
3478static bfd_boolean
3479relax_insn_p (const struct arc_opcode *opcode,
3480 const expressionS *tok,
3481 int ntok,
3482 const struct arc_flags *pflags,
3483 int nflg)
3484{
3485 unsigned i;
3486 bfd_boolean rv = FALSE;
3487
3488 /* Check the relaxation table. */
3489 for (i = 0; i < arc_num_relaxable_ins && relaxation_state; ++i)
3490 {
3491 const struct arc_relaxable_ins *arc_rlx_ins = &arc_relaxable_insns[i];
3492
3493 if ((strcmp (opcode->name, arc_rlx_ins->mnemonic_r) == 0)
3494 && may_relax_expr (tok[arc_rlx_ins->opcheckidx])
3495 && relaxable_operand (arc_rlx_ins, tok, ntok)
3496 && relaxable_flag (arc_rlx_ins, pflags, nflg))
3497 {
3498 rv = TRUE;
3499 frag_now->fr_subtype = arc_relaxable_insns[i].subtype;
3500 memcpy (&frag_now->tc_frag_data.tok, tok,
3501 sizeof (expressionS) * ntok);
3502 memcpy (&frag_now->tc_frag_data.pflags, pflags,
3503 sizeof (struct arc_flags) * nflg);
3504 frag_now->tc_frag_data.nflg = nflg;
3505 frag_now->tc_frag_data.ntok = ntok;
3506 break;
3507 }
3508 }
3509
3510 return rv;
3511}
3512
886a2506
NC
3513/* Turn an opcode description and a set of arguments into
3514 an instruction and a fixup. */
3515
3516static void
3517assemble_insn (const struct arc_opcode *opcode,
3518 const expressionS *tok,
3519 int ntok,
3520 const struct arc_flags *pflags,
3521 int nflg,
3522 struct arc_insn *insn)
3523{
3524 const expressionS *reloc_exp = NULL;
3525 unsigned image;
3526 const unsigned char *argidx;
3527 int i;
3528 int tokidx = 0;
3529 unsigned char pcrel = 0;
3530 bfd_boolean needGOTSymbol;
3531 bfd_boolean has_delay_slot = FALSE;
3532 extended_bfd_reloc_code_real_type reloc = BFD_RELOC_UNUSED;
3533
3534 memset (insn, 0, sizeof (*insn));
3535 image = opcode->opcode;
3536
3537 pr_debug ("%s:%d: assemble_insn: %s using opcode %x\n",
3538 frag_now->fr_file, frag_now->fr_line, opcode->name,
3539 opcode->opcode);
3540
3541 /* Handle operands. */
3542 for (argidx = opcode->operands; *argidx; ++argidx)
3543 {
3544 const struct arc_operand *operand = &arc_operands[*argidx];
3545 const expressionS *t = (const expressionS *) 0;
3546
3547 if ((operand->flags & ARC_OPERAND_FAKE)
3548 && !(operand->flags & ARC_OPERAND_BRAKET))
3549 continue;
3550
3551 if (operand->flags & ARC_OPERAND_DUPLICATE)
3552 {
3553 /* Duplicate operand, already inserted. */
3554 tokidx ++;
3555 continue;
3556 }
3557
3558 if (tokidx >= ntok)
3559 {
3560 abort ();
3561 }
3562 else
3563 t = &tok[tokidx++];
3564
3565 /* Regardless if we have a reloc or not mark the instruction
3566 limm if it is the case. */
3567 if (operand->flags & ARC_OPERAND_LIMM)
3568 insn->has_limm = TRUE;
3569
3570 switch (t->X_op)
3571 {
3572 case O_register:
3573 image = insert_operand (image, operand, regno (t->X_add_number),
3574 NULL, 0);
3575 break;
3576
3577 case O_constant:
3578 image = insert_operand (image, operand, t->X_add_number, NULL, 0);
3579 reloc_exp = t;
3580 if (operand->flags & ARC_OPERAND_LIMM)
3581 insn->limm = t->X_add_number;
3582 break;
3583
3584 case O_bracket:
3585 /* Ignore brackets. */
3586 break;
3587
3588 case O_absent:
3589 gas_assert (operand->flags & ARC_OPERAND_IGNORE);
3590 break;
3591
3592 case O_subtract:
3593 /* Maybe register range. */
3594 if ((t->X_add_number == 0)
3595 && contains_register (t->X_add_symbol)
3596 && contains_register (t->X_op_symbol))
3597 {
3598 int regs;
3599
3600 regs = get_register (t->X_add_symbol);
3601 regs <<= 16;
3602 regs |= get_register (t->X_op_symbol);
3603 image = insert_operand (image, operand, regs, NULL, 0);
3604 break;
3605 }
3606
3607 default:
3608 /* This operand needs a relocation. */
3609 needGOTSymbol = FALSE;
3610
3611 switch (t->X_md)
3612 {
3613 case O_plt:
6ec1f282
CZ
3614 if (opcode->class == JUMP)
3615 as_bad_where (frag_now->fr_file, frag_now->fr_line,
3616 _("Unable to use @plt relocatio for insn %s"),
3617 opcode->name);
886a2506
NC
3618 needGOTSymbol = TRUE;
3619 reloc = find_reloc ("plt", opcode->name,
3620 pflags, nflg,
3621 operand->default_reloc);
3622 break;
3623
3624 case O_gotoff:
3625 case O_gotpc:
3626 needGOTSymbol = TRUE;
3627 reloc = ARC_RELOC_TABLE (t->X_md)->reloc;
3628 break;
3629 case O_pcl:
3630 reloc = ARC_RELOC_TABLE (t->X_md)->reloc;
6ec1f282 3631 if (ARC_SHORT (opcode->mask) || opcode->class == JUMP)
886a2506
NC
3632 as_bad_where (frag_now->fr_file, frag_now->fr_line,
3633 _("Unable to use @pcl relocation for insn %s"),
3634 opcode->name);
3635 break;
3636 case O_sda:
3637 reloc = find_reloc ("sda", opcode->name,
3638 pflags, nflg,
3639 operand->default_reloc);
3640 break;
3641 case O_tlsgd:
3642 case O_tlsie:
3643 needGOTSymbol = TRUE;
3644 /* Fall-through. */
3645
3646 case O_tpoff:
3647 case O_dtpoff:
3648 reloc = ARC_RELOC_TABLE (t->X_md)->reloc;
3649 break;
3650
3651 case O_tpoff9: /*FIXME! Check for the conditionality of
3652 the insn. */
3653 case O_dtpoff9: /*FIXME! Check for the conditionality of
3654 the insn. */
3655 as_bad (_("TLS_*_S9 relocs are not supported yet"));
3656 break;
3657
3658 default:
3659 /* Just consider the default relocation. */
3660 reloc = operand->default_reloc;
3661 break;
3662 }
3663
3664 if (needGOTSymbol && (GOT_symbol == NULL))
3665 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
3666
3667 reloc_exp = t;
3668
3669#if 0
3670 if (reloc > 0)
3671 {
3672 /* sanity checks. */
3673 reloc_howto_type *reloc_howto
3674 = bfd_reloc_type_lookup (stdoutput,
3675 (bfd_reloc_code_real_type) reloc);
3676 unsigned reloc_bitsize = reloc_howto->bitsize;
3677 if (reloc_howto->rightshift)
3678 reloc_bitsize -= reloc_howto->rightshift;
3679 if (reloc_bitsize != operand->bits)
3680 {
3681 as_bad (_("invalid relocation %s for field"),
3682 bfd_get_reloc_code_name (reloc));
3683 return;
3684 }
3685 }
3686#endif
3687 if (insn->nfixups >= MAX_INSN_FIXUPS)
3688 as_fatal (_("too many fixups"));
3689
3690 struct arc_fixup *fixup;
3691 fixup = &insn->fixups[insn->nfixups++];
3692 fixup->exp = *t;
3693 fixup->reloc = reloc;
3694 pcrel = (operand->flags & ARC_OPERAND_PCREL) ? 1 : 0;
3695 fixup->pcrel = pcrel;
3696 fixup->islong = (operand->flags & ARC_OPERAND_LIMM) ?
3697 TRUE : FALSE;
3698 break;
3699 }
3700 }
3701
3702 /* Handle flags. */
3703 for (i = 0; i < nflg; i++)
3704 {
f36e33da 3705 const struct arc_flag_operand *flg_operand = pflags[i].flgp;
886a2506
NC
3706
3707 /* Check if the instruction has a delay slot. */
3708 if (!strcmp (flg_operand->name, "d"))
3709 has_delay_slot = TRUE;
3710
3711 /* There is an exceptional case when we cannot insert a flag
3712 just as it is. The .T flag must be handled in relation with
3713 the relative address. */
3714 if (!strcmp (flg_operand->name, "t")
3715 || !strcmp (flg_operand->name, "nt"))
3716 {
3717 unsigned bitYoperand = 0;
3718 /* FIXME! move selection bbit/brcc in arc-opc.c. */
3719 if (!strcmp (flg_operand->name, "t"))
3720 if (!strcmp (opcode->name, "bbit0")
3721 || !strcmp (opcode->name, "bbit1"))
3722 bitYoperand = arc_NToperand;
3723 else
3724 bitYoperand = arc_Toperand;
3725 else
3726 if (!strcmp (opcode->name, "bbit0")
3727 || !strcmp (opcode->name, "bbit1"))
3728 bitYoperand = arc_Toperand;
3729 else
3730 bitYoperand = arc_NToperand;
3731
3732 gas_assert (reloc_exp != NULL);
3733 if (reloc_exp->X_op == O_constant)
3734 {
3735 /* Check if we have a constant and solved it
3736 immediately. */
3737 offsetT val = reloc_exp->X_add_number;
3738 image |= insert_operand (image, &arc_operands[bitYoperand],
3739 val, NULL, 0);
3740 }
3741 else
3742 {
3743 struct arc_fixup *fixup;
3744
3745 if (insn->nfixups >= MAX_INSN_FIXUPS)
3746 as_fatal (_("too many fixups"));
3747
3748 fixup = &insn->fixups[insn->nfixups++];
3749 fixup->exp = *reloc_exp;
3750 fixup->reloc = -bitYoperand;
3751 fixup->pcrel = pcrel;
3752 fixup->islong = FALSE;
3753 }
3754 }
3755 else
3756 image |= (flg_operand->code & ((1 << flg_operand->bits) - 1))
3757 << flg_operand->shift;
3758 }
3759
4670103e
CZ
3760 insn->relax = relax_insn_p (opcode, tok, ntok, pflags, nflg);
3761
886a2506
NC
3762 /* Short instruction? */
3763 insn->short_insn = ARC_SHORT (opcode->mask) ? TRUE : FALSE;
3764
3765 insn->insn = image;
3766
3767 /* Update last insn status. */
3768 arc_last_insns[1] = arc_last_insns[0];
3769 arc_last_insns[0].opcode = opcode;
3770 arc_last_insns[0].has_limm = insn->has_limm;
3771 arc_last_insns[0].has_delay_slot = has_delay_slot;
3772
3773 /* Check if the current instruction is legally used. */
3774 if (arc_last_insns[1].has_delay_slot
3775 && is_br_jmp_insn_p (arc_last_insns[0].opcode))
3776 as_bad_where (frag_now->fr_file, frag_now->fr_line,
3777 _("A jump/branch instruction in delay slot."));
3778}
3779
886a2506
NC
3780void
3781arc_handle_align (fragS* fragP)
3782{
3783 if ((fragP)->fr_type == rs_align_code)
3784 {
3785 char *dest = (fragP)->fr_literal + (fragP)->fr_fix;
3786 valueT count = ((fragP)->fr_next->fr_address
3787 - (fragP)->fr_address - (fragP)->fr_fix);
3788
3789 (fragP)->fr_var = 2;
3790
3791 if (count & 1)/* Padding in the gap till the next 2-byte
3792 boundary with 0s. */
3793 {
3794 (fragP)->fr_fix++;
3795 *dest++ = 0;
3796 }
3797 /* Writing nop_s. */
3798 md_number_to_chars (dest, NOP_OPCODE_S, 2);
3799 }
3800}
3801
3802/* Here we decide which fixups can be adjusted to make them relative
3803 to the beginning of the section instead of the symbol. Basically
3804 we need to make sure that the dynamic relocations are done
3805 correctly, so in some cases we force the original symbol to be
3806 used. */
3807
3808int
3809tc_arc_fix_adjustable (fixS *fixP)
3810{
3811
3812 /* Prevent all adjustments to global symbols. */
3813 if (S_IS_EXTERNAL (fixP->fx_addsy))
3814 return 0;
3815 if (S_IS_WEAK (fixP->fx_addsy))
3816 return 0;
3817
3818 /* Adjust_reloc_syms doesn't know about the GOT. */
3819 switch (fixP->fx_r_type)
3820 {
3821 case BFD_RELOC_ARC_GOTPC32:
3822 case BFD_RELOC_ARC_PLT32:
3823 case BFD_RELOC_ARC_S25H_PCREL_PLT:
3824 case BFD_RELOC_ARC_S21H_PCREL_PLT:
3825 case BFD_RELOC_ARC_S25W_PCREL_PLT:
3826 case BFD_RELOC_ARC_S21W_PCREL_PLT:
3827 return 0;
3828
3829 default:
3830 break;
3831 }
3832
841fdfcd 3833 return 1;
886a2506
NC
3834}
3835
3836/* Compute the reloc type of an expression EXP. */
3837
3838static void
3839arc_check_reloc (expressionS *exp,
3840 bfd_reloc_code_real_type *r_type_p)
3841{
3842 if (*r_type_p == BFD_RELOC_32
3843 && exp->X_op == O_subtract
3844 && exp->X_op_symbol != NULL
3845 && exp->X_op_symbol->bsym->section == now_seg)
6f4b1afc 3846 *r_type_p = BFD_RELOC_ARC_32_PCREL;
886a2506
NC
3847}
3848
3849
3850/* Add expression EXP of SIZE bytes to offset OFF of fragment FRAG. */
3851
3852void
3853arc_cons_fix_new (fragS *frag,
3854 int off,
3855 int size,
3856 expressionS *exp,
3857 bfd_reloc_code_real_type r_type)
3858{
3859 r_type = BFD_RELOC_UNUSED;
3860
3861 switch (size)
3862 {
3863 case 1:
3864 r_type = BFD_RELOC_8;
3865 break;
3866
3867 case 2:
3868 r_type = BFD_RELOC_16;
3869 break;
3870
3871 case 3:
3872 r_type = BFD_RELOC_24;
3873 break;
3874
3875 case 4:
3876 r_type = BFD_RELOC_32;
3877 arc_check_reloc (exp, &r_type);
3878 break;
3879
3880 case 8:
3881 r_type = BFD_RELOC_64;
3882 break;
3883
3884 default:
3885 as_bad (_("unsupported BFD relocation size %u"), size);
3886 r_type = BFD_RELOC_UNUSED;
3887 }
3888
3889 fix_new_exp (frag, off, size, exp, 0, r_type);
3890}
3891
3892/* The actual routine that checks the ZOL conditions. */
3893
3894static void
3895check_zol (symbolS *s)
3896{
3897 switch (arc_mach_type)
3898 {
3899 case bfd_mach_arc_arcv2:
3900 if (arc_target & ARC_OPCODE_ARCv2EM)
3901 return;
3902
3903 if (is_br_jmp_insn_p (arc_last_insns[0].opcode)
3904 || arc_last_insns[1].has_delay_slot)
3905 as_bad (_("Jump/Branch instruction detected at the end of the ZOL label @%s"),
3906 S_GET_NAME (s));
3907
3908 break;
3909 case bfd_mach_arc_arc600:
3910
3911 if (is_kernel_insn_p (arc_last_insns[0].opcode))
3912 as_bad (_("Kernel instruction detected at the end of the ZOL label @%s"),
3913 S_GET_NAME (s));
3914
3915 if (arc_last_insns[0].has_limm
3916 && is_br_jmp_insn_p (arc_last_insns[0].opcode))
3917 as_bad (_("A jump instruction with long immediate detected at the \
3918end of the ZOL label @%s"), S_GET_NAME (s));
3919
3920 /* Fall through. */
8699fc3e 3921 case bfd_mach_arc_nps400:
886a2506
NC
3922 case bfd_mach_arc_arc700:
3923 if (arc_last_insns[0].has_delay_slot)
3924 as_bad (_("An illegal use of delay slot detected at the end of the ZOL label @%s"),
3925 S_GET_NAME (s));
3926
3927 break;
3928 default:
3929 break;
3930 }
3931}
3932
3933/* If ZOL end check the last two instruction for illegals. */
3934void
3935arc_frob_label (symbolS * sym)
3936{
3937 if (ARC_GET_FLAG (sym) & ARC_FLAG_ZOL)
3938 check_zol (sym);
3939
3940 dwarf2_emit_label (sym);
ea1562b3 3941}
4670103e
CZ
3942
3943/* Used because generic relaxation assumes a pc-rel value whilst we
3944 also relax instructions that use an absolute value resolved out of
3945 relative values (if that makes any sense). An example: 'add r1,
3946 r2, @.L2 - .' The symbols . and @.L2 are relative to the section
3947 but if they're in the same section we can subtract the section
3948 offset relocation which ends up in a resolved value. So if @.L2 is
3949 .text + 0x50 and . is .text + 0x10, we can say that .text + 0x50 -
3950 .text + 0x40 = 0x10. */
3951int
3952arc_pcrel_adjust (fragS *fragP)
3953{
3954 if (!fragP->tc_frag_data.pcrel)
3955 return fragP->fr_address + fragP->fr_fix;
3956
3957 return 0;
3958}
726c18e1
CZ
3959
3960/* Initialize the DWARF-2 unwind information for this procedure. */
3961
3962void
3963tc_arc_frame_initial_instructions (void)
3964{
3965 /* Stack pointer is register 28. */
3966 cfi_add_CFA_def_cfa_register (28);
3967}
3968
3969int
3970tc_arc_regname_to_dw2regnum (char *regname)
3971{
3972 struct symbol *sym;
3973
3974 sym = hash_find (arc_reg_hash, regname);
3975 if (sym)
3976 return S_GET_VALUE (sym);
3977
3978 return -1;
3979}
37ab9779
CZ
3980
3981/* Adjust the symbol table. Delete found AUX register symbols. */
3982
3983void
3984arc_adjust_symtab (void)
3985{
3986 symbolS * sym;
3987
3988 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
3989 {
3990 /* I've created a symbol during parsing process. Now, remove
3991 the symbol as it is found to be an AUX register. */
3992 if (ARC_GET_FLAG (sym) & ARC_FLAG_AUX)
3993 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
3994 }
3995
3996 /* Now do generic ELF adjustments. */
3997 elf_adjust_symtab ();
3998}
b99747ae
CZ
3999
4000static void
4001tokenize_extinsn (extInstruction_t *einsn)
4002{
4003 char *p, c;
4004 char *insn_name;
4005 unsigned char major_opcode;
4006 unsigned char sub_opcode;
4007 unsigned char syntax_class = 0;
4008 unsigned char syntax_class_modifiers = 0;
4009 unsigned char suffix_class = 0;
4010 unsigned int i;
4011
4012 SKIP_WHITESPACE ();
4013
4014 /* 1st: get instruction name. */
4015 p = input_line_pointer;
4016 c = get_symbol_name (&p);
4017
4018 insn_name = xstrdup (p);
4019 restore_line_pointer (c);
4020
4021 /* 2nd: get major opcode. */
4022 if (*input_line_pointer != ',')
4023 {
4024 as_bad (_("expected comma after instruction name"));
4025 ignore_rest_of_line ();
4026 return;
4027 }
4028 input_line_pointer++;
4029 major_opcode = get_absolute_expression ();
4030
4031 /* 3rd: get sub-opcode. */
4032 SKIP_WHITESPACE ();
4033
4034 if (*input_line_pointer != ',')
4035 {
4036 as_bad (_("expected comma after major opcode"));
4037 ignore_rest_of_line ();
4038 return;
4039 }
4040 input_line_pointer++;
4041 sub_opcode = get_absolute_expression ();
4042
4043 /* 4th: get suffix class. */
4044 SKIP_WHITESPACE ();
4045
4046 if (*input_line_pointer != ',')
4047 {
4048 as_bad ("expected comma after sub opcode");
4049 ignore_rest_of_line ();
4050 return;
4051 }
4052 input_line_pointer++;
4053
4054 while (1)
4055 {
4056 SKIP_WHITESPACE ();
4057
4058 for (i = 0; i < ARRAY_SIZE (suffixclass); i++)
4059 {
4060 if (!strncmp (suffixclass[i].name, input_line_pointer,
4061 suffixclass[i].len))
4062 {
4063 suffix_class |= suffixclass[i].class;
4064 input_line_pointer += suffixclass[i].len;
4065 break;
4066 }
4067 }
4068
4069 if (i == ARRAY_SIZE (suffixclass))
4070 {
4071 as_bad ("invalid suffix class");
4072 ignore_rest_of_line ();
4073 return;
4074 }
4075
4076 SKIP_WHITESPACE ();
4077
4078 if (*input_line_pointer == '|')
4079 input_line_pointer++;
4080 else
4081 break;
4082 }
4083
4084 /* 5th: get syntax class and syntax class modifiers. */
4085 if (*input_line_pointer != ',')
4086 {
4087 as_bad ("expected comma after suffix class");
4088 ignore_rest_of_line ();
4089 return;
4090 }
4091 input_line_pointer++;
4092
4093 while (1)
4094 {
4095 SKIP_WHITESPACE ();
4096
4097 for (i = 0; i < ARRAY_SIZE (syntaxclassmod); i++)
4098 {
4099 if (!strncmp (syntaxclassmod[i].name,
4100 input_line_pointer,
4101 syntaxclassmod[i].len))
4102 {
4103 syntax_class_modifiers |= syntaxclassmod[i].class;
4104 input_line_pointer += syntaxclassmod[i].len;
4105 break;
4106 }
4107 }
4108
4109 if (i == ARRAY_SIZE (syntaxclassmod))
4110 {
4111 for (i = 0; i < ARRAY_SIZE (syntaxclass); i++)
4112 {
4113 if (!strncmp (syntaxclass[i].name,
4114 input_line_pointer,
4115 syntaxclass[i].len))
4116 {
4117 syntax_class |= syntaxclass[i].class;
4118 input_line_pointer += syntaxclass[i].len;
4119 break;
4120 }
4121 }
4122
4123 if (i == ARRAY_SIZE (syntaxclass))
4124 {
4125 as_bad ("missing syntax class");
4126 ignore_rest_of_line ();
4127 return;
4128 }
4129 }
4130
4131 SKIP_WHITESPACE ();
4132
4133 if (*input_line_pointer == '|')
4134 input_line_pointer++;
4135 else
4136 break;
4137 }
4138
4139 demand_empty_rest_of_line ();
4140
4141 einsn->name = insn_name;
4142 einsn->major = major_opcode;
4143 einsn->minor = sub_opcode;
4144 einsn->syntax = syntax_class;
4145 einsn->modsyn = syntax_class_modifiers;
4146 einsn->suffix = suffix_class;
4147 einsn->flags = syntax_class
4148 | (syntax_class_modifiers & ARC_OP1_IMM_IMPLIED ? 0x10 : 0);
4149}
4150
4151/* Generate an extension section. */
4152
4153static int
4154arc_set_ext_seg (void)
4155{
4156 if (!arcext_section)
4157 {
4158 arcext_section = subseg_new (".arcextmap", 0);
4159 bfd_set_section_flags (stdoutput, arcext_section,
4160 SEC_READONLY | SEC_HAS_CONTENTS);
4161 }
4162 else
4163 subseg_set (arcext_section, 0);
4164 return 1;
4165}
4166
4167/* Create an extension instruction description in the arc extension
4168 section of the output file.
4169 The structure for an instruction is like this:
4170 [0]: Length of the record.
4171 [1]: Type of the record.
4172
4173 [2]: Major opcode.
4174 [3]: Sub-opcode.
4175 [4]: Syntax (flags).
4176 [5]+ Name instruction.
4177
4178 The sequence is terminated by an empty entry. */
4179
4180static void
4181create_extinst_section (extInstruction_t *einsn)
4182{
4183
4184 segT old_sec = now_seg;
4185 int old_subsec = now_subseg;
4186 char *p;
4187 int name_len = strlen (einsn->name);
4188
4189 arc_set_ext_seg ();
4190
4191 p = frag_more (1);
4192 *p = 5 + name_len + 1;
4193 p = frag_more (1);
4194 *p = EXT_INSTRUCTION;
4195 p = frag_more (1);
4196 *p = einsn->major;
4197 p = frag_more (1);
4198 *p = einsn->minor;
4199 p = frag_more (1);
4200 *p = einsn->flags;
4201 p = frag_more (name_len + 1);
4202 strcpy (p, einsn->name);
4203
4204 subseg_set (old_sec, old_subsec);
4205}
4206
4207/* Handler .extinstruction pseudo-op. */
4208
4209static void
4210arc_extinsn (int ignore ATTRIBUTE_UNUSED)
4211{
4212 extInstruction_t einsn;
4213 struct arc_opcode *arc_ext_opcodes;
4214 const char *errmsg = NULL;
4215 unsigned char moplow, mophigh;
4216
4217 memset (&einsn, 0, sizeof (einsn));
4218 tokenize_extinsn (&einsn);
4219
4220 /* Check if the name is already used. */
4221 if (arc_find_opcode (einsn.name))
4222 as_warn (_("Pseudocode already used %s"), einsn.name);
4223
4224 /* Check the opcode ranges. */
4225 moplow = 0x05;
4226 mophigh = (arc_target & (ARC_OPCODE_ARCv2EM
4227 | ARC_OPCODE_ARCv2HS)) ? 0x07 : 0x0a;
4228
4229 if ((einsn.major > mophigh) || (einsn.major < moplow))
4230 as_fatal (_("major opcode not in range [0x%02x - 0x%02x]"), moplow, mophigh);
4231
4232 if ((einsn.minor > 0x3f) && (einsn.major != 0x0a)
4233 && (einsn.major != 5) && (einsn.major != 9))
4234 as_fatal (_("minor opcode not in range [0x00 - 0x3f]"));
4235
945e0f82 4236 switch (einsn.syntax & ARC_SYNTAX_MASK)
b99747ae
CZ
4237 {
4238 case ARC_SYNTAX_3OP:
4239 if (einsn.modsyn & ARC_OP1_IMM_IMPLIED)
4240 as_fatal (_("Improper use of OP1_IMM_IMPLIED"));
4241 break;
4242 case ARC_SYNTAX_2OP:
945e0f82
CZ
4243 case ARC_SYNTAX_1OP:
4244 case ARC_SYNTAX_NOP:
b99747ae
CZ
4245 if (einsn.modsyn & ARC_OP1_MUST_BE_IMM)
4246 as_fatal (_("Improper use of OP1_MUST_BE_IMM"));
4247 break;
4248 default:
4249 break;
4250 }
4251
4252 arc_ext_opcodes = arcExtMap_genOpcode (&einsn, arc_target, &errmsg);
4253 if (arc_ext_opcodes == NULL)
4254 {
4255 if (errmsg)
4256 as_fatal ("%s", errmsg);
4257 else
4258 as_fatal (_("Couldn't generate extension instruction opcodes"));
4259 }
4260 else if (errmsg)
4261 as_warn ("%s", errmsg);
4262
4263 /* Insert the extension instruction. */
4264 arc_insert_opcode ((const struct arc_opcode *) arc_ext_opcodes);
4265
4266 create_extinst_section (&einsn);
4267}
4268
f36e33da
CZ
4269static void
4270tokenize_extregister (extRegister_t *ereg, int opertype)
4271{
4272 char *name;
4273 char *mode;
4274 char c;
4275 char *p;
4276 int number, imode = 0;
4277 bfd_boolean isCore_p = (opertype == EXT_CORE_REGISTER) ? TRUE : FALSE;
4278 bfd_boolean isReg_p = (opertype == EXT_CORE_REGISTER
4279 || opertype == EXT_AUX_REGISTER) ? TRUE : FALSE;
4280
4281 /* 1st: get register name. */
4282 SKIP_WHITESPACE ();
4283 p = input_line_pointer;
4284 c = get_symbol_name (&p);
4285
4286 name = xstrdup (p);
4287 restore_line_pointer (c);
4288
4289 /* 2nd: get register number. */
4290 SKIP_WHITESPACE ();
4291
4292 if (*input_line_pointer != ',')
4293 {
4294 as_bad (_("expected comma after register name"));
4295 ignore_rest_of_line ();
4296 free (name);
4297 return;
4298 }
4299 input_line_pointer++;
4300 number = get_absolute_expression ();
4301
4302 if (number < 0)
4303 {
4304 as_bad (_("negative operand number %d"), number);
4305 ignore_rest_of_line ();
4306 free (name);
4307 return;
4308 }
4309
4310 if (isReg_p)
4311 {
4312 /* 3rd: get register mode. */
4313 SKIP_WHITESPACE ();
4314
4315 if (*input_line_pointer != ',')
4316 {
4317 as_bad (_("expected comma after register number"));
4318 ignore_rest_of_line ();
4319 free (name);
4320 return;
4321 }
4322
4323 input_line_pointer++;
4324 mode = input_line_pointer;
4325
4326 if (!strncmp (mode, "r|w", 3))
4327 {
4328 imode = 0;
4329 input_line_pointer += 3;
4330 }
4331 else if (!strncmp (mode, "r", 1))
4332 {
4333 imode = ARC_REGISTER_READONLY;
4334 input_line_pointer += 1;
4335 }
4336 else if (strncmp (mode, "w", 1))
4337 {
4338 as_bad (_("invalid mode"));
4339 ignore_rest_of_line ();
4340 free (name);
4341 return;
4342 }
4343 else
4344 {
4345 imode = ARC_REGISTER_WRITEONLY;
4346 input_line_pointer += 1;
4347 }
4348 }
4349
4350 if (isCore_p)
4351 {
4352 /* 4th: get core register shortcut. */
4353 SKIP_WHITESPACE ();
4354 if (*input_line_pointer != ',')
4355 {
4356 as_bad (_("expected comma after register mode"));
4357 ignore_rest_of_line ();
4358 free (name);
4359 return;
4360 }
4361
4362 input_line_pointer++;
4363
4364 if (!strncmp (input_line_pointer, "cannot_shortcut", 15))
4365 {
4366 imode |= ARC_REGISTER_NOSHORT_CUT;
4367 input_line_pointer += 15;
4368 }
4369 else if (strncmp (input_line_pointer, "can_shortcut", 12))
4370 {
4371 as_bad (_("shortcut designator invalid"));
4372 ignore_rest_of_line ();
4373 free (name);
4374 return;
4375 }
4376 else
4377 {
4378 input_line_pointer += 12;
4379 }
4380 }
4381 demand_empty_rest_of_line ();
4382
4383 ereg->name = name;
4384 ereg->number = number;
4385 ereg->imode = imode;
4386}
4387
4388/* Create an extension register/condition description in the arc
4389 extension section of the output file.
4390
4391 The structure for an instruction is like this:
4392 [0]: Length of the record.
4393 [1]: Type of the record.
4394
4395 For core regs and condition codes:
4396 [2]: Value.
4397 [3]+ Name.
4398
4399 For auxilirary registers:
4400 [2..5]: Value.
4401 [6]+ Name
4402
4403 The sequence is terminated by an empty entry. */
4404
4405static void
4406create_extcore_section (extRegister_t *ereg, int opertype)
4407{
4408 segT old_sec = now_seg;
4409 int old_subsec = now_subseg;
4410 char *p;
4411 int name_len = strlen (ereg->name);
4412
4413 arc_set_ext_seg ();
4414
4415 switch (opertype)
4416 {
4417 case EXT_COND_CODE:
4418 case EXT_CORE_REGISTER:
4419 p = frag_more (1);
4420 *p = 3 + name_len + 1;
4421 p = frag_more (1);
4422 *p = opertype;
4423 p = frag_more (1);
4424 *p = ereg->number;
4425 break;
4426 case EXT_AUX_REGISTER:
4427 p = frag_more (1);
4428 *p = 6 + name_len + 1;
4429 p = frag_more (1);
4430 *p = EXT_AUX_REGISTER;
4431 p = frag_more (1);
4432 *p = (ereg->number >> 24) & 0xff;
4433 p = frag_more (1);
4434 *p = (ereg->number >> 16) & 0xff;
4435 p = frag_more (1);
4436 *p = (ereg->number >> 8) & 0xff;
4437 p = frag_more (1);
4438 *p = (ereg->number) & 0xff;
4439 break;
4440 default:
4441 break;
4442 }
4443
4444 p = frag_more (name_len + 1);
4445 strcpy (p, ereg->name);
4446
4447 subseg_set (old_sec, old_subsec);
4448}
4449
4450/* Handler .extCoreRegister pseudo-op. */
4451
4452static void
4453arc_extcorereg (int opertype)
4454{
4455 extRegister_t ereg;
4456 struct arc_aux_reg *auxr;
4457 const char *retval;
4458 struct arc_flag_operand *ccode;
4459
4460 memset (&ereg, 0, sizeof (ereg));
4461 tokenize_extregister (&ereg, opertype);
4462
4463 switch (opertype)
4464 {
4465 case EXT_CORE_REGISTER:
4466 /* Core register. */
4467 if (ereg.number > 60)
4468 as_bad (_("core register %s value (%d) too large"), ereg.name,
4469 ereg.number);
4470 declare_register (ereg.name, ereg.number);
4471 break;
4472 case EXT_AUX_REGISTER:
4473 /* Auxiliary register. */
4474 auxr = xmalloc (sizeof (struct arc_aux_reg));
4475 auxr->name = ereg.name;
4476 auxr->cpu = arc_target;
4477 auxr->subclass = NONE;
4478 auxr->address = ereg.number;
4479 retval = hash_insert (arc_aux_hash, auxr->name, (void *) auxr);
4480 if (retval)
4481 as_fatal (_("internal error: can't hash aux register '%s': %s"),
4482 auxr->name, retval);
4483 break;
4484 case EXT_COND_CODE:
4485 /* Condition code. */
4486 if (ereg.number > 31)
4487 as_bad (_("condition code %s value (%d) too large"), ereg.name,
4488 ereg.number);
4489 ext_condcode.size ++;
4490 ext_condcode.arc_ext_condcode =
4491 xrealloc (ext_condcode.arc_ext_condcode,
4492 (ext_condcode.size + 1) * sizeof (struct arc_flag_operand));
4493 if (ext_condcode.arc_ext_condcode == NULL)
4494 as_fatal (_("Virtual memory exhausted"));
4495
4496 ccode = ext_condcode.arc_ext_condcode + ext_condcode.size - 1;
4497 ccode->name = ereg.name;
4498 ccode->code = ereg.number;
4499 ccode->bits = 5;
4500 ccode->shift = 0;
4501 ccode->favail = 0; /* not used. */
4502 ccode++;
4503 memset (ccode, 0, sizeof (struct arc_flag_operand));
4504 break;
4505 default:
4506 as_bad (_("Unknown extension"));
4507 break;
4508 }
4509 create_extcore_section (&ereg, opertype);
4510}
4511
b99747ae
CZ
4512/* Local variables:
4513 eval: (c-set-style "gnu")
4514 indent-tabs-mode: t
4515 End: */