]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/config/tc-i386.c
CSKY: Support two operands form for bloop.
[thirdparty/binutils-gdb.git] / gas / config / tc-i386.c
CommitLineData
b534c6d3 1/* tc-i386.c -- Assemble code for the Intel 80386
b3adc24a 2 Copyright (C) 1989-2020 Free Software Foundation, Inc.
252b5132
RH
3
4 This file is part of GAS, the GNU Assembler.
5
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
ec2655a6 8 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
9 any later version.
10
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
252b5132 20
47926f60
KH
21/* Intel 80386 machine specific gas.
22 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
3e73aa7c 23 x86_64 support by Jan Hubicka (jh@suse.cz)
0f10071e 24 VIA PadLock support by Michal Ludvig (mludvig@suse.cz)
47926f60
KH
25 Bugs & suggestions are completely welcome. This is free software.
26 Please help us make it better. */
252b5132 27
252b5132 28#include "as.h"
3882b010 29#include "safe-ctype.h"
252b5132 30#include "subsegs.h"
316e2c05 31#include "dwarf2dbg.h"
54cfded0 32#include "dw2gencfi.h"
d2b2c203 33#include "elf/x86-64.h"
40fb9820 34#include "opcodes/i386-init.h"
252b5132 35
41fd2579
L
36#ifdef HAVE_LIMITS_H
37#include <limits.h>
38#else
39#ifdef HAVE_SYS_PARAM_H
40#include <sys/param.h>
41#endif
42#ifndef INT_MAX
43#define INT_MAX (int) (((unsigned) (-1)) >> 1)
44#endif
45#endif
46
c3332e24 47#ifndef INFER_ADDR_PREFIX
eecb386c 48#define INFER_ADDR_PREFIX 1
c3332e24
AM
49#endif
50
29b0f896
AM
51#ifndef DEFAULT_ARCH
52#define DEFAULT_ARCH "i386"
246fcdee 53#endif
252b5132 54
edde18a5
AM
55#ifndef INLINE
56#if __GNUC__ >= 2
57#define INLINE __inline__
58#else
59#define INLINE
60#endif
61#endif
62
6305a203
L
63/* Prefixes will be emitted in the order defined below.
64 WAIT_PREFIX must be the first prefix since FWAIT is really is an
65 instruction, and so must come before any prefixes.
66 The preferred prefix order is SEG_PREFIX, ADDR_PREFIX, DATA_PREFIX,
42164a71 67 REP_PREFIX/HLE_PREFIX, LOCK_PREFIX. */
6305a203
L
68#define WAIT_PREFIX 0
69#define SEG_PREFIX 1
70#define ADDR_PREFIX 2
71#define DATA_PREFIX 3
c32fa91d 72#define REP_PREFIX 4
42164a71 73#define HLE_PREFIX REP_PREFIX
7e8b059b 74#define BND_PREFIX REP_PREFIX
c32fa91d 75#define LOCK_PREFIX 5
4e9ac44a
L
76#define REX_PREFIX 6 /* must come last. */
77#define MAX_PREFIXES 7 /* max prefixes per opcode */
6305a203
L
78
79/* we define the syntax here (modulo base,index,scale syntax) */
80#define REGISTER_PREFIX '%'
81#define IMMEDIATE_PREFIX '$'
82#define ABSOLUTE_PREFIX '*'
83
84/* these are the instruction mnemonic suffixes in AT&T syntax or
85 memory operand size in Intel syntax. */
86#define WORD_MNEM_SUFFIX 'w'
87#define BYTE_MNEM_SUFFIX 'b'
88#define SHORT_MNEM_SUFFIX 's'
89#define LONG_MNEM_SUFFIX 'l'
90#define QWORD_MNEM_SUFFIX 'q'
6305a203
L
91/* Intel Syntax. Use a non-ascii letter since since it never appears
92 in instructions. */
93#define LONG_DOUBLE_MNEM_SUFFIX '\1'
94
95#define END_OF_INSN '\0'
96
79dec6b7
JB
97/* This matches the C -> StaticRounding alias in the opcode table. */
98#define commutative staticrounding
99
6305a203
L
100/*
101 'templates' is for grouping together 'template' structures for opcodes
102 of the same name. This is only used for storing the insns in the grand
103 ole hash table of insns.
104 The templates themselves start at START and range up to (but not including)
105 END.
106 */
107typedef struct
108{
d3ce72d0
NC
109 const insn_template *start;
110 const insn_template *end;
6305a203
L
111}
112templates;
113
114/* 386 operand encoding bytes: see 386 book for details of this. */
115typedef struct
116{
117 unsigned int regmem; /* codes register or memory operand */
118 unsigned int reg; /* codes register operand (or extended opcode) */
119 unsigned int mode; /* how to interpret regmem & reg */
120}
121modrm_byte;
122
123/* x86-64 extension prefix. */
124typedef int rex_byte;
125
6305a203
L
126/* 386 opcode byte to code indirect addressing. */
127typedef struct
128{
129 unsigned base;
130 unsigned index;
131 unsigned scale;
132}
133sib_byte;
134
6305a203
L
135/* x86 arch names, types and features */
136typedef struct
137{
138 const char *name; /* arch name */
8a2c8fef 139 unsigned int len; /* arch string length */
6305a203
L
140 enum processor_type type; /* arch type */
141 i386_cpu_flags flags; /* cpu feature flags */
8a2c8fef 142 unsigned int skip; /* show_arch should skip this. */
6305a203
L
143}
144arch_entry;
145
293f5f65
L
146/* Used to turn off indicated flags. */
147typedef struct
148{
149 const char *name; /* arch name */
150 unsigned int len; /* arch string length */
151 i386_cpu_flags flags; /* cpu feature flags */
152}
153noarch_entry;
154
78f12dd3 155static void update_code_flag (int, int);
e3bb37b5
L
156static void set_code_flag (int);
157static void set_16bit_gcc_code_flag (int);
158static void set_intel_syntax (int);
1efbbeb4 159static void set_intel_mnemonic (int);
db51cc60 160static void set_allow_index_reg (int);
7bab8ab5 161static void set_check (int);
e3bb37b5 162static void set_cpu_arch (int);
6482c264 163#ifdef TE_PE
e3bb37b5 164static void pe_directive_secrel (int);
6482c264 165#endif
e3bb37b5
L
166static void signed_cons (int);
167static char *output_invalid (int c);
ee86248c
JB
168static int i386_finalize_immediate (segT, expressionS *, i386_operand_type,
169 const char *);
170static int i386_finalize_displacement (segT, expressionS *, i386_operand_type,
171 const char *);
a7619375 172static int i386_att_operand (char *);
e3bb37b5 173static int i386_intel_operand (char *, int);
ee86248c
JB
174static int i386_intel_simplify (expressionS *);
175static int i386_intel_parse_name (const char *, expressionS *);
e3bb37b5
L
176static const reg_entry *parse_register (char *, char **);
177static char *parse_insn (char *, char *);
178static char *parse_operands (char *, const char *);
179static void swap_operands (void);
4d456e3d 180static void swap_2_operands (int, int);
48bcea9f 181static enum flag_code i386_addressing_mode (void);
e3bb37b5
L
182static void optimize_imm (void);
183static void optimize_disp (void);
83b16ac6 184static const insn_template *match_template (char);
e3bb37b5
L
185static int check_string (void);
186static int process_suffix (void);
187static int check_byte_reg (void);
188static int check_long_reg (void);
189static int check_qword_reg (void);
190static int check_word_reg (void);
191static int finalize_imm (void);
192static int process_operands (void);
193static const seg_entry *build_modrm_byte (void);
194static void output_insn (void);
195static void output_imm (fragS *, offsetT);
196static void output_disp (fragS *, offsetT);
29b0f896 197#ifndef I386COFF
e3bb37b5 198static void s_bss (int);
252b5132 199#endif
17d4e2a2
L
200#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
201static void handle_large_common (int small ATTRIBUTE_UNUSED);
b4a3a7b4
L
202
203/* GNU_PROPERTY_X86_ISA_1_USED. */
204static unsigned int x86_isa_1_used;
205/* GNU_PROPERTY_X86_FEATURE_2_USED. */
206static unsigned int x86_feature_2_used;
207/* Generate x86 used ISA and feature properties. */
208static unsigned int x86_used_note = DEFAULT_X86_USED_NOTE;
17d4e2a2 209#endif
252b5132 210
a847613f 211static const char *default_arch = DEFAULT_ARCH;
3e73aa7c 212
8a6fb3f9
JB
213/* parse_register() returns this when a register alias cannot be used. */
214static const reg_entry bad_reg = { "<bad>", OPERAND_TYPE_NONE, 0, 0,
215 { Dw2Inval, Dw2Inval } };
216
43234a1e
L
217/* This struct describes rounding control and SAE in the instruction. */
218struct RC_Operation
219{
220 enum rc_type
221 {
222 rne = 0,
223 rd,
224 ru,
225 rz,
226 saeonly
227 } type;
228 int operand;
229};
230
231static struct RC_Operation rc_op;
232
233/* The struct describes masking, applied to OPERAND in the instruction.
234 MASK is a pointer to the corresponding mask register. ZEROING tells
235 whether merging or zeroing mask is used. */
236struct Mask_Operation
237{
238 const reg_entry *mask;
239 unsigned int zeroing;
240 /* The operand where this operation is associated. */
241 int operand;
242};
243
244static struct Mask_Operation mask_op;
245
246/* The struct describes broadcasting, applied to OPERAND. FACTOR is
247 broadcast factor. */
248struct Broadcast_Operation
249{
8e6e0792 250 /* Type of broadcast: {1to2}, {1to4}, {1to8}, or {1to16}. */
43234a1e
L
251 int type;
252
253 /* Index of broadcasted operand. */
254 int operand;
4a1b91ea
L
255
256 /* Number of bytes to broadcast. */
257 int bytes;
43234a1e
L
258};
259
260static struct Broadcast_Operation broadcast_op;
261
c0f3af97
L
262/* VEX prefix. */
263typedef struct
264{
43234a1e
L
265 /* VEX prefix is either 2 byte or 3 byte. EVEX is 4 byte. */
266 unsigned char bytes[4];
c0f3af97
L
267 unsigned int length;
268 /* Destination or source register specifier. */
269 const reg_entry *register_specifier;
270} vex_prefix;
271
252b5132 272/* 'md_assemble ()' gathers together information and puts it into a
47926f60 273 i386_insn. */
252b5132 274
520dc8e8
AM
275union i386_op
276 {
277 expressionS *disps;
278 expressionS *imms;
279 const reg_entry *regs;
280 };
281
a65babc9
L
282enum i386_error
283 {
86e026a4 284 operand_size_mismatch,
a65babc9
L
285 operand_type_mismatch,
286 register_type_mismatch,
287 number_of_operands_mismatch,
288 invalid_instruction_suffix,
289 bad_imm4,
a65babc9
L
290 unsupported_with_intel_mnemonic,
291 unsupported_syntax,
6c30d220 292 unsupported,
260cd341 293 invalid_sib_address,
6c30d220 294 invalid_vsib_address,
7bab8ab5 295 invalid_vector_register_set,
260cd341 296 invalid_tmm_register_set,
43234a1e
L
297 unsupported_vector_index_register,
298 unsupported_broadcast,
43234a1e
L
299 broadcast_needed,
300 unsupported_masking,
301 mask_not_on_destination,
302 no_default_mask,
303 unsupported_rc_sae,
304 rc_sae_operand_not_last_imm,
305 invalid_register_operand,
a65babc9
L
306 };
307
252b5132
RH
308struct _i386_insn
309 {
47926f60 310 /* TM holds the template for the insn were currently assembling. */
d3ce72d0 311 insn_template tm;
252b5132 312
7d5e4556
L
313 /* SUFFIX holds the instruction size suffix for byte, word, dword
314 or qword, if given. */
252b5132
RH
315 char suffix;
316
47926f60 317 /* OPERANDS gives the number of given operands. */
252b5132
RH
318 unsigned int operands;
319
320 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
321 of given register, displacement, memory operands and immediate
47926f60 322 operands. */
252b5132
RH
323 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
324
325 /* TYPES [i] is the type (see above #defines) which tells us how to
520dc8e8 326 use OP[i] for the corresponding operand. */
40fb9820 327 i386_operand_type types[MAX_OPERANDS];
252b5132 328
520dc8e8
AM
329 /* Displacement expression, immediate expression, or register for each
330 operand. */
331 union i386_op op[MAX_OPERANDS];
252b5132 332
3e73aa7c
JH
333 /* Flags for operands. */
334 unsigned int flags[MAX_OPERANDS];
335#define Operand_PCrel 1
c48dadc9 336#define Operand_Mem 2
3e73aa7c 337
252b5132 338 /* Relocation type for operand */
f86103b7 339 enum bfd_reloc_code_real reloc[MAX_OPERANDS];
252b5132 340
252b5132
RH
341 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
342 the base index byte below. */
343 const reg_entry *base_reg;
344 const reg_entry *index_reg;
345 unsigned int log2_scale_factor;
346
347 /* SEG gives the seg_entries of this insn. They are zero unless
47926f60 348 explicit segment overrides are given. */
ce8a8b2f 349 const seg_entry *seg[2];
252b5132 350
8325cc63
JB
351 /* Copied first memory operand string, for re-checking. */
352 char *memop1_string;
353
252b5132
RH
354 /* PREFIX holds all the given prefix opcodes (usually null).
355 PREFIXES is the number of prefix opcodes. */
356 unsigned int prefixes;
357 unsigned char prefix[MAX_PREFIXES];
358
50128d0c
JB
359 /* Register is in low 3 bits of opcode. */
360 bfd_boolean short_form;
361
6f2f06be
JB
362 /* The operand to a branch insn indicates an absolute branch. */
363 bfd_boolean jumpabsolute;
364
921eafea
L
365 /* Extended states. */
366 enum
367 {
368 /* Use MMX state. */
369 xstate_mmx = 1 << 0,
370 /* Use XMM state. */
371 xstate_xmm = 1 << 1,
372 /* Use YMM state. */
373 xstate_ymm = 1 << 2 | xstate_xmm,
374 /* Use ZMM state. */
375 xstate_zmm = 1 << 3 | xstate_ymm,
376 /* Use TMM state. */
377 xstate_tmm = 1 << 4
378 } xstate;
260cd341 379
e379e5f3
L
380 /* Has GOTPC or TLS relocation. */
381 bfd_boolean has_gotpc_tls_reloc;
382
252b5132 383 /* RM and SIB are the modrm byte and the sib byte where the
c1e679ec 384 addressing modes of this insn are encoded. */
252b5132 385 modrm_byte rm;
3e73aa7c 386 rex_byte rex;
43234a1e 387 rex_byte vrex;
252b5132 388 sib_byte sib;
c0f3af97 389 vex_prefix vex;
b6169b20 390
43234a1e
L
391 /* Masking attributes. */
392 struct Mask_Operation *mask;
393
394 /* Rounding control and SAE attributes. */
395 struct RC_Operation *rounding;
396
397 /* Broadcasting attributes. */
398 struct Broadcast_Operation *broadcast;
399
400 /* Compressed disp8*N attribute. */
401 unsigned int memshift;
402
86fa6981
L
403 /* Prefer load or store in encoding. */
404 enum
405 {
406 dir_encoding_default = 0,
407 dir_encoding_load,
64c49ab3
JB
408 dir_encoding_store,
409 dir_encoding_swap
86fa6981 410 } dir_encoding;
891edac4 411
41eb8e88 412 /* Prefer 8bit, 16bit, 32bit displacement in encoding. */
a501d77e
L
413 enum
414 {
415 disp_encoding_default = 0,
416 disp_encoding_8bit,
41eb8e88 417 disp_encoding_16bit,
a501d77e
L
418 disp_encoding_32bit
419 } disp_encoding;
f8a5c266 420
6b6b6807
L
421 /* Prefer the REX byte in encoding. */
422 bfd_boolean rex_encoding;
423
b6f8c7c4
L
424 /* Disable instruction size optimization. */
425 bfd_boolean no_optimize;
426
86fa6981
L
427 /* How to encode vector instructions. */
428 enum
429 {
430 vex_encoding_default = 0,
42e04b36 431 vex_encoding_vex,
86fa6981 432 vex_encoding_vex3,
da4977e0
JB
433 vex_encoding_evex,
434 vex_encoding_error
86fa6981
L
435 } vec_encoding;
436
d5de92cf
L
437 /* REP prefix. */
438 const char *rep_prefix;
439
165de32a
L
440 /* HLE prefix. */
441 const char *hle_prefix;
42164a71 442
7e8b059b
L
443 /* Have BND prefix. */
444 const char *bnd_prefix;
445
04ef582a
L
446 /* Have NOTRACK prefix. */
447 const char *notrack_prefix;
448
891edac4 449 /* Error message. */
a65babc9 450 enum i386_error error;
252b5132
RH
451 };
452
453typedef struct _i386_insn i386_insn;
454
43234a1e
L
455/* Link RC type with corresponding string, that'll be looked for in
456 asm. */
457struct RC_name
458{
459 enum rc_type type;
460 const char *name;
461 unsigned int len;
462};
463
464static const struct RC_name RC_NamesTable[] =
465{
466 { rne, STRING_COMMA_LEN ("rn-sae") },
467 { rd, STRING_COMMA_LEN ("rd-sae") },
468 { ru, STRING_COMMA_LEN ("ru-sae") },
469 { rz, STRING_COMMA_LEN ("rz-sae") },
470 { saeonly, STRING_COMMA_LEN ("sae") },
471};
472
252b5132
RH
473/* List of chars besides those in app.c:symbol_chars that can start an
474 operand. Used to prevent the scrubber eating vital white-space. */
86fa6981 475const char extra_symbol_chars[] = "*%-([{}"
252b5132 476#ifdef LEX_AT
32137342
NC
477 "@"
478#endif
479#ifdef LEX_QM
480 "?"
252b5132 481#endif
32137342 482 ;
252b5132 483
b3983e5f
JB
484#if ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) \
485 && !defined (TE_GNU) \
486 && !defined (TE_LINUX) \
487 && !defined (TE_FreeBSD) \
488 && !defined (TE_DragonFly) \
489 && !defined (TE_NetBSD))
252b5132 490/* This array holds the chars that always start a comment. If the
b3b91714
AM
491 pre-processor is disabled, these aren't very useful. The option
492 --divide will remove '/' from this list. */
493const char *i386_comment_chars = "#/";
494#define SVR4_COMMENT_CHARS 1
252b5132 495#define PREFIX_SEPARATOR '\\'
252b5132 496
b3b91714
AM
497#else
498const char *i386_comment_chars = "#";
499#define PREFIX_SEPARATOR '/'
500#endif
501
252b5132
RH
502/* This array holds the chars that only start a comment at the beginning of
503 a line. If the line seems to have the form '# 123 filename'
ce8a8b2f
AM
504 .line and .file directives will appear in the pre-processed output.
505 Note that input_file.c hand checks for '#' at the beginning of the
252b5132 506 first line of the input file. This is because the compiler outputs
ce8a8b2f
AM
507 #NO_APP at the beginning of its output.
508 Also note that comments started like this one will always work if
252b5132 509 '/' isn't otherwise defined. */
b3b91714 510const char line_comment_chars[] = "#/";
252b5132 511
63a0b638 512const char line_separator_chars[] = ";";
252b5132 513
ce8a8b2f
AM
514/* Chars that can be used to separate mant from exp in floating point
515 nums. */
252b5132
RH
516const char EXP_CHARS[] = "eE";
517
ce8a8b2f
AM
518/* Chars that mean this number is a floating point constant
519 As in 0f12.456
520 or 0d1.2345e12. */
252b5132
RH
521const char FLT_CHARS[] = "fFdDxX";
522
ce8a8b2f 523/* Tables for lexical analysis. */
252b5132
RH
524static char mnemonic_chars[256];
525static char register_chars[256];
526static char operand_chars[256];
527static char identifier_chars[256];
528static char digit_chars[256];
529
ce8a8b2f 530/* Lexical macros. */
252b5132
RH
531#define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
532#define is_operand_char(x) (operand_chars[(unsigned char) x])
533#define is_register_char(x) (register_chars[(unsigned char) x])
534#define is_space_char(x) ((x) == ' ')
535#define is_identifier_char(x) (identifier_chars[(unsigned char) x])
536#define is_digit_char(x) (digit_chars[(unsigned char) x])
537
0234cb7c 538/* All non-digit non-letter characters that may occur in an operand. */
252b5132
RH
539static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
540
541/* md_assemble() always leaves the strings it's passed unaltered. To
542 effect this we maintain a stack of saved characters that we've smashed
543 with '\0's (indicating end of strings for various sub-fields of the
47926f60 544 assembler instruction). */
252b5132 545static char save_stack[32];
ce8a8b2f 546static char *save_stack_p;
252b5132
RH
547#define END_STRING_AND_SAVE(s) \
548 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
549#define RESTORE_END_STRING(s) \
550 do { *(s) = *--save_stack_p; } while (0)
551
47926f60 552/* The instruction we're assembling. */
252b5132
RH
553static i386_insn i;
554
555/* Possible templates for current insn. */
556static const templates *current_templates;
557
31b2323c
L
558/* Per instruction expressionS buffers: max displacements & immediates. */
559static expressionS disp_expressions[MAX_MEMORY_OPERANDS];
560static expressionS im_expressions[MAX_IMMEDIATE_OPERANDS];
252b5132 561
47926f60 562/* Current operand we are working on. */
ee86248c 563static int this_operand = -1;
252b5132 564
3e73aa7c
JH
565/* We support four different modes. FLAG_CODE variable is used to distinguish
566 these. */
567
568enum flag_code {
569 CODE_32BIT,
570 CODE_16BIT,
571 CODE_64BIT };
572
573static enum flag_code flag_code;
4fa24527 574static unsigned int object_64bit;
862be3fb 575static unsigned int disallow_64bit_reloc;
3e73aa7c 576static int use_rela_relocations = 0;
e379e5f3
L
577/* __tls_get_addr/___tls_get_addr symbol for TLS. */
578static const char *tls_get_addr;
3e73aa7c 579
7af8ed2d
NC
580#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
581 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
582 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
583
351f65ca
L
584/* The ELF ABI to use. */
585enum x86_elf_abi
586{
587 I386_ABI,
7f56bc95
L
588 X86_64_ABI,
589 X86_64_X32_ABI
351f65ca
L
590};
591
592static enum x86_elf_abi x86_elf_abi = I386_ABI;
7af8ed2d 593#endif
351f65ca 594
167ad85b
TG
595#if defined (TE_PE) || defined (TE_PEP)
596/* Use big object file format. */
597static int use_big_obj = 0;
598#endif
599
8dcea932
L
600#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
601/* 1 if generating code for a shared library. */
602static int shared = 0;
603#endif
604
47926f60
KH
605/* 1 for intel syntax,
606 0 if att syntax. */
607static int intel_syntax = 0;
252b5132 608
4b5aaf5f
L
609static enum x86_64_isa
610{
611 amd64 = 1, /* AMD64 ISA. */
612 intel64 /* Intel64 ISA. */
613} isa64;
e89c5eaa 614
1efbbeb4
L
615/* 1 for intel mnemonic,
616 0 if att mnemonic. */
617static int intel_mnemonic = !SYSV386_COMPAT;
618
a60de03c
JB
619/* 1 if pseudo registers are permitted. */
620static int allow_pseudo_reg = 0;
621
47926f60
KH
622/* 1 if register prefix % not required. */
623static int allow_naked_reg = 0;
252b5132 624
33eaf5de 625/* 1 if the assembler should add BND prefix for all control-transferring
7e8b059b
L
626 instructions supporting it, even if this prefix wasn't specified
627 explicitly. */
628static int add_bnd_prefix = 0;
629
ba104c83 630/* 1 if pseudo index register, eiz/riz, is allowed . */
db51cc60
L
631static int allow_index_reg = 0;
632
d022bddd
IT
633/* 1 if the assembler should ignore LOCK prefix, even if it was
634 specified explicitly. */
635static int omit_lock_prefix = 0;
636
e4e00185
AS
637/* 1 if the assembler should encode lfence, mfence, and sfence as
638 "lock addl $0, (%{re}sp)". */
639static int avoid_fence = 0;
640
ae531041
L
641/* 1 if lfence should be inserted after every load. */
642static int lfence_after_load = 0;
643
644/* Non-zero if lfence should be inserted before indirect branch. */
645static enum lfence_before_indirect_branch_kind
646 {
647 lfence_branch_none = 0,
648 lfence_branch_register,
649 lfence_branch_memory,
650 lfence_branch_all
651 }
652lfence_before_indirect_branch;
653
654/* Non-zero if lfence should be inserted before ret. */
655static enum lfence_before_ret_kind
656 {
657 lfence_before_ret_none = 0,
658 lfence_before_ret_not,
a09f656b 659 lfence_before_ret_or,
660 lfence_before_ret_shl
ae531041
L
661 }
662lfence_before_ret;
663
664/* Types of previous instruction is .byte or prefix. */
e379e5f3
L
665static struct
666 {
667 segT seg;
668 const char *file;
669 const char *name;
670 unsigned int line;
671 enum last_insn_kind
672 {
673 last_insn_other = 0,
674 last_insn_directive,
675 last_insn_prefix
676 } kind;
677 } last_insn;
678
0cb4071e
L
679/* 1 if the assembler should generate relax relocations. */
680
681static int generate_relax_relocations
682 = DEFAULT_GENERATE_X86_RELAX_RELOCATIONS;
683
7bab8ab5 684static enum check_kind
daf50ae7 685 {
7bab8ab5
JB
686 check_none = 0,
687 check_warning,
688 check_error
daf50ae7 689 }
7bab8ab5 690sse_check, operand_check = check_warning;
daf50ae7 691
e379e5f3
L
692/* Non-zero if branches should be aligned within power of 2 boundary. */
693static int align_branch_power = 0;
694
695/* Types of branches to align. */
696enum align_branch_kind
697 {
698 align_branch_none = 0,
699 align_branch_jcc = 1,
700 align_branch_fused = 2,
701 align_branch_jmp = 3,
702 align_branch_call = 4,
703 align_branch_indirect = 5,
704 align_branch_ret = 6
705 };
706
707/* Type bits of branches to align. */
708enum align_branch_bit
709 {
710 align_branch_jcc_bit = 1 << align_branch_jcc,
711 align_branch_fused_bit = 1 << align_branch_fused,
712 align_branch_jmp_bit = 1 << align_branch_jmp,
713 align_branch_call_bit = 1 << align_branch_call,
714 align_branch_indirect_bit = 1 << align_branch_indirect,
715 align_branch_ret_bit = 1 << align_branch_ret
716 };
717
718static unsigned int align_branch = (align_branch_jcc_bit
719 | align_branch_fused_bit
720 | align_branch_jmp_bit);
721
79d72f45
HL
722/* Types of condition jump used by macro-fusion. */
723enum mf_jcc_kind
724 {
725 mf_jcc_jo = 0, /* base opcode 0x70 */
726 mf_jcc_jc, /* base opcode 0x72 */
727 mf_jcc_je, /* base opcode 0x74 */
728 mf_jcc_jna, /* base opcode 0x76 */
729 mf_jcc_js, /* base opcode 0x78 */
730 mf_jcc_jp, /* base opcode 0x7a */
731 mf_jcc_jl, /* base opcode 0x7c */
732 mf_jcc_jle, /* base opcode 0x7e */
733 };
734
735/* Types of compare flag-modifying insntructions used by macro-fusion. */
736enum mf_cmp_kind
737 {
738 mf_cmp_test_and, /* test/cmp */
739 mf_cmp_alu_cmp, /* add/sub/cmp */
740 mf_cmp_incdec /* inc/dec */
741 };
742
e379e5f3
L
743/* The maximum padding size for fused jcc. CMP like instruction can
744 be 9 bytes and jcc can be 6 bytes. Leave room just in case for
745 prefixes. */
746#define MAX_FUSED_JCC_PADDING_SIZE 20
747
748/* The maximum number of prefixes added for an instruction. */
749static unsigned int align_branch_prefix_size = 5;
750
b6f8c7c4
L
751/* Optimization:
752 1. Clear the REX_W bit with register operand if possible.
753 2. Above plus use 128bit vector instruction to clear the full vector
754 register.
755 */
756static int optimize = 0;
757
758/* Optimization:
759 1. Clear the REX_W bit with register operand if possible.
760 2. Above plus use 128bit vector instruction to clear the full vector
761 register.
762 3. Above plus optimize "test{q,l,w} $imm8,%r{64,32,16}" to
763 "testb $imm7,%r8".
764 */
765static int optimize_for_space = 0;
766
2ca3ace5
L
767/* Register prefix used for error message. */
768static const char *register_prefix = "%";
769
47926f60
KH
770/* Used in 16 bit gcc mode to add an l suffix to call, ret, enter,
771 leave, push, and pop instructions so that gcc has the same stack
772 frame as in 32 bit mode. */
773static char stackop_size = '\0';
eecb386c 774
12b55ccc
L
775/* Non-zero to optimize code alignment. */
776int optimize_align_code = 1;
777
47926f60
KH
778/* Non-zero to quieten some warnings. */
779static int quiet_warnings = 0;
a38cf1db 780
47926f60
KH
781/* CPU name. */
782static const char *cpu_arch_name = NULL;
6305a203 783static char *cpu_sub_arch_name = NULL;
a38cf1db 784
47926f60 785/* CPU feature flags. */
40fb9820
L
786static i386_cpu_flags cpu_arch_flags = CPU_UNKNOWN_FLAGS;
787
ccc9c027
L
788/* If we have selected a cpu we are generating instructions for. */
789static int cpu_arch_tune_set = 0;
790
9103f4f4 791/* Cpu we are generating instructions for. */
fbf3f584 792enum processor_type cpu_arch_tune = PROCESSOR_UNKNOWN;
9103f4f4
L
793
794/* CPU feature flags of cpu we are generating instructions for. */
40fb9820 795static i386_cpu_flags cpu_arch_tune_flags;
9103f4f4 796
ccc9c027 797/* CPU instruction set architecture used. */
fbf3f584 798enum processor_type cpu_arch_isa = PROCESSOR_UNKNOWN;
ccc9c027 799
9103f4f4 800/* CPU feature flags of instruction set architecture used. */
fbf3f584 801i386_cpu_flags cpu_arch_isa_flags;
9103f4f4 802
fddf5b5b
AM
803/* If set, conditional jumps are not automatically promoted to handle
804 larger than a byte offset. */
805static unsigned int no_cond_jump_promotion = 0;
806
c0f3af97
L
807/* Encode SSE instructions with VEX prefix. */
808static unsigned int sse2avx;
809
539f890d
L
810/* Encode scalar AVX instructions with specific vector length. */
811static enum
812 {
813 vex128 = 0,
814 vex256
815 } avxscalar;
816
03751133
L
817/* Encode VEX WIG instructions with specific vex.w. */
818static enum
819 {
820 vexw0 = 0,
821 vexw1
822 } vexwig;
823
43234a1e
L
824/* Encode scalar EVEX LIG instructions with specific vector length. */
825static enum
826 {
827 evexl128 = 0,
828 evexl256,
829 evexl512
830 } evexlig;
831
832/* Encode EVEX WIG instructions with specific evex.w. */
833static enum
834 {
835 evexw0 = 0,
836 evexw1
837 } evexwig;
838
d3d3c6db
IT
839/* Value to encode in EVEX RC bits, for SAE-only instructions. */
840static enum rc_type evexrcig = rne;
841
29b0f896 842/* Pre-defined "_GLOBAL_OFFSET_TABLE_". */
87c245cc 843static symbolS *GOT_symbol;
29b0f896 844
a4447b93
RH
845/* The dwarf2 return column, adjusted for 32 or 64 bit. */
846unsigned int x86_dwarf2_return_column;
847
848/* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
849int x86_cie_data_alignment;
850
252b5132 851/* Interface to relax_segment.
fddf5b5b
AM
852 There are 3 major relax states for 386 jump insns because the
853 different types of jumps add different sizes to frags when we're
e379e5f3
L
854 figuring out what sort of jump to choose to reach a given label.
855
856 BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING are used to align
857 branches which are handled by md_estimate_size_before_relax() and
858 i386_generic_table_relax_frag(). */
252b5132 859
47926f60 860/* Types. */
93c2a809
AM
861#define UNCOND_JUMP 0
862#define COND_JUMP 1
863#define COND_JUMP86 2
e379e5f3
L
864#define BRANCH_PADDING 3
865#define BRANCH_PREFIX 4
866#define FUSED_JCC_PADDING 5
fddf5b5b 867
47926f60 868/* Sizes. */
252b5132
RH
869#define CODE16 1
870#define SMALL 0
29b0f896 871#define SMALL16 (SMALL | CODE16)
252b5132 872#define BIG 2
29b0f896 873#define BIG16 (BIG | CODE16)
252b5132
RH
874
875#ifndef INLINE
876#ifdef __GNUC__
877#define INLINE __inline__
878#else
879#define INLINE
880#endif
881#endif
882
fddf5b5b
AM
883#define ENCODE_RELAX_STATE(type, size) \
884 ((relax_substateT) (((type) << 2) | (size)))
885#define TYPE_FROM_RELAX_STATE(s) \
886 ((s) >> 2)
887#define DISP_SIZE_FROM_RELAX_STATE(s) \
888 ((((s) & 3) == BIG ? 4 : (((s) & 3) == BIG16 ? 2 : 1)))
252b5132
RH
889
890/* This table is used by relax_frag to promote short jumps to long
891 ones where necessary. SMALL (short) jumps may be promoted to BIG
892 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
893 don't allow a short jump in a 32 bit code segment to be promoted to
894 a 16 bit offset jump because it's slower (requires data size
895 prefix), and doesn't work, unless the destination is in the bottom
896 64k of the code segment (The top 16 bits of eip are zeroed). */
897
898const relax_typeS md_relax_table[] =
899{
24eab124
AM
900 /* The fields are:
901 1) most positive reach of this state,
902 2) most negative reach of this state,
93c2a809 903 3) how many bytes this mode will have in the variable part of the frag
ce8a8b2f 904 4) which index into the table to try if we can't fit into this one. */
252b5132 905
fddf5b5b 906 /* UNCOND_JUMP states. */
93c2a809
AM
907 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
908 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
909 /* dword jmp adds 4 bytes to frag:
910 0 extra opcode bytes, 4 displacement bytes. */
252b5132 911 {0, 0, 4, 0},
93c2a809
AM
912 /* word jmp adds 2 byte2 to frag:
913 0 extra opcode bytes, 2 displacement bytes. */
252b5132
RH
914 {0, 0, 2, 0},
915
93c2a809
AM
916 /* COND_JUMP states. */
917 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
918 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
919 /* dword conditionals adds 5 bytes to frag:
920 1 extra opcode byte, 4 displacement bytes. */
921 {0, 0, 5, 0},
fddf5b5b 922 /* word conditionals add 3 bytes to frag:
93c2a809
AM
923 1 extra opcode byte, 2 displacement bytes. */
924 {0, 0, 3, 0},
925
926 /* COND_JUMP86 states. */
927 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG)},
928 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG16)},
929 /* dword conditionals adds 5 bytes to frag:
930 1 extra opcode byte, 4 displacement bytes. */
931 {0, 0, 5, 0},
932 /* word conditionals add 4 bytes to frag:
933 1 displacement byte and a 3 byte long branch insn. */
934 {0, 0, 4, 0}
252b5132
RH
935};
936
9103f4f4
L
937static const arch_entry cpu_arch[] =
938{
89507696
JB
939 /* Do not replace the first two entries - i386_target_format()
940 relies on them being there in this order. */
8a2c8fef 941 { STRING_COMMA_LEN ("generic32"), PROCESSOR_GENERIC32,
293f5f65 942 CPU_GENERIC32_FLAGS, 0 },
8a2c8fef 943 { STRING_COMMA_LEN ("generic64"), PROCESSOR_GENERIC64,
293f5f65 944 CPU_GENERIC64_FLAGS, 0 },
8a2c8fef 945 { STRING_COMMA_LEN ("i8086"), PROCESSOR_UNKNOWN,
293f5f65 946 CPU_NONE_FLAGS, 0 },
8a2c8fef 947 { STRING_COMMA_LEN ("i186"), PROCESSOR_UNKNOWN,
293f5f65 948 CPU_I186_FLAGS, 0 },
8a2c8fef 949 { STRING_COMMA_LEN ("i286"), PROCESSOR_UNKNOWN,
293f5f65 950 CPU_I286_FLAGS, 0 },
8a2c8fef 951 { STRING_COMMA_LEN ("i386"), PROCESSOR_I386,
293f5f65 952 CPU_I386_FLAGS, 0 },
8a2c8fef 953 { STRING_COMMA_LEN ("i486"), PROCESSOR_I486,
293f5f65 954 CPU_I486_FLAGS, 0 },
8a2c8fef 955 { STRING_COMMA_LEN ("i586"), PROCESSOR_PENTIUM,
293f5f65 956 CPU_I586_FLAGS, 0 },
8a2c8fef 957 { STRING_COMMA_LEN ("i686"), PROCESSOR_PENTIUMPRO,
293f5f65 958 CPU_I686_FLAGS, 0 },
8a2c8fef 959 { STRING_COMMA_LEN ("pentium"), PROCESSOR_PENTIUM,
293f5f65 960 CPU_I586_FLAGS, 0 },
8a2c8fef 961 { STRING_COMMA_LEN ("pentiumpro"), PROCESSOR_PENTIUMPRO,
293f5f65 962 CPU_PENTIUMPRO_FLAGS, 0 },
8a2c8fef 963 { STRING_COMMA_LEN ("pentiumii"), PROCESSOR_PENTIUMPRO,
293f5f65 964 CPU_P2_FLAGS, 0 },
8a2c8fef 965 { STRING_COMMA_LEN ("pentiumiii"),PROCESSOR_PENTIUMPRO,
293f5f65 966 CPU_P3_FLAGS, 0 },
8a2c8fef 967 { STRING_COMMA_LEN ("pentium4"), PROCESSOR_PENTIUM4,
293f5f65 968 CPU_P4_FLAGS, 0 },
8a2c8fef 969 { STRING_COMMA_LEN ("prescott"), PROCESSOR_NOCONA,
293f5f65 970 CPU_CORE_FLAGS, 0 },
8a2c8fef 971 { STRING_COMMA_LEN ("nocona"), PROCESSOR_NOCONA,
293f5f65 972 CPU_NOCONA_FLAGS, 0 },
8a2c8fef 973 { STRING_COMMA_LEN ("yonah"), PROCESSOR_CORE,
293f5f65 974 CPU_CORE_FLAGS, 1 },
8a2c8fef 975 { STRING_COMMA_LEN ("core"), PROCESSOR_CORE,
293f5f65 976 CPU_CORE_FLAGS, 0 },
8a2c8fef 977 { STRING_COMMA_LEN ("merom"), PROCESSOR_CORE2,
293f5f65 978 CPU_CORE2_FLAGS, 1 },
8a2c8fef 979 { STRING_COMMA_LEN ("core2"), PROCESSOR_CORE2,
293f5f65 980 CPU_CORE2_FLAGS, 0 },
8a2c8fef 981 { STRING_COMMA_LEN ("corei7"), PROCESSOR_COREI7,
293f5f65 982 CPU_COREI7_FLAGS, 0 },
8a2c8fef 983 { STRING_COMMA_LEN ("l1om"), PROCESSOR_L1OM,
293f5f65 984 CPU_L1OM_FLAGS, 0 },
7a9068fe 985 { STRING_COMMA_LEN ("k1om"), PROCESSOR_K1OM,
293f5f65 986 CPU_K1OM_FLAGS, 0 },
81486035 987 { STRING_COMMA_LEN ("iamcu"), PROCESSOR_IAMCU,
293f5f65 988 CPU_IAMCU_FLAGS, 0 },
8a2c8fef 989 { STRING_COMMA_LEN ("k6"), PROCESSOR_K6,
293f5f65 990 CPU_K6_FLAGS, 0 },
8a2c8fef 991 { STRING_COMMA_LEN ("k6_2"), PROCESSOR_K6,
293f5f65 992 CPU_K6_2_FLAGS, 0 },
8a2c8fef 993 { STRING_COMMA_LEN ("athlon"), PROCESSOR_ATHLON,
293f5f65 994 CPU_ATHLON_FLAGS, 0 },
8a2c8fef 995 { STRING_COMMA_LEN ("sledgehammer"), PROCESSOR_K8,
293f5f65 996 CPU_K8_FLAGS, 1 },
8a2c8fef 997 { STRING_COMMA_LEN ("opteron"), PROCESSOR_K8,
293f5f65 998 CPU_K8_FLAGS, 0 },
8a2c8fef 999 { STRING_COMMA_LEN ("k8"), PROCESSOR_K8,
293f5f65 1000 CPU_K8_FLAGS, 0 },
8a2c8fef 1001 { STRING_COMMA_LEN ("amdfam10"), PROCESSOR_AMDFAM10,
293f5f65 1002 CPU_AMDFAM10_FLAGS, 0 },
8aedb9fe 1003 { STRING_COMMA_LEN ("bdver1"), PROCESSOR_BD,
293f5f65 1004 CPU_BDVER1_FLAGS, 0 },
8aedb9fe 1005 { STRING_COMMA_LEN ("bdver2"), PROCESSOR_BD,
293f5f65 1006 CPU_BDVER2_FLAGS, 0 },
5e5c50d3 1007 { STRING_COMMA_LEN ("bdver3"), PROCESSOR_BD,
293f5f65 1008 CPU_BDVER3_FLAGS, 0 },
c7b0bd56 1009 { STRING_COMMA_LEN ("bdver4"), PROCESSOR_BD,
293f5f65 1010 CPU_BDVER4_FLAGS, 0 },
029f3522 1011 { STRING_COMMA_LEN ("znver1"), PROCESSOR_ZNVER,
293f5f65 1012 CPU_ZNVER1_FLAGS, 0 },
a9660a6f
AP
1013 { STRING_COMMA_LEN ("znver2"), PROCESSOR_ZNVER,
1014 CPU_ZNVER2_FLAGS, 0 },
7b458c12 1015 { STRING_COMMA_LEN ("btver1"), PROCESSOR_BT,
293f5f65 1016 CPU_BTVER1_FLAGS, 0 },
7b458c12 1017 { STRING_COMMA_LEN ("btver2"), PROCESSOR_BT,
293f5f65 1018 CPU_BTVER2_FLAGS, 0 },
8a2c8fef 1019 { STRING_COMMA_LEN (".8087"), PROCESSOR_UNKNOWN,
293f5f65 1020 CPU_8087_FLAGS, 0 },
8a2c8fef 1021 { STRING_COMMA_LEN (".287"), PROCESSOR_UNKNOWN,
293f5f65 1022 CPU_287_FLAGS, 0 },
8a2c8fef 1023 { STRING_COMMA_LEN (".387"), PROCESSOR_UNKNOWN,
293f5f65 1024 CPU_387_FLAGS, 0 },
1848e567
L
1025 { STRING_COMMA_LEN (".687"), PROCESSOR_UNKNOWN,
1026 CPU_687_FLAGS, 0 },
d871f3f4
L
1027 { STRING_COMMA_LEN (".cmov"), PROCESSOR_UNKNOWN,
1028 CPU_CMOV_FLAGS, 0 },
1029 { STRING_COMMA_LEN (".fxsr"), PROCESSOR_UNKNOWN,
1030 CPU_FXSR_FLAGS, 0 },
8a2c8fef 1031 { STRING_COMMA_LEN (".mmx"), PROCESSOR_UNKNOWN,
293f5f65 1032 CPU_MMX_FLAGS, 0 },
8a2c8fef 1033 { STRING_COMMA_LEN (".sse"), PROCESSOR_UNKNOWN,
293f5f65 1034 CPU_SSE_FLAGS, 0 },
8a2c8fef 1035 { STRING_COMMA_LEN (".sse2"), PROCESSOR_UNKNOWN,
293f5f65 1036 CPU_SSE2_FLAGS, 0 },
8a2c8fef 1037 { STRING_COMMA_LEN (".sse3"), PROCESSOR_UNKNOWN,
293f5f65 1038 CPU_SSE3_FLAGS, 0 },
af5c13b0
L
1039 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN,
1040 CPU_SSE4A_FLAGS, 0 },
8a2c8fef 1041 { STRING_COMMA_LEN (".ssse3"), PROCESSOR_UNKNOWN,
293f5f65 1042 CPU_SSSE3_FLAGS, 0 },
8a2c8fef 1043 { STRING_COMMA_LEN (".sse4.1"), PROCESSOR_UNKNOWN,
293f5f65 1044 CPU_SSE4_1_FLAGS, 0 },
8a2c8fef 1045 { STRING_COMMA_LEN (".sse4.2"), PROCESSOR_UNKNOWN,
293f5f65 1046 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 1047 { STRING_COMMA_LEN (".sse4"), PROCESSOR_UNKNOWN,
293f5f65 1048 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 1049 { STRING_COMMA_LEN (".avx"), PROCESSOR_UNKNOWN,
293f5f65 1050 CPU_AVX_FLAGS, 0 },
6c30d220 1051 { STRING_COMMA_LEN (".avx2"), PROCESSOR_UNKNOWN,
293f5f65 1052 CPU_AVX2_FLAGS, 0 },
43234a1e 1053 { STRING_COMMA_LEN (".avx512f"), PROCESSOR_UNKNOWN,
293f5f65 1054 CPU_AVX512F_FLAGS, 0 },
43234a1e 1055 { STRING_COMMA_LEN (".avx512cd"), PROCESSOR_UNKNOWN,
293f5f65 1056 CPU_AVX512CD_FLAGS, 0 },
43234a1e 1057 { STRING_COMMA_LEN (".avx512er"), PROCESSOR_UNKNOWN,
293f5f65 1058 CPU_AVX512ER_FLAGS, 0 },
43234a1e 1059 { STRING_COMMA_LEN (".avx512pf"), PROCESSOR_UNKNOWN,
293f5f65 1060 CPU_AVX512PF_FLAGS, 0 },
1dfc6506 1061 { STRING_COMMA_LEN (".avx512dq"), PROCESSOR_UNKNOWN,
293f5f65 1062 CPU_AVX512DQ_FLAGS, 0 },
1dfc6506 1063 { STRING_COMMA_LEN (".avx512bw"), PROCESSOR_UNKNOWN,
293f5f65 1064 CPU_AVX512BW_FLAGS, 0 },
1dfc6506 1065 { STRING_COMMA_LEN (".avx512vl"), PROCESSOR_UNKNOWN,
293f5f65 1066 CPU_AVX512VL_FLAGS, 0 },
8a2c8fef 1067 { STRING_COMMA_LEN (".vmx"), PROCESSOR_UNKNOWN,
293f5f65 1068 CPU_VMX_FLAGS, 0 },
8729a6f6 1069 { STRING_COMMA_LEN (".vmfunc"), PROCESSOR_UNKNOWN,
293f5f65 1070 CPU_VMFUNC_FLAGS, 0 },
8a2c8fef 1071 { STRING_COMMA_LEN (".smx"), PROCESSOR_UNKNOWN,
293f5f65 1072 CPU_SMX_FLAGS, 0 },
8a2c8fef 1073 { STRING_COMMA_LEN (".xsave"), PROCESSOR_UNKNOWN,
293f5f65 1074 CPU_XSAVE_FLAGS, 0 },
c7b8aa3a 1075 { STRING_COMMA_LEN (".xsaveopt"), PROCESSOR_UNKNOWN,
293f5f65 1076 CPU_XSAVEOPT_FLAGS, 0 },
1dfc6506 1077 { STRING_COMMA_LEN (".xsavec"), PROCESSOR_UNKNOWN,
293f5f65 1078 CPU_XSAVEC_FLAGS, 0 },
1dfc6506 1079 { STRING_COMMA_LEN (".xsaves"), PROCESSOR_UNKNOWN,
293f5f65 1080 CPU_XSAVES_FLAGS, 0 },
8a2c8fef 1081 { STRING_COMMA_LEN (".aes"), PROCESSOR_UNKNOWN,
293f5f65 1082 CPU_AES_FLAGS, 0 },
8a2c8fef 1083 { STRING_COMMA_LEN (".pclmul"), PROCESSOR_UNKNOWN,
293f5f65 1084 CPU_PCLMUL_FLAGS, 0 },
8a2c8fef 1085 { STRING_COMMA_LEN (".clmul"), PROCESSOR_UNKNOWN,
293f5f65 1086 CPU_PCLMUL_FLAGS, 1 },
c7b8aa3a 1087 { STRING_COMMA_LEN (".fsgsbase"), PROCESSOR_UNKNOWN,
293f5f65 1088 CPU_FSGSBASE_FLAGS, 0 },
c7b8aa3a 1089 { STRING_COMMA_LEN (".rdrnd"), PROCESSOR_UNKNOWN,
293f5f65 1090 CPU_RDRND_FLAGS, 0 },
c7b8aa3a 1091 { STRING_COMMA_LEN (".f16c"), PROCESSOR_UNKNOWN,
293f5f65 1092 CPU_F16C_FLAGS, 0 },
6c30d220 1093 { STRING_COMMA_LEN (".bmi2"), PROCESSOR_UNKNOWN,
293f5f65 1094 CPU_BMI2_FLAGS, 0 },
8a2c8fef 1095 { STRING_COMMA_LEN (".fma"), PROCESSOR_UNKNOWN,
293f5f65 1096 CPU_FMA_FLAGS, 0 },
8a2c8fef 1097 { STRING_COMMA_LEN (".fma4"), PROCESSOR_UNKNOWN,
293f5f65 1098 CPU_FMA4_FLAGS, 0 },
8a2c8fef 1099 { STRING_COMMA_LEN (".xop"), PROCESSOR_UNKNOWN,
293f5f65 1100 CPU_XOP_FLAGS, 0 },
8a2c8fef 1101 { STRING_COMMA_LEN (".lwp"), PROCESSOR_UNKNOWN,
293f5f65 1102 CPU_LWP_FLAGS, 0 },
8a2c8fef 1103 { STRING_COMMA_LEN (".movbe"), PROCESSOR_UNKNOWN,
293f5f65 1104 CPU_MOVBE_FLAGS, 0 },
60aa667e 1105 { STRING_COMMA_LEN (".cx16"), PROCESSOR_UNKNOWN,
293f5f65 1106 CPU_CX16_FLAGS, 0 },
8a2c8fef 1107 { STRING_COMMA_LEN (".ept"), PROCESSOR_UNKNOWN,
293f5f65 1108 CPU_EPT_FLAGS, 0 },
6c30d220 1109 { STRING_COMMA_LEN (".lzcnt"), PROCESSOR_UNKNOWN,
293f5f65 1110 CPU_LZCNT_FLAGS, 0 },
272a84b1
L
1111 { STRING_COMMA_LEN (".popcnt"), PROCESSOR_UNKNOWN,
1112 CPU_POPCNT_FLAGS, 0 },
42164a71 1113 { STRING_COMMA_LEN (".hle"), PROCESSOR_UNKNOWN,
293f5f65 1114 CPU_HLE_FLAGS, 0 },
42164a71 1115 { STRING_COMMA_LEN (".rtm"), PROCESSOR_UNKNOWN,
293f5f65 1116 CPU_RTM_FLAGS, 0 },
6c30d220 1117 { STRING_COMMA_LEN (".invpcid"), PROCESSOR_UNKNOWN,
293f5f65 1118 CPU_INVPCID_FLAGS, 0 },
8a2c8fef 1119 { STRING_COMMA_LEN (".clflush"), PROCESSOR_UNKNOWN,
293f5f65 1120 CPU_CLFLUSH_FLAGS, 0 },
22109423 1121 { STRING_COMMA_LEN (".nop"), PROCESSOR_UNKNOWN,
293f5f65 1122 CPU_NOP_FLAGS, 0 },
8a2c8fef 1123 { STRING_COMMA_LEN (".syscall"), PROCESSOR_UNKNOWN,
293f5f65 1124 CPU_SYSCALL_FLAGS, 0 },
8a2c8fef 1125 { STRING_COMMA_LEN (".rdtscp"), PROCESSOR_UNKNOWN,
293f5f65 1126 CPU_RDTSCP_FLAGS, 0 },
8a2c8fef 1127 { STRING_COMMA_LEN (".3dnow"), PROCESSOR_UNKNOWN,
293f5f65 1128 CPU_3DNOW_FLAGS, 0 },
8a2c8fef 1129 { STRING_COMMA_LEN (".3dnowa"), PROCESSOR_UNKNOWN,
293f5f65 1130 CPU_3DNOWA_FLAGS, 0 },
8a2c8fef 1131 { STRING_COMMA_LEN (".padlock"), PROCESSOR_UNKNOWN,
293f5f65 1132 CPU_PADLOCK_FLAGS, 0 },
8a2c8fef 1133 { STRING_COMMA_LEN (".pacifica"), PROCESSOR_UNKNOWN,
293f5f65 1134 CPU_SVME_FLAGS, 1 },
8a2c8fef 1135 { STRING_COMMA_LEN (".svme"), PROCESSOR_UNKNOWN,
293f5f65 1136 CPU_SVME_FLAGS, 0 },
8a2c8fef 1137 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN,
293f5f65 1138 CPU_SSE4A_FLAGS, 0 },
8a2c8fef 1139 { STRING_COMMA_LEN (".abm"), PROCESSOR_UNKNOWN,
293f5f65 1140 CPU_ABM_FLAGS, 0 },
87973e9f 1141 { STRING_COMMA_LEN (".bmi"), PROCESSOR_UNKNOWN,
293f5f65 1142 CPU_BMI_FLAGS, 0 },
2a2a0f38 1143 { STRING_COMMA_LEN (".tbm"), PROCESSOR_UNKNOWN,
293f5f65 1144 CPU_TBM_FLAGS, 0 },
e2e1fcde 1145 { STRING_COMMA_LEN (".adx"), PROCESSOR_UNKNOWN,
293f5f65 1146 CPU_ADX_FLAGS, 0 },
e2e1fcde 1147 { STRING_COMMA_LEN (".rdseed"), PROCESSOR_UNKNOWN,
293f5f65 1148 CPU_RDSEED_FLAGS, 0 },
e2e1fcde 1149 { STRING_COMMA_LEN (".prfchw"), PROCESSOR_UNKNOWN,
293f5f65 1150 CPU_PRFCHW_FLAGS, 0 },
5c111e37 1151 { STRING_COMMA_LEN (".smap"), PROCESSOR_UNKNOWN,
293f5f65 1152 CPU_SMAP_FLAGS, 0 },
7e8b059b 1153 { STRING_COMMA_LEN (".mpx"), PROCESSOR_UNKNOWN,
293f5f65 1154 CPU_MPX_FLAGS, 0 },
a0046408 1155 { STRING_COMMA_LEN (".sha"), PROCESSOR_UNKNOWN,
293f5f65 1156 CPU_SHA_FLAGS, 0 },
963f3586 1157 { STRING_COMMA_LEN (".clflushopt"), PROCESSOR_UNKNOWN,
293f5f65 1158 CPU_CLFLUSHOPT_FLAGS, 0 },
dcf893b5 1159 { STRING_COMMA_LEN (".prefetchwt1"), PROCESSOR_UNKNOWN,
293f5f65 1160 CPU_PREFETCHWT1_FLAGS, 0 },
2cf200a4 1161 { STRING_COMMA_LEN (".se1"), PROCESSOR_UNKNOWN,
293f5f65 1162 CPU_SE1_FLAGS, 0 },
c5e7287a 1163 { STRING_COMMA_LEN (".clwb"), PROCESSOR_UNKNOWN,
293f5f65 1164 CPU_CLWB_FLAGS, 0 },
2cc1b5aa 1165 { STRING_COMMA_LEN (".avx512ifma"), PROCESSOR_UNKNOWN,
293f5f65 1166 CPU_AVX512IFMA_FLAGS, 0 },
14f195c9 1167 { STRING_COMMA_LEN (".avx512vbmi"), PROCESSOR_UNKNOWN,
293f5f65 1168 CPU_AVX512VBMI_FLAGS, 0 },
920d2ddc
IT
1169 { STRING_COMMA_LEN (".avx512_4fmaps"), PROCESSOR_UNKNOWN,
1170 CPU_AVX512_4FMAPS_FLAGS, 0 },
47acf0bd
IT
1171 { STRING_COMMA_LEN (".avx512_4vnniw"), PROCESSOR_UNKNOWN,
1172 CPU_AVX512_4VNNIW_FLAGS, 0 },
620214f7
IT
1173 { STRING_COMMA_LEN (".avx512_vpopcntdq"), PROCESSOR_UNKNOWN,
1174 CPU_AVX512_VPOPCNTDQ_FLAGS, 0 },
53467f57
IT
1175 { STRING_COMMA_LEN (".avx512_vbmi2"), PROCESSOR_UNKNOWN,
1176 CPU_AVX512_VBMI2_FLAGS, 0 },
8cfcb765
IT
1177 { STRING_COMMA_LEN (".avx512_vnni"), PROCESSOR_UNKNOWN,
1178 CPU_AVX512_VNNI_FLAGS, 0 },
ee6872be
IT
1179 { STRING_COMMA_LEN (".avx512_bitalg"), PROCESSOR_UNKNOWN,
1180 CPU_AVX512_BITALG_FLAGS, 0 },
029f3522 1181 { STRING_COMMA_LEN (".clzero"), PROCESSOR_UNKNOWN,
293f5f65 1182 CPU_CLZERO_FLAGS, 0 },
9916071f 1183 { STRING_COMMA_LEN (".mwaitx"), PROCESSOR_UNKNOWN,
293f5f65 1184 CPU_MWAITX_FLAGS, 0 },
8eab4136 1185 { STRING_COMMA_LEN (".ospke"), PROCESSOR_UNKNOWN,
293f5f65 1186 CPU_OSPKE_FLAGS, 0 },
8bc52696 1187 { STRING_COMMA_LEN (".rdpid"), PROCESSOR_UNKNOWN,
293f5f65 1188 CPU_RDPID_FLAGS, 0 },
6b40c462
L
1189 { STRING_COMMA_LEN (".ptwrite"), PROCESSOR_UNKNOWN,
1190 CPU_PTWRITE_FLAGS, 0 },
d777820b
IT
1191 { STRING_COMMA_LEN (".ibt"), PROCESSOR_UNKNOWN,
1192 CPU_IBT_FLAGS, 0 },
1193 { STRING_COMMA_LEN (".shstk"), PROCESSOR_UNKNOWN,
1194 CPU_SHSTK_FLAGS, 0 },
48521003
IT
1195 { STRING_COMMA_LEN (".gfni"), PROCESSOR_UNKNOWN,
1196 CPU_GFNI_FLAGS, 0 },
8dcf1fad
IT
1197 { STRING_COMMA_LEN (".vaes"), PROCESSOR_UNKNOWN,
1198 CPU_VAES_FLAGS, 0 },
ff1982d5
IT
1199 { STRING_COMMA_LEN (".vpclmulqdq"), PROCESSOR_UNKNOWN,
1200 CPU_VPCLMULQDQ_FLAGS, 0 },
3233d7d0
IT
1201 { STRING_COMMA_LEN (".wbnoinvd"), PROCESSOR_UNKNOWN,
1202 CPU_WBNOINVD_FLAGS, 0 },
be3a8dca
IT
1203 { STRING_COMMA_LEN (".pconfig"), PROCESSOR_UNKNOWN,
1204 CPU_PCONFIG_FLAGS, 0 },
de89d0a3
IT
1205 { STRING_COMMA_LEN (".waitpkg"), PROCESSOR_UNKNOWN,
1206 CPU_WAITPKG_FLAGS, 0 },
c48935d7
IT
1207 { STRING_COMMA_LEN (".cldemote"), PROCESSOR_UNKNOWN,
1208 CPU_CLDEMOTE_FLAGS, 0 },
260cd341
LC
1209 { STRING_COMMA_LEN (".amx_int8"), PROCESSOR_UNKNOWN,
1210 CPU_AMX_INT8_FLAGS, 0 },
1211 { STRING_COMMA_LEN (".amx_bf16"), PROCESSOR_UNKNOWN,
1212 CPU_AMX_BF16_FLAGS, 0 },
1213 { STRING_COMMA_LEN (".amx_tile"), PROCESSOR_UNKNOWN,
1214 CPU_AMX_TILE_FLAGS, 0 },
c0a30a9f
L
1215 { STRING_COMMA_LEN (".movdiri"), PROCESSOR_UNKNOWN,
1216 CPU_MOVDIRI_FLAGS, 0 },
1217 { STRING_COMMA_LEN (".movdir64b"), PROCESSOR_UNKNOWN,
1218 CPU_MOVDIR64B_FLAGS, 0 },
d6aab7a1
XG
1219 { STRING_COMMA_LEN (".avx512_bf16"), PROCESSOR_UNKNOWN,
1220 CPU_AVX512_BF16_FLAGS, 0 },
9186c494
L
1221 { STRING_COMMA_LEN (".avx512_vp2intersect"), PROCESSOR_UNKNOWN,
1222 CPU_AVX512_VP2INTERSECT_FLAGS, 0 },
dd455cf5
L
1223 { STRING_COMMA_LEN (".enqcmd"), PROCESSOR_UNKNOWN,
1224 CPU_ENQCMD_FLAGS, 0 },
4b27d27c
L
1225 { STRING_COMMA_LEN (".serialize"), PROCESSOR_UNKNOWN,
1226 CPU_SERIALIZE_FLAGS, 0 },
142861df
JB
1227 { STRING_COMMA_LEN (".rdpru"), PROCESSOR_UNKNOWN,
1228 CPU_RDPRU_FLAGS, 0 },
1229 { STRING_COMMA_LEN (".mcommit"), PROCESSOR_UNKNOWN,
1230 CPU_MCOMMIT_FLAGS, 0 },
a847e322
JB
1231 { STRING_COMMA_LEN (".sev_es"), PROCESSOR_UNKNOWN,
1232 CPU_SEV_ES_FLAGS, 0 },
bb651e8b
CL
1233 { STRING_COMMA_LEN (".tsxldtrk"), PROCESSOR_UNKNOWN,
1234 CPU_TSXLDTRK_FLAGS, 0 },
293f5f65
L
1235};
1236
1237static const noarch_entry cpu_noarch[] =
1238{
1239 { STRING_COMMA_LEN ("no87"), CPU_ANY_X87_FLAGS },
1848e567
L
1240 { STRING_COMMA_LEN ("no287"), CPU_ANY_287_FLAGS },
1241 { STRING_COMMA_LEN ("no387"), CPU_ANY_387_FLAGS },
1242 { STRING_COMMA_LEN ("no687"), CPU_ANY_687_FLAGS },
d871f3f4
L
1243 { STRING_COMMA_LEN ("nocmov"), CPU_ANY_CMOV_FLAGS },
1244 { STRING_COMMA_LEN ("nofxsr"), CPU_ANY_FXSR_FLAGS },
293f5f65
L
1245 { STRING_COMMA_LEN ("nommx"), CPU_ANY_MMX_FLAGS },
1246 { STRING_COMMA_LEN ("nosse"), CPU_ANY_SSE_FLAGS },
1848e567
L
1247 { STRING_COMMA_LEN ("nosse2"), CPU_ANY_SSE2_FLAGS },
1248 { STRING_COMMA_LEN ("nosse3"), CPU_ANY_SSE3_FLAGS },
af5c13b0 1249 { STRING_COMMA_LEN ("nosse4a"), CPU_ANY_SSE4A_FLAGS },
1848e567
L
1250 { STRING_COMMA_LEN ("nossse3"), CPU_ANY_SSSE3_FLAGS },
1251 { STRING_COMMA_LEN ("nosse4.1"), CPU_ANY_SSE4_1_FLAGS },
1252 { STRING_COMMA_LEN ("nosse4.2"), CPU_ANY_SSE4_2_FLAGS },
af5c13b0 1253 { STRING_COMMA_LEN ("nosse4"), CPU_ANY_SSE4_1_FLAGS },
293f5f65 1254 { STRING_COMMA_LEN ("noavx"), CPU_ANY_AVX_FLAGS },
1848e567 1255 { STRING_COMMA_LEN ("noavx2"), CPU_ANY_AVX2_FLAGS },
144b71e2
L
1256 { STRING_COMMA_LEN ("noavx512f"), CPU_ANY_AVX512F_FLAGS },
1257 { STRING_COMMA_LEN ("noavx512cd"), CPU_ANY_AVX512CD_FLAGS },
1258 { STRING_COMMA_LEN ("noavx512er"), CPU_ANY_AVX512ER_FLAGS },
1259 { STRING_COMMA_LEN ("noavx512pf"), CPU_ANY_AVX512PF_FLAGS },
1260 { STRING_COMMA_LEN ("noavx512dq"), CPU_ANY_AVX512DQ_FLAGS },
1261 { STRING_COMMA_LEN ("noavx512bw"), CPU_ANY_AVX512BW_FLAGS },
1262 { STRING_COMMA_LEN ("noavx512vl"), CPU_ANY_AVX512VL_FLAGS },
1263 { STRING_COMMA_LEN ("noavx512ifma"), CPU_ANY_AVX512IFMA_FLAGS },
1264 { STRING_COMMA_LEN ("noavx512vbmi"), CPU_ANY_AVX512VBMI_FLAGS },
920d2ddc 1265 { STRING_COMMA_LEN ("noavx512_4fmaps"), CPU_ANY_AVX512_4FMAPS_FLAGS },
47acf0bd 1266 { STRING_COMMA_LEN ("noavx512_4vnniw"), CPU_ANY_AVX512_4VNNIW_FLAGS },
620214f7 1267 { STRING_COMMA_LEN ("noavx512_vpopcntdq"), CPU_ANY_AVX512_VPOPCNTDQ_FLAGS },
53467f57 1268 { STRING_COMMA_LEN ("noavx512_vbmi2"), CPU_ANY_AVX512_VBMI2_FLAGS },
8cfcb765 1269 { STRING_COMMA_LEN ("noavx512_vnni"), CPU_ANY_AVX512_VNNI_FLAGS },
ee6872be 1270 { STRING_COMMA_LEN ("noavx512_bitalg"), CPU_ANY_AVX512_BITALG_FLAGS },
d777820b
IT
1271 { STRING_COMMA_LEN ("noibt"), CPU_ANY_IBT_FLAGS },
1272 { STRING_COMMA_LEN ("noshstk"), CPU_ANY_SHSTK_FLAGS },
260cd341
LC
1273 { STRING_COMMA_LEN ("noamx_int8"), CPU_ANY_AMX_INT8_FLAGS },
1274 { STRING_COMMA_LEN ("noamx_bf16"), CPU_ANY_AMX_BF16_FLAGS },
1275 { STRING_COMMA_LEN ("noamx_tile"), CPU_ANY_AMX_TILE_FLAGS },
c0a30a9f
L
1276 { STRING_COMMA_LEN ("nomovdiri"), CPU_ANY_MOVDIRI_FLAGS },
1277 { STRING_COMMA_LEN ("nomovdir64b"), CPU_ANY_MOVDIR64B_FLAGS },
d6aab7a1 1278 { STRING_COMMA_LEN ("noavx512_bf16"), CPU_ANY_AVX512_BF16_FLAGS },
708a2fff
CL
1279 { STRING_COMMA_LEN ("noavx512_vp2intersect"),
1280 CPU_ANY_AVX512_VP2INTERSECT_FLAGS },
dd455cf5 1281 { STRING_COMMA_LEN ("noenqcmd"), CPU_ANY_ENQCMD_FLAGS },
4b27d27c 1282 { STRING_COMMA_LEN ("noserialize"), CPU_ANY_SERIALIZE_FLAGS },
bb651e8b 1283 { STRING_COMMA_LEN ("notsxldtrk"), CPU_ANY_TSXLDTRK_FLAGS },
e413e4e9
AM
1284};
1285
704209c0 1286#ifdef I386COFF
a6c24e68
NC
1287/* Like s_lcomm_internal in gas/read.c but the alignment string
1288 is allowed to be optional. */
1289
1290static symbolS *
1291pe_lcomm_internal (int needs_align, symbolS *symbolP, addressT size)
1292{
1293 addressT align = 0;
1294
1295 SKIP_WHITESPACE ();
1296
7ab9ffdd 1297 if (needs_align
a6c24e68
NC
1298 && *input_line_pointer == ',')
1299 {
1300 align = parse_align (needs_align - 1);
7ab9ffdd 1301
a6c24e68
NC
1302 if (align == (addressT) -1)
1303 return NULL;
1304 }
1305 else
1306 {
1307 if (size >= 8)
1308 align = 3;
1309 else if (size >= 4)
1310 align = 2;
1311 else if (size >= 2)
1312 align = 1;
1313 else
1314 align = 0;
1315 }
1316
1317 bss_alloc (symbolP, size, align);
1318 return symbolP;
1319}
1320
704209c0 1321static void
a6c24e68
NC
1322pe_lcomm (int needs_align)
1323{
1324 s_comm_internal (needs_align * 2, pe_lcomm_internal);
1325}
704209c0 1326#endif
a6c24e68 1327
29b0f896
AM
1328const pseudo_typeS md_pseudo_table[] =
1329{
1330#if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
1331 {"align", s_align_bytes, 0},
1332#else
1333 {"align", s_align_ptwo, 0},
1334#endif
1335 {"arch", set_cpu_arch, 0},
1336#ifndef I386COFF
1337 {"bss", s_bss, 0},
a6c24e68
NC
1338#else
1339 {"lcomm", pe_lcomm, 1},
29b0f896
AM
1340#endif
1341 {"ffloat", float_cons, 'f'},
1342 {"dfloat", float_cons, 'd'},
1343 {"tfloat", float_cons, 'x'},
1344 {"value", cons, 2},
d182319b 1345 {"slong", signed_cons, 4},
29b0f896
AM
1346 {"noopt", s_ignore, 0},
1347 {"optim", s_ignore, 0},
1348 {"code16gcc", set_16bit_gcc_code_flag, CODE_16BIT},
1349 {"code16", set_code_flag, CODE_16BIT},
1350 {"code32", set_code_flag, CODE_32BIT},
da5f19a2 1351#ifdef BFD64
29b0f896 1352 {"code64", set_code_flag, CODE_64BIT},
da5f19a2 1353#endif
29b0f896
AM
1354 {"intel_syntax", set_intel_syntax, 1},
1355 {"att_syntax", set_intel_syntax, 0},
1efbbeb4
L
1356 {"intel_mnemonic", set_intel_mnemonic, 1},
1357 {"att_mnemonic", set_intel_mnemonic, 0},
db51cc60
L
1358 {"allow_index_reg", set_allow_index_reg, 1},
1359 {"disallow_index_reg", set_allow_index_reg, 0},
7bab8ab5
JB
1360 {"sse_check", set_check, 0},
1361 {"operand_check", set_check, 1},
3b22753a
L
1362#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
1363 {"largecomm", handle_large_common, 0},
07a53e5c 1364#else
68d20676 1365 {"file", dwarf2_directive_file, 0},
07a53e5c
RH
1366 {"loc", dwarf2_directive_loc, 0},
1367 {"loc_mark_labels", dwarf2_directive_loc_mark_labels, 0},
3b22753a 1368#endif
6482c264
NC
1369#ifdef TE_PE
1370 {"secrel32", pe_directive_secrel, 0},
1371#endif
29b0f896
AM
1372 {0, 0, 0}
1373};
1374
1375/* For interface with expression (). */
1376extern char *input_line_pointer;
1377
1378/* Hash table for instruction mnemonic lookup. */
629310ab 1379static htab_t op_hash;
29b0f896
AM
1380
1381/* Hash table for register lookup. */
629310ab 1382static htab_t reg_hash;
29b0f896 1383\f
ce8a8b2f
AM
1384 /* Various efficient no-op patterns for aligning code labels.
1385 Note: Don't try to assemble the instructions in the comments.
1386 0L and 0w are not legal. */
62a02d25
L
1387static const unsigned char f32_1[] =
1388 {0x90}; /* nop */
1389static const unsigned char f32_2[] =
1390 {0x66,0x90}; /* xchg %ax,%ax */
1391static const unsigned char f32_3[] =
1392 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
1393static const unsigned char f32_4[] =
1394 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
62a02d25
L
1395static const unsigned char f32_6[] =
1396 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
1397static const unsigned char f32_7[] =
1398 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
62a02d25 1399static const unsigned char f16_3[] =
3ae729d5 1400 {0x8d,0x74,0x00}; /* lea 0(%si),%si */
62a02d25 1401static const unsigned char f16_4[] =
3ae729d5
L
1402 {0x8d,0xb4,0x00,0x00}; /* lea 0W(%si),%si */
1403static const unsigned char jump_disp8[] =
1404 {0xeb}; /* jmp disp8 */
1405static const unsigned char jump32_disp32[] =
1406 {0xe9}; /* jmp disp32 */
1407static const unsigned char jump16_disp32[] =
1408 {0x66,0xe9}; /* jmp disp32 */
62a02d25
L
1409/* 32-bit NOPs patterns. */
1410static const unsigned char *const f32_patt[] = {
3ae729d5 1411 f32_1, f32_2, f32_3, f32_4, NULL, f32_6, f32_7
62a02d25
L
1412};
1413/* 16-bit NOPs patterns. */
1414static const unsigned char *const f16_patt[] = {
3ae729d5 1415 f32_1, f32_2, f16_3, f16_4
62a02d25
L
1416};
1417/* nopl (%[re]ax) */
1418static const unsigned char alt_3[] =
1419 {0x0f,0x1f,0x00};
1420/* nopl 0(%[re]ax) */
1421static const unsigned char alt_4[] =
1422 {0x0f,0x1f,0x40,0x00};
1423/* nopl 0(%[re]ax,%[re]ax,1) */
1424static const unsigned char alt_5[] =
1425 {0x0f,0x1f,0x44,0x00,0x00};
1426/* nopw 0(%[re]ax,%[re]ax,1) */
1427static const unsigned char alt_6[] =
1428 {0x66,0x0f,0x1f,0x44,0x00,0x00};
1429/* nopl 0L(%[re]ax) */
1430static const unsigned char alt_7[] =
1431 {0x0f,0x1f,0x80,0x00,0x00,0x00,0x00};
1432/* nopl 0L(%[re]ax,%[re]ax,1) */
1433static const unsigned char alt_8[] =
1434 {0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1435/* nopw 0L(%[re]ax,%[re]ax,1) */
1436static const unsigned char alt_9[] =
1437 {0x66,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1438/* nopw %cs:0L(%[re]ax,%[re]ax,1) */
1439static const unsigned char alt_10[] =
1440 {0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
3ae729d5
L
1441/* data16 nopw %cs:0L(%eax,%eax,1) */
1442static const unsigned char alt_11[] =
1443 {0x66,0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
62a02d25
L
1444/* 32-bit and 64-bit NOPs patterns. */
1445static const unsigned char *const alt_patt[] = {
1446 f32_1, f32_2, alt_3, alt_4, alt_5, alt_6, alt_7, alt_8,
3ae729d5 1447 alt_9, alt_10, alt_11
62a02d25
L
1448};
1449
1450/* Genenerate COUNT bytes of NOPs to WHERE from PATT with the maximum
1451 size of a single NOP instruction MAX_SINGLE_NOP_SIZE. */
1452
1453static void
1454i386_output_nops (char *where, const unsigned char *const *patt,
1455 int count, int max_single_nop_size)
1456
1457{
3ae729d5
L
1458 /* Place the longer NOP first. */
1459 int last;
1460 int offset;
3076e594
NC
1461 const unsigned char *nops;
1462
1463 if (max_single_nop_size < 1)
1464 {
1465 as_fatal (_("i386_output_nops called to generate nops of at most %d bytes!"),
1466 max_single_nop_size);
1467 return;
1468 }
1469
1470 nops = patt[max_single_nop_size - 1];
3ae729d5
L
1471
1472 /* Use the smaller one if the requsted one isn't available. */
1473 if (nops == NULL)
62a02d25 1474 {
3ae729d5
L
1475 max_single_nop_size--;
1476 nops = patt[max_single_nop_size - 1];
62a02d25
L
1477 }
1478
3ae729d5
L
1479 last = count % max_single_nop_size;
1480
1481 count -= last;
1482 for (offset = 0; offset < count; offset += max_single_nop_size)
1483 memcpy (where + offset, nops, max_single_nop_size);
1484
1485 if (last)
1486 {
1487 nops = patt[last - 1];
1488 if (nops == NULL)
1489 {
1490 /* Use the smaller one plus one-byte NOP if the needed one
1491 isn't available. */
1492 last--;
1493 nops = patt[last - 1];
1494 memcpy (where + offset, nops, last);
1495 where[offset + last] = *patt[0];
1496 }
1497 else
1498 memcpy (where + offset, nops, last);
1499 }
62a02d25
L
1500}
1501
3ae729d5
L
1502static INLINE int
1503fits_in_imm7 (offsetT num)
1504{
1505 return (num & 0x7f) == num;
1506}
1507
1508static INLINE int
1509fits_in_imm31 (offsetT num)
1510{
1511 return (num & 0x7fffffff) == num;
1512}
62a02d25
L
1513
1514/* Genenerate COUNT bytes of NOPs to WHERE with the maximum size of a
1515 single NOP instruction LIMIT. */
1516
1517void
3ae729d5 1518i386_generate_nops (fragS *fragP, char *where, offsetT count, int limit)
62a02d25 1519{
3ae729d5 1520 const unsigned char *const *patt = NULL;
62a02d25 1521 int max_single_nop_size;
3ae729d5
L
1522 /* Maximum number of NOPs before switching to jump over NOPs. */
1523 int max_number_of_nops;
62a02d25 1524
3ae729d5 1525 switch (fragP->fr_type)
62a02d25 1526 {
3ae729d5
L
1527 case rs_fill_nop:
1528 case rs_align_code:
1529 break;
e379e5f3
L
1530 case rs_machine_dependent:
1531 /* Allow NOP padding for jumps and calls. */
1532 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
1533 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
1534 break;
1535 /* Fall through. */
3ae729d5 1536 default:
62a02d25
L
1537 return;
1538 }
1539
ccc9c027
L
1540 /* We need to decide which NOP sequence to use for 32bit and
1541 64bit. When -mtune= is used:
4eed87de 1542
76bc74dc
L
1543 1. For PROCESSOR_I386, PROCESSOR_I486, PROCESSOR_PENTIUM and
1544 PROCESSOR_GENERIC32, f32_patt will be used.
80b8656c
L
1545 2. For the rest, alt_patt will be used.
1546
1547 When -mtune= isn't used, alt_patt will be used if
22109423 1548 cpu_arch_isa_flags has CpuNop. Otherwise, f32_patt will
76bc74dc 1549 be used.
ccc9c027
L
1550
1551 When -march= or .arch is used, we can't use anything beyond
1552 cpu_arch_isa_flags. */
1553
1554 if (flag_code == CODE_16BIT)
1555 {
3ae729d5
L
1556 patt = f16_patt;
1557 max_single_nop_size = sizeof (f16_patt) / sizeof (f16_patt[0]);
1558 /* Limit number of NOPs to 2 in 16-bit mode. */
1559 max_number_of_nops = 2;
252b5132 1560 }
33fef721 1561 else
ccc9c027 1562 {
fbf3f584 1563 if (fragP->tc_frag_data.isa == PROCESSOR_UNKNOWN)
ccc9c027
L
1564 {
1565 /* PROCESSOR_UNKNOWN means that all ISAs may be used. */
1566 switch (cpu_arch_tune)
1567 {
1568 case PROCESSOR_UNKNOWN:
1569 /* We use cpu_arch_isa_flags to check if we SHOULD
22109423
L
1570 optimize with nops. */
1571 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1572 patt = alt_patt;
ccc9c027
L
1573 else
1574 patt = f32_patt;
1575 break;
ccc9c027
L
1576 case PROCESSOR_PENTIUM4:
1577 case PROCESSOR_NOCONA:
ef05d495 1578 case PROCESSOR_CORE:
76bc74dc 1579 case PROCESSOR_CORE2:
bd5295b2 1580 case PROCESSOR_COREI7:
3632d14b 1581 case PROCESSOR_L1OM:
7a9068fe 1582 case PROCESSOR_K1OM:
76bc74dc 1583 case PROCESSOR_GENERIC64:
ccc9c027
L
1584 case PROCESSOR_K6:
1585 case PROCESSOR_ATHLON:
1586 case PROCESSOR_K8:
4eed87de 1587 case PROCESSOR_AMDFAM10:
8aedb9fe 1588 case PROCESSOR_BD:
029f3522 1589 case PROCESSOR_ZNVER:
7b458c12 1590 case PROCESSOR_BT:
80b8656c 1591 patt = alt_patt;
ccc9c027 1592 break;
76bc74dc 1593 case PROCESSOR_I386:
ccc9c027
L
1594 case PROCESSOR_I486:
1595 case PROCESSOR_PENTIUM:
2dde1948 1596 case PROCESSOR_PENTIUMPRO:
81486035 1597 case PROCESSOR_IAMCU:
ccc9c027
L
1598 case PROCESSOR_GENERIC32:
1599 patt = f32_patt;
1600 break;
4eed87de 1601 }
ccc9c027
L
1602 }
1603 else
1604 {
fbf3f584 1605 switch (fragP->tc_frag_data.tune)
ccc9c027
L
1606 {
1607 case PROCESSOR_UNKNOWN:
e6a14101 1608 /* When cpu_arch_isa is set, cpu_arch_tune shouldn't be
ccc9c027
L
1609 PROCESSOR_UNKNOWN. */
1610 abort ();
1611 break;
1612
76bc74dc 1613 case PROCESSOR_I386:
ccc9c027
L
1614 case PROCESSOR_I486:
1615 case PROCESSOR_PENTIUM:
81486035 1616 case PROCESSOR_IAMCU:
ccc9c027
L
1617 case PROCESSOR_K6:
1618 case PROCESSOR_ATHLON:
1619 case PROCESSOR_K8:
4eed87de 1620 case PROCESSOR_AMDFAM10:
8aedb9fe 1621 case PROCESSOR_BD:
029f3522 1622 case PROCESSOR_ZNVER:
7b458c12 1623 case PROCESSOR_BT:
ccc9c027
L
1624 case PROCESSOR_GENERIC32:
1625 /* We use cpu_arch_isa_flags to check if we CAN optimize
22109423
L
1626 with nops. */
1627 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1628 patt = alt_patt;
ccc9c027
L
1629 else
1630 patt = f32_patt;
1631 break;
76bc74dc
L
1632 case PROCESSOR_PENTIUMPRO:
1633 case PROCESSOR_PENTIUM4:
1634 case PROCESSOR_NOCONA:
1635 case PROCESSOR_CORE:
ef05d495 1636 case PROCESSOR_CORE2:
bd5295b2 1637 case PROCESSOR_COREI7:
3632d14b 1638 case PROCESSOR_L1OM:
7a9068fe 1639 case PROCESSOR_K1OM:
22109423 1640 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1641 patt = alt_patt;
ccc9c027
L
1642 else
1643 patt = f32_patt;
1644 break;
1645 case PROCESSOR_GENERIC64:
80b8656c 1646 patt = alt_patt;
ccc9c027 1647 break;
4eed87de 1648 }
ccc9c027
L
1649 }
1650
76bc74dc
L
1651 if (patt == f32_patt)
1652 {
3ae729d5
L
1653 max_single_nop_size = sizeof (f32_patt) / sizeof (f32_patt[0]);
1654 /* Limit number of NOPs to 2 for older processors. */
1655 max_number_of_nops = 2;
76bc74dc
L
1656 }
1657 else
1658 {
3ae729d5
L
1659 max_single_nop_size = sizeof (alt_patt) / sizeof (alt_patt[0]);
1660 /* Limit number of NOPs to 7 for newer processors. */
1661 max_number_of_nops = 7;
1662 }
1663 }
1664
1665 if (limit == 0)
1666 limit = max_single_nop_size;
1667
1668 if (fragP->fr_type == rs_fill_nop)
1669 {
1670 /* Output NOPs for .nop directive. */
1671 if (limit > max_single_nop_size)
1672 {
1673 as_bad_where (fragP->fr_file, fragP->fr_line,
1674 _("invalid single nop size: %d "
1675 "(expect within [0, %d])"),
1676 limit, max_single_nop_size);
1677 return;
1678 }
1679 }
e379e5f3 1680 else if (fragP->fr_type != rs_machine_dependent)
3ae729d5
L
1681 fragP->fr_var = count;
1682
1683 if ((count / max_single_nop_size) > max_number_of_nops)
1684 {
1685 /* Generate jump over NOPs. */
1686 offsetT disp = count - 2;
1687 if (fits_in_imm7 (disp))
1688 {
1689 /* Use "jmp disp8" if possible. */
1690 count = disp;
1691 where[0] = jump_disp8[0];
1692 where[1] = count;
1693 where += 2;
1694 }
1695 else
1696 {
1697 unsigned int size_of_jump;
1698
1699 if (flag_code == CODE_16BIT)
1700 {
1701 where[0] = jump16_disp32[0];
1702 where[1] = jump16_disp32[1];
1703 size_of_jump = 2;
1704 }
1705 else
1706 {
1707 where[0] = jump32_disp32[0];
1708 size_of_jump = 1;
1709 }
1710
1711 count -= size_of_jump + 4;
1712 if (!fits_in_imm31 (count))
1713 {
1714 as_bad_where (fragP->fr_file, fragP->fr_line,
1715 _("jump over nop padding out of range"));
1716 return;
1717 }
1718
1719 md_number_to_chars (where + size_of_jump, count, 4);
1720 where += size_of_jump + 4;
76bc74dc 1721 }
ccc9c027 1722 }
3ae729d5
L
1723
1724 /* Generate multiple NOPs. */
1725 i386_output_nops (where, patt, count, limit);
252b5132
RH
1726}
1727
c6fb90c8 1728static INLINE int
0dfbf9d7 1729operand_type_all_zero (const union i386_operand_type *x)
40fb9820 1730{
0dfbf9d7 1731 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1732 {
1733 case 3:
0dfbf9d7 1734 if (x->array[2])
c6fb90c8 1735 return 0;
1a0670f3 1736 /* Fall through. */
c6fb90c8 1737 case 2:
0dfbf9d7 1738 if (x->array[1])
c6fb90c8 1739 return 0;
1a0670f3 1740 /* Fall through. */
c6fb90c8 1741 case 1:
0dfbf9d7 1742 return !x->array[0];
c6fb90c8
L
1743 default:
1744 abort ();
1745 }
40fb9820
L
1746}
1747
c6fb90c8 1748static INLINE void
0dfbf9d7 1749operand_type_set (union i386_operand_type *x, unsigned int v)
40fb9820 1750{
0dfbf9d7 1751 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1752 {
1753 case 3:
0dfbf9d7 1754 x->array[2] = v;
1a0670f3 1755 /* Fall through. */
c6fb90c8 1756 case 2:
0dfbf9d7 1757 x->array[1] = v;
1a0670f3 1758 /* Fall through. */
c6fb90c8 1759 case 1:
0dfbf9d7 1760 x->array[0] = v;
1a0670f3 1761 /* Fall through. */
c6fb90c8
L
1762 break;
1763 default:
1764 abort ();
1765 }
bab6aec1
JB
1766
1767 x->bitfield.class = ClassNone;
75e5731b 1768 x->bitfield.instance = InstanceNone;
c6fb90c8 1769}
40fb9820 1770
c6fb90c8 1771static INLINE int
0dfbf9d7
L
1772operand_type_equal (const union i386_operand_type *x,
1773 const union i386_operand_type *y)
c6fb90c8 1774{
0dfbf9d7 1775 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1776 {
1777 case 3:
0dfbf9d7 1778 if (x->array[2] != y->array[2])
c6fb90c8 1779 return 0;
1a0670f3 1780 /* Fall through. */
c6fb90c8 1781 case 2:
0dfbf9d7 1782 if (x->array[1] != y->array[1])
c6fb90c8 1783 return 0;
1a0670f3 1784 /* Fall through. */
c6fb90c8 1785 case 1:
0dfbf9d7 1786 return x->array[0] == y->array[0];
c6fb90c8
L
1787 break;
1788 default:
1789 abort ();
1790 }
1791}
40fb9820 1792
0dfbf9d7
L
1793static INLINE int
1794cpu_flags_all_zero (const union i386_cpu_flags *x)
1795{
1796 switch (ARRAY_SIZE(x->array))
1797 {
53467f57
IT
1798 case 4:
1799 if (x->array[3])
1800 return 0;
1801 /* Fall through. */
0dfbf9d7
L
1802 case 3:
1803 if (x->array[2])
1804 return 0;
1a0670f3 1805 /* Fall through. */
0dfbf9d7
L
1806 case 2:
1807 if (x->array[1])
1808 return 0;
1a0670f3 1809 /* Fall through. */
0dfbf9d7
L
1810 case 1:
1811 return !x->array[0];
1812 default:
1813 abort ();
1814 }
1815}
1816
0dfbf9d7
L
1817static INLINE int
1818cpu_flags_equal (const union i386_cpu_flags *x,
1819 const union i386_cpu_flags *y)
1820{
1821 switch (ARRAY_SIZE(x->array))
1822 {
53467f57
IT
1823 case 4:
1824 if (x->array[3] != y->array[3])
1825 return 0;
1826 /* Fall through. */
0dfbf9d7
L
1827 case 3:
1828 if (x->array[2] != y->array[2])
1829 return 0;
1a0670f3 1830 /* Fall through. */
0dfbf9d7
L
1831 case 2:
1832 if (x->array[1] != y->array[1])
1833 return 0;
1a0670f3 1834 /* Fall through. */
0dfbf9d7
L
1835 case 1:
1836 return x->array[0] == y->array[0];
1837 break;
1838 default:
1839 abort ();
1840 }
1841}
c6fb90c8
L
1842
1843static INLINE int
1844cpu_flags_check_cpu64 (i386_cpu_flags f)
1845{
1846 return !((flag_code == CODE_64BIT && f.bitfield.cpuno64)
1847 || (flag_code != CODE_64BIT && f.bitfield.cpu64));
40fb9820
L
1848}
1849
c6fb90c8
L
1850static INLINE i386_cpu_flags
1851cpu_flags_and (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1852{
c6fb90c8
L
1853 switch (ARRAY_SIZE (x.array))
1854 {
53467f57
IT
1855 case 4:
1856 x.array [3] &= y.array [3];
1857 /* Fall through. */
c6fb90c8
L
1858 case 3:
1859 x.array [2] &= y.array [2];
1a0670f3 1860 /* Fall through. */
c6fb90c8
L
1861 case 2:
1862 x.array [1] &= y.array [1];
1a0670f3 1863 /* Fall through. */
c6fb90c8
L
1864 case 1:
1865 x.array [0] &= y.array [0];
1866 break;
1867 default:
1868 abort ();
1869 }
1870 return x;
1871}
40fb9820 1872
c6fb90c8
L
1873static INLINE i386_cpu_flags
1874cpu_flags_or (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1875{
c6fb90c8 1876 switch (ARRAY_SIZE (x.array))
40fb9820 1877 {
53467f57
IT
1878 case 4:
1879 x.array [3] |= y.array [3];
1880 /* Fall through. */
c6fb90c8
L
1881 case 3:
1882 x.array [2] |= y.array [2];
1a0670f3 1883 /* Fall through. */
c6fb90c8
L
1884 case 2:
1885 x.array [1] |= y.array [1];
1a0670f3 1886 /* Fall through. */
c6fb90c8
L
1887 case 1:
1888 x.array [0] |= y.array [0];
40fb9820
L
1889 break;
1890 default:
1891 abort ();
1892 }
40fb9820
L
1893 return x;
1894}
1895
309d3373
JB
1896static INLINE i386_cpu_flags
1897cpu_flags_and_not (i386_cpu_flags x, i386_cpu_flags y)
1898{
1899 switch (ARRAY_SIZE (x.array))
1900 {
53467f57
IT
1901 case 4:
1902 x.array [3] &= ~y.array [3];
1903 /* Fall through. */
309d3373
JB
1904 case 3:
1905 x.array [2] &= ~y.array [2];
1a0670f3 1906 /* Fall through. */
309d3373
JB
1907 case 2:
1908 x.array [1] &= ~y.array [1];
1a0670f3 1909 /* Fall through. */
309d3373
JB
1910 case 1:
1911 x.array [0] &= ~y.array [0];
1912 break;
1913 default:
1914 abort ();
1915 }
1916 return x;
1917}
1918
6c0946d0
JB
1919static const i386_cpu_flags avx512 = CPU_ANY_AVX512F_FLAGS;
1920
c0f3af97
L
1921#define CPU_FLAGS_ARCH_MATCH 0x1
1922#define CPU_FLAGS_64BIT_MATCH 0x2
1923
c0f3af97 1924#define CPU_FLAGS_PERFECT_MATCH \
db12e14e 1925 (CPU_FLAGS_ARCH_MATCH | CPU_FLAGS_64BIT_MATCH)
c0f3af97
L
1926
1927/* Return CPU flags match bits. */
3629bb00 1928
40fb9820 1929static int
d3ce72d0 1930cpu_flags_match (const insn_template *t)
40fb9820 1931{
c0f3af97
L
1932 i386_cpu_flags x = t->cpu_flags;
1933 int match = cpu_flags_check_cpu64 (x) ? CPU_FLAGS_64BIT_MATCH : 0;
40fb9820
L
1934
1935 x.bitfield.cpu64 = 0;
1936 x.bitfield.cpuno64 = 0;
1937
0dfbf9d7 1938 if (cpu_flags_all_zero (&x))
c0f3af97
L
1939 {
1940 /* This instruction is available on all archs. */
db12e14e 1941 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1942 }
3629bb00
L
1943 else
1944 {
c0f3af97 1945 /* This instruction is available only on some archs. */
3629bb00
L
1946 i386_cpu_flags cpu = cpu_arch_flags;
1947
ab592e75
JB
1948 /* AVX512VL is no standalone feature - match it and then strip it. */
1949 if (x.bitfield.cpuavx512vl && !cpu.bitfield.cpuavx512vl)
1950 return match;
1951 x.bitfield.cpuavx512vl = 0;
1952
3629bb00 1953 cpu = cpu_flags_and (x, cpu);
c0f3af97
L
1954 if (!cpu_flags_all_zero (&cpu))
1955 {
a5ff0eb2
L
1956 if (x.bitfield.cpuavx)
1957 {
929f69fa 1958 /* We need to check a few extra flags with AVX. */
b9d49817 1959 if (cpu.bitfield.cpuavx
40d231b4
JB
1960 && (!t->opcode_modifier.sse2avx
1961 || (sse2avx && !i.prefix[DATA_PREFIX]))
b9d49817 1962 && (!x.bitfield.cpuaes || cpu.bitfield.cpuaes)
929f69fa 1963 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
b9d49817
JB
1964 && (!x.bitfield.cpupclmul || cpu.bitfield.cpupclmul))
1965 match |= CPU_FLAGS_ARCH_MATCH;
a5ff0eb2 1966 }
929f69fa
JB
1967 else if (x.bitfield.cpuavx512f)
1968 {
1969 /* We need to check a few extra flags with AVX512F. */
1970 if (cpu.bitfield.cpuavx512f
1971 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
1972 && (!x.bitfield.cpuvaes || cpu.bitfield.cpuvaes)
1973 && (!x.bitfield.cpuvpclmulqdq || cpu.bitfield.cpuvpclmulqdq))
1974 match |= CPU_FLAGS_ARCH_MATCH;
1975 }
a5ff0eb2 1976 else
db12e14e 1977 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1978 }
3629bb00 1979 }
c0f3af97 1980 return match;
40fb9820
L
1981}
1982
c6fb90c8
L
1983static INLINE i386_operand_type
1984operand_type_and (i386_operand_type x, i386_operand_type y)
40fb9820 1985{
bab6aec1
JB
1986 if (x.bitfield.class != y.bitfield.class)
1987 x.bitfield.class = ClassNone;
75e5731b
JB
1988 if (x.bitfield.instance != y.bitfield.instance)
1989 x.bitfield.instance = InstanceNone;
bab6aec1 1990
c6fb90c8
L
1991 switch (ARRAY_SIZE (x.array))
1992 {
1993 case 3:
1994 x.array [2] &= y.array [2];
1a0670f3 1995 /* Fall through. */
c6fb90c8
L
1996 case 2:
1997 x.array [1] &= y.array [1];
1a0670f3 1998 /* Fall through. */
c6fb90c8
L
1999 case 1:
2000 x.array [0] &= y.array [0];
2001 break;
2002 default:
2003 abort ();
2004 }
2005 return x;
40fb9820
L
2006}
2007
73053c1f
JB
2008static INLINE i386_operand_type
2009operand_type_and_not (i386_operand_type x, i386_operand_type y)
2010{
bab6aec1 2011 gas_assert (y.bitfield.class == ClassNone);
75e5731b 2012 gas_assert (y.bitfield.instance == InstanceNone);
bab6aec1 2013
73053c1f
JB
2014 switch (ARRAY_SIZE (x.array))
2015 {
2016 case 3:
2017 x.array [2] &= ~y.array [2];
2018 /* Fall through. */
2019 case 2:
2020 x.array [1] &= ~y.array [1];
2021 /* Fall through. */
2022 case 1:
2023 x.array [0] &= ~y.array [0];
2024 break;
2025 default:
2026 abort ();
2027 }
2028 return x;
2029}
2030
c6fb90c8
L
2031static INLINE i386_operand_type
2032operand_type_or (i386_operand_type x, i386_operand_type y)
40fb9820 2033{
bab6aec1
JB
2034 gas_assert (x.bitfield.class == ClassNone ||
2035 y.bitfield.class == ClassNone ||
2036 x.bitfield.class == y.bitfield.class);
75e5731b
JB
2037 gas_assert (x.bitfield.instance == InstanceNone ||
2038 y.bitfield.instance == InstanceNone ||
2039 x.bitfield.instance == y.bitfield.instance);
bab6aec1 2040
c6fb90c8 2041 switch (ARRAY_SIZE (x.array))
40fb9820 2042 {
c6fb90c8
L
2043 case 3:
2044 x.array [2] |= y.array [2];
1a0670f3 2045 /* Fall through. */
c6fb90c8
L
2046 case 2:
2047 x.array [1] |= y.array [1];
1a0670f3 2048 /* Fall through. */
c6fb90c8
L
2049 case 1:
2050 x.array [0] |= y.array [0];
40fb9820
L
2051 break;
2052 default:
2053 abort ();
2054 }
c6fb90c8
L
2055 return x;
2056}
40fb9820 2057
c6fb90c8
L
2058static INLINE i386_operand_type
2059operand_type_xor (i386_operand_type x, i386_operand_type y)
2060{
bab6aec1 2061 gas_assert (y.bitfield.class == ClassNone);
75e5731b 2062 gas_assert (y.bitfield.instance == InstanceNone);
bab6aec1 2063
c6fb90c8
L
2064 switch (ARRAY_SIZE (x.array))
2065 {
2066 case 3:
2067 x.array [2] ^= y.array [2];
1a0670f3 2068 /* Fall through. */
c6fb90c8
L
2069 case 2:
2070 x.array [1] ^= y.array [1];
1a0670f3 2071 /* Fall through. */
c6fb90c8
L
2072 case 1:
2073 x.array [0] ^= y.array [0];
2074 break;
2075 default:
2076 abort ();
2077 }
40fb9820
L
2078 return x;
2079}
2080
40fb9820
L
2081static const i386_operand_type disp16 = OPERAND_TYPE_DISP16;
2082static const i386_operand_type disp32 = OPERAND_TYPE_DISP32;
2083static const i386_operand_type disp32s = OPERAND_TYPE_DISP32S;
2084static const i386_operand_type disp16_32 = OPERAND_TYPE_DISP16_32;
bab6aec1
JB
2085static const i386_operand_type anydisp = OPERAND_TYPE_ANYDISP;
2086static const i386_operand_type anyimm = OPERAND_TYPE_ANYIMM;
40fb9820 2087static const i386_operand_type regxmm = OPERAND_TYPE_REGXMM;
43234a1e 2088static const i386_operand_type regmask = OPERAND_TYPE_REGMASK;
40fb9820
L
2089static const i386_operand_type imm8 = OPERAND_TYPE_IMM8;
2090static const i386_operand_type imm8s = OPERAND_TYPE_IMM8S;
2091static const i386_operand_type imm16 = OPERAND_TYPE_IMM16;
2092static const i386_operand_type imm32 = OPERAND_TYPE_IMM32;
2093static const i386_operand_type imm32s = OPERAND_TYPE_IMM32S;
2094static const i386_operand_type imm64 = OPERAND_TYPE_IMM64;
2095static const i386_operand_type imm16_32 = OPERAND_TYPE_IMM16_32;
2096static const i386_operand_type imm16_32s = OPERAND_TYPE_IMM16_32S;
2097static const i386_operand_type imm16_32_32s = OPERAND_TYPE_IMM16_32_32S;
2098
2099enum operand_type
2100{
2101 reg,
40fb9820
L
2102 imm,
2103 disp,
2104 anymem
2105};
2106
c6fb90c8 2107static INLINE int
40fb9820
L
2108operand_type_check (i386_operand_type t, enum operand_type c)
2109{
2110 switch (c)
2111 {
2112 case reg:
bab6aec1 2113 return t.bitfield.class == Reg;
40fb9820 2114
40fb9820
L
2115 case imm:
2116 return (t.bitfield.imm8
2117 || t.bitfield.imm8s
2118 || t.bitfield.imm16
2119 || t.bitfield.imm32
2120 || t.bitfield.imm32s
2121 || t.bitfield.imm64);
2122
2123 case disp:
2124 return (t.bitfield.disp8
2125 || t.bitfield.disp16
2126 || t.bitfield.disp32
2127 || t.bitfield.disp32s
2128 || t.bitfield.disp64);
2129
2130 case anymem:
2131 return (t.bitfield.disp8
2132 || t.bitfield.disp16
2133 || t.bitfield.disp32
2134 || t.bitfield.disp32s
2135 || t.bitfield.disp64
2136 || t.bitfield.baseindex);
2137
2138 default:
2139 abort ();
2140 }
2cfe26b6
AM
2141
2142 return 0;
40fb9820
L
2143}
2144
7a54636a
L
2145/* Return 1 if there is no conflict in 8bit/16bit/32bit/64bit/80bit size
2146 between operand GIVEN and opeand WANTED for instruction template T. */
5c07affc
L
2147
2148static INLINE int
7a54636a
L
2149match_operand_size (const insn_template *t, unsigned int wanted,
2150 unsigned int given)
5c07affc 2151{
3ac21baa
JB
2152 return !((i.types[given].bitfield.byte
2153 && !t->operand_types[wanted].bitfield.byte)
2154 || (i.types[given].bitfield.word
2155 && !t->operand_types[wanted].bitfield.word)
2156 || (i.types[given].bitfield.dword
2157 && !t->operand_types[wanted].bitfield.dword)
2158 || (i.types[given].bitfield.qword
2159 && !t->operand_types[wanted].bitfield.qword)
2160 || (i.types[given].bitfield.tbyte
2161 && !t->operand_types[wanted].bitfield.tbyte));
5c07affc
L
2162}
2163
dd40ce22
L
2164/* Return 1 if there is no conflict in SIMD register between operand
2165 GIVEN and opeand WANTED for instruction template T. */
1b54b8d7
JB
2166
2167static INLINE int
dd40ce22
L
2168match_simd_size (const insn_template *t, unsigned int wanted,
2169 unsigned int given)
1b54b8d7 2170{
3ac21baa
JB
2171 return !((i.types[given].bitfield.xmmword
2172 && !t->operand_types[wanted].bitfield.xmmword)
2173 || (i.types[given].bitfield.ymmword
2174 && !t->operand_types[wanted].bitfield.ymmword)
2175 || (i.types[given].bitfield.zmmword
260cd341
LC
2176 && !t->operand_types[wanted].bitfield.zmmword)
2177 || (i.types[given].bitfield.tmmword
2178 && !t->operand_types[wanted].bitfield.tmmword));
1b54b8d7
JB
2179}
2180
7a54636a
L
2181/* Return 1 if there is no conflict in any size between operand GIVEN
2182 and opeand WANTED for instruction template T. */
5c07affc
L
2183
2184static INLINE int
dd40ce22
L
2185match_mem_size (const insn_template *t, unsigned int wanted,
2186 unsigned int given)
5c07affc 2187{
7a54636a 2188 return (match_operand_size (t, wanted, given)
3ac21baa 2189 && !((i.types[given].bitfield.unspecified
af508cb9 2190 && !i.broadcast
3ac21baa
JB
2191 && !t->operand_types[wanted].bitfield.unspecified)
2192 || (i.types[given].bitfield.fword
2193 && !t->operand_types[wanted].bitfield.fword)
1b54b8d7
JB
2194 /* For scalar opcode templates to allow register and memory
2195 operands at the same time, some special casing is needed
d6793fa1
JB
2196 here. Also for v{,p}broadcast*, {,v}pmov{s,z}*, and
2197 down-conversion vpmov*. */
3528c362 2198 || ((t->operand_types[wanted].bitfield.class == RegSIMD
bc49bfd8
JB
2199 && t->operand_types[wanted].bitfield.byte
2200 + t->operand_types[wanted].bitfield.word
2201 + t->operand_types[wanted].bitfield.dword
2202 + t->operand_types[wanted].bitfield.qword
2203 > !!t->opcode_modifier.broadcast)
3ac21baa
JB
2204 ? (i.types[given].bitfield.xmmword
2205 || i.types[given].bitfield.ymmword
2206 || i.types[given].bitfield.zmmword)
2207 : !match_simd_size(t, wanted, given))));
5c07affc
L
2208}
2209
3ac21baa
JB
2210/* Return value has MATCH_STRAIGHT set if there is no size conflict on any
2211 operands for instruction template T, and it has MATCH_REVERSE set if there
2212 is no size conflict on any operands for the template with operands reversed
2213 (and the template allows for reversing in the first place). */
5c07affc 2214
3ac21baa
JB
2215#define MATCH_STRAIGHT 1
2216#define MATCH_REVERSE 2
2217
2218static INLINE unsigned int
d3ce72d0 2219operand_size_match (const insn_template *t)
5c07affc 2220{
3ac21baa 2221 unsigned int j, match = MATCH_STRAIGHT;
5c07affc 2222
0cfa3eb3 2223 /* Don't check non-absolute jump instructions. */
5c07affc 2224 if (t->opcode_modifier.jump
0cfa3eb3 2225 && t->opcode_modifier.jump != JUMP_ABSOLUTE)
5c07affc
L
2226 return match;
2227
2228 /* Check memory and accumulator operand size. */
2229 for (j = 0; j < i.operands; j++)
2230 {
3528c362
JB
2231 if (i.types[j].bitfield.class != Reg
2232 && i.types[j].bitfield.class != RegSIMD
601e8564 2233 && t->opcode_modifier.anysize)
5c07affc
L
2234 continue;
2235
bab6aec1 2236 if (t->operand_types[j].bitfield.class == Reg
7a54636a 2237 && !match_operand_size (t, j, j))
5c07affc
L
2238 {
2239 match = 0;
2240 break;
2241 }
2242
3528c362 2243 if (t->operand_types[j].bitfield.class == RegSIMD
3ac21baa 2244 && !match_simd_size (t, j, j))
1b54b8d7
JB
2245 {
2246 match = 0;
2247 break;
2248 }
2249
75e5731b 2250 if (t->operand_types[j].bitfield.instance == Accum
7a54636a 2251 && (!match_operand_size (t, j, j) || !match_simd_size (t, j, j)))
1b54b8d7
JB
2252 {
2253 match = 0;
2254 break;
2255 }
2256
c48dadc9 2257 if ((i.flags[j] & Operand_Mem) && !match_mem_size (t, j, j))
5c07affc
L
2258 {
2259 match = 0;
2260 break;
2261 }
2262 }
2263
3ac21baa 2264 if (!t->opcode_modifier.d)
891edac4 2265 {
dc1e8a47 2266 mismatch:
3ac21baa
JB
2267 if (!match)
2268 i.error = operand_size_mismatch;
2269 return match;
891edac4 2270 }
5c07affc
L
2271
2272 /* Check reverse. */
f5eb1d70 2273 gas_assert (i.operands >= 2 && i.operands <= 3);
5c07affc 2274
f5eb1d70 2275 for (j = 0; j < i.operands; j++)
5c07affc 2276 {
f5eb1d70
JB
2277 unsigned int given = i.operands - j - 1;
2278
bab6aec1 2279 if (t->operand_types[j].bitfield.class == Reg
f5eb1d70 2280 && !match_operand_size (t, j, given))
891edac4 2281 goto mismatch;
5c07affc 2282
3528c362 2283 if (t->operand_types[j].bitfield.class == RegSIMD
f5eb1d70 2284 && !match_simd_size (t, j, given))
dbbc8b7e
JB
2285 goto mismatch;
2286
75e5731b 2287 if (t->operand_types[j].bitfield.instance == Accum
f5eb1d70
JB
2288 && (!match_operand_size (t, j, given)
2289 || !match_simd_size (t, j, given)))
dbbc8b7e
JB
2290 goto mismatch;
2291
f5eb1d70 2292 if ((i.flags[given] & Operand_Mem) && !match_mem_size (t, j, given))
891edac4 2293 goto mismatch;
5c07affc
L
2294 }
2295
3ac21baa 2296 return match | MATCH_REVERSE;
5c07affc
L
2297}
2298
c6fb90c8 2299static INLINE int
40fb9820
L
2300operand_type_match (i386_operand_type overlap,
2301 i386_operand_type given)
2302{
2303 i386_operand_type temp = overlap;
2304
7d5e4556 2305 temp.bitfield.unspecified = 0;
5c07affc
L
2306 temp.bitfield.byte = 0;
2307 temp.bitfield.word = 0;
2308 temp.bitfield.dword = 0;
2309 temp.bitfield.fword = 0;
2310 temp.bitfield.qword = 0;
2311 temp.bitfield.tbyte = 0;
2312 temp.bitfield.xmmword = 0;
c0f3af97 2313 temp.bitfield.ymmword = 0;
43234a1e 2314 temp.bitfield.zmmword = 0;
260cd341 2315 temp.bitfield.tmmword = 0;
0dfbf9d7 2316 if (operand_type_all_zero (&temp))
891edac4 2317 goto mismatch;
40fb9820 2318
6f2f06be 2319 if (given.bitfield.baseindex == overlap.bitfield.baseindex)
891edac4
L
2320 return 1;
2321
dc1e8a47 2322 mismatch:
a65babc9 2323 i.error = operand_type_mismatch;
891edac4 2324 return 0;
40fb9820
L
2325}
2326
7d5e4556 2327/* If given types g0 and g1 are registers they must be of the same type
10c17abd 2328 unless the expected operand type register overlap is null.
5de4d9ef 2329 Some Intel syntax memory operand size checking also happens here. */
40fb9820 2330
c6fb90c8 2331static INLINE int
dc821c5f 2332operand_type_register_match (i386_operand_type g0,
40fb9820 2333 i386_operand_type t0,
40fb9820
L
2334 i386_operand_type g1,
2335 i386_operand_type t1)
2336{
bab6aec1 2337 if (g0.bitfield.class != Reg
3528c362 2338 && g0.bitfield.class != RegSIMD
10c17abd
JB
2339 && (!operand_type_check (g0, anymem)
2340 || g0.bitfield.unspecified
5de4d9ef
JB
2341 || (t0.bitfield.class != Reg
2342 && t0.bitfield.class != RegSIMD)))
40fb9820
L
2343 return 1;
2344
bab6aec1 2345 if (g1.bitfield.class != Reg
3528c362 2346 && g1.bitfield.class != RegSIMD
10c17abd
JB
2347 && (!operand_type_check (g1, anymem)
2348 || g1.bitfield.unspecified
5de4d9ef
JB
2349 || (t1.bitfield.class != Reg
2350 && t1.bitfield.class != RegSIMD)))
40fb9820
L
2351 return 1;
2352
dc821c5f
JB
2353 if (g0.bitfield.byte == g1.bitfield.byte
2354 && g0.bitfield.word == g1.bitfield.word
2355 && g0.bitfield.dword == g1.bitfield.dword
10c17abd
JB
2356 && g0.bitfield.qword == g1.bitfield.qword
2357 && g0.bitfield.xmmword == g1.bitfield.xmmword
2358 && g0.bitfield.ymmword == g1.bitfield.ymmword
2359 && g0.bitfield.zmmword == g1.bitfield.zmmword)
40fb9820
L
2360 return 1;
2361
dc821c5f
JB
2362 if (!(t0.bitfield.byte & t1.bitfield.byte)
2363 && !(t0.bitfield.word & t1.bitfield.word)
2364 && !(t0.bitfield.dword & t1.bitfield.dword)
10c17abd
JB
2365 && !(t0.bitfield.qword & t1.bitfield.qword)
2366 && !(t0.bitfield.xmmword & t1.bitfield.xmmword)
2367 && !(t0.bitfield.ymmword & t1.bitfield.ymmword)
2368 && !(t0.bitfield.zmmword & t1.bitfield.zmmword))
891edac4
L
2369 return 1;
2370
a65babc9 2371 i.error = register_type_mismatch;
891edac4
L
2372
2373 return 0;
40fb9820
L
2374}
2375
4c692bc7
JB
2376static INLINE unsigned int
2377register_number (const reg_entry *r)
2378{
2379 unsigned int nr = r->reg_num;
2380
2381 if (r->reg_flags & RegRex)
2382 nr += 8;
2383
200cbe0f
L
2384 if (r->reg_flags & RegVRex)
2385 nr += 16;
2386
4c692bc7
JB
2387 return nr;
2388}
2389
252b5132 2390static INLINE unsigned int
40fb9820 2391mode_from_disp_size (i386_operand_type t)
252b5132 2392{
b5014f7a 2393 if (t.bitfield.disp8)
40fb9820
L
2394 return 1;
2395 else if (t.bitfield.disp16
2396 || t.bitfield.disp32
2397 || t.bitfield.disp32s)
2398 return 2;
2399 else
2400 return 0;
252b5132
RH
2401}
2402
2403static INLINE int
65879393 2404fits_in_signed_byte (addressT num)
252b5132 2405{
65879393 2406 return num + 0x80 <= 0xff;
47926f60 2407}
252b5132
RH
2408
2409static INLINE int
65879393 2410fits_in_unsigned_byte (addressT num)
252b5132 2411{
65879393 2412 return num <= 0xff;
47926f60 2413}
252b5132
RH
2414
2415static INLINE int
65879393 2416fits_in_unsigned_word (addressT num)
252b5132 2417{
65879393 2418 return num <= 0xffff;
47926f60 2419}
252b5132
RH
2420
2421static INLINE int
65879393 2422fits_in_signed_word (addressT num)
252b5132 2423{
65879393 2424 return num + 0x8000 <= 0xffff;
47926f60 2425}
2a962e6d 2426
3e73aa7c 2427static INLINE int
65879393 2428fits_in_signed_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2429{
2430#ifndef BFD64
2431 return 1;
2432#else
65879393 2433 return num + 0x80000000 <= 0xffffffff;
3e73aa7c
JH
2434#endif
2435} /* fits_in_signed_long() */
2a962e6d 2436
3e73aa7c 2437static INLINE int
65879393 2438fits_in_unsigned_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2439{
2440#ifndef BFD64
2441 return 1;
2442#else
65879393 2443 return num <= 0xffffffff;
3e73aa7c
JH
2444#endif
2445} /* fits_in_unsigned_long() */
252b5132 2446
43234a1e 2447static INLINE int
b5014f7a 2448fits_in_disp8 (offsetT num)
43234a1e
L
2449{
2450 int shift = i.memshift;
2451 unsigned int mask;
2452
2453 if (shift == -1)
2454 abort ();
2455
2456 mask = (1 << shift) - 1;
2457
2458 /* Return 0 if NUM isn't properly aligned. */
2459 if ((num & mask))
2460 return 0;
2461
2462 /* Check if NUM will fit in 8bit after shift. */
2463 return fits_in_signed_byte (num >> shift);
2464}
2465
a683cc34
SP
2466static INLINE int
2467fits_in_imm4 (offsetT num)
2468{
2469 return (num & 0xf) == num;
2470}
2471
40fb9820 2472static i386_operand_type
e3bb37b5 2473smallest_imm_type (offsetT num)
252b5132 2474{
40fb9820 2475 i386_operand_type t;
7ab9ffdd 2476
0dfbf9d7 2477 operand_type_set (&t, 0);
40fb9820
L
2478 t.bitfield.imm64 = 1;
2479
2480 if (cpu_arch_tune != PROCESSOR_I486 && num == 1)
e413e4e9
AM
2481 {
2482 /* This code is disabled on the 486 because all the Imm1 forms
2483 in the opcode table are slower on the i486. They're the
2484 versions with the implicitly specified single-position
2485 displacement, which has another syntax if you really want to
2486 use that form. */
40fb9820
L
2487 t.bitfield.imm1 = 1;
2488 t.bitfield.imm8 = 1;
2489 t.bitfield.imm8s = 1;
2490 t.bitfield.imm16 = 1;
2491 t.bitfield.imm32 = 1;
2492 t.bitfield.imm32s = 1;
2493 }
2494 else if (fits_in_signed_byte (num))
2495 {
2496 t.bitfield.imm8 = 1;
2497 t.bitfield.imm8s = 1;
2498 t.bitfield.imm16 = 1;
2499 t.bitfield.imm32 = 1;
2500 t.bitfield.imm32s = 1;
2501 }
2502 else if (fits_in_unsigned_byte (num))
2503 {
2504 t.bitfield.imm8 = 1;
2505 t.bitfield.imm16 = 1;
2506 t.bitfield.imm32 = 1;
2507 t.bitfield.imm32s = 1;
2508 }
2509 else if (fits_in_signed_word (num) || fits_in_unsigned_word (num))
2510 {
2511 t.bitfield.imm16 = 1;
2512 t.bitfield.imm32 = 1;
2513 t.bitfield.imm32s = 1;
2514 }
2515 else if (fits_in_signed_long (num))
2516 {
2517 t.bitfield.imm32 = 1;
2518 t.bitfield.imm32s = 1;
2519 }
2520 else if (fits_in_unsigned_long (num))
2521 t.bitfield.imm32 = 1;
2522
2523 return t;
47926f60 2524}
252b5132 2525
847f7ad4 2526static offsetT
e3bb37b5 2527offset_in_range (offsetT val, int size)
847f7ad4 2528{
508866be 2529 addressT mask;
ba2adb93 2530
847f7ad4
AM
2531 switch (size)
2532 {
508866be
L
2533 case 1: mask = ((addressT) 1 << 8) - 1; break;
2534 case 2: mask = ((addressT) 1 << 16) - 1; break;
3b0ec529 2535 case 4: mask = ((addressT) 2 << 31) - 1; break;
3e73aa7c
JH
2536#ifdef BFD64
2537 case 8: mask = ((addressT) 2 << 63) - 1; break;
2538#endif
47926f60 2539 default: abort ();
847f7ad4
AM
2540 }
2541
47926f60 2542 if ((val & ~mask) != 0 && (val & ~mask) != ~mask)
847f7ad4
AM
2543 {
2544 char buf1[40], buf2[40];
2545
2546 sprint_value (buf1, val);
2547 sprint_value (buf2, val & mask);
2548 as_warn (_("%s shortened to %s"), buf1, buf2);
2549 }
2550 return val & mask;
2551}
2552
c32fa91d
L
2553enum PREFIX_GROUP
2554{
2555 PREFIX_EXIST = 0,
2556 PREFIX_LOCK,
2557 PREFIX_REP,
04ef582a 2558 PREFIX_DS,
c32fa91d
L
2559 PREFIX_OTHER
2560};
2561
2562/* Returns
2563 a. PREFIX_EXIST if attempting to add a prefix where one from the
2564 same class already exists.
2565 b. PREFIX_LOCK if lock prefix is added.
2566 c. PREFIX_REP if rep/repne prefix is added.
04ef582a
L
2567 d. PREFIX_DS if ds prefix is added.
2568 e. PREFIX_OTHER if other prefix is added.
c32fa91d
L
2569 */
2570
2571static enum PREFIX_GROUP
e3bb37b5 2572add_prefix (unsigned int prefix)
252b5132 2573{
c32fa91d 2574 enum PREFIX_GROUP ret = PREFIX_OTHER;
b1905489 2575 unsigned int q;
252b5132 2576
29b0f896
AM
2577 if (prefix >= REX_OPCODE && prefix < REX_OPCODE + 16
2578 && flag_code == CODE_64BIT)
b1905489 2579 {
161a04f6 2580 if ((i.prefix[REX_PREFIX] & prefix & REX_W)
44846f29
JB
2581 || (i.prefix[REX_PREFIX] & prefix & REX_R)
2582 || (i.prefix[REX_PREFIX] & prefix & REX_X)
2583 || (i.prefix[REX_PREFIX] & prefix & REX_B))
c32fa91d 2584 ret = PREFIX_EXIST;
b1905489
JB
2585 q = REX_PREFIX;
2586 }
3e73aa7c 2587 else
b1905489
JB
2588 {
2589 switch (prefix)
2590 {
2591 default:
2592 abort ();
2593
b1905489 2594 case DS_PREFIX_OPCODE:
04ef582a
L
2595 ret = PREFIX_DS;
2596 /* Fall through. */
2597 case CS_PREFIX_OPCODE:
b1905489
JB
2598 case ES_PREFIX_OPCODE:
2599 case FS_PREFIX_OPCODE:
2600 case GS_PREFIX_OPCODE:
2601 case SS_PREFIX_OPCODE:
2602 q = SEG_PREFIX;
2603 break;
2604
2605 case REPNE_PREFIX_OPCODE:
2606 case REPE_PREFIX_OPCODE:
c32fa91d
L
2607 q = REP_PREFIX;
2608 ret = PREFIX_REP;
2609 break;
2610
b1905489 2611 case LOCK_PREFIX_OPCODE:
c32fa91d
L
2612 q = LOCK_PREFIX;
2613 ret = PREFIX_LOCK;
b1905489
JB
2614 break;
2615
2616 case FWAIT_OPCODE:
2617 q = WAIT_PREFIX;
2618 break;
2619
2620 case ADDR_PREFIX_OPCODE:
2621 q = ADDR_PREFIX;
2622 break;
2623
2624 case DATA_PREFIX_OPCODE:
2625 q = DATA_PREFIX;
2626 break;
2627 }
2628 if (i.prefix[q] != 0)
c32fa91d 2629 ret = PREFIX_EXIST;
b1905489 2630 }
252b5132 2631
b1905489 2632 if (ret)
252b5132 2633 {
b1905489
JB
2634 if (!i.prefix[q])
2635 ++i.prefixes;
2636 i.prefix[q] |= prefix;
252b5132 2637 }
b1905489
JB
2638 else
2639 as_bad (_("same type of prefix used twice"));
252b5132 2640
252b5132
RH
2641 return ret;
2642}
2643
2644static void
78f12dd3 2645update_code_flag (int value, int check)
eecb386c 2646{
78f12dd3
L
2647 PRINTF_LIKE ((*as_error));
2648
1e9cc1c2 2649 flag_code = (enum flag_code) value;
40fb9820
L
2650 if (flag_code == CODE_64BIT)
2651 {
2652 cpu_arch_flags.bitfield.cpu64 = 1;
2653 cpu_arch_flags.bitfield.cpuno64 = 0;
40fb9820
L
2654 }
2655 else
2656 {
2657 cpu_arch_flags.bitfield.cpu64 = 0;
2658 cpu_arch_flags.bitfield.cpuno64 = 1;
40fb9820
L
2659 }
2660 if (value == CODE_64BIT && !cpu_arch_flags.bitfield.cpulm )
3e73aa7c 2661 {
78f12dd3
L
2662 if (check)
2663 as_error = as_fatal;
2664 else
2665 as_error = as_bad;
2666 (*as_error) (_("64bit mode not supported on `%s'."),
2667 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2668 }
40fb9820 2669 if (value == CODE_32BIT && !cpu_arch_flags.bitfield.cpui386)
3e73aa7c 2670 {
78f12dd3
L
2671 if (check)
2672 as_error = as_fatal;
2673 else
2674 as_error = as_bad;
2675 (*as_error) (_("32bit mode not supported on `%s'."),
2676 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2677 }
eecb386c
AM
2678 stackop_size = '\0';
2679}
2680
78f12dd3
L
2681static void
2682set_code_flag (int value)
2683{
2684 update_code_flag (value, 0);
2685}
2686
eecb386c 2687static void
e3bb37b5 2688set_16bit_gcc_code_flag (int new_code_flag)
252b5132 2689{
1e9cc1c2 2690 flag_code = (enum flag_code) new_code_flag;
40fb9820
L
2691 if (flag_code != CODE_16BIT)
2692 abort ();
2693 cpu_arch_flags.bitfield.cpu64 = 0;
2694 cpu_arch_flags.bitfield.cpuno64 = 1;
9306ca4a 2695 stackop_size = LONG_MNEM_SUFFIX;
252b5132
RH
2696}
2697
2698static void
e3bb37b5 2699set_intel_syntax (int syntax_flag)
252b5132
RH
2700{
2701 /* Find out if register prefixing is specified. */
2702 int ask_naked_reg = 0;
2703
2704 SKIP_WHITESPACE ();
29b0f896 2705 if (!is_end_of_line[(unsigned char) *input_line_pointer])
252b5132 2706 {
d02603dc
NC
2707 char *string;
2708 int e = get_symbol_name (&string);
252b5132 2709
47926f60 2710 if (strcmp (string, "prefix") == 0)
252b5132 2711 ask_naked_reg = 1;
47926f60 2712 else if (strcmp (string, "noprefix") == 0)
252b5132
RH
2713 ask_naked_reg = -1;
2714 else
d0b47220 2715 as_bad (_("bad argument to syntax directive."));
d02603dc 2716 (void) restore_line_pointer (e);
252b5132
RH
2717 }
2718 demand_empty_rest_of_line ();
c3332e24 2719
252b5132
RH
2720 intel_syntax = syntax_flag;
2721
2722 if (ask_naked_reg == 0)
f86103b7
AM
2723 allow_naked_reg = (intel_syntax
2724 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
252b5132
RH
2725 else
2726 allow_naked_reg = (ask_naked_reg < 0);
9306ca4a 2727
ee86248c 2728 expr_set_rank (O_full_ptr, syntax_flag ? 10 : 0);
7ab9ffdd 2729
e4a3b5a4 2730 identifier_chars['%'] = intel_syntax && allow_naked_reg ? '%' : 0;
9306ca4a 2731 identifier_chars['$'] = intel_syntax ? '$' : 0;
e4a3b5a4 2732 register_prefix = allow_naked_reg ? "" : "%";
252b5132
RH
2733}
2734
1efbbeb4
L
2735static void
2736set_intel_mnemonic (int mnemonic_flag)
2737{
e1d4d893 2738 intel_mnemonic = mnemonic_flag;
1efbbeb4
L
2739}
2740
db51cc60
L
2741static void
2742set_allow_index_reg (int flag)
2743{
2744 allow_index_reg = flag;
2745}
2746
cb19c032 2747static void
7bab8ab5 2748set_check (int what)
cb19c032 2749{
7bab8ab5
JB
2750 enum check_kind *kind;
2751 const char *str;
2752
2753 if (what)
2754 {
2755 kind = &operand_check;
2756 str = "operand";
2757 }
2758 else
2759 {
2760 kind = &sse_check;
2761 str = "sse";
2762 }
2763
cb19c032
L
2764 SKIP_WHITESPACE ();
2765
2766 if (!is_end_of_line[(unsigned char) *input_line_pointer])
2767 {
d02603dc
NC
2768 char *string;
2769 int e = get_symbol_name (&string);
cb19c032
L
2770
2771 if (strcmp (string, "none") == 0)
7bab8ab5 2772 *kind = check_none;
cb19c032 2773 else if (strcmp (string, "warning") == 0)
7bab8ab5 2774 *kind = check_warning;
cb19c032 2775 else if (strcmp (string, "error") == 0)
7bab8ab5 2776 *kind = check_error;
cb19c032 2777 else
7bab8ab5 2778 as_bad (_("bad argument to %s_check directive."), str);
d02603dc 2779 (void) restore_line_pointer (e);
cb19c032
L
2780 }
2781 else
7bab8ab5 2782 as_bad (_("missing argument for %s_check directive"), str);
cb19c032
L
2783
2784 demand_empty_rest_of_line ();
2785}
2786
8a9036a4
L
2787static void
2788check_cpu_arch_compatible (const char *name ATTRIBUTE_UNUSED,
1e9cc1c2 2789 i386_cpu_flags new_flag ATTRIBUTE_UNUSED)
8a9036a4
L
2790{
2791#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2792 static const char *arch;
2793
2794 /* Intel LIOM is only supported on ELF. */
2795 if (!IS_ELF)
2796 return;
2797
2798 if (!arch)
2799 {
2800 /* Use cpu_arch_name if it is set in md_parse_option. Otherwise
2801 use default_arch. */
2802 arch = cpu_arch_name;
2803 if (!arch)
2804 arch = default_arch;
2805 }
2806
81486035
L
2807 /* If we are targeting Intel MCU, we must enable it. */
2808 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_IAMCU
2809 || new_flag.bitfield.cpuiamcu)
2810 return;
2811
3632d14b 2812 /* If we are targeting Intel L1OM, we must enable it. */
8a9036a4 2813 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_L1OM
1e9cc1c2 2814 || new_flag.bitfield.cpul1om)
8a9036a4 2815 return;
76ba9986 2816
7a9068fe
L
2817 /* If we are targeting Intel K1OM, we must enable it. */
2818 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_K1OM
2819 || new_flag.bitfield.cpuk1om)
2820 return;
2821
8a9036a4
L
2822 as_bad (_("`%s' is not supported on `%s'"), name, arch);
2823#endif
2824}
2825
e413e4e9 2826static void
e3bb37b5 2827set_cpu_arch (int dummy ATTRIBUTE_UNUSED)
e413e4e9 2828{
47926f60 2829 SKIP_WHITESPACE ();
e413e4e9 2830
29b0f896 2831 if (!is_end_of_line[(unsigned char) *input_line_pointer])
e413e4e9 2832 {
d02603dc
NC
2833 char *string;
2834 int e = get_symbol_name (&string);
91d6fa6a 2835 unsigned int j;
40fb9820 2836 i386_cpu_flags flags;
e413e4e9 2837
91d6fa6a 2838 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
e413e4e9 2839 {
91d6fa6a 2840 if (strcmp (string, cpu_arch[j].name) == 0)
e413e4e9 2841 {
91d6fa6a 2842 check_cpu_arch_compatible (string, cpu_arch[j].flags);
8a9036a4 2843
5c6af06e
JB
2844 if (*string != '.')
2845 {
91d6fa6a 2846 cpu_arch_name = cpu_arch[j].name;
5c6af06e 2847 cpu_sub_arch_name = NULL;
91d6fa6a 2848 cpu_arch_flags = cpu_arch[j].flags;
40fb9820
L
2849 if (flag_code == CODE_64BIT)
2850 {
2851 cpu_arch_flags.bitfield.cpu64 = 1;
2852 cpu_arch_flags.bitfield.cpuno64 = 0;
2853 }
2854 else
2855 {
2856 cpu_arch_flags.bitfield.cpu64 = 0;
2857 cpu_arch_flags.bitfield.cpuno64 = 1;
2858 }
91d6fa6a
NC
2859 cpu_arch_isa = cpu_arch[j].type;
2860 cpu_arch_isa_flags = cpu_arch[j].flags;
ccc9c027
L
2861 if (!cpu_arch_tune_set)
2862 {
2863 cpu_arch_tune = cpu_arch_isa;
2864 cpu_arch_tune_flags = cpu_arch_isa_flags;
2865 }
5c6af06e
JB
2866 break;
2867 }
40fb9820 2868
293f5f65
L
2869 flags = cpu_flags_or (cpu_arch_flags,
2870 cpu_arch[j].flags);
81486035 2871
5b64d091 2872 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
5c6af06e 2873 {
6305a203
L
2874 if (cpu_sub_arch_name)
2875 {
2876 char *name = cpu_sub_arch_name;
2877 cpu_sub_arch_name = concat (name,
91d6fa6a 2878 cpu_arch[j].name,
1bf57e9f 2879 (const char *) NULL);
6305a203
L
2880 free (name);
2881 }
2882 else
91d6fa6a 2883 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
40fb9820 2884 cpu_arch_flags = flags;
a586129e 2885 cpu_arch_isa_flags = flags;
5c6af06e 2886 }
0089dace
L
2887 else
2888 cpu_arch_isa_flags
2889 = cpu_flags_or (cpu_arch_isa_flags,
2890 cpu_arch[j].flags);
d02603dc 2891 (void) restore_line_pointer (e);
5c6af06e
JB
2892 demand_empty_rest_of_line ();
2893 return;
e413e4e9
AM
2894 }
2895 }
293f5f65
L
2896
2897 if (*string == '.' && j >= ARRAY_SIZE (cpu_arch))
2898 {
33eaf5de 2899 /* Disable an ISA extension. */
293f5f65
L
2900 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
2901 if (strcmp (string + 1, cpu_noarch [j].name) == 0)
2902 {
2903 flags = cpu_flags_and_not (cpu_arch_flags,
2904 cpu_noarch[j].flags);
2905 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
2906 {
2907 if (cpu_sub_arch_name)
2908 {
2909 char *name = cpu_sub_arch_name;
2910 cpu_sub_arch_name = concat (name, string,
2911 (const char *) NULL);
2912 free (name);
2913 }
2914 else
2915 cpu_sub_arch_name = xstrdup (string);
2916 cpu_arch_flags = flags;
2917 cpu_arch_isa_flags = flags;
2918 }
2919 (void) restore_line_pointer (e);
2920 demand_empty_rest_of_line ();
2921 return;
2922 }
2923
2924 j = ARRAY_SIZE (cpu_arch);
2925 }
2926
91d6fa6a 2927 if (j >= ARRAY_SIZE (cpu_arch))
e413e4e9
AM
2928 as_bad (_("no such architecture: `%s'"), string);
2929
2930 *input_line_pointer = e;
2931 }
2932 else
2933 as_bad (_("missing cpu architecture"));
2934
fddf5b5b
AM
2935 no_cond_jump_promotion = 0;
2936 if (*input_line_pointer == ','
29b0f896 2937 && !is_end_of_line[(unsigned char) input_line_pointer[1]])
fddf5b5b 2938 {
d02603dc
NC
2939 char *string;
2940 char e;
2941
2942 ++input_line_pointer;
2943 e = get_symbol_name (&string);
fddf5b5b
AM
2944
2945 if (strcmp (string, "nojumps") == 0)
2946 no_cond_jump_promotion = 1;
2947 else if (strcmp (string, "jumps") == 0)
2948 ;
2949 else
2950 as_bad (_("no such architecture modifier: `%s'"), string);
2951
d02603dc 2952 (void) restore_line_pointer (e);
fddf5b5b
AM
2953 }
2954
e413e4e9
AM
2955 demand_empty_rest_of_line ();
2956}
2957
8a9036a4
L
2958enum bfd_architecture
2959i386_arch (void)
2960{
3632d14b 2961 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4
L
2962 {
2963 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2964 || flag_code != CODE_64BIT)
2965 as_fatal (_("Intel L1OM is 64bit ELF only"));
2966 return bfd_arch_l1om;
2967 }
7a9068fe
L
2968 else if (cpu_arch_isa == PROCESSOR_K1OM)
2969 {
2970 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2971 || flag_code != CODE_64BIT)
2972 as_fatal (_("Intel K1OM is 64bit ELF only"));
2973 return bfd_arch_k1om;
2974 }
81486035
L
2975 else if (cpu_arch_isa == PROCESSOR_IAMCU)
2976 {
2977 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2978 || flag_code == CODE_64BIT)
2979 as_fatal (_("Intel MCU is 32bit ELF only"));
2980 return bfd_arch_iamcu;
2981 }
8a9036a4
L
2982 else
2983 return bfd_arch_i386;
2984}
2985
b9d79e03 2986unsigned long
7016a5d5 2987i386_mach (void)
b9d79e03 2988{
351f65ca 2989 if (!strncmp (default_arch, "x86_64", 6))
8a9036a4 2990 {
3632d14b 2991 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 2992 {
351f65ca
L
2993 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2994 || default_arch[6] != '\0')
8a9036a4
L
2995 as_fatal (_("Intel L1OM is 64bit ELF only"));
2996 return bfd_mach_l1om;
2997 }
7a9068fe
L
2998 else if (cpu_arch_isa == PROCESSOR_K1OM)
2999 {
3000 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
3001 || default_arch[6] != '\0')
3002 as_fatal (_("Intel K1OM is 64bit ELF only"));
3003 return bfd_mach_k1om;
3004 }
351f65ca 3005 else if (default_arch[6] == '\0')
8a9036a4 3006 return bfd_mach_x86_64;
351f65ca
L
3007 else
3008 return bfd_mach_x64_32;
8a9036a4 3009 }
5197d474
L
3010 else if (!strcmp (default_arch, "i386")
3011 || !strcmp (default_arch, "iamcu"))
81486035
L
3012 {
3013 if (cpu_arch_isa == PROCESSOR_IAMCU)
3014 {
3015 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
3016 as_fatal (_("Intel MCU is 32bit ELF only"));
3017 return bfd_mach_i386_iamcu;
3018 }
3019 else
3020 return bfd_mach_i386_i386;
3021 }
b9d79e03 3022 else
2b5d6a91 3023 as_fatal (_("unknown architecture"));
b9d79e03 3024}
b9d79e03 3025\f
252b5132 3026void
7016a5d5 3027md_begin (void)
252b5132 3028{
86fa6981
L
3029 /* Support pseudo prefixes like {disp32}. */
3030 lex_type ['{'] = LEX_BEGIN_NAME;
3031
47926f60 3032 /* Initialize op_hash hash table. */
629310ab 3033 op_hash = str_htab_create ();
252b5132
RH
3034
3035 {
d3ce72d0 3036 const insn_template *optab;
29b0f896 3037 templates *core_optab;
252b5132 3038
47926f60
KH
3039 /* Setup for loop. */
3040 optab = i386_optab;
add39d23 3041 core_optab = XNEW (templates);
252b5132
RH
3042 core_optab->start = optab;
3043
3044 while (1)
3045 {
3046 ++optab;
3047 if (optab->name == NULL
3048 || strcmp (optab->name, (optab - 1)->name) != 0)
3049 {
3050 /* different name --> ship out current template list;
47926f60 3051 add to hash table; & begin anew. */
252b5132 3052 core_optab->end = optab;
629310ab 3053 str_hash_insert (op_hash, (optab - 1)->name, (void *) core_optab);
252b5132
RH
3054 if (optab->name == NULL)
3055 break;
add39d23 3056 core_optab = XNEW (templates);
252b5132
RH
3057 core_optab->start = optab;
3058 }
3059 }
3060 }
3061
47926f60 3062 /* Initialize reg_hash hash table. */
629310ab 3063 reg_hash = str_htab_create ();
252b5132 3064 {
29b0f896 3065 const reg_entry *regtab;
c3fe08fa 3066 unsigned int regtab_size = i386_regtab_size;
252b5132 3067
c3fe08fa 3068 for (regtab = i386_regtab; regtab_size--; regtab++)
629310ab 3069 str_hash_insert (reg_hash, regtab->reg_name, (void *) regtab);
252b5132
RH
3070 }
3071
47926f60 3072 /* Fill in lexical tables: mnemonic_chars, operand_chars. */
252b5132 3073 {
29b0f896
AM
3074 int c;
3075 char *p;
252b5132
RH
3076
3077 for (c = 0; c < 256; c++)
3078 {
3882b010 3079 if (ISDIGIT (c))
252b5132
RH
3080 {
3081 digit_chars[c] = c;
3082 mnemonic_chars[c] = c;
3083 register_chars[c] = c;
3084 operand_chars[c] = c;
3085 }
3882b010 3086 else if (ISLOWER (c))
252b5132
RH
3087 {
3088 mnemonic_chars[c] = c;
3089 register_chars[c] = c;
3090 operand_chars[c] = c;
3091 }
3882b010 3092 else if (ISUPPER (c))
252b5132 3093 {
3882b010 3094 mnemonic_chars[c] = TOLOWER (c);
252b5132
RH
3095 register_chars[c] = mnemonic_chars[c];
3096 operand_chars[c] = c;
3097 }
43234a1e 3098 else if (c == '{' || c == '}')
86fa6981
L
3099 {
3100 mnemonic_chars[c] = c;
3101 operand_chars[c] = c;
3102 }
b3983e5f
JB
3103#ifdef SVR4_COMMENT_CHARS
3104 else if (c == '\\' && strchr (i386_comment_chars, '/'))
3105 operand_chars[c] = c;
3106#endif
252b5132 3107
3882b010 3108 if (ISALPHA (c) || ISDIGIT (c))
252b5132
RH
3109 identifier_chars[c] = c;
3110 else if (c >= 128)
3111 {
3112 identifier_chars[c] = c;
3113 operand_chars[c] = c;
3114 }
3115 }
3116
3117#ifdef LEX_AT
3118 identifier_chars['@'] = '@';
32137342
NC
3119#endif
3120#ifdef LEX_QM
3121 identifier_chars['?'] = '?';
3122 operand_chars['?'] = '?';
252b5132 3123#endif
252b5132 3124 digit_chars['-'] = '-';
c0f3af97 3125 mnemonic_chars['_'] = '_';
791fe849 3126 mnemonic_chars['-'] = '-';
0003779b 3127 mnemonic_chars['.'] = '.';
252b5132
RH
3128 identifier_chars['_'] = '_';
3129 identifier_chars['.'] = '.';
3130
3131 for (p = operand_special_chars; *p != '\0'; p++)
3132 operand_chars[(unsigned char) *p] = *p;
3133 }
3134
a4447b93
RH
3135 if (flag_code == CODE_64BIT)
3136 {
ca19b261
KT
3137#if defined (OBJ_COFF) && defined (TE_PE)
3138 x86_dwarf2_return_column = (OUTPUT_FLAVOR == bfd_target_coff_flavour
3139 ? 32 : 16);
3140#else
a4447b93 3141 x86_dwarf2_return_column = 16;
ca19b261 3142#endif
61ff971f 3143 x86_cie_data_alignment = -8;
a4447b93
RH
3144 }
3145 else
3146 {
3147 x86_dwarf2_return_column = 8;
3148 x86_cie_data_alignment = -4;
3149 }
e379e5f3
L
3150
3151 /* NB: FUSED_JCC_PADDING frag must have sufficient room so that it
3152 can be turned into BRANCH_PREFIX frag. */
3153 if (align_branch_prefix_size > MAX_FUSED_JCC_PADDING_SIZE)
3154 abort ();
252b5132
RH
3155}
3156
3157void
e3bb37b5 3158i386_print_statistics (FILE *file)
252b5132 3159{
629310ab
ML
3160 htab_print_statistics (file, "i386 opcode", op_hash);
3161 htab_print_statistics (file, "i386 register", reg_hash);
252b5132
RH
3162}
3163\f
252b5132
RH
3164#ifdef DEBUG386
3165
ce8a8b2f 3166/* Debugging routines for md_assemble. */
d3ce72d0 3167static void pte (insn_template *);
40fb9820 3168static void pt (i386_operand_type);
e3bb37b5
L
3169static void pe (expressionS *);
3170static void ps (symbolS *);
252b5132
RH
3171
3172static void
2c703856 3173pi (const char *line, i386_insn *x)
252b5132 3174{
09137c09 3175 unsigned int j;
252b5132
RH
3176
3177 fprintf (stdout, "%s: template ", line);
3178 pte (&x->tm);
09f131f2
JH
3179 fprintf (stdout, " address: base %s index %s scale %x\n",
3180 x->base_reg ? x->base_reg->reg_name : "none",
3181 x->index_reg ? x->index_reg->reg_name : "none",
3182 x->log2_scale_factor);
3183 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x\n",
252b5132 3184 x->rm.mode, x->rm.reg, x->rm.regmem);
09f131f2
JH
3185 fprintf (stdout, " sib: base %x index %x scale %x\n",
3186 x->sib.base, x->sib.index, x->sib.scale);
3187 fprintf (stdout, " rex: 64bit %x extX %x extY %x extZ %x\n",
161a04f6
L
3188 (x->rex & REX_W) != 0,
3189 (x->rex & REX_R) != 0,
3190 (x->rex & REX_X) != 0,
3191 (x->rex & REX_B) != 0);
09137c09 3192 for (j = 0; j < x->operands; j++)
252b5132 3193 {
09137c09
SP
3194 fprintf (stdout, " #%d: ", j + 1);
3195 pt (x->types[j]);
252b5132 3196 fprintf (stdout, "\n");
bab6aec1 3197 if (x->types[j].bitfield.class == Reg
3528c362
JB
3198 || x->types[j].bitfield.class == RegMMX
3199 || x->types[j].bitfield.class == RegSIMD
dd6b8a0b 3200 || x->types[j].bitfield.class == RegMask
00cee14f 3201 || x->types[j].bitfield.class == SReg
4a5c67ed
JB
3202 || x->types[j].bitfield.class == RegCR
3203 || x->types[j].bitfield.class == RegDR
dd6b8a0b
JB
3204 || x->types[j].bitfield.class == RegTR
3205 || x->types[j].bitfield.class == RegBND)
09137c09
SP
3206 fprintf (stdout, "%s\n", x->op[j].regs->reg_name);
3207 if (operand_type_check (x->types[j], imm))
3208 pe (x->op[j].imms);
3209 if (operand_type_check (x->types[j], disp))
3210 pe (x->op[j].disps);
252b5132
RH
3211 }
3212}
3213
3214static void
d3ce72d0 3215pte (insn_template *t)
252b5132 3216{
09137c09 3217 unsigned int j;
252b5132 3218 fprintf (stdout, " %d operands ", t->operands);
47926f60 3219 fprintf (stdout, "opcode %x ", t->base_opcode);
252b5132
RH
3220 if (t->extension_opcode != None)
3221 fprintf (stdout, "ext %x ", t->extension_opcode);
40fb9820 3222 if (t->opcode_modifier.d)
252b5132 3223 fprintf (stdout, "D");
40fb9820 3224 if (t->opcode_modifier.w)
252b5132
RH
3225 fprintf (stdout, "W");
3226 fprintf (stdout, "\n");
09137c09 3227 for (j = 0; j < t->operands; j++)
252b5132 3228 {
09137c09
SP
3229 fprintf (stdout, " #%d type ", j + 1);
3230 pt (t->operand_types[j]);
252b5132
RH
3231 fprintf (stdout, "\n");
3232 }
3233}
3234
3235static void
e3bb37b5 3236pe (expressionS *e)
252b5132 3237{
24eab124 3238 fprintf (stdout, " operation %d\n", e->X_op);
b77ad1d4
AM
3239 fprintf (stdout, " add_number %ld (%lx)\n",
3240 (long) e->X_add_number, (long) e->X_add_number);
252b5132
RH
3241 if (e->X_add_symbol)
3242 {
3243 fprintf (stdout, " add_symbol ");
3244 ps (e->X_add_symbol);
3245 fprintf (stdout, "\n");
3246 }
3247 if (e->X_op_symbol)
3248 {
3249 fprintf (stdout, " op_symbol ");
3250 ps (e->X_op_symbol);
3251 fprintf (stdout, "\n");
3252 }
3253}
3254
3255static void
e3bb37b5 3256ps (symbolS *s)
252b5132
RH
3257{
3258 fprintf (stdout, "%s type %s%s",
3259 S_GET_NAME (s),
3260 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
3261 segment_name (S_GET_SEGMENT (s)));
3262}
3263
7b81dfbb 3264static struct type_name
252b5132 3265 {
40fb9820
L
3266 i386_operand_type mask;
3267 const char *name;
252b5132 3268 }
7b81dfbb 3269const type_names[] =
252b5132 3270{
40fb9820
L
3271 { OPERAND_TYPE_REG8, "r8" },
3272 { OPERAND_TYPE_REG16, "r16" },
3273 { OPERAND_TYPE_REG32, "r32" },
3274 { OPERAND_TYPE_REG64, "r64" },
2c703856
JB
3275 { OPERAND_TYPE_ACC8, "acc8" },
3276 { OPERAND_TYPE_ACC16, "acc16" },
3277 { OPERAND_TYPE_ACC32, "acc32" },
3278 { OPERAND_TYPE_ACC64, "acc64" },
40fb9820
L
3279 { OPERAND_TYPE_IMM8, "i8" },
3280 { OPERAND_TYPE_IMM8, "i8s" },
3281 { OPERAND_TYPE_IMM16, "i16" },
3282 { OPERAND_TYPE_IMM32, "i32" },
3283 { OPERAND_TYPE_IMM32S, "i32s" },
3284 { OPERAND_TYPE_IMM64, "i64" },
3285 { OPERAND_TYPE_IMM1, "i1" },
3286 { OPERAND_TYPE_BASEINDEX, "BaseIndex" },
3287 { OPERAND_TYPE_DISP8, "d8" },
3288 { OPERAND_TYPE_DISP16, "d16" },
3289 { OPERAND_TYPE_DISP32, "d32" },
3290 { OPERAND_TYPE_DISP32S, "d32s" },
3291 { OPERAND_TYPE_DISP64, "d64" },
3292 { OPERAND_TYPE_INOUTPORTREG, "InOutPortReg" },
3293 { OPERAND_TYPE_SHIFTCOUNT, "ShiftCount" },
3294 { OPERAND_TYPE_CONTROL, "control reg" },
3295 { OPERAND_TYPE_TEST, "test reg" },
3296 { OPERAND_TYPE_DEBUG, "debug reg" },
3297 { OPERAND_TYPE_FLOATREG, "FReg" },
3298 { OPERAND_TYPE_FLOATACC, "FAcc" },
21df382b 3299 { OPERAND_TYPE_SREG, "SReg" },
40fb9820
L
3300 { OPERAND_TYPE_REGMMX, "rMMX" },
3301 { OPERAND_TYPE_REGXMM, "rXMM" },
0349dc08 3302 { OPERAND_TYPE_REGYMM, "rYMM" },
43234a1e 3303 { OPERAND_TYPE_REGZMM, "rZMM" },
260cd341 3304 { OPERAND_TYPE_REGTMM, "rTMM" },
43234a1e 3305 { OPERAND_TYPE_REGMASK, "Mask reg" },
252b5132
RH
3306};
3307
3308static void
40fb9820 3309pt (i386_operand_type t)
252b5132 3310{
40fb9820 3311 unsigned int j;
c6fb90c8 3312 i386_operand_type a;
252b5132 3313
40fb9820 3314 for (j = 0; j < ARRAY_SIZE (type_names); j++)
c6fb90c8
L
3315 {
3316 a = operand_type_and (t, type_names[j].mask);
2c703856 3317 if (operand_type_equal (&a, &type_names[j].mask))
c6fb90c8
L
3318 fprintf (stdout, "%s, ", type_names[j].name);
3319 }
252b5132
RH
3320 fflush (stdout);
3321}
3322
3323#endif /* DEBUG386 */
3324\f
252b5132 3325static bfd_reloc_code_real_type
3956db08 3326reloc (unsigned int size,
64e74474
AM
3327 int pcrel,
3328 int sign,
3329 bfd_reloc_code_real_type other)
252b5132 3330{
47926f60 3331 if (other != NO_RELOC)
3956db08 3332 {
91d6fa6a 3333 reloc_howto_type *rel;
3956db08
JB
3334
3335 if (size == 8)
3336 switch (other)
3337 {
64e74474
AM
3338 case BFD_RELOC_X86_64_GOT32:
3339 return BFD_RELOC_X86_64_GOT64;
3340 break;
553d1284
L
3341 case BFD_RELOC_X86_64_GOTPLT64:
3342 return BFD_RELOC_X86_64_GOTPLT64;
3343 break;
64e74474
AM
3344 case BFD_RELOC_X86_64_PLTOFF64:
3345 return BFD_RELOC_X86_64_PLTOFF64;
3346 break;
3347 case BFD_RELOC_X86_64_GOTPC32:
3348 other = BFD_RELOC_X86_64_GOTPC64;
3349 break;
3350 case BFD_RELOC_X86_64_GOTPCREL:
3351 other = BFD_RELOC_X86_64_GOTPCREL64;
3352 break;
3353 case BFD_RELOC_X86_64_TPOFF32:
3354 other = BFD_RELOC_X86_64_TPOFF64;
3355 break;
3356 case BFD_RELOC_X86_64_DTPOFF32:
3357 other = BFD_RELOC_X86_64_DTPOFF64;
3358 break;
3359 default:
3360 break;
3956db08 3361 }
e05278af 3362
8ce3d284 3363#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
3364 if (other == BFD_RELOC_SIZE32)
3365 {
3366 if (size == 8)
1ab668bf 3367 other = BFD_RELOC_SIZE64;
8fd4256d 3368 if (pcrel)
1ab668bf
AM
3369 {
3370 as_bad (_("there are no pc-relative size relocations"));
3371 return NO_RELOC;
3372 }
8fd4256d 3373 }
8ce3d284 3374#endif
8fd4256d 3375
e05278af 3376 /* Sign-checking 4-byte relocations in 16-/32-bit code is pointless. */
f2d8a97c 3377 if (size == 4 && (flag_code != CODE_64BIT || disallow_64bit_reloc))
e05278af
JB
3378 sign = -1;
3379
91d6fa6a
NC
3380 rel = bfd_reloc_type_lookup (stdoutput, other);
3381 if (!rel)
3956db08 3382 as_bad (_("unknown relocation (%u)"), other);
91d6fa6a 3383 else if (size != bfd_get_reloc_size (rel))
3956db08 3384 as_bad (_("%u-byte relocation cannot be applied to %u-byte field"),
91d6fa6a 3385 bfd_get_reloc_size (rel),
3956db08 3386 size);
91d6fa6a 3387 else if (pcrel && !rel->pc_relative)
3956db08 3388 as_bad (_("non-pc-relative relocation for pc-relative field"));
91d6fa6a 3389 else if ((rel->complain_on_overflow == complain_overflow_signed
3956db08 3390 && !sign)
91d6fa6a 3391 || (rel->complain_on_overflow == complain_overflow_unsigned
64e74474 3392 && sign > 0))
3956db08
JB
3393 as_bad (_("relocated field and relocation type differ in signedness"));
3394 else
3395 return other;
3396 return NO_RELOC;
3397 }
252b5132
RH
3398
3399 if (pcrel)
3400 {
3e73aa7c 3401 if (!sign)
3956db08 3402 as_bad (_("there are no unsigned pc-relative relocations"));
252b5132
RH
3403 switch (size)
3404 {
3405 case 1: return BFD_RELOC_8_PCREL;
3406 case 2: return BFD_RELOC_16_PCREL;
d258b828 3407 case 4: return BFD_RELOC_32_PCREL;
d6ab8113 3408 case 8: return BFD_RELOC_64_PCREL;
252b5132 3409 }
3956db08 3410 as_bad (_("cannot do %u byte pc-relative relocation"), size);
252b5132
RH
3411 }
3412 else
3413 {
3956db08 3414 if (sign > 0)
e5cb08ac 3415 switch (size)
3e73aa7c
JH
3416 {
3417 case 4: return BFD_RELOC_X86_64_32S;
3418 }
3419 else
3420 switch (size)
3421 {
3422 case 1: return BFD_RELOC_8;
3423 case 2: return BFD_RELOC_16;
3424 case 4: return BFD_RELOC_32;
3425 case 8: return BFD_RELOC_64;
3426 }
3956db08
JB
3427 as_bad (_("cannot do %s %u byte relocation"),
3428 sign > 0 ? "signed" : "unsigned", size);
252b5132
RH
3429 }
3430
0cc9e1d3 3431 return NO_RELOC;
252b5132
RH
3432}
3433
47926f60
KH
3434/* Here we decide which fixups can be adjusted to make them relative to
3435 the beginning of the section instead of the symbol. Basically we need
3436 to make sure that the dynamic relocations are done correctly, so in
3437 some cases we force the original symbol to be used. */
3438
252b5132 3439int
e3bb37b5 3440tc_i386_fix_adjustable (fixS *fixP ATTRIBUTE_UNUSED)
252b5132 3441{
6d249963 3442#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 3443 if (!IS_ELF)
31312f95
AM
3444 return 1;
3445
a161fe53
AM
3446 /* Don't adjust pc-relative references to merge sections in 64-bit
3447 mode. */
3448 if (use_rela_relocations
3449 && (S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_MERGE) != 0
3450 && fixP->fx_pcrel)
252b5132 3451 return 0;
31312f95 3452
8d01d9a9
AJ
3453 /* The x86_64 GOTPCREL are represented as 32bit PCrel relocations
3454 and changed later by validate_fix. */
3455 if (GOT_symbol && fixP->fx_subsy == GOT_symbol
3456 && fixP->fx_r_type == BFD_RELOC_32_PCREL)
3457 return 0;
3458
8fd4256d
L
3459 /* Adjust_reloc_syms doesn't know about the GOT. Need to keep symbol
3460 for size relocations. */
3461 if (fixP->fx_r_type == BFD_RELOC_SIZE32
3462 || fixP->fx_r_type == BFD_RELOC_SIZE64
3463 || fixP->fx_r_type == BFD_RELOC_386_GOTOFF
252b5132 3464 || fixP->fx_r_type == BFD_RELOC_386_GOT32
02a86693 3465 || fixP->fx_r_type == BFD_RELOC_386_GOT32X
13ae64f3
JJ
3466 || fixP->fx_r_type == BFD_RELOC_386_TLS_GD
3467 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDM
3468 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDO_32
3469 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE_32
37e55690
JJ
3470 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE
3471 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTIE
13ae64f3
JJ
3472 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE_32
3473 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE
67a4f2b7
AO
3474 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTDESC
3475 || fixP->fx_r_type == BFD_RELOC_386_TLS_DESC_CALL
3e73aa7c 3476 || fixP->fx_r_type == BFD_RELOC_X86_64_GOT32
80b3ee89 3477 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCREL
56ceb5b5
L
3478 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCRELX
3479 || fixP->fx_r_type == BFD_RELOC_X86_64_REX_GOTPCRELX
bffbf940
JJ
3480 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSGD
3481 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSLD
3482 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF32
d6ab8113 3483 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF64
bffbf940
JJ
3484 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTTPOFF
3485 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF32
d6ab8113
JB
3486 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF64
3487 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTOFF64
67a4f2b7
AO
3488 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPC32_TLSDESC
3489 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSDESC_CALL
252b5132
RH
3490 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
3491 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
3492 return 0;
31312f95 3493#endif
252b5132
RH
3494 return 1;
3495}
252b5132 3496
b4cac588 3497static int
e3bb37b5 3498intel_float_operand (const char *mnemonic)
252b5132 3499{
9306ca4a
JB
3500 /* Note that the value returned is meaningful only for opcodes with (memory)
3501 operands, hence the code here is free to improperly handle opcodes that
3502 have no operands (for better performance and smaller code). */
3503
3504 if (mnemonic[0] != 'f')
3505 return 0; /* non-math */
3506
3507 switch (mnemonic[1])
3508 {
3509 /* fclex, fdecstp, fdisi, femms, feni, fincstp, finit, fsetpm, and
3510 the fs segment override prefix not currently handled because no
3511 call path can make opcodes without operands get here */
3512 case 'i':
3513 return 2 /* integer op */;
3514 case 'l':
3515 if (mnemonic[2] == 'd' && (mnemonic[3] == 'c' || mnemonic[3] == 'e'))
3516 return 3; /* fldcw/fldenv */
3517 break;
3518 case 'n':
3519 if (mnemonic[2] != 'o' /* fnop */)
3520 return 3; /* non-waiting control op */
3521 break;
3522 case 'r':
3523 if (mnemonic[2] == 's')
3524 return 3; /* frstor/frstpm */
3525 break;
3526 case 's':
3527 if (mnemonic[2] == 'a')
3528 return 3; /* fsave */
3529 if (mnemonic[2] == 't')
3530 {
3531 switch (mnemonic[3])
3532 {
3533 case 'c': /* fstcw */
3534 case 'd': /* fstdw */
3535 case 'e': /* fstenv */
3536 case 's': /* fsts[gw] */
3537 return 3;
3538 }
3539 }
3540 break;
3541 case 'x':
3542 if (mnemonic[2] == 'r' || mnemonic[2] == 's')
3543 return 0; /* fxsave/fxrstor are not really math ops */
3544 break;
3545 }
252b5132 3546
9306ca4a 3547 return 1;
252b5132
RH
3548}
3549
c0f3af97
L
3550/* Build the VEX prefix. */
3551
3552static void
d3ce72d0 3553build_vex_prefix (const insn_template *t)
c0f3af97
L
3554{
3555 unsigned int register_specifier;
3556 unsigned int implied_prefix;
3557 unsigned int vector_length;
03751133 3558 unsigned int w;
c0f3af97
L
3559
3560 /* Check register specifier. */
3561 if (i.vex.register_specifier)
43234a1e
L
3562 {
3563 register_specifier =
3564 ~register_number (i.vex.register_specifier) & 0xf;
3565 gas_assert ((i.vex.register_specifier->reg_flags & RegVRex) == 0);
3566 }
c0f3af97
L
3567 else
3568 register_specifier = 0xf;
3569
79f0fa25
L
3570 /* Use 2-byte VEX prefix by swapping destination and source operand
3571 if there are more than 1 register operand. */
3572 if (i.reg_operands > 1
3573 && i.vec_encoding != vex_encoding_vex3
86fa6981 3574 && i.dir_encoding == dir_encoding_default
fa99fab2 3575 && i.operands == i.reg_operands
dbbc8b7e 3576 && operand_type_equal (&i.types[0], &i.types[i.operands - 1])
7f399153 3577 && i.tm.opcode_modifier.vexopcode == VEX0F
dbbc8b7e 3578 && (i.tm.opcode_modifier.load || i.tm.opcode_modifier.d)
fa99fab2
L
3579 && i.rex == REX_B)
3580 {
3581 unsigned int xchg = i.operands - 1;
3582 union i386_op temp_op;
3583 i386_operand_type temp_type;
3584
3585 temp_type = i.types[xchg];
3586 i.types[xchg] = i.types[0];
3587 i.types[0] = temp_type;
3588 temp_op = i.op[xchg];
3589 i.op[xchg] = i.op[0];
3590 i.op[0] = temp_op;
3591
9c2799c2 3592 gas_assert (i.rm.mode == 3);
fa99fab2
L
3593
3594 i.rex = REX_R;
3595 xchg = i.rm.regmem;
3596 i.rm.regmem = i.rm.reg;
3597 i.rm.reg = xchg;
3598
dbbc8b7e
JB
3599 if (i.tm.opcode_modifier.d)
3600 i.tm.base_opcode ^= (i.tm.base_opcode & 0xee) != 0x6e
3601 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
3602 else /* Use the next insn. */
3603 i.tm = t[1];
fa99fab2
L
3604 }
3605
79dec6b7
JB
3606 /* Use 2-byte VEX prefix by swapping commutative source operands if there
3607 are no memory operands and at least 3 register ones. */
3608 if (i.reg_operands >= 3
3609 && i.vec_encoding != vex_encoding_vex3
3610 && i.reg_operands == i.operands - i.imm_operands
3611 && i.tm.opcode_modifier.vex
3612 && i.tm.opcode_modifier.commutative
3613 && (i.tm.opcode_modifier.sse2avx || optimize > 1)
3614 && i.rex == REX_B
3615 && i.vex.register_specifier
3616 && !(i.vex.register_specifier->reg_flags & RegRex))
3617 {
3618 unsigned int xchg = i.operands - i.reg_operands;
3619 union i386_op temp_op;
3620 i386_operand_type temp_type;
3621
3622 gas_assert (i.tm.opcode_modifier.vexopcode == VEX0F);
3623 gas_assert (!i.tm.opcode_modifier.sae);
3624 gas_assert (operand_type_equal (&i.types[i.operands - 2],
3625 &i.types[i.operands - 3]));
3626 gas_assert (i.rm.mode == 3);
3627
3628 temp_type = i.types[xchg];
3629 i.types[xchg] = i.types[xchg + 1];
3630 i.types[xchg + 1] = temp_type;
3631 temp_op = i.op[xchg];
3632 i.op[xchg] = i.op[xchg + 1];
3633 i.op[xchg + 1] = temp_op;
3634
3635 i.rex = 0;
3636 xchg = i.rm.regmem | 8;
3637 i.rm.regmem = ~register_specifier & 0xf;
3638 gas_assert (!(i.rm.regmem & 8));
3639 i.vex.register_specifier += xchg - i.rm.regmem;
3640 register_specifier = ~xchg & 0xf;
3641 }
3642
539f890d
L
3643 if (i.tm.opcode_modifier.vex == VEXScalar)
3644 vector_length = avxscalar;
10c17abd
JB
3645 else if (i.tm.opcode_modifier.vex == VEX256)
3646 vector_length = 1;
539f890d 3647 else
10c17abd 3648 {
56522fc5 3649 unsigned int op;
10c17abd 3650
c7213af9
L
3651 /* Determine vector length from the last multi-length vector
3652 operand. */
10c17abd 3653 vector_length = 0;
56522fc5 3654 for (op = t->operands; op--;)
10c17abd
JB
3655 if (t->operand_types[op].bitfield.xmmword
3656 && t->operand_types[op].bitfield.ymmword
3657 && i.types[op].bitfield.ymmword)
3658 {
3659 vector_length = 1;
3660 break;
3661 }
3662 }
c0f3af97 3663
8c190ce0 3664 switch ((i.tm.base_opcode >> (i.tm.opcode_length << 3)) & 0xff)
c0f3af97
L
3665 {
3666 case 0:
3667 implied_prefix = 0;
3668 break;
3669 case DATA_PREFIX_OPCODE:
3670 implied_prefix = 1;
3671 break;
3672 case REPE_PREFIX_OPCODE:
3673 implied_prefix = 2;
3674 break;
3675 case REPNE_PREFIX_OPCODE:
3676 implied_prefix = 3;
3677 break;
3678 default:
3679 abort ();
3680 }
3681
03751133
L
3682 /* Check the REX.W bit and VEXW. */
3683 if (i.tm.opcode_modifier.vexw == VEXWIG)
3684 w = (vexwig == vexw1 || (i.rex & REX_W)) ? 1 : 0;
3685 else if (i.tm.opcode_modifier.vexw)
3686 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3687 else
931d03b7 3688 w = (flag_code == CODE_64BIT ? i.rex & REX_W : vexwig == vexw1) ? 1 : 0;
03751133 3689
c0f3af97 3690 /* Use 2-byte VEX prefix if possible. */
03751133
L
3691 if (w == 0
3692 && i.vec_encoding != vex_encoding_vex3
86fa6981 3693 && i.tm.opcode_modifier.vexopcode == VEX0F
c0f3af97
L
3694 && (i.rex & (REX_W | REX_X | REX_B)) == 0)
3695 {
3696 /* 2-byte VEX prefix. */
3697 unsigned int r;
3698
3699 i.vex.length = 2;
3700 i.vex.bytes[0] = 0xc5;
3701
3702 /* Check the REX.R bit. */
3703 r = (i.rex & REX_R) ? 0 : 1;
3704 i.vex.bytes[1] = (r << 7
3705 | register_specifier << 3
3706 | vector_length << 2
3707 | implied_prefix);
3708 }
3709 else
3710 {
3711 /* 3-byte VEX prefix. */
03751133 3712 unsigned int m;
c0f3af97 3713
f88c9eb0 3714 i.vex.length = 3;
f88c9eb0 3715
7f399153 3716 switch (i.tm.opcode_modifier.vexopcode)
5dd85c99 3717 {
7f399153
L
3718 case VEX0F:
3719 m = 0x1;
80de6e00 3720 i.vex.bytes[0] = 0xc4;
7f399153
L
3721 break;
3722 case VEX0F38:
3723 m = 0x2;
80de6e00 3724 i.vex.bytes[0] = 0xc4;
7f399153
L
3725 break;
3726 case VEX0F3A:
3727 m = 0x3;
80de6e00 3728 i.vex.bytes[0] = 0xc4;
7f399153
L
3729 break;
3730 case XOP08:
5dd85c99
SP
3731 m = 0x8;
3732 i.vex.bytes[0] = 0x8f;
7f399153
L
3733 break;
3734 case XOP09:
f88c9eb0
SP
3735 m = 0x9;
3736 i.vex.bytes[0] = 0x8f;
7f399153
L
3737 break;
3738 case XOP0A:
f88c9eb0
SP
3739 m = 0xa;
3740 i.vex.bytes[0] = 0x8f;
7f399153
L
3741 break;
3742 default:
3743 abort ();
f88c9eb0 3744 }
c0f3af97 3745
c0f3af97
L
3746 /* The high 3 bits of the second VEX byte are 1's compliment
3747 of RXB bits from REX. */
3748 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3749
c0f3af97
L
3750 i.vex.bytes[2] = (w << 7
3751 | register_specifier << 3
3752 | vector_length << 2
3753 | implied_prefix);
3754 }
3755}
3756
e771e7c9
JB
3757static INLINE bfd_boolean
3758is_evex_encoding (const insn_template *t)
3759{
7091c612 3760 return t->opcode_modifier.evex || t->opcode_modifier.disp8memshift
e771e7c9 3761 || t->opcode_modifier.broadcast || t->opcode_modifier.masking
a80195f1 3762 || t->opcode_modifier.sae;
e771e7c9
JB
3763}
3764
7a8655d2
JB
3765static INLINE bfd_boolean
3766is_any_vex_encoding (const insn_template *t)
3767{
3768 return t->opcode_modifier.vex || t->opcode_modifier.vexopcode
3769 || is_evex_encoding (t);
3770}
3771
43234a1e
L
3772/* Build the EVEX prefix. */
3773
3774static void
3775build_evex_prefix (void)
3776{
3777 unsigned int register_specifier;
3778 unsigned int implied_prefix;
3779 unsigned int m, w;
3780 rex_byte vrex_used = 0;
3781
3782 /* Check register specifier. */
3783 if (i.vex.register_specifier)
3784 {
3785 gas_assert ((i.vrex & REX_X) == 0);
3786
3787 register_specifier = i.vex.register_specifier->reg_num;
3788 if ((i.vex.register_specifier->reg_flags & RegRex))
3789 register_specifier += 8;
3790 /* The upper 16 registers are encoded in the fourth byte of the
3791 EVEX prefix. */
3792 if (!(i.vex.register_specifier->reg_flags & RegVRex))
3793 i.vex.bytes[3] = 0x8;
3794 register_specifier = ~register_specifier & 0xf;
3795 }
3796 else
3797 {
3798 register_specifier = 0xf;
3799
3800 /* Encode upper 16 vector index register in the fourth byte of
3801 the EVEX prefix. */
3802 if (!(i.vrex & REX_X))
3803 i.vex.bytes[3] = 0x8;
3804 else
3805 vrex_used |= REX_X;
3806 }
3807
3808 switch ((i.tm.base_opcode >> 8) & 0xff)
3809 {
3810 case 0:
3811 implied_prefix = 0;
3812 break;
3813 case DATA_PREFIX_OPCODE:
3814 implied_prefix = 1;
3815 break;
3816 case REPE_PREFIX_OPCODE:
3817 implied_prefix = 2;
3818 break;
3819 case REPNE_PREFIX_OPCODE:
3820 implied_prefix = 3;
3821 break;
3822 default:
3823 abort ();
3824 }
3825
3826 /* 4 byte EVEX prefix. */
3827 i.vex.length = 4;
3828 i.vex.bytes[0] = 0x62;
3829
3830 /* mmmm bits. */
3831 switch (i.tm.opcode_modifier.vexopcode)
3832 {
3833 case VEX0F:
3834 m = 1;
3835 break;
3836 case VEX0F38:
3837 m = 2;
3838 break;
3839 case VEX0F3A:
3840 m = 3;
3841 break;
3842 default:
3843 abort ();
3844 break;
3845 }
3846
3847 /* The high 3 bits of the second EVEX byte are 1's compliment of RXB
3848 bits from REX. */
3849 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3850
3851 /* The fifth bit of the second EVEX byte is 1's compliment of the
3852 REX_R bit in VREX. */
3853 if (!(i.vrex & REX_R))
3854 i.vex.bytes[1] |= 0x10;
3855 else
3856 vrex_used |= REX_R;
3857
3858 if ((i.reg_operands + i.imm_operands) == i.operands)
3859 {
3860 /* When all operands are registers, the REX_X bit in REX is not
3861 used. We reuse it to encode the upper 16 registers, which is
3862 indicated by the REX_B bit in VREX. The REX_X bit is encoded
3863 as 1's compliment. */
3864 if ((i.vrex & REX_B))
3865 {
3866 vrex_used |= REX_B;
3867 i.vex.bytes[1] &= ~0x40;
3868 }
3869 }
3870
3871 /* EVEX instructions shouldn't need the REX prefix. */
3872 i.vrex &= ~vrex_used;
3873 gas_assert (i.vrex == 0);
3874
6865c043
L
3875 /* Check the REX.W bit and VEXW. */
3876 if (i.tm.opcode_modifier.vexw == VEXWIG)
3877 w = (evexwig == evexw1 || (i.rex & REX_W)) ? 1 : 0;
3878 else if (i.tm.opcode_modifier.vexw)
3879 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3880 else
931d03b7 3881 w = (flag_code == CODE_64BIT ? i.rex & REX_W : evexwig == evexw1) ? 1 : 0;
43234a1e
L
3882
3883 /* Encode the U bit. */
3884 implied_prefix |= 0x4;
3885
3886 /* The third byte of the EVEX prefix. */
3887 i.vex.bytes[2] = (w << 7 | register_specifier << 3 | implied_prefix);
3888
3889 /* The fourth byte of the EVEX prefix. */
3890 /* The zeroing-masking bit. */
3891 if (i.mask && i.mask->zeroing)
3892 i.vex.bytes[3] |= 0x80;
3893
3894 /* Don't always set the broadcast bit if there is no RC. */
3895 if (!i.rounding)
3896 {
3897 /* Encode the vector length. */
3898 unsigned int vec_length;
3899
e771e7c9
JB
3900 if (!i.tm.opcode_modifier.evex
3901 || i.tm.opcode_modifier.evex == EVEXDYN)
3902 {
56522fc5 3903 unsigned int op;
e771e7c9 3904
c7213af9
L
3905 /* Determine vector length from the last multi-length vector
3906 operand. */
56522fc5 3907 for (op = i.operands; op--;)
e771e7c9
JB
3908 if (i.tm.operand_types[op].bitfield.xmmword
3909 + i.tm.operand_types[op].bitfield.ymmword
3910 + i.tm.operand_types[op].bitfield.zmmword > 1)
3911 {
3912 if (i.types[op].bitfield.zmmword)
c7213af9
L
3913 {
3914 i.tm.opcode_modifier.evex = EVEX512;
3915 break;
3916 }
e771e7c9 3917 else if (i.types[op].bitfield.ymmword)
c7213af9
L
3918 {
3919 i.tm.opcode_modifier.evex = EVEX256;
3920 break;
3921 }
e771e7c9 3922 else if (i.types[op].bitfield.xmmword)
c7213af9
L
3923 {
3924 i.tm.opcode_modifier.evex = EVEX128;
3925 break;
3926 }
625cbd7a
JB
3927 else if (i.broadcast && (int) op == i.broadcast->operand)
3928 {
4a1b91ea 3929 switch (i.broadcast->bytes)
625cbd7a
JB
3930 {
3931 case 64:
3932 i.tm.opcode_modifier.evex = EVEX512;
3933 break;
3934 case 32:
3935 i.tm.opcode_modifier.evex = EVEX256;
3936 break;
3937 case 16:
3938 i.tm.opcode_modifier.evex = EVEX128;
3939 break;
3940 default:
c7213af9 3941 abort ();
625cbd7a 3942 }
c7213af9 3943 break;
625cbd7a 3944 }
e771e7c9 3945 }
c7213af9 3946
56522fc5 3947 if (op >= MAX_OPERANDS)
c7213af9 3948 abort ();
e771e7c9
JB
3949 }
3950
43234a1e
L
3951 switch (i.tm.opcode_modifier.evex)
3952 {
3953 case EVEXLIG: /* LL' is ignored */
3954 vec_length = evexlig << 5;
3955 break;
3956 case EVEX128:
3957 vec_length = 0 << 5;
3958 break;
3959 case EVEX256:
3960 vec_length = 1 << 5;
3961 break;
3962 case EVEX512:
3963 vec_length = 2 << 5;
3964 break;
3965 default:
3966 abort ();
3967 break;
3968 }
3969 i.vex.bytes[3] |= vec_length;
3970 /* Encode the broadcast bit. */
3971 if (i.broadcast)
3972 i.vex.bytes[3] |= 0x10;
3973 }
3974 else
3975 {
3976 if (i.rounding->type != saeonly)
3977 i.vex.bytes[3] |= 0x10 | (i.rounding->type << 5);
3978 else
d3d3c6db 3979 i.vex.bytes[3] |= 0x10 | (evexrcig << 5);
43234a1e
L
3980 }
3981
3982 if (i.mask && i.mask->mask)
3983 i.vex.bytes[3] |= i.mask->mask->reg_num;
3984}
3985
65da13b5
L
3986static void
3987process_immext (void)
3988{
3989 expressionS *exp;
3990
c0f3af97 3991 /* These AMD 3DNow! and SSE2 instructions have an opcode suffix
65da13b5
L
3992 which is coded in the same place as an 8-bit immediate field
3993 would be. Here we fake an 8-bit immediate operand from the
3994 opcode suffix stored in tm.extension_opcode.
3995
c1e679ec 3996 AVX instructions also use this encoding, for some of
c0f3af97 3997 3 argument instructions. */
65da13b5 3998
43234a1e 3999 gas_assert (i.imm_operands <= 1
7ab9ffdd 4000 && (i.operands <= 2
7a8655d2 4001 || (is_any_vex_encoding (&i.tm)
7ab9ffdd 4002 && i.operands <= 4)));
65da13b5
L
4003
4004 exp = &im_expressions[i.imm_operands++];
4005 i.op[i.operands].imms = exp;
4006 i.types[i.operands] = imm8;
4007 i.operands++;
4008 exp->X_op = O_constant;
4009 exp->X_add_number = i.tm.extension_opcode;
4010 i.tm.extension_opcode = None;
4011}
4012
42164a71
L
4013
4014static int
4015check_hle (void)
4016{
4017 switch (i.tm.opcode_modifier.hleprefixok)
4018 {
4019 default:
4020 abort ();
82c2def5 4021 case HLEPrefixNone:
165de32a
L
4022 as_bad (_("invalid instruction `%s' after `%s'"),
4023 i.tm.name, i.hle_prefix);
42164a71 4024 return 0;
82c2def5 4025 case HLEPrefixLock:
42164a71
L
4026 if (i.prefix[LOCK_PREFIX])
4027 return 1;
165de32a 4028 as_bad (_("missing `lock' with `%s'"), i.hle_prefix);
42164a71 4029 return 0;
82c2def5 4030 case HLEPrefixAny:
42164a71 4031 return 1;
82c2def5 4032 case HLEPrefixRelease:
42164a71
L
4033 if (i.prefix[HLE_PREFIX] != XRELEASE_PREFIX_OPCODE)
4034 {
4035 as_bad (_("instruction `%s' after `xacquire' not allowed"),
4036 i.tm.name);
4037 return 0;
4038 }
8dc0818e 4039 if (i.mem_operands == 0 || !(i.flags[i.operands - 1] & Operand_Mem))
42164a71
L
4040 {
4041 as_bad (_("memory destination needed for instruction `%s'"
4042 " after `xrelease'"), i.tm.name);
4043 return 0;
4044 }
4045 return 1;
4046 }
4047}
4048
b6f8c7c4
L
4049/* Try the shortest encoding by shortening operand size. */
4050
4051static void
4052optimize_encoding (void)
4053{
a0a1771e 4054 unsigned int j;
b6f8c7c4
L
4055
4056 if (optimize_for_space
72aea328 4057 && !is_any_vex_encoding (&i.tm)
b6f8c7c4
L
4058 && i.reg_operands == 1
4059 && i.imm_operands == 1
4060 && !i.types[1].bitfield.byte
4061 && i.op[0].imms->X_op == O_constant
4062 && fits_in_imm7 (i.op[0].imms->X_add_number)
72aea328 4063 && (i.tm.base_opcode == 0xa8
b6f8c7c4
L
4064 || (i.tm.base_opcode == 0xf6
4065 && i.tm.extension_opcode == 0x0)))
4066 {
4067 /* Optimize: -Os:
4068 test $imm7, %r64/%r32/%r16 -> test $imm7, %r8
4069 */
4070 unsigned int base_regnum = i.op[1].regs->reg_num;
4071 if (flag_code == CODE_64BIT || base_regnum < 4)
4072 {
4073 i.types[1].bitfield.byte = 1;
4074 /* Ignore the suffix. */
4075 i.suffix = 0;
7697afb6
JB
4076 /* Convert to byte registers. */
4077 if (i.types[1].bitfield.word)
4078 j = 16;
4079 else if (i.types[1].bitfield.dword)
4080 j = 32;
4081 else
4082 j = 48;
4083 if (!(i.op[1].regs->reg_flags & RegRex) && base_regnum < 4)
4084 j += 8;
4085 i.op[1].regs -= j;
b6f8c7c4
L
4086 }
4087 }
4088 else if (flag_code == CODE_64BIT
72aea328 4089 && !is_any_vex_encoding (&i.tm)
d3d50934
L
4090 && ((i.types[1].bitfield.qword
4091 && i.reg_operands == 1
b6f8c7c4
L
4092 && i.imm_operands == 1
4093 && i.op[0].imms->X_op == O_constant
507916b8 4094 && ((i.tm.base_opcode == 0xb8
b6f8c7c4
L
4095 && i.tm.extension_opcode == None
4096 && fits_in_unsigned_long (i.op[0].imms->X_add_number))
4097 || (fits_in_imm31 (i.op[0].imms->X_add_number)
72aea328
JB
4098 && ((i.tm.base_opcode == 0x24
4099 || i.tm.base_opcode == 0xa8)
b6f8c7c4
L
4100 || (i.tm.base_opcode == 0x80
4101 && i.tm.extension_opcode == 0x4)
4102 || ((i.tm.base_opcode == 0xf6
507916b8 4103 || (i.tm.base_opcode | 1) == 0xc7)
b8364fa7
JB
4104 && i.tm.extension_opcode == 0x0)))
4105 || (fits_in_imm7 (i.op[0].imms->X_add_number)
4106 && i.tm.base_opcode == 0x83
4107 && i.tm.extension_opcode == 0x4)))
d3d50934
L
4108 || (i.types[0].bitfield.qword
4109 && ((i.reg_operands == 2
4110 && i.op[0].regs == i.op[1].regs
72aea328
JB
4111 && (i.tm.base_opcode == 0x30
4112 || i.tm.base_opcode == 0x28))
d3d50934
L
4113 || (i.reg_operands == 1
4114 && i.operands == 1
72aea328 4115 && i.tm.base_opcode == 0x30)))))
b6f8c7c4
L
4116 {
4117 /* Optimize: -O:
4118 andq $imm31, %r64 -> andl $imm31, %r32
b8364fa7 4119 andq $imm7, %r64 -> andl $imm7, %r32
b6f8c7c4
L
4120 testq $imm31, %r64 -> testl $imm31, %r32
4121 xorq %r64, %r64 -> xorl %r32, %r32
4122 subq %r64, %r64 -> subl %r32, %r32
4123 movq $imm31, %r64 -> movl $imm31, %r32
4124 movq $imm32, %r64 -> movl $imm32, %r32
4125 */
4126 i.tm.opcode_modifier.norex64 = 1;
507916b8 4127 if (i.tm.base_opcode == 0xb8 || (i.tm.base_opcode | 1) == 0xc7)
b6f8c7c4
L
4128 {
4129 /* Handle
4130 movq $imm31, %r64 -> movl $imm31, %r32
4131 movq $imm32, %r64 -> movl $imm32, %r32
4132 */
4133 i.tm.operand_types[0].bitfield.imm32 = 1;
4134 i.tm.operand_types[0].bitfield.imm32s = 0;
4135 i.tm.operand_types[0].bitfield.imm64 = 0;
4136 i.types[0].bitfield.imm32 = 1;
4137 i.types[0].bitfield.imm32s = 0;
4138 i.types[0].bitfield.imm64 = 0;
4139 i.types[1].bitfield.dword = 1;
4140 i.types[1].bitfield.qword = 0;
507916b8 4141 if ((i.tm.base_opcode | 1) == 0xc7)
b6f8c7c4
L
4142 {
4143 /* Handle
4144 movq $imm31, %r64 -> movl $imm31, %r32
4145 */
507916b8 4146 i.tm.base_opcode = 0xb8;
b6f8c7c4 4147 i.tm.extension_opcode = None;
507916b8 4148 i.tm.opcode_modifier.w = 0;
b6f8c7c4
L
4149 i.tm.opcode_modifier.modrm = 0;
4150 }
4151 }
4152 }
5641ec01
JB
4153 else if (optimize > 1
4154 && !optimize_for_space
72aea328 4155 && !is_any_vex_encoding (&i.tm)
5641ec01
JB
4156 && i.reg_operands == 2
4157 && i.op[0].regs == i.op[1].regs
4158 && ((i.tm.base_opcode & ~(Opcode_D | 1)) == 0x8
4159 || (i.tm.base_opcode & ~(Opcode_D | 1)) == 0x20)
4160 && (flag_code != CODE_64BIT || !i.types[0].bitfield.dword))
4161 {
4162 /* Optimize: -O2:
4163 andb %rN, %rN -> testb %rN, %rN
4164 andw %rN, %rN -> testw %rN, %rN
4165 andq %rN, %rN -> testq %rN, %rN
4166 orb %rN, %rN -> testb %rN, %rN
4167 orw %rN, %rN -> testw %rN, %rN
4168 orq %rN, %rN -> testq %rN, %rN
4169
4170 and outside of 64-bit mode
4171
4172 andl %rN, %rN -> testl %rN, %rN
4173 orl %rN, %rN -> testl %rN, %rN
4174 */
4175 i.tm.base_opcode = 0x84 | (i.tm.base_opcode & 1);
4176 }
99112332 4177 else if (i.reg_operands == 3
b6f8c7c4
L
4178 && i.op[0].regs == i.op[1].regs
4179 && !i.types[2].bitfield.xmmword
4180 && (i.tm.opcode_modifier.vex
7a69eac3 4181 || ((!i.mask || i.mask->zeroing)
b6f8c7c4 4182 && !i.rounding
e771e7c9 4183 && is_evex_encoding (&i.tm)
80c34c38 4184 && (i.vec_encoding != vex_encoding_evex
dd22218c 4185 || cpu_arch_isa_flags.bitfield.cpuavx512vl
80c34c38 4186 || i.tm.cpu_flags.bitfield.cpuavx512vl
7091c612 4187 || (i.tm.operand_types[2].bitfield.zmmword
dd22218c 4188 && i.types[2].bitfield.ymmword))))
b6f8c7c4
L
4189 && ((i.tm.base_opcode == 0x55
4190 || i.tm.base_opcode == 0x6655
4191 || i.tm.base_opcode == 0x66df
4192 || i.tm.base_opcode == 0x57
4193 || i.tm.base_opcode == 0x6657
8305403a
L
4194 || i.tm.base_opcode == 0x66ef
4195 || i.tm.base_opcode == 0x66f8
4196 || i.tm.base_opcode == 0x66f9
4197 || i.tm.base_opcode == 0x66fa
1424ad86
JB
4198 || i.tm.base_opcode == 0x66fb
4199 || i.tm.base_opcode == 0x42
4200 || i.tm.base_opcode == 0x6642
4201 || i.tm.base_opcode == 0x47
4202 || i.tm.base_opcode == 0x6647)
b6f8c7c4
L
4203 && i.tm.extension_opcode == None))
4204 {
99112332 4205 /* Optimize: -O1:
8305403a
L
4206 VOP, one of vandnps, vandnpd, vxorps, vxorpd, vpsubb, vpsubd,
4207 vpsubq and vpsubw:
b6f8c7c4
L
4208 EVEX VOP %zmmM, %zmmM, %zmmN
4209 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4210 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4211 EVEX VOP %ymmM, %ymmM, %ymmN
4212 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4213 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4214 VEX VOP %ymmM, %ymmM, %ymmN
4215 -> VEX VOP %xmmM, %xmmM, %xmmN
4216 VOP, one of vpandn and vpxor:
4217 VEX VOP %ymmM, %ymmM, %ymmN
4218 -> VEX VOP %xmmM, %xmmM, %xmmN
4219 VOP, one of vpandnd and vpandnq:
4220 EVEX VOP %zmmM, %zmmM, %zmmN
4221 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4222 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4223 EVEX VOP %ymmM, %ymmM, %ymmN
4224 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4225 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4226 VOP, one of vpxord and vpxorq:
4227 EVEX VOP %zmmM, %zmmM, %zmmN
4228 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4229 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4230 EVEX VOP %ymmM, %ymmM, %ymmN
4231 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4232 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
1424ad86
JB
4233 VOP, one of kxord and kxorq:
4234 VEX VOP %kM, %kM, %kN
4235 -> VEX kxorw %kM, %kM, %kN
4236 VOP, one of kandnd and kandnq:
4237 VEX VOP %kM, %kM, %kN
4238 -> VEX kandnw %kM, %kM, %kN
b6f8c7c4 4239 */
e771e7c9 4240 if (is_evex_encoding (&i.tm))
b6f8c7c4 4241 {
7b1d7ca1 4242 if (i.vec_encoding != vex_encoding_evex)
b6f8c7c4
L
4243 {
4244 i.tm.opcode_modifier.vex = VEX128;
4245 i.tm.opcode_modifier.vexw = VEXW0;
4246 i.tm.opcode_modifier.evex = 0;
4247 }
7b1d7ca1 4248 else if (optimize > 1)
dd22218c
L
4249 i.tm.opcode_modifier.evex = EVEX128;
4250 else
4251 return;
b6f8c7c4 4252 }
f74a6307 4253 else if (i.tm.operand_types[0].bitfield.class == RegMask)
1424ad86
JB
4254 {
4255 i.tm.base_opcode &= 0xff;
4256 i.tm.opcode_modifier.vexw = VEXW0;
4257 }
b6f8c7c4
L
4258 else
4259 i.tm.opcode_modifier.vex = VEX128;
4260
4261 if (i.tm.opcode_modifier.vex)
4262 for (j = 0; j < 3; j++)
4263 {
4264 i.types[j].bitfield.xmmword = 1;
4265 i.types[j].bitfield.ymmword = 0;
4266 }
4267 }
392a5972 4268 else if (i.vec_encoding != vex_encoding_evex
97ed31ae 4269 && !i.types[0].bitfield.zmmword
392a5972 4270 && !i.types[1].bitfield.zmmword
97ed31ae 4271 && !i.mask
a0a1771e 4272 && !i.broadcast
97ed31ae 4273 && is_evex_encoding (&i.tm)
392a5972
L
4274 && ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0x666f
4275 || (i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf36f
a0a1771e
JB
4276 || (i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf26f
4277 || (i.tm.base_opcode & ~4) == 0x66db
4278 || (i.tm.base_opcode & ~4) == 0x66eb)
97ed31ae
L
4279 && i.tm.extension_opcode == None)
4280 {
4281 /* Optimize: -O1:
4282 VOP, one of vmovdqa32, vmovdqa64, vmovdqu8, vmovdqu16,
4283 vmovdqu32 and vmovdqu64:
4284 EVEX VOP %xmmM, %xmmN
4285 -> VEX vmovdqa|vmovdqu %xmmM, %xmmN (M and N < 16)
4286 EVEX VOP %ymmM, %ymmN
4287 -> VEX vmovdqa|vmovdqu %ymmM, %ymmN (M and N < 16)
4288 EVEX VOP %xmmM, mem
4289 -> VEX vmovdqa|vmovdqu %xmmM, mem (M < 16)
4290 EVEX VOP %ymmM, mem
4291 -> VEX vmovdqa|vmovdqu %ymmM, mem (M < 16)
4292 EVEX VOP mem, %xmmN
4293 -> VEX mvmovdqa|vmovdquem, %xmmN (N < 16)
4294 EVEX VOP mem, %ymmN
4295 -> VEX vmovdqa|vmovdqu mem, %ymmN (N < 16)
a0a1771e
JB
4296 VOP, one of vpand, vpandn, vpor, vpxor:
4297 EVEX VOP{d,q} %xmmL, %xmmM, %xmmN
4298 -> VEX VOP %xmmL, %xmmM, %xmmN (L, M, and N < 16)
4299 EVEX VOP{d,q} %ymmL, %ymmM, %ymmN
4300 -> VEX VOP %ymmL, %ymmM, %ymmN (L, M, and N < 16)
4301 EVEX VOP{d,q} mem, %xmmM, %xmmN
4302 -> VEX VOP mem, %xmmM, %xmmN (M and N < 16)
4303 EVEX VOP{d,q} mem, %ymmM, %ymmN
4304 -> VEX VOP mem, %ymmM, %ymmN (M and N < 16)
97ed31ae 4305 */
a0a1771e 4306 for (j = 0; j < i.operands; j++)
392a5972
L
4307 if (operand_type_check (i.types[j], disp)
4308 && i.op[j].disps->X_op == O_constant)
4309 {
4310 /* Since the VEX prefix has 2 or 3 bytes, the EVEX prefix
4311 has 4 bytes, EVEX Disp8 has 1 byte and VEX Disp32 has 4
4312 bytes, we choose EVEX Disp8 over VEX Disp32. */
4313 int evex_disp8, vex_disp8;
4314 unsigned int memshift = i.memshift;
4315 offsetT n = i.op[j].disps->X_add_number;
4316
4317 evex_disp8 = fits_in_disp8 (n);
4318 i.memshift = 0;
4319 vex_disp8 = fits_in_disp8 (n);
4320 if (evex_disp8 != vex_disp8)
4321 {
4322 i.memshift = memshift;
4323 return;
4324 }
4325
4326 i.types[j].bitfield.disp8 = vex_disp8;
4327 break;
4328 }
4329 if ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf26f)
4330 i.tm.base_opcode ^= 0xf36f ^ 0xf26f;
97ed31ae
L
4331 i.tm.opcode_modifier.vex
4332 = i.types[0].bitfield.ymmword ? VEX256 : VEX128;
4333 i.tm.opcode_modifier.vexw = VEXW0;
79dec6b7
JB
4334 /* VPAND, VPOR, and VPXOR are commutative. */
4335 if (i.reg_operands == 3 && i.tm.base_opcode != 0x66df)
4336 i.tm.opcode_modifier.commutative = 1;
97ed31ae
L
4337 i.tm.opcode_modifier.evex = 0;
4338 i.tm.opcode_modifier.masking = 0;
a0a1771e 4339 i.tm.opcode_modifier.broadcast = 0;
97ed31ae
L
4340 i.tm.opcode_modifier.disp8memshift = 0;
4341 i.memshift = 0;
a0a1771e
JB
4342 if (j < i.operands)
4343 i.types[j].bitfield.disp8
4344 = fits_in_disp8 (i.op[j].disps->X_add_number);
97ed31ae 4345 }
b6f8c7c4
L
4346}
4347
ae531041
L
4348/* Return non-zero for load instruction. */
4349
4350static int
4351load_insn_p (void)
4352{
4353 unsigned int dest;
4354 int any_vex_p = is_any_vex_encoding (&i.tm);
4355 unsigned int base_opcode = i.tm.base_opcode | 1;
4356
4357 if (!any_vex_p)
4358 {
a09f656b 4359 /* Anysize insns: lea, invlpg, clflush, prefetchnta, prefetcht0,
4360 prefetcht1, prefetcht2, prefetchtw, bndmk, bndcl, bndcu, bndcn,
4361 bndstx, bndldx, prefetchwt1, clflushopt, clwb, cldemote. */
4362 if (i.tm.opcode_modifier.anysize)
ae531041
L
4363 return 0;
4364
a09f656b 4365 /* pop, popf, popa. */
4366 if (strcmp (i.tm.name, "pop") == 0
4367 || i.tm.base_opcode == 0x9d
4368 || i.tm.base_opcode == 0x61)
ae531041
L
4369 return 1;
4370
4371 /* movs, cmps, lods, scas. */
4372 if ((i.tm.base_opcode | 0xb) == 0xaf)
4373 return 1;
4374
a09f656b 4375 /* outs, xlatb. */
4376 if (base_opcode == 0x6f
4377 || i.tm.base_opcode == 0xd7)
ae531041 4378 return 1;
a09f656b 4379 /* NB: For AMD-specific insns with implicit memory operands,
4380 they're intentionally not covered. */
ae531041
L
4381 }
4382
4383 /* No memory operand. */
4384 if (!i.mem_operands)
4385 return 0;
4386
4387 if (any_vex_p)
4388 {
4389 /* vldmxcsr. */
4390 if (i.tm.base_opcode == 0xae
4391 && i.tm.opcode_modifier.vex
4392 && i.tm.opcode_modifier.vexopcode == VEX0F
4393 && i.tm.extension_opcode == 2)
4394 return 1;
4395 }
4396 else
4397 {
4398 /* test, not, neg, mul, imul, div, idiv. */
4399 if ((i.tm.base_opcode == 0xf6 || i.tm.base_opcode == 0xf7)
4400 && i.tm.extension_opcode != 1)
4401 return 1;
4402
4403 /* inc, dec. */
4404 if (base_opcode == 0xff && i.tm.extension_opcode <= 1)
4405 return 1;
4406
4407 /* add, or, adc, sbb, and, sub, xor, cmp. */
4408 if (i.tm.base_opcode >= 0x80 && i.tm.base_opcode <= 0x83)
4409 return 1;
4410
4411 /* bt, bts, btr, btc. */
4412 if (i.tm.base_opcode == 0xfba
4413 && (i.tm.extension_opcode >= 4 && i.tm.extension_opcode <= 7))
4414 return 1;
4415
4416 /* rol, ror, rcl, rcr, shl/sal, shr, sar. */
4417 if ((base_opcode == 0xc1
4418 || (i.tm.base_opcode >= 0xd0 && i.tm.base_opcode <= 0xd3))
4419 && i.tm.extension_opcode != 6)
4420 return 1;
4421
4422 /* cmpxchg8b, cmpxchg16b, xrstors. */
4423 if (i.tm.base_opcode == 0xfc7
4424 && (i.tm.extension_opcode == 1 || i.tm.extension_opcode == 3))
4425 return 1;
4426
4427 /* fxrstor, ldmxcsr, xrstor. */
4428 if (i.tm.base_opcode == 0xfae
4429 && (i.tm.extension_opcode == 1
4430 || i.tm.extension_opcode == 2
4431 || i.tm.extension_opcode == 5))
4432 return 1;
4433
4434 /* lgdt, lidt, lmsw. */
4435 if (i.tm.base_opcode == 0xf01
4436 && (i.tm.extension_opcode == 2
4437 || i.tm.extension_opcode == 3
4438 || i.tm.extension_opcode == 6))
4439 return 1;
4440
4441 /* vmptrld */
4442 if (i.tm.base_opcode == 0xfc7
4443 && i.tm.extension_opcode == 6)
4444 return 1;
4445
4446 /* Check for x87 instructions. */
4447 if (i.tm.base_opcode >= 0xd8 && i.tm.base_opcode <= 0xdf)
4448 {
4449 /* Skip fst, fstp, fstenv, fstcw. */
4450 if (i.tm.base_opcode == 0xd9
4451 && (i.tm.extension_opcode == 2
4452 || i.tm.extension_opcode == 3
4453 || i.tm.extension_opcode == 6
4454 || i.tm.extension_opcode == 7))
4455 return 0;
4456
4457 /* Skip fisttp, fist, fistp, fstp. */
4458 if (i.tm.base_opcode == 0xdb
4459 && (i.tm.extension_opcode == 1
4460 || i.tm.extension_opcode == 2
4461 || i.tm.extension_opcode == 3
4462 || i.tm.extension_opcode == 7))
4463 return 0;
4464
4465 /* Skip fisttp, fst, fstp, fsave, fstsw. */
4466 if (i.tm.base_opcode == 0xdd
4467 && (i.tm.extension_opcode == 1
4468 || i.tm.extension_opcode == 2
4469 || i.tm.extension_opcode == 3
4470 || i.tm.extension_opcode == 6
4471 || i.tm.extension_opcode == 7))
4472 return 0;
4473
4474 /* Skip fisttp, fist, fistp, fbstp, fistp. */
4475 if (i.tm.base_opcode == 0xdf
4476 && (i.tm.extension_opcode == 1
4477 || i.tm.extension_opcode == 2
4478 || i.tm.extension_opcode == 3
4479 || i.tm.extension_opcode == 6
4480 || i.tm.extension_opcode == 7))
4481 return 0;
4482
4483 return 1;
4484 }
4485 }
4486
4487 dest = i.operands - 1;
4488
4489 /* Check fake imm8 operand and 3 source operands. */
4490 if ((i.tm.opcode_modifier.immext
4491 || i.tm.opcode_modifier.vexsources == VEX3SOURCES)
4492 && i.types[dest].bitfield.imm8)
4493 dest--;
4494
4495 /* add, or, adc, sbb, and, sub, xor, cmp, test, xchg, xadd */
4496 if (!any_vex_p
4497 && (base_opcode == 0x1
4498 || base_opcode == 0x9
4499 || base_opcode == 0x11
4500 || base_opcode == 0x19
4501 || base_opcode == 0x21
4502 || base_opcode == 0x29
4503 || base_opcode == 0x31
4504 || base_opcode == 0x39
4505 || (i.tm.base_opcode >= 0x84 && i.tm.base_opcode <= 0x87)
4506 || base_opcode == 0xfc1))
4507 return 1;
4508
4509 /* Check for load instruction. */
4510 return (i.types[dest].bitfield.class != ClassNone
4511 || i.types[dest].bitfield.instance == Accum);
4512}
4513
4514/* Output lfence, 0xfaee8, after instruction. */
4515
4516static void
4517insert_lfence_after (void)
4518{
4519 if (lfence_after_load && load_insn_p ())
4520 {
a09f656b 4521 /* There are also two REP string instructions that require
4522 special treatment. Specifically, the compare string (CMPS)
4523 and scan string (SCAS) instructions set EFLAGS in a manner
4524 that depends on the data being compared/scanned. When used
4525 with a REP prefix, the number of iterations may therefore
4526 vary depending on this data. If the data is a program secret
4527 chosen by the adversary using an LVI method,
4528 then this data-dependent behavior may leak some aspect
4529 of the secret. */
4530 if (((i.tm.base_opcode | 0x1) == 0xa7
4531 || (i.tm.base_opcode | 0x1) == 0xaf)
4532 && i.prefix[REP_PREFIX])
4533 {
4534 as_warn (_("`%s` changes flags which would affect control flow behavior"),
4535 i.tm.name);
4536 }
ae531041
L
4537 char *p = frag_more (3);
4538 *p++ = 0xf;
4539 *p++ = 0xae;
4540 *p = 0xe8;
4541 }
4542}
4543
4544/* Output lfence, 0xfaee8, before instruction. */
4545
4546static void
4547insert_lfence_before (void)
4548{
4549 char *p;
4550
4551 if (is_any_vex_encoding (&i.tm))
4552 return;
4553
4554 if (i.tm.base_opcode == 0xff
4555 && (i.tm.extension_opcode == 2 || i.tm.extension_opcode == 4))
4556 {
4557 /* Insert lfence before indirect branch if needed. */
4558
4559 if (lfence_before_indirect_branch == lfence_branch_none)
4560 return;
4561
4562 if (i.operands != 1)
4563 abort ();
4564
4565 if (i.reg_operands == 1)
4566 {
4567 /* Indirect branch via register. Don't insert lfence with
4568 -mlfence-after-load=yes. */
4569 if (lfence_after_load
4570 || lfence_before_indirect_branch == lfence_branch_memory)
4571 return;
4572 }
4573 else if (i.mem_operands == 1
4574 && lfence_before_indirect_branch != lfence_branch_register)
4575 {
4576 as_warn (_("indirect `%s` with memory operand should be avoided"),
4577 i.tm.name);
4578 return;
4579 }
4580 else
4581 return;
4582
4583 if (last_insn.kind != last_insn_other
4584 && last_insn.seg == now_seg)
4585 {
4586 as_warn_where (last_insn.file, last_insn.line,
4587 _("`%s` skips -mlfence-before-indirect-branch on `%s`"),
4588 last_insn.name, i.tm.name);
4589 return;
4590 }
4591
4592 p = frag_more (3);
4593 *p++ = 0xf;
4594 *p++ = 0xae;
4595 *p = 0xe8;
4596 return;
4597 }
4598
503648e4 4599 /* Output or/not/shl and lfence before near ret. */
ae531041
L
4600 if (lfence_before_ret != lfence_before_ret_none
4601 && (i.tm.base_opcode == 0xc2
503648e4 4602 || i.tm.base_opcode == 0xc3))
ae531041
L
4603 {
4604 if (last_insn.kind != last_insn_other
4605 && last_insn.seg == now_seg)
4606 {
4607 as_warn_where (last_insn.file, last_insn.line,
4608 _("`%s` skips -mlfence-before-ret on `%s`"),
4609 last_insn.name, i.tm.name);
4610 return;
4611 }
a09f656b 4612
a09f656b 4613 /* Near ret ingore operand size override under CPU64. */
503648e4 4614 char prefix = flag_code == CODE_64BIT
4615 ? 0x48
4616 : i.prefix[DATA_PREFIX] ? 0x66 : 0x0;
a09f656b 4617
4618 if (lfence_before_ret == lfence_before_ret_not)
4619 {
4620 /* not: 0xf71424, may add prefix
4621 for operand size override or 64-bit code. */
4622 p = frag_more ((prefix ? 2 : 0) + 6 + 3);
4623 if (prefix)
4624 *p++ = prefix;
ae531041
L
4625 *p++ = 0xf7;
4626 *p++ = 0x14;
4627 *p++ = 0x24;
a09f656b 4628 if (prefix)
4629 *p++ = prefix;
ae531041
L
4630 *p++ = 0xf7;
4631 *p++ = 0x14;
4632 *p++ = 0x24;
4633 }
a09f656b 4634 else
4635 {
4636 p = frag_more ((prefix ? 1 : 0) + 4 + 3);
4637 if (prefix)
4638 *p++ = prefix;
4639 if (lfence_before_ret == lfence_before_ret_or)
4640 {
4641 /* or: 0x830c2400, may add prefix
4642 for operand size override or 64-bit code. */
4643 *p++ = 0x83;
4644 *p++ = 0x0c;
4645 }
4646 else
4647 {
4648 /* shl: 0xc1242400, may add prefix
4649 for operand size override or 64-bit code. */
4650 *p++ = 0xc1;
4651 *p++ = 0x24;
4652 }
4653
4654 *p++ = 0x24;
4655 *p++ = 0x0;
4656 }
4657
ae531041
L
4658 *p++ = 0xf;
4659 *p++ = 0xae;
4660 *p = 0xe8;
4661 }
4662}
4663
252b5132
RH
4664/* This is the guts of the machine-dependent assembler. LINE points to a
4665 machine dependent instruction. This function is supposed to emit
4666 the frags/bytes it assembles to. */
4667
4668void
65da13b5 4669md_assemble (char *line)
252b5132 4670{
40fb9820 4671 unsigned int j;
83b16ac6 4672 char mnemonic[MAX_MNEM_SIZE], mnem_suffix;
d3ce72d0 4673 const insn_template *t;
252b5132 4674
47926f60 4675 /* Initialize globals. */
252b5132
RH
4676 memset (&i, '\0', sizeof (i));
4677 for (j = 0; j < MAX_OPERANDS; j++)
1ae12ab7 4678 i.reloc[j] = NO_RELOC;
252b5132
RH
4679 memset (disp_expressions, '\0', sizeof (disp_expressions));
4680 memset (im_expressions, '\0', sizeof (im_expressions));
ce8a8b2f 4681 save_stack_p = save_stack;
252b5132
RH
4682
4683 /* First parse an instruction mnemonic & call i386_operand for the operands.
4684 We assume that the scrubber has arranged it so that line[0] is the valid
47926f60 4685 start of a (possibly prefixed) mnemonic. */
252b5132 4686
29b0f896
AM
4687 line = parse_insn (line, mnemonic);
4688 if (line == NULL)
4689 return;
83b16ac6 4690 mnem_suffix = i.suffix;
252b5132 4691
29b0f896 4692 line = parse_operands (line, mnemonic);
ee86248c 4693 this_operand = -1;
8325cc63
JB
4694 xfree (i.memop1_string);
4695 i.memop1_string = NULL;
29b0f896
AM
4696 if (line == NULL)
4697 return;
252b5132 4698
29b0f896
AM
4699 /* Now we've parsed the mnemonic into a set of templates, and have the
4700 operands at hand. */
4701
b630c145
JB
4702 /* All Intel opcodes have reversed operands except for "bound", "enter",
4703 "monitor*", "mwait*", "tpause", and "umwait". We also don't reverse
4704 intersegment "jmp" and "call" instructions with 2 immediate operands so
4705 that the immediate segment precedes the offset, as it does when in AT&T
4706 mode. */
4d456e3d
L
4707 if (intel_syntax
4708 && i.operands > 1
29b0f896 4709 && (strcmp (mnemonic, "bound") != 0)
30123838 4710 && (strcmp (mnemonic, "invlpga") != 0)
eedb0f2c
JB
4711 && (strncmp (mnemonic, "monitor", 7) != 0)
4712 && (strncmp (mnemonic, "mwait", 5) != 0)
b630c145
JB
4713 && (strcmp (mnemonic, "tpause") != 0)
4714 && (strcmp (mnemonic, "umwait") != 0)
40fb9820
L
4715 && !(operand_type_check (i.types[0], imm)
4716 && operand_type_check (i.types[1], imm)))
29b0f896
AM
4717 swap_operands ();
4718
ec56d5c0
JB
4719 /* The order of the immediates should be reversed
4720 for 2 immediates extrq and insertq instructions */
4721 if (i.imm_operands == 2
4722 && (strcmp (mnemonic, "extrq") == 0
4723 || strcmp (mnemonic, "insertq") == 0))
4724 swap_2_operands (0, 1);
4725
29b0f896
AM
4726 if (i.imm_operands)
4727 optimize_imm ();
4728
b300c311
L
4729 /* Don't optimize displacement for movabs since it only takes 64bit
4730 displacement. */
4731 if (i.disp_operands
a501d77e 4732 && i.disp_encoding != disp_encoding_32bit
862be3fb
L
4733 && (flag_code != CODE_64BIT
4734 || strcmp (mnemonic, "movabs") != 0))
4735 optimize_disp ();
29b0f896
AM
4736
4737 /* Next, we find a template that matches the given insn,
4738 making sure the overlap of the given operands types is consistent
4739 with the template operand types. */
252b5132 4740
83b16ac6 4741 if (!(t = match_template (mnem_suffix)))
29b0f896 4742 return;
252b5132 4743
7bab8ab5 4744 if (sse_check != check_none
81f8a913 4745 && !i.tm.opcode_modifier.noavx
6e3e5c9e 4746 && !i.tm.cpu_flags.bitfield.cpuavx
569d50f1 4747 && !i.tm.cpu_flags.bitfield.cpuavx512f
daf50ae7
L
4748 && (i.tm.cpu_flags.bitfield.cpusse
4749 || i.tm.cpu_flags.bitfield.cpusse2
4750 || i.tm.cpu_flags.bitfield.cpusse3
4751 || i.tm.cpu_flags.bitfield.cpussse3
4752 || i.tm.cpu_flags.bitfield.cpusse4_1
6e3e5c9e
JB
4753 || i.tm.cpu_flags.bitfield.cpusse4_2
4754 || i.tm.cpu_flags.bitfield.cpupclmul
4755 || i.tm.cpu_flags.bitfield.cpuaes
569d50f1 4756 || i.tm.cpu_flags.bitfield.cpusha
6e3e5c9e 4757 || i.tm.cpu_flags.bitfield.cpugfni))
daf50ae7 4758 {
7bab8ab5 4759 (sse_check == check_warning
daf50ae7
L
4760 ? as_warn
4761 : as_bad) (_("SSE instruction `%s' is used"), i.tm.name);
4762 }
4763
40fb9820 4764 if (i.tm.opcode_modifier.fwait)
29b0f896
AM
4765 if (!add_prefix (FWAIT_OPCODE))
4766 return;
252b5132 4767
d5de92cf
L
4768 /* Check if REP prefix is OK. */
4769 if (i.rep_prefix && !i.tm.opcode_modifier.repprefixok)
4770 {
4771 as_bad (_("invalid instruction `%s' after `%s'"),
4772 i.tm.name, i.rep_prefix);
4773 return;
4774 }
4775
c1ba0266
L
4776 /* Check for lock without a lockable instruction. Destination operand
4777 must be memory unless it is xchg (0x86). */
c32fa91d
L
4778 if (i.prefix[LOCK_PREFIX]
4779 && (!i.tm.opcode_modifier.islockable
c1ba0266
L
4780 || i.mem_operands == 0
4781 || (i.tm.base_opcode != 0x86
8dc0818e 4782 && !(i.flags[i.operands - 1] & Operand_Mem))))
c32fa91d
L
4783 {
4784 as_bad (_("expecting lockable instruction after `lock'"));
4785 return;
4786 }
4787
40d231b4
JB
4788 /* Check for data size prefix on VEX/XOP/EVEX encoded and SIMD insns. */
4789 if (i.prefix[DATA_PREFIX]
4790 && (is_any_vex_encoding (&i.tm)
4791 || i.tm.operand_types[i.imm_operands].bitfield.class >= RegMMX
4792 || i.tm.operand_types[i.imm_operands + 1].bitfield.class >= RegMMX))
7a8655d2
JB
4793 {
4794 as_bad (_("data size prefix invalid with `%s'"), i.tm.name);
4795 return;
4796 }
4797
42164a71 4798 /* Check if HLE prefix is OK. */
165de32a 4799 if (i.hle_prefix && !check_hle ())
42164a71
L
4800 return;
4801
7e8b059b
L
4802 /* Check BND prefix. */
4803 if (i.bnd_prefix && !i.tm.opcode_modifier.bndprefixok)
4804 as_bad (_("expecting valid branch instruction after `bnd'"));
4805
04ef582a 4806 /* Check NOTRACK prefix. */
9fef80d6
L
4807 if (i.notrack_prefix && !i.tm.opcode_modifier.notrackprefixok)
4808 as_bad (_("expecting indirect branch instruction after `notrack'"));
04ef582a 4809
327e8c42
JB
4810 if (i.tm.cpu_flags.bitfield.cpumpx)
4811 {
4812 if (flag_code == CODE_64BIT && i.prefix[ADDR_PREFIX])
4813 as_bad (_("32-bit address isn't allowed in 64-bit MPX instructions."));
4814 else if (flag_code != CODE_16BIT
4815 ? i.prefix[ADDR_PREFIX]
4816 : i.mem_operands && !i.prefix[ADDR_PREFIX])
4817 as_bad (_("16-bit address isn't allowed in MPX instructions"));
4818 }
7e8b059b
L
4819
4820 /* Insert BND prefix. */
76d3a78a
JB
4821 if (add_bnd_prefix && i.tm.opcode_modifier.bndprefixok)
4822 {
4823 if (!i.prefix[BND_PREFIX])
4824 add_prefix (BND_PREFIX_OPCODE);
4825 else if (i.prefix[BND_PREFIX] != BND_PREFIX_OPCODE)
4826 {
4827 as_warn (_("replacing `rep'/`repe' prefix by `bnd'"));
4828 i.prefix[BND_PREFIX] = BND_PREFIX_OPCODE;
4829 }
4830 }
7e8b059b 4831
29b0f896 4832 /* Check string instruction segment overrides. */
51c8edf6 4833 if (i.tm.opcode_modifier.isstring >= IS_STRING_ES_OP0)
29b0f896 4834 {
51c8edf6 4835 gas_assert (i.mem_operands);
29b0f896 4836 if (!check_string ())
5dd0794d 4837 return;
fc0763e6 4838 i.disp_operands = 0;
29b0f896 4839 }
5dd0794d 4840
b6f8c7c4
L
4841 if (optimize && !i.no_optimize && i.tm.opcode_modifier.optimize)
4842 optimize_encoding ();
4843
29b0f896
AM
4844 if (!process_suffix ())
4845 return;
e413e4e9 4846
921eafea 4847 /* Update operand types and check extended states. */
bc0844ae 4848 for (j = 0; j < i.operands; j++)
921eafea
L
4849 {
4850 i.types[j] = operand_type_and (i.types[j], i.tm.operand_types[j]);
4851 switch (i.tm.operand_types[j].bitfield.class)
4852 {
4853 default:
4854 break;
4855 case RegMMX:
4856 i.xstate |= xstate_mmx;
4857 break;
4858 case RegMask:
4859 i.xstate |= xstate_zmm;
4860 break;
4861 case RegSIMD:
4862 if (i.tm.operand_types[j].bitfield.tmmword)
4863 i.xstate |= xstate_tmm;
4864 else if (i.tm.operand_types[j].bitfield.zmmword)
4865 i.xstate |= xstate_zmm;
4866 else if (i.tm.operand_types[j].bitfield.ymmword)
4867 i.xstate |= xstate_ymm;
4868 else if (i.tm.operand_types[j].bitfield.xmmword)
4869 i.xstate |= xstate_xmm;
4870 break;
4871 }
4872 }
bc0844ae 4873
29b0f896
AM
4874 /* Make still unresolved immediate matches conform to size of immediate
4875 given in i.suffix. */
4876 if (!finalize_imm ())
4877 return;
252b5132 4878
40fb9820 4879 if (i.types[0].bitfield.imm1)
29b0f896 4880 i.imm_operands = 0; /* kludge for shift insns. */
252b5132 4881
9afe6eb8
L
4882 /* We only need to check those implicit registers for instructions
4883 with 3 operands or less. */
4884 if (i.operands <= 3)
4885 for (j = 0; j < i.operands; j++)
75e5731b
JB
4886 if (i.types[j].bitfield.instance != InstanceNone
4887 && !i.types[j].bitfield.xmmword)
9afe6eb8 4888 i.reg_operands--;
40fb9820 4889
29b0f896
AM
4890 /* For insns with operands there are more diddles to do to the opcode. */
4891 if (i.operands)
4892 {
4893 if (!process_operands ())
4894 return;
4895 }
8c190ce0 4896 else if (!quiet_warnings && i.tm.opcode_modifier.ugh)
29b0f896
AM
4897 {
4898 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc. */
4899 as_warn (_("translating to `%sp'"), i.tm.name);
4900 }
252b5132 4901
7a8655d2 4902 if (is_any_vex_encoding (&i.tm))
9e5e5283 4903 {
c1dc7af5 4904 if (!cpu_arch_flags.bitfield.cpui286)
9e5e5283 4905 {
c1dc7af5 4906 as_bad (_("instruction `%s' isn't supported outside of protected mode."),
9e5e5283
L
4907 i.tm.name);
4908 return;
4909 }
c0f3af97 4910
0b9404fd
JB
4911 /* Check for explicit REX prefix. */
4912 if (i.prefix[REX_PREFIX] || i.rex_encoding)
4913 {
4914 as_bad (_("REX prefix invalid with `%s'"), i.tm.name);
4915 return;
4916 }
4917
9e5e5283
L
4918 if (i.tm.opcode_modifier.vex)
4919 build_vex_prefix (t);
4920 else
4921 build_evex_prefix ();
0b9404fd
JB
4922
4923 /* The individual REX.RXBW bits got consumed. */
4924 i.rex &= REX_OPCODE;
9e5e5283 4925 }
43234a1e 4926
5dd85c99
SP
4927 /* Handle conversion of 'int $3' --> special int3 insn. XOP or FMA4
4928 instructions may define INT_OPCODE as well, so avoid this corner
4929 case for those instructions that use MODRM. */
4930 if (i.tm.base_opcode == INT_OPCODE
a6461c02
SP
4931 && !i.tm.opcode_modifier.modrm
4932 && i.op[0].imms->X_add_number == 3)
29b0f896
AM
4933 {
4934 i.tm.base_opcode = INT3_OPCODE;
4935 i.imm_operands = 0;
4936 }
252b5132 4937
0cfa3eb3
JB
4938 if ((i.tm.opcode_modifier.jump == JUMP
4939 || i.tm.opcode_modifier.jump == JUMP_BYTE
4940 || i.tm.opcode_modifier.jump == JUMP_DWORD)
29b0f896
AM
4941 && i.op[0].disps->X_op == O_constant)
4942 {
4943 /* Convert "jmp constant" (and "call constant") to a jump (call) to
4944 the absolute address given by the constant. Since ix86 jumps and
4945 calls are pc relative, we need to generate a reloc. */
4946 i.op[0].disps->X_add_symbol = &abs_symbol;
4947 i.op[0].disps->X_op = O_symbol;
4948 }
252b5132 4949
29b0f896
AM
4950 /* For 8 bit registers we need an empty rex prefix. Also if the
4951 instruction already has a prefix, we need to convert old
4952 registers to new ones. */
773f551c 4953
bab6aec1 4954 if ((i.types[0].bitfield.class == Reg && i.types[0].bitfield.byte
29b0f896 4955 && (i.op[0].regs->reg_flags & RegRex64) != 0)
bab6aec1 4956 || (i.types[1].bitfield.class == Reg && i.types[1].bitfield.byte
29b0f896 4957 && (i.op[1].regs->reg_flags & RegRex64) != 0)
bab6aec1
JB
4958 || (((i.types[0].bitfield.class == Reg && i.types[0].bitfield.byte)
4959 || (i.types[1].bitfield.class == Reg && i.types[1].bitfield.byte))
29b0f896
AM
4960 && i.rex != 0))
4961 {
4962 int x;
726c5dcd 4963
29b0f896
AM
4964 i.rex |= REX_OPCODE;
4965 for (x = 0; x < 2; x++)
4966 {
4967 /* Look for 8 bit operand that uses old registers. */
bab6aec1 4968 if (i.types[x].bitfield.class == Reg && i.types[x].bitfield.byte
29b0f896 4969 && (i.op[x].regs->reg_flags & RegRex64) == 0)
773f551c 4970 {
3f93af61 4971 gas_assert (!(i.op[x].regs->reg_flags & RegRex));
29b0f896
AM
4972 /* In case it is "hi" register, give up. */
4973 if (i.op[x].regs->reg_num > 3)
a540244d 4974 as_bad (_("can't encode register '%s%s' in an "
4eed87de 4975 "instruction requiring REX prefix."),
a540244d 4976 register_prefix, i.op[x].regs->reg_name);
773f551c 4977
29b0f896
AM
4978 /* Otherwise it is equivalent to the extended register.
4979 Since the encoding doesn't change this is merely
4980 cosmetic cleanup for debug output. */
4981
4982 i.op[x].regs = i.op[x].regs + 8;
773f551c 4983 }
29b0f896
AM
4984 }
4985 }
773f551c 4986
6b6b6807
L
4987 if (i.rex == 0 && i.rex_encoding)
4988 {
4989 /* Check if we can add a REX_OPCODE byte. Look for 8 bit operand
3f93af61 4990 that uses legacy register. If it is "hi" register, don't add
6b6b6807
L
4991 the REX_OPCODE byte. */
4992 int x;
4993 for (x = 0; x < 2; x++)
bab6aec1 4994 if (i.types[x].bitfield.class == Reg
6b6b6807
L
4995 && i.types[x].bitfield.byte
4996 && (i.op[x].regs->reg_flags & RegRex64) == 0
4997 && i.op[x].regs->reg_num > 3)
4998 {
3f93af61 4999 gas_assert (!(i.op[x].regs->reg_flags & RegRex));
6b6b6807
L
5000 i.rex_encoding = FALSE;
5001 break;
5002 }
5003
5004 if (i.rex_encoding)
5005 i.rex = REX_OPCODE;
5006 }
5007
7ab9ffdd 5008 if (i.rex != 0)
29b0f896
AM
5009 add_prefix (REX_OPCODE | i.rex);
5010
ae531041
L
5011 insert_lfence_before ();
5012
29b0f896
AM
5013 /* We are ready to output the insn. */
5014 output_insn ();
e379e5f3 5015
ae531041
L
5016 insert_lfence_after ();
5017
e379e5f3
L
5018 last_insn.seg = now_seg;
5019
5020 if (i.tm.opcode_modifier.isprefix)
5021 {
5022 last_insn.kind = last_insn_prefix;
5023 last_insn.name = i.tm.name;
5024 last_insn.file = as_where (&last_insn.line);
5025 }
5026 else
5027 last_insn.kind = last_insn_other;
29b0f896
AM
5028}
5029
5030static char *
e3bb37b5 5031parse_insn (char *line, char *mnemonic)
29b0f896
AM
5032{
5033 char *l = line;
5034 char *token_start = l;
5035 char *mnem_p;
5c6af06e 5036 int supported;
d3ce72d0 5037 const insn_template *t;
b6169b20 5038 char *dot_p = NULL;
29b0f896 5039
29b0f896
AM
5040 while (1)
5041 {
5042 mnem_p = mnemonic;
5043 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
5044 {
b6169b20
L
5045 if (*mnem_p == '.')
5046 dot_p = mnem_p;
29b0f896
AM
5047 mnem_p++;
5048 if (mnem_p >= mnemonic + MAX_MNEM_SIZE)
45288df1 5049 {
29b0f896
AM
5050 as_bad (_("no such instruction: `%s'"), token_start);
5051 return NULL;
5052 }
5053 l++;
5054 }
5055 if (!is_space_char (*l)
5056 && *l != END_OF_INSN
e44823cf
JB
5057 && (intel_syntax
5058 || (*l != PREFIX_SEPARATOR
5059 && *l != ',')))
29b0f896
AM
5060 {
5061 as_bad (_("invalid character %s in mnemonic"),
5062 output_invalid (*l));
5063 return NULL;
5064 }
5065 if (token_start == l)
5066 {
e44823cf 5067 if (!intel_syntax && *l == PREFIX_SEPARATOR)
29b0f896
AM
5068 as_bad (_("expecting prefix; got nothing"));
5069 else
5070 as_bad (_("expecting mnemonic; got nothing"));
5071 return NULL;
5072 }
45288df1 5073
29b0f896 5074 /* Look up instruction (or prefix) via hash table. */
629310ab 5075 current_templates = (const templates *) str_hash_find (op_hash, mnemonic);
47926f60 5076
29b0f896
AM
5077 if (*l != END_OF_INSN
5078 && (!is_space_char (*l) || l[1] != END_OF_INSN)
5079 && current_templates
40fb9820 5080 && current_templates->start->opcode_modifier.isprefix)
29b0f896 5081 {
c6fb90c8 5082 if (!cpu_flags_check_cpu64 (current_templates->start->cpu_flags))
2dd88dca
JB
5083 {
5084 as_bad ((flag_code != CODE_64BIT
5085 ? _("`%s' is only supported in 64-bit mode")
5086 : _("`%s' is not supported in 64-bit mode")),
5087 current_templates->start->name);
5088 return NULL;
5089 }
29b0f896
AM
5090 /* If we are in 16-bit mode, do not allow addr16 or data16.
5091 Similarly, in 32-bit mode, do not allow addr32 or data32. */
673fe0f0
JB
5092 if ((current_templates->start->opcode_modifier.size == SIZE16
5093 || current_templates->start->opcode_modifier.size == SIZE32)
29b0f896 5094 && flag_code != CODE_64BIT
673fe0f0 5095 && ((current_templates->start->opcode_modifier.size == SIZE32)
29b0f896
AM
5096 ^ (flag_code == CODE_16BIT)))
5097 {
5098 as_bad (_("redundant %s prefix"),
5099 current_templates->start->name);
5100 return NULL;
45288df1 5101 }
86fa6981 5102 if (current_templates->start->opcode_length == 0)
29b0f896 5103 {
86fa6981
L
5104 /* Handle pseudo prefixes. */
5105 switch (current_templates->start->base_opcode)
5106 {
41eb8e88 5107 case Prefix_Disp8:
86fa6981
L
5108 /* {disp8} */
5109 i.disp_encoding = disp_encoding_8bit;
5110 break;
41eb8e88
L
5111 case Prefix_Disp16:
5112 /* {disp16} */
5113 i.disp_encoding = disp_encoding_16bit;
5114 break;
5115 case Prefix_Disp32:
86fa6981
L
5116 /* {disp32} */
5117 i.disp_encoding = disp_encoding_32bit;
5118 break;
41eb8e88 5119 case Prefix_Load:
86fa6981
L
5120 /* {load} */
5121 i.dir_encoding = dir_encoding_load;
5122 break;
41eb8e88 5123 case Prefix_Store:
86fa6981
L
5124 /* {store} */
5125 i.dir_encoding = dir_encoding_store;
5126 break;
41eb8e88 5127 case Prefix_VEX:
42e04b36
L
5128 /* {vex} */
5129 i.vec_encoding = vex_encoding_vex;
86fa6981 5130 break;
41eb8e88 5131 case Prefix_VEX3:
86fa6981
L
5132 /* {vex3} */
5133 i.vec_encoding = vex_encoding_vex3;
5134 break;
41eb8e88 5135 case Prefix_EVEX:
86fa6981
L
5136 /* {evex} */
5137 i.vec_encoding = vex_encoding_evex;
5138 break;
41eb8e88 5139 case Prefix_REX:
6b6b6807
L
5140 /* {rex} */
5141 i.rex_encoding = TRUE;
5142 break;
41eb8e88 5143 case Prefix_NoOptimize:
b6f8c7c4
L
5144 /* {nooptimize} */
5145 i.no_optimize = TRUE;
5146 break;
86fa6981
L
5147 default:
5148 abort ();
5149 }
5150 }
5151 else
5152 {
5153 /* Add prefix, checking for repeated prefixes. */
4e9ac44a 5154 switch (add_prefix (current_templates->start->base_opcode))
86fa6981 5155 {
4e9ac44a
L
5156 case PREFIX_EXIST:
5157 return NULL;
5158 case PREFIX_DS:
d777820b 5159 if (current_templates->start->cpu_flags.bitfield.cpuibt)
4e9ac44a
L
5160 i.notrack_prefix = current_templates->start->name;
5161 break;
5162 case PREFIX_REP:
5163 if (current_templates->start->cpu_flags.bitfield.cpuhle)
5164 i.hle_prefix = current_templates->start->name;
5165 else if (current_templates->start->cpu_flags.bitfield.cpumpx)
5166 i.bnd_prefix = current_templates->start->name;
5167 else
5168 i.rep_prefix = current_templates->start->name;
5169 break;
5170 default:
5171 break;
86fa6981 5172 }
29b0f896
AM
5173 }
5174 /* Skip past PREFIX_SEPARATOR and reset token_start. */
5175 token_start = ++l;
5176 }
5177 else
5178 break;
5179 }
45288df1 5180
30a55f88 5181 if (!current_templates)
b6169b20 5182 {
07d5e953
JB
5183 /* Deprecated functionality (new code should use pseudo-prefixes instead):
5184 Check if we should swap operand or force 32bit displacement in
f8a5c266 5185 encoding. */
30a55f88 5186 if (mnem_p - 2 == dot_p && dot_p[1] == 's')
64c49ab3 5187 i.dir_encoding = dir_encoding_swap;
8d63c93e 5188 else if (mnem_p - 3 == dot_p
a501d77e
L
5189 && dot_p[1] == 'd'
5190 && dot_p[2] == '8')
5191 i.disp_encoding = disp_encoding_8bit;
8d63c93e 5192 else if (mnem_p - 4 == dot_p
f8a5c266
L
5193 && dot_p[1] == 'd'
5194 && dot_p[2] == '3'
5195 && dot_p[3] == '2')
a501d77e 5196 i.disp_encoding = disp_encoding_32bit;
30a55f88
L
5197 else
5198 goto check_suffix;
5199 mnem_p = dot_p;
5200 *dot_p = '\0';
629310ab 5201 current_templates = (const templates *) str_hash_find (op_hash, mnemonic);
b6169b20
L
5202 }
5203
29b0f896
AM
5204 if (!current_templates)
5205 {
dc1e8a47 5206 check_suffix:
1c529385 5207 if (mnem_p > mnemonic)
29b0f896 5208 {
1c529385
LH
5209 /* See if we can get a match by trimming off a suffix. */
5210 switch (mnem_p[-1])
29b0f896 5211 {
1c529385
LH
5212 case WORD_MNEM_SUFFIX:
5213 if (intel_syntax && (intel_float_operand (mnemonic) & 2))
29b0f896
AM
5214 i.suffix = SHORT_MNEM_SUFFIX;
5215 else
1c529385
LH
5216 /* Fall through. */
5217 case BYTE_MNEM_SUFFIX:
5218 case QWORD_MNEM_SUFFIX:
5219 i.suffix = mnem_p[-1];
29b0f896 5220 mnem_p[-1] = '\0';
629310ab 5221 current_templates = (const templates *) str_hash_find (op_hash,
1c529385
LH
5222 mnemonic);
5223 break;
5224 case SHORT_MNEM_SUFFIX:
5225 case LONG_MNEM_SUFFIX:
5226 if (!intel_syntax)
5227 {
5228 i.suffix = mnem_p[-1];
5229 mnem_p[-1] = '\0';
629310ab 5230 current_templates = (const templates *) str_hash_find (op_hash,
1c529385
LH
5231 mnemonic);
5232 }
5233 break;
5234
5235 /* Intel Syntax. */
5236 case 'd':
5237 if (intel_syntax)
5238 {
5239 if (intel_float_operand (mnemonic) == 1)
5240 i.suffix = SHORT_MNEM_SUFFIX;
5241 else
5242 i.suffix = LONG_MNEM_SUFFIX;
5243 mnem_p[-1] = '\0';
629310ab 5244 current_templates = (const templates *) str_hash_find (op_hash,
1c529385
LH
5245 mnemonic);
5246 }
5247 break;
29b0f896 5248 }
29b0f896 5249 }
1c529385 5250
29b0f896
AM
5251 if (!current_templates)
5252 {
5253 as_bad (_("no such instruction: `%s'"), token_start);
5254 return NULL;
5255 }
5256 }
252b5132 5257
0cfa3eb3
JB
5258 if (current_templates->start->opcode_modifier.jump == JUMP
5259 || current_templates->start->opcode_modifier.jump == JUMP_BYTE)
29b0f896
AM
5260 {
5261 /* Check for a branch hint. We allow ",pt" and ",pn" for
5262 predict taken and predict not taken respectively.
5263 I'm not sure that branch hints actually do anything on loop
5264 and jcxz insns (JumpByte) for current Pentium4 chips. They
5265 may work in the future and it doesn't hurt to accept them
5266 now. */
5267 if (l[0] == ',' && l[1] == 'p')
5268 {
5269 if (l[2] == 't')
5270 {
5271 if (!add_prefix (DS_PREFIX_OPCODE))
5272 return NULL;
5273 l += 3;
5274 }
5275 else if (l[2] == 'n')
5276 {
5277 if (!add_prefix (CS_PREFIX_OPCODE))
5278 return NULL;
5279 l += 3;
5280 }
5281 }
5282 }
5283 /* Any other comma loses. */
5284 if (*l == ',')
5285 {
5286 as_bad (_("invalid character %s in mnemonic"),
5287 output_invalid (*l));
5288 return NULL;
5289 }
252b5132 5290
29b0f896 5291 /* Check if instruction is supported on specified architecture. */
5c6af06e
JB
5292 supported = 0;
5293 for (t = current_templates->start; t < current_templates->end; ++t)
5294 {
c0f3af97
L
5295 supported |= cpu_flags_match (t);
5296 if (supported == CPU_FLAGS_PERFECT_MATCH)
548d0ee6
JB
5297 {
5298 if (!cpu_arch_flags.bitfield.cpui386 && (flag_code != CODE_16BIT))
5299 as_warn (_("use .code16 to ensure correct addressing mode"));
3629bb00 5300
548d0ee6
JB
5301 return l;
5302 }
29b0f896 5303 }
3629bb00 5304
548d0ee6
JB
5305 if (!(supported & CPU_FLAGS_64BIT_MATCH))
5306 as_bad (flag_code == CODE_64BIT
5307 ? _("`%s' is not supported in 64-bit mode")
5308 : _("`%s' is only supported in 64-bit mode"),
5309 current_templates->start->name);
5310 else
5311 as_bad (_("`%s' is not supported on `%s%s'"),
5312 current_templates->start->name,
5313 cpu_arch_name ? cpu_arch_name : default_arch,
5314 cpu_sub_arch_name ? cpu_sub_arch_name : "");
252b5132 5315
548d0ee6 5316 return NULL;
29b0f896 5317}
252b5132 5318
29b0f896 5319static char *
e3bb37b5 5320parse_operands (char *l, const char *mnemonic)
29b0f896
AM
5321{
5322 char *token_start;
3138f287 5323
29b0f896
AM
5324 /* 1 if operand is pending after ','. */
5325 unsigned int expecting_operand = 0;
252b5132 5326
29b0f896
AM
5327 /* Non-zero if operand parens not balanced. */
5328 unsigned int paren_not_balanced;
5329
5330 while (*l != END_OF_INSN)
5331 {
5332 /* Skip optional white space before operand. */
5333 if (is_space_char (*l))
5334 ++l;
d02603dc 5335 if (!is_operand_char (*l) && *l != END_OF_INSN && *l != '"')
29b0f896
AM
5336 {
5337 as_bad (_("invalid character %s before operand %d"),
5338 output_invalid (*l),
5339 i.operands + 1);
5340 return NULL;
5341 }
d02603dc 5342 token_start = l; /* After white space. */
29b0f896
AM
5343 paren_not_balanced = 0;
5344 while (paren_not_balanced || *l != ',')
5345 {
5346 if (*l == END_OF_INSN)
5347 {
5348 if (paren_not_balanced)
5349 {
5350 if (!intel_syntax)
5351 as_bad (_("unbalanced parenthesis in operand %d."),
5352 i.operands + 1);
5353 else
5354 as_bad (_("unbalanced brackets in operand %d."),
5355 i.operands + 1);
5356 return NULL;
5357 }
5358 else
5359 break; /* we are done */
5360 }
d02603dc 5361 else if (!is_operand_char (*l) && !is_space_char (*l) && *l != '"')
29b0f896
AM
5362 {
5363 as_bad (_("invalid character %s in operand %d"),
5364 output_invalid (*l),
5365 i.operands + 1);
5366 return NULL;
5367 }
5368 if (!intel_syntax)
5369 {
5370 if (*l == '(')
5371 ++paren_not_balanced;
5372 if (*l == ')')
5373 --paren_not_balanced;
5374 }
5375 else
5376 {
5377 if (*l == '[')
5378 ++paren_not_balanced;
5379 if (*l == ']')
5380 --paren_not_balanced;
5381 }
5382 l++;
5383 }
5384 if (l != token_start)
5385 { /* Yes, we've read in another operand. */
5386 unsigned int operand_ok;
5387 this_operand = i.operands++;
5388 if (i.operands > MAX_OPERANDS)
5389 {
5390 as_bad (_("spurious operands; (%d operands/instruction max)"),
5391 MAX_OPERANDS);
5392 return NULL;
5393 }
9d46ce34 5394 i.types[this_operand].bitfield.unspecified = 1;
29b0f896
AM
5395 /* Now parse operand adding info to 'i' as we go along. */
5396 END_STRING_AND_SAVE (l);
5397
1286ab78
L
5398 if (i.mem_operands > 1)
5399 {
5400 as_bad (_("too many memory references for `%s'"),
5401 mnemonic);
5402 return 0;
5403 }
5404
29b0f896
AM
5405 if (intel_syntax)
5406 operand_ok =
5407 i386_intel_operand (token_start,
5408 intel_float_operand (mnemonic));
5409 else
a7619375 5410 operand_ok = i386_att_operand (token_start);
29b0f896
AM
5411
5412 RESTORE_END_STRING (l);
5413 if (!operand_ok)
5414 return NULL;
5415 }
5416 else
5417 {
5418 if (expecting_operand)
5419 {
5420 expecting_operand_after_comma:
5421 as_bad (_("expecting operand after ','; got nothing"));
5422 return NULL;
5423 }
5424 if (*l == ',')
5425 {
5426 as_bad (_("expecting operand before ','; got nothing"));
5427 return NULL;
5428 }
5429 }
7f3f1ea2 5430
29b0f896
AM
5431 /* Now *l must be either ',' or END_OF_INSN. */
5432 if (*l == ',')
5433 {
5434 if (*++l == END_OF_INSN)
5435 {
5436 /* Just skip it, if it's \n complain. */
5437 goto expecting_operand_after_comma;
5438 }
5439 expecting_operand = 1;
5440 }
5441 }
5442 return l;
5443}
7f3f1ea2 5444
050dfa73 5445static void
4d456e3d 5446swap_2_operands (int xchg1, int xchg2)
050dfa73
MM
5447{
5448 union i386_op temp_op;
40fb9820 5449 i386_operand_type temp_type;
c48dadc9 5450 unsigned int temp_flags;
050dfa73 5451 enum bfd_reloc_code_real temp_reloc;
4eed87de 5452
050dfa73
MM
5453 temp_type = i.types[xchg2];
5454 i.types[xchg2] = i.types[xchg1];
5455 i.types[xchg1] = temp_type;
c48dadc9
JB
5456
5457 temp_flags = i.flags[xchg2];
5458 i.flags[xchg2] = i.flags[xchg1];
5459 i.flags[xchg1] = temp_flags;
5460
050dfa73
MM
5461 temp_op = i.op[xchg2];
5462 i.op[xchg2] = i.op[xchg1];
5463 i.op[xchg1] = temp_op;
c48dadc9 5464
050dfa73
MM
5465 temp_reloc = i.reloc[xchg2];
5466 i.reloc[xchg2] = i.reloc[xchg1];
5467 i.reloc[xchg1] = temp_reloc;
43234a1e
L
5468
5469 if (i.mask)
5470 {
5471 if (i.mask->operand == xchg1)
5472 i.mask->operand = xchg2;
5473 else if (i.mask->operand == xchg2)
5474 i.mask->operand = xchg1;
5475 }
5476 if (i.broadcast)
5477 {
5478 if (i.broadcast->operand == xchg1)
5479 i.broadcast->operand = xchg2;
5480 else if (i.broadcast->operand == xchg2)
5481 i.broadcast->operand = xchg1;
5482 }
5483 if (i.rounding)
5484 {
5485 if (i.rounding->operand == xchg1)
5486 i.rounding->operand = xchg2;
5487 else if (i.rounding->operand == xchg2)
5488 i.rounding->operand = xchg1;
5489 }
050dfa73
MM
5490}
5491
29b0f896 5492static void
e3bb37b5 5493swap_operands (void)
29b0f896 5494{
b7c61d9a 5495 switch (i.operands)
050dfa73 5496 {
c0f3af97 5497 case 5:
b7c61d9a 5498 case 4:
4d456e3d 5499 swap_2_operands (1, i.operands - 2);
1a0670f3 5500 /* Fall through. */
b7c61d9a
L
5501 case 3:
5502 case 2:
4d456e3d 5503 swap_2_operands (0, i.operands - 1);
b7c61d9a
L
5504 break;
5505 default:
5506 abort ();
29b0f896 5507 }
29b0f896
AM
5508
5509 if (i.mem_operands == 2)
5510 {
5511 const seg_entry *temp_seg;
5512 temp_seg = i.seg[0];
5513 i.seg[0] = i.seg[1];
5514 i.seg[1] = temp_seg;
5515 }
5516}
252b5132 5517
29b0f896
AM
5518/* Try to ensure constant immediates are represented in the smallest
5519 opcode possible. */
5520static void
e3bb37b5 5521optimize_imm (void)
29b0f896
AM
5522{
5523 char guess_suffix = 0;
5524 int op;
252b5132 5525
29b0f896
AM
5526 if (i.suffix)
5527 guess_suffix = i.suffix;
5528 else if (i.reg_operands)
5529 {
5530 /* Figure out a suffix from the last register operand specified.
75e5731b
JB
5531 We can't do this properly yet, i.e. excluding special register
5532 instances, but the following works for instructions with
5533 immediates. In any case, we can't set i.suffix yet. */
29b0f896 5534 for (op = i.operands; --op >= 0;)
bab6aec1
JB
5535 if (i.types[op].bitfield.class != Reg)
5536 continue;
5537 else if (i.types[op].bitfield.byte)
7ab9ffdd 5538 {
40fb9820
L
5539 guess_suffix = BYTE_MNEM_SUFFIX;
5540 break;
5541 }
bab6aec1 5542 else if (i.types[op].bitfield.word)
252b5132 5543 {
40fb9820
L
5544 guess_suffix = WORD_MNEM_SUFFIX;
5545 break;
5546 }
bab6aec1 5547 else if (i.types[op].bitfield.dword)
40fb9820
L
5548 {
5549 guess_suffix = LONG_MNEM_SUFFIX;
5550 break;
5551 }
bab6aec1 5552 else if (i.types[op].bitfield.qword)
40fb9820
L
5553 {
5554 guess_suffix = QWORD_MNEM_SUFFIX;
29b0f896 5555 break;
252b5132 5556 }
29b0f896
AM
5557 }
5558 else if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
5559 guess_suffix = WORD_MNEM_SUFFIX;
5560
5561 for (op = i.operands; --op >= 0;)
40fb9820 5562 if (operand_type_check (i.types[op], imm))
29b0f896
AM
5563 {
5564 switch (i.op[op].imms->X_op)
252b5132 5565 {
29b0f896
AM
5566 case O_constant:
5567 /* If a suffix is given, this operand may be shortened. */
5568 switch (guess_suffix)
252b5132 5569 {
29b0f896 5570 case LONG_MNEM_SUFFIX:
40fb9820
L
5571 i.types[op].bitfield.imm32 = 1;
5572 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5573 break;
5574 case WORD_MNEM_SUFFIX:
40fb9820
L
5575 i.types[op].bitfield.imm16 = 1;
5576 i.types[op].bitfield.imm32 = 1;
5577 i.types[op].bitfield.imm32s = 1;
5578 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5579 break;
5580 case BYTE_MNEM_SUFFIX:
40fb9820
L
5581 i.types[op].bitfield.imm8 = 1;
5582 i.types[op].bitfield.imm8s = 1;
5583 i.types[op].bitfield.imm16 = 1;
5584 i.types[op].bitfield.imm32 = 1;
5585 i.types[op].bitfield.imm32s = 1;
5586 i.types[op].bitfield.imm64 = 1;
29b0f896 5587 break;
252b5132 5588 }
252b5132 5589
29b0f896
AM
5590 /* If this operand is at most 16 bits, convert it
5591 to a signed 16 bit number before trying to see
5592 whether it will fit in an even smaller size.
5593 This allows a 16-bit operand such as $0xffe0 to
5594 be recognised as within Imm8S range. */
40fb9820 5595 if ((i.types[op].bitfield.imm16)
29b0f896 5596 && (i.op[op].imms->X_add_number & ~(offsetT) 0xffff) == 0)
252b5132 5597 {
29b0f896
AM
5598 i.op[op].imms->X_add_number =
5599 (((i.op[op].imms->X_add_number & 0xffff) ^ 0x8000) - 0x8000);
5600 }
a28def75
L
5601#ifdef BFD64
5602 /* Store 32-bit immediate in 64-bit for 64-bit BFD. */
40fb9820 5603 if ((i.types[op].bitfield.imm32)
29b0f896
AM
5604 && ((i.op[op].imms->X_add_number & ~(((offsetT) 2 << 31) - 1))
5605 == 0))
5606 {
5607 i.op[op].imms->X_add_number = ((i.op[op].imms->X_add_number
5608 ^ ((offsetT) 1 << 31))
5609 - ((offsetT) 1 << 31));
5610 }
a28def75 5611#endif
40fb9820 5612 i.types[op]
c6fb90c8
L
5613 = operand_type_or (i.types[op],
5614 smallest_imm_type (i.op[op].imms->X_add_number));
252b5132 5615
29b0f896
AM
5616 /* We must avoid matching of Imm32 templates when 64bit
5617 only immediate is available. */
5618 if (guess_suffix == QWORD_MNEM_SUFFIX)
40fb9820 5619 i.types[op].bitfield.imm32 = 0;
29b0f896 5620 break;
252b5132 5621
29b0f896
AM
5622 case O_absent:
5623 case O_register:
5624 abort ();
5625
5626 /* Symbols and expressions. */
5627 default:
9cd96992
JB
5628 /* Convert symbolic operand to proper sizes for matching, but don't
5629 prevent matching a set of insns that only supports sizes other
5630 than those matching the insn suffix. */
5631 {
40fb9820 5632 i386_operand_type mask, allowed;
d3ce72d0 5633 const insn_template *t;
9cd96992 5634
0dfbf9d7
L
5635 operand_type_set (&mask, 0);
5636 operand_type_set (&allowed, 0);
40fb9820 5637
4eed87de
AM
5638 for (t = current_templates->start;
5639 t < current_templates->end;
5640 ++t)
bab6aec1
JB
5641 {
5642 allowed = operand_type_or (allowed, t->operand_types[op]);
5643 allowed = operand_type_and (allowed, anyimm);
5644 }
9cd96992
JB
5645 switch (guess_suffix)
5646 {
5647 case QWORD_MNEM_SUFFIX:
40fb9820
L
5648 mask.bitfield.imm64 = 1;
5649 mask.bitfield.imm32s = 1;
9cd96992
JB
5650 break;
5651 case LONG_MNEM_SUFFIX:
40fb9820 5652 mask.bitfield.imm32 = 1;
9cd96992
JB
5653 break;
5654 case WORD_MNEM_SUFFIX:
40fb9820 5655 mask.bitfield.imm16 = 1;
9cd96992
JB
5656 break;
5657 case BYTE_MNEM_SUFFIX:
40fb9820 5658 mask.bitfield.imm8 = 1;
9cd96992
JB
5659 break;
5660 default:
9cd96992
JB
5661 break;
5662 }
c6fb90c8 5663 allowed = operand_type_and (mask, allowed);
0dfbf9d7 5664 if (!operand_type_all_zero (&allowed))
c6fb90c8 5665 i.types[op] = operand_type_and (i.types[op], mask);
9cd96992 5666 }
29b0f896 5667 break;
252b5132 5668 }
29b0f896
AM
5669 }
5670}
47926f60 5671
29b0f896
AM
5672/* Try to use the smallest displacement type too. */
5673static void
e3bb37b5 5674optimize_disp (void)
29b0f896
AM
5675{
5676 int op;
3e73aa7c 5677
29b0f896 5678 for (op = i.operands; --op >= 0;)
40fb9820 5679 if (operand_type_check (i.types[op], disp))
252b5132 5680 {
b300c311 5681 if (i.op[op].disps->X_op == O_constant)
252b5132 5682 {
91d6fa6a 5683 offsetT op_disp = i.op[op].disps->X_add_number;
29b0f896 5684
40fb9820 5685 if (i.types[op].bitfield.disp16
91d6fa6a 5686 && (op_disp & ~(offsetT) 0xffff) == 0)
b300c311
L
5687 {
5688 /* If this operand is at most 16 bits, convert
5689 to a signed 16 bit number and don't use 64bit
5690 displacement. */
91d6fa6a 5691 op_disp = (((op_disp & 0xffff) ^ 0x8000) - 0x8000);
40fb9820 5692 i.types[op].bitfield.disp64 = 0;
b300c311 5693 }
a28def75
L
5694#ifdef BFD64
5695 /* Optimize 64-bit displacement to 32-bit for 64-bit BFD. */
40fb9820 5696 if (i.types[op].bitfield.disp32
91d6fa6a 5697 && (op_disp & ~(((offsetT) 2 << 31) - 1)) == 0)
b300c311
L
5698 {
5699 /* If this operand is at most 32 bits, convert
5700 to a signed 32 bit number and don't use 64bit
5701 displacement. */
91d6fa6a
NC
5702 op_disp &= (((offsetT) 2 << 31) - 1);
5703 op_disp = (op_disp ^ ((offsetT) 1 << 31)) - ((addressT) 1 << 31);
40fb9820 5704 i.types[op].bitfield.disp64 = 0;
b300c311 5705 }
a28def75 5706#endif
91d6fa6a 5707 if (!op_disp && i.types[op].bitfield.baseindex)
b300c311 5708 {
40fb9820
L
5709 i.types[op].bitfield.disp8 = 0;
5710 i.types[op].bitfield.disp16 = 0;
5711 i.types[op].bitfield.disp32 = 0;
5712 i.types[op].bitfield.disp32s = 0;
5713 i.types[op].bitfield.disp64 = 0;
b300c311
L
5714 i.op[op].disps = 0;
5715 i.disp_operands--;
5716 }
5717 else if (flag_code == CODE_64BIT)
5718 {
91d6fa6a 5719 if (fits_in_signed_long (op_disp))
28a9d8f5 5720 {
40fb9820
L
5721 i.types[op].bitfield.disp64 = 0;
5722 i.types[op].bitfield.disp32s = 1;
28a9d8f5 5723 }
0e1147d9 5724 if (i.prefix[ADDR_PREFIX]
91d6fa6a 5725 && fits_in_unsigned_long (op_disp))
40fb9820 5726 i.types[op].bitfield.disp32 = 1;
b300c311 5727 }
40fb9820
L
5728 if ((i.types[op].bitfield.disp32
5729 || i.types[op].bitfield.disp32s
5730 || i.types[op].bitfield.disp16)
b5014f7a 5731 && fits_in_disp8 (op_disp))
40fb9820 5732 i.types[op].bitfield.disp8 = 1;
252b5132 5733 }
67a4f2b7
AO
5734 else if (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
5735 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL)
5736 {
5737 fix_new_exp (frag_now, frag_more (0) - frag_now->fr_literal, 0,
5738 i.op[op].disps, 0, i.reloc[op]);
40fb9820
L
5739 i.types[op].bitfield.disp8 = 0;
5740 i.types[op].bitfield.disp16 = 0;
5741 i.types[op].bitfield.disp32 = 0;
5742 i.types[op].bitfield.disp32s = 0;
5743 i.types[op].bitfield.disp64 = 0;
67a4f2b7
AO
5744 }
5745 else
b300c311 5746 /* We only support 64bit displacement on constants. */
40fb9820 5747 i.types[op].bitfield.disp64 = 0;
252b5132 5748 }
29b0f896
AM
5749}
5750
4a1b91ea
L
5751/* Return 1 if there is a match in broadcast bytes between operand
5752 GIVEN and instruction template T. */
5753
5754static INLINE int
5755match_broadcast_size (const insn_template *t, unsigned int given)
5756{
5757 return ((t->opcode_modifier.broadcast == BYTE_BROADCAST
5758 && i.types[given].bitfield.byte)
5759 || (t->opcode_modifier.broadcast == WORD_BROADCAST
5760 && i.types[given].bitfield.word)
5761 || (t->opcode_modifier.broadcast == DWORD_BROADCAST
5762 && i.types[given].bitfield.dword)
5763 || (t->opcode_modifier.broadcast == QWORD_BROADCAST
5764 && i.types[given].bitfield.qword));
5765}
5766
6c30d220
L
5767/* Check if operands are valid for the instruction. */
5768
5769static int
5770check_VecOperands (const insn_template *t)
5771{
43234a1e 5772 unsigned int op;
e2195274 5773 i386_cpu_flags cpu;
e2195274
JB
5774
5775 /* Templates allowing for ZMMword as well as YMMword and/or XMMword for
5776 any one operand are implicity requiring AVX512VL support if the actual
5777 operand size is YMMword or XMMword. Since this function runs after
5778 template matching, there's no need to check for YMMword/XMMword in
5779 the template. */
5780 cpu = cpu_flags_and (t->cpu_flags, avx512);
5781 if (!cpu_flags_all_zero (&cpu)
5782 && !t->cpu_flags.bitfield.cpuavx512vl
5783 && !cpu_arch_flags.bitfield.cpuavx512vl)
5784 {
5785 for (op = 0; op < t->operands; ++op)
5786 {
5787 if (t->operand_types[op].bitfield.zmmword
5788 && (i.types[op].bitfield.ymmword
5789 || i.types[op].bitfield.xmmword))
5790 {
5791 i.error = unsupported;
5792 return 1;
5793 }
5794 }
5795 }
43234a1e 5796
6c30d220 5797 /* Without VSIB byte, we can't have a vector register for index. */
63112cd6 5798 if (!t->opcode_modifier.sib
6c30d220 5799 && i.index_reg
1b54b8d7
JB
5800 && (i.index_reg->reg_type.bitfield.xmmword
5801 || i.index_reg->reg_type.bitfield.ymmword
5802 || i.index_reg->reg_type.bitfield.zmmword))
6c30d220
L
5803 {
5804 i.error = unsupported_vector_index_register;
5805 return 1;
5806 }
5807
ad8ecc81
MZ
5808 /* Check if default mask is allowed. */
5809 if (t->opcode_modifier.nodefmask
5810 && (!i.mask || i.mask->mask->reg_num == 0))
5811 {
5812 i.error = no_default_mask;
5813 return 1;
5814 }
5815
7bab8ab5
JB
5816 /* For VSIB byte, we need a vector register for index, and all vector
5817 registers must be distinct. */
260cd341 5818 if (t->opcode_modifier.sib && t->opcode_modifier.sib != SIBMEM)
7bab8ab5
JB
5819 {
5820 if (!i.index_reg
63112cd6 5821 || !((t->opcode_modifier.sib == VECSIB128
1b54b8d7 5822 && i.index_reg->reg_type.bitfield.xmmword)
63112cd6 5823 || (t->opcode_modifier.sib == VECSIB256
1b54b8d7 5824 && i.index_reg->reg_type.bitfield.ymmword)
63112cd6 5825 || (t->opcode_modifier.sib == VECSIB512
1b54b8d7 5826 && i.index_reg->reg_type.bitfield.zmmword)))
7bab8ab5
JB
5827 {
5828 i.error = invalid_vsib_address;
5829 return 1;
5830 }
5831
43234a1e
L
5832 gas_assert (i.reg_operands == 2 || i.mask);
5833 if (i.reg_operands == 2 && !i.mask)
5834 {
3528c362 5835 gas_assert (i.types[0].bitfield.class == RegSIMD);
1b54b8d7
JB
5836 gas_assert (i.types[0].bitfield.xmmword
5837 || i.types[0].bitfield.ymmword);
3528c362 5838 gas_assert (i.types[2].bitfield.class == RegSIMD);
1b54b8d7
JB
5839 gas_assert (i.types[2].bitfield.xmmword
5840 || i.types[2].bitfield.ymmword);
43234a1e
L
5841 if (operand_check == check_none)
5842 return 0;
5843 if (register_number (i.op[0].regs)
5844 != register_number (i.index_reg)
5845 && register_number (i.op[2].regs)
5846 != register_number (i.index_reg)
5847 && register_number (i.op[0].regs)
5848 != register_number (i.op[2].regs))
5849 return 0;
5850 if (operand_check == check_error)
5851 {
5852 i.error = invalid_vector_register_set;
5853 return 1;
5854 }
5855 as_warn (_("mask, index, and destination registers should be distinct"));
5856 }
8444f82a
MZ
5857 else if (i.reg_operands == 1 && i.mask)
5858 {
3528c362 5859 if (i.types[1].bitfield.class == RegSIMD
1b54b8d7
JB
5860 && (i.types[1].bitfield.xmmword
5861 || i.types[1].bitfield.ymmword
5862 || i.types[1].bitfield.zmmword)
8444f82a
MZ
5863 && (register_number (i.op[1].regs)
5864 == register_number (i.index_reg)))
5865 {
5866 if (operand_check == check_error)
5867 {
5868 i.error = invalid_vector_register_set;
5869 return 1;
5870 }
5871 if (operand_check != check_none)
5872 as_warn (_("index and destination registers should be distinct"));
5873 }
5874 }
43234a1e 5875 }
7bab8ab5 5876
260cd341
LC
5877 /* For AMX instructions with three tmmword operands, all tmmword operand must be
5878 distinct */
5879 if (t->operand_types[0].bitfield.tmmword
5880 && i.reg_operands == 3)
5881 {
5882 if (register_number (i.op[0].regs)
5883 == register_number (i.op[1].regs)
5884 || register_number (i.op[0].regs)
5885 == register_number (i.op[2].regs)
5886 || register_number (i.op[1].regs)
5887 == register_number (i.op[2].regs))
5888 {
5889 i.error = invalid_tmm_register_set;
5890 return 1;
5891 }
5892 }
5893
43234a1e
L
5894 /* Check if broadcast is supported by the instruction and is applied
5895 to the memory operand. */
5896 if (i.broadcast)
5897 {
8e6e0792 5898 i386_operand_type type, overlap;
43234a1e
L
5899
5900 /* Check if specified broadcast is supported in this instruction,
4a1b91ea 5901 and its broadcast bytes match the memory operand. */
32546502 5902 op = i.broadcast->operand;
8e6e0792 5903 if (!t->opcode_modifier.broadcast
c48dadc9 5904 || !(i.flags[op] & Operand_Mem)
c39e5b26 5905 || (!i.types[op].bitfield.unspecified
4a1b91ea 5906 && !match_broadcast_size (t, op)))
43234a1e
L
5907 {
5908 bad_broadcast:
5909 i.error = unsupported_broadcast;
5910 return 1;
5911 }
8e6e0792 5912
4a1b91ea
L
5913 i.broadcast->bytes = ((1 << (t->opcode_modifier.broadcast - 1))
5914 * i.broadcast->type);
8e6e0792 5915 operand_type_set (&type, 0);
4a1b91ea 5916 switch (i.broadcast->bytes)
8e6e0792 5917 {
4a1b91ea
L
5918 case 2:
5919 type.bitfield.word = 1;
5920 break;
5921 case 4:
5922 type.bitfield.dword = 1;
5923 break;
8e6e0792
JB
5924 case 8:
5925 type.bitfield.qword = 1;
5926 break;
5927 case 16:
5928 type.bitfield.xmmword = 1;
5929 break;
5930 case 32:
5931 type.bitfield.ymmword = 1;
5932 break;
5933 case 64:
5934 type.bitfield.zmmword = 1;
5935 break;
5936 default:
5937 goto bad_broadcast;
5938 }
5939
5940 overlap = operand_type_and (type, t->operand_types[op]);
bc49bfd8
JB
5941 if (t->operand_types[op].bitfield.class == RegSIMD
5942 && t->operand_types[op].bitfield.byte
5943 + t->operand_types[op].bitfield.word
5944 + t->operand_types[op].bitfield.dword
5945 + t->operand_types[op].bitfield.qword > 1)
5946 {
5947 overlap.bitfield.xmmword = 0;
5948 overlap.bitfield.ymmword = 0;
5949 overlap.bitfield.zmmword = 0;
5950 }
8e6e0792
JB
5951 if (operand_type_all_zero (&overlap))
5952 goto bad_broadcast;
5953
5954 if (t->opcode_modifier.checkregsize)
5955 {
5956 unsigned int j;
5957
e2195274 5958 type.bitfield.baseindex = 1;
8e6e0792
JB
5959 for (j = 0; j < i.operands; ++j)
5960 {
5961 if (j != op
5962 && !operand_type_register_match(i.types[j],
5963 t->operand_types[j],
5964 type,
5965 t->operand_types[op]))
5966 goto bad_broadcast;
5967 }
5968 }
43234a1e
L
5969 }
5970 /* If broadcast is supported in this instruction, we need to check if
5971 operand of one-element size isn't specified without broadcast. */
5972 else if (t->opcode_modifier.broadcast && i.mem_operands)
5973 {
5974 /* Find memory operand. */
5975 for (op = 0; op < i.operands; op++)
8dc0818e 5976 if (i.flags[op] & Operand_Mem)
43234a1e
L
5977 break;
5978 gas_assert (op < i.operands);
5979 /* Check size of the memory operand. */
4a1b91ea 5980 if (match_broadcast_size (t, op))
43234a1e
L
5981 {
5982 i.error = broadcast_needed;
5983 return 1;
5984 }
5985 }
c39e5b26
JB
5986 else
5987 op = MAX_OPERANDS - 1; /* Avoid uninitialized variable warning. */
43234a1e
L
5988
5989 /* Check if requested masking is supported. */
ae2387fe 5990 if (i.mask)
43234a1e 5991 {
ae2387fe
JB
5992 switch (t->opcode_modifier.masking)
5993 {
5994 case BOTH_MASKING:
5995 break;
5996 case MERGING_MASKING:
5997 if (i.mask->zeroing)
5998 {
5999 case 0:
6000 i.error = unsupported_masking;
6001 return 1;
6002 }
6003 break;
6004 case DYNAMIC_MASKING:
6005 /* Memory destinations allow only merging masking. */
6006 if (i.mask->zeroing && i.mem_operands)
6007 {
6008 /* Find memory operand. */
6009 for (op = 0; op < i.operands; op++)
c48dadc9 6010 if (i.flags[op] & Operand_Mem)
ae2387fe
JB
6011 break;
6012 gas_assert (op < i.operands);
6013 if (op == i.operands - 1)
6014 {
6015 i.error = unsupported_masking;
6016 return 1;
6017 }
6018 }
6019 break;
6020 default:
6021 abort ();
6022 }
43234a1e
L
6023 }
6024
6025 /* Check if masking is applied to dest operand. */
6026 if (i.mask && (i.mask->operand != (int) (i.operands - 1)))
6027 {
6028 i.error = mask_not_on_destination;
6029 return 1;
6030 }
6031
43234a1e
L
6032 /* Check RC/SAE. */
6033 if (i.rounding)
6034 {
a80195f1
JB
6035 if (!t->opcode_modifier.sae
6036 || (i.rounding->type != saeonly && !t->opcode_modifier.staticrounding))
43234a1e
L
6037 {
6038 i.error = unsupported_rc_sae;
6039 return 1;
6040 }
6041 /* If the instruction has several immediate operands and one of
6042 them is rounding, the rounding operand should be the last
6043 immediate operand. */
6044 if (i.imm_operands > 1
6045 && i.rounding->operand != (int) (i.imm_operands - 1))
7bab8ab5 6046 {
43234a1e 6047 i.error = rc_sae_operand_not_last_imm;
7bab8ab5
JB
6048 return 1;
6049 }
6c30d220
L
6050 }
6051
da4977e0
JB
6052 /* Check the special Imm4 cases; must be the first operand. */
6053 if (t->cpu_flags.bitfield.cpuxop && t->operands == 5)
6054 {
6055 if (i.op[0].imms->X_op != O_constant
6056 || !fits_in_imm4 (i.op[0].imms->X_add_number))
6057 {
6058 i.error = bad_imm4;
6059 return 1;
6060 }
6061
6062 /* Turn off Imm<N> so that update_imm won't complain. */
6063 operand_type_set (&i.types[0], 0);
6064 }
6065
43234a1e 6066 /* Check vector Disp8 operand. */
b5014f7a
JB
6067 if (t->opcode_modifier.disp8memshift
6068 && i.disp_encoding != disp_encoding_32bit)
43234a1e
L
6069 {
6070 if (i.broadcast)
4a1b91ea 6071 i.memshift = t->opcode_modifier.broadcast - 1;
7091c612 6072 else if (t->opcode_modifier.disp8memshift != DISP8_SHIFT_VL)
43234a1e 6073 i.memshift = t->opcode_modifier.disp8memshift;
7091c612
JB
6074 else
6075 {
6076 const i386_operand_type *type = NULL;
6077
6078 i.memshift = 0;
6079 for (op = 0; op < i.operands; op++)
8dc0818e 6080 if (i.flags[op] & Operand_Mem)
7091c612 6081 {
4174bfff
JB
6082 if (t->opcode_modifier.evex == EVEXLIG)
6083 i.memshift = 2 + (i.suffix == QWORD_MNEM_SUFFIX);
6084 else if (t->operand_types[op].bitfield.xmmword
6085 + t->operand_types[op].bitfield.ymmword
6086 + t->operand_types[op].bitfield.zmmword <= 1)
7091c612
JB
6087 type = &t->operand_types[op];
6088 else if (!i.types[op].bitfield.unspecified)
6089 type = &i.types[op];
6090 }
3528c362 6091 else if (i.types[op].bitfield.class == RegSIMD
4174bfff 6092 && t->opcode_modifier.evex != EVEXLIG)
7091c612
JB
6093 {
6094 if (i.types[op].bitfield.zmmword)
6095 i.memshift = 6;
6096 else if (i.types[op].bitfield.ymmword && i.memshift < 5)
6097 i.memshift = 5;
6098 else if (i.types[op].bitfield.xmmword && i.memshift < 4)
6099 i.memshift = 4;
6100 }
6101
6102 if (type)
6103 {
6104 if (type->bitfield.zmmword)
6105 i.memshift = 6;
6106 else if (type->bitfield.ymmword)
6107 i.memshift = 5;
6108 else if (type->bitfield.xmmword)
6109 i.memshift = 4;
6110 }
6111
6112 /* For the check in fits_in_disp8(). */
6113 if (i.memshift == 0)
6114 i.memshift = -1;
6115 }
43234a1e
L
6116
6117 for (op = 0; op < i.operands; op++)
6118 if (operand_type_check (i.types[op], disp)
6119 && i.op[op].disps->X_op == O_constant)
6120 {
b5014f7a 6121 if (fits_in_disp8 (i.op[op].disps->X_add_number))
43234a1e 6122 {
b5014f7a
JB
6123 i.types[op].bitfield.disp8 = 1;
6124 return 0;
43234a1e 6125 }
b5014f7a 6126 i.types[op].bitfield.disp8 = 0;
43234a1e
L
6127 }
6128 }
b5014f7a
JB
6129
6130 i.memshift = 0;
43234a1e 6131
6c30d220
L
6132 return 0;
6133}
6134
da4977e0 6135/* Check if encoding requirements are met by the instruction. */
a683cc34
SP
6136
6137static int
da4977e0 6138VEX_check_encoding (const insn_template *t)
a683cc34 6139{
da4977e0
JB
6140 if (i.vec_encoding == vex_encoding_error)
6141 {
6142 i.error = unsupported;
6143 return 1;
6144 }
6145
86fa6981 6146 if (i.vec_encoding == vex_encoding_evex)
43234a1e 6147 {
86fa6981 6148 /* This instruction must be encoded with EVEX prefix. */
e771e7c9 6149 if (!is_evex_encoding (t))
86fa6981
L
6150 {
6151 i.error = unsupported;
6152 return 1;
6153 }
6154 return 0;
43234a1e
L
6155 }
6156
a683cc34 6157 if (!t->opcode_modifier.vex)
86fa6981
L
6158 {
6159 /* This instruction template doesn't have VEX prefix. */
6160 if (i.vec_encoding != vex_encoding_default)
6161 {
6162 i.error = unsupported;
6163 return 1;
6164 }
6165 return 0;
6166 }
a683cc34 6167
a683cc34
SP
6168 return 0;
6169}
6170
d3ce72d0 6171static const insn_template *
83b16ac6 6172match_template (char mnem_suffix)
29b0f896
AM
6173{
6174 /* Points to template once we've found it. */
d3ce72d0 6175 const insn_template *t;
40fb9820 6176 i386_operand_type overlap0, overlap1, overlap2, overlap3;
c0f3af97 6177 i386_operand_type overlap4;
29b0f896 6178 unsigned int found_reverse_match;
dc2be329 6179 i386_opcode_modifier suffix_check;
40fb9820 6180 i386_operand_type operand_types [MAX_OPERANDS];
539e75ad 6181 int addr_prefix_disp;
45a4bb20 6182 unsigned int j, size_match, check_register;
5614d22c 6183 enum i386_error specific_error = 0;
29b0f896 6184
c0f3af97
L
6185#if MAX_OPERANDS != 5
6186# error "MAX_OPERANDS must be 5."
f48ff2ae
L
6187#endif
6188
29b0f896 6189 found_reverse_match = 0;
539e75ad 6190 addr_prefix_disp = -1;
40fb9820 6191
dc2be329 6192 /* Prepare for mnemonic suffix check. */
40fb9820 6193 memset (&suffix_check, 0, sizeof (suffix_check));
dc2be329
L
6194 switch (mnem_suffix)
6195 {
6196 case BYTE_MNEM_SUFFIX:
6197 suffix_check.no_bsuf = 1;
6198 break;
6199 case WORD_MNEM_SUFFIX:
6200 suffix_check.no_wsuf = 1;
6201 break;
6202 case SHORT_MNEM_SUFFIX:
6203 suffix_check.no_ssuf = 1;
6204 break;
6205 case LONG_MNEM_SUFFIX:
6206 suffix_check.no_lsuf = 1;
6207 break;
6208 case QWORD_MNEM_SUFFIX:
6209 suffix_check.no_qsuf = 1;
6210 break;
6211 default:
6212 /* NB: In Intel syntax, normally we can check for memory operand
6213 size when there is no mnemonic suffix. But jmp and call have
6214 2 different encodings with Dword memory operand size, one with
6215 No_ldSuf and the other without. i.suffix is set to
6216 LONG_DOUBLE_MNEM_SUFFIX to skip the one with No_ldSuf. */
6217 if (i.suffix == LONG_DOUBLE_MNEM_SUFFIX)
6218 suffix_check.no_ldsuf = 1;
83b16ac6
JB
6219 }
6220
01559ecc
L
6221 /* Must have right number of operands. */
6222 i.error = number_of_operands_mismatch;
6223
45aa61fe 6224 for (t = current_templates->start; t < current_templates->end; t++)
29b0f896 6225 {
539e75ad 6226 addr_prefix_disp = -1;
dbbc8b7e 6227 found_reverse_match = 0;
539e75ad 6228
29b0f896
AM
6229 if (i.operands != t->operands)
6230 continue;
6231
50aecf8c 6232 /* Check processor support. */
a65babc9 6233 i.error = unsupported;
45a4bb20 6234 if (cpu_flags_match (t) != CPU_FLAGS_PERFECT_MATCH)
50aecf8c
L
6235 continue;
6236
e1d4d893 6237 /* Check AT&T mnemonic. */
a65babc9 6238 i.error = unsupported_with_intel_mnemonic;
e1d4d893 6239 if (intel_mnemonic && t->opcode_modifier.attmnemonic)
1efbbeb4
L
6240 continue;
6241
4b5aaf5f 6242 /* Check AT&T/Intel syntax. */
a65babc9 6243 i.error = unsupported_syntax;
5c07affc 6244 if ((intel_syntax && t->opcode_modifier.attsyntax)
4b5aaf5f 6245 || (!intel_syntax && t->opcode_modifier.intelsyntax))
1efbbeb4
L
6246 continue;
6247
4b5aaf5f
L
6248 /* Check Intel64/AMD64 ISA. */
6249 switch (isa64)
6250 {
6251 default:
6252 /* Default: Don't accept Intel64. */
6253 if (t->opcode_modifier.isa64 == INTEL64)
6254 continue;
6255 break;
6256 case amd64:
6257 /* -mamd64: Don't accept Intel64 and Intel64 only. */
6258 if (t->opcode_modifier.isa64 >= INTEL64)
6259 continue;
6260 break;
6261 case intel64:
6262 /* -mintel64: Don't accept AMD64. */
5990e377 6263 if (t->opcode_modifier.isa64 == AMD64 && flag_code == CODE_64BIT)
4b5aaf5f
L
6264 continue;
6265 break;
6266 }
6267
dc2be329 6268 /* Check the suffix. */
a65babc9 6269 i.error = invalid_instruction_suffix;
dc2be329
L
6270 if ((t->opcode_modifier.no_bsuf && suffix_check.no_bsuf)
6271 || (t->opcode_modifier.no_wsuf && suffix_check.no_wsuf)
6272 || (t->opcode_modifier.no_lsuf && suffix_check.no_lsuf)
6273 || (t->opcode_modifier.no_ssuf && suffix_check.no_ssuf)
6274 || (t->opcode_modifier.no_qsuf && suffix_check.no_qsuf)
6275 || (t->opcode_modifier.no_ldsuf && suffix_check.no_ldsuf))
83b16ac6 6276 continue;
29b0f896 6277
3ac21baa
JB
6278 size_match = operand_size_match (t);
6279 if (!size_match)
7d5e4556 6280 continue;
539e75ad 6281
6f2f06be
JB
6282 /* This is intentionally not
6283
0cfa3eb3 6284 if (i.jumpabsolute != (t->opcode_modifier.jump == JUMP_ABSOLUTE))
6f2f06be
JB
6285
6286 as the case of a missing * on the operand is accepted (perhaps with
6287 a warning, issued further down). */
0cfa3eb3 6288 if (i.jumpabsolute && t->opcode_modifier.jump != JUMP_ABSOLUTE)
6f2f06be
JB
6289 {
6290 i.error = operand_type_mismatch;
6291 continue;
6292 }
6293
5c07affc
L
6294 for (j = 0; j < MAX_OPERANDS; j++)
6295 operand_types[j] = t->operand_types[j];
6296
e365e234
JB
6297 /* In general, don't allow
6298 - 64-bit operands outside of 64-bit mode,
6299 - 32-bit operands on pre-386. */
4873e243 6300 j = i.imm_operands + (t->operands > i.imm_operands + 1);
e365e234
JB
6301 if (((i.suffix == QWORD_MNEM_SUFFIX
6302 && flag_code != CODE_64BIT
6303 && (t->base_opcode != 0x0fc7
6304 || t->extension_opcode != 1 /* cmpxchg8b */))
6305 || (i.suffix == LONG_MNEM_SUFFIX
6306 && !cpu_arch_flags.bitfield.cpui386))
45aa61fe 6307 && (intel_syntax
3cd7f3e3 6308 ? (t->opcode_modifier.mnemonicsize != IGNORESIZE
45aa61fe
AM
6309 && !intel_float_operand (t->name))
6310 : intel_float_operand (t->name) != 2)
4873e243
JB
6311 && (t->operands == i.imm_operands
6312 || (operand_types[i.imm_operands].bitfield.class != RegMMX
6313 && operand_types[i.imm_operands].bitfield.class != RegSIMD
6314 && operand_types[i.imm_operands].bitfield.class != RegMask)
6315 || (operand_types[j].bitfield.class != RegMMX
6316 && operand_types[j].bitfield.class != RegSIMD
6317 && operand_types[j].bitfield.class != RegMask))
63112cd6 6318 && !t->opcode_modifier.sib)
192dc9c6
JB
6319 continue;
6320
29b0f896 6321 /* Do not verify operands when there are none. */
e365e234 6322 if (!t->operands)
da4977e0
JB
6323 {
6324 if (VEX_check_encoding (t))
6325 {
6326 specific_error = i.error;
6327 continue;
6328 }
6329
6330 /* We've found a match; break out of loop. */
6331 break;
6332 }
252b5132 6333
48bcea9f
JB
6334 if (!t->opcode_modifier.jump
6335 || t->opcode_modifier.jump == JUMP_ABSOLUTE)
6336 {
6337 /* There should be only one Disp operand. */
6338 for (j = 0; j < MAX_OPERANDS; j++)
6339 if (operand_type_check (operand_types[j], disp))
539e75ad 6340 break;
48bcea9f
JB
6341 if (j < MAX_OPERANDS)
6342 {
6343 bfd_boolean override = (i.prefix[ADDR_PREFIX] != 0);
6344
6345 addr_prefix_disp = j;
6346
6347 /* Address size prefix will turn Disp64/Disp32S/Disp32/Disp16
6348 operand into Disp32/Disp32/Disp16/Disp32 operand. */
6349 switch (flag_code)
40fb9820 6350 {
48bcea9f
JB
6351 case CODE_16BIT:
6352 override = !override;
6353 /* Fall through. */
6354 case CODE_32BIT:
6355 if (operand_types[j].bitfield.disp32
6356 && operand_types[j].bitfield.disp16)
40fb9820 6357 {
48bcea9f
JB
6358 operand_types[j].bitfield.disp16 = override;
6359 operand_types[j].bitfield.disp32 = !override;
40fb9820 6360 }
48bcea9f
JB
6361 operand_types[j].bitfield.disp32s = 0;
6362 operand_types[j].bitfield.disp64 = 0;
6363 break;
6364
6365 case CODE_64BIT:
6366 if (operand_types[j].bitfield.disp32s
6367 || operand_types[j].bitfield.disp64)
40fb9820 6368 {
48bcea9f
JB
6369 operand_types[j].bitfield.disp64 &= !override;
6370 operand_types[j].bitfield.disp32s &= !override;
6371 operand_types[j].bitfield.disp32 = override;
40fb9820 6372 }
48bcea9f
JB
6373 operand_types[j].bitfield.disp16 = 0;
6374 break;
40fb9820 6375 }
539e75ad 6376 }
48bcea9f 6377 }
539e75ad 6378
02a86693
L
6379 /* Force 0x8b encoding for "mov foo@GOT, %eax". */
6380 if (i.reloc[0] == BFD_RELOC_386_GOT32 && t->base_opcode == 0xa0)
6381 continue;
6382
56ffb741 6383 /* We check register size if needed. */
e2195274
JB
6384 if (t->opcode_modifier.checkregsize)
6385 {
6386 check_register = (1 << t->operands) - 1;
6387 if (i.broadcast)
6388 check_register &= ~(1 << i.broadcast->operand);
6389 }
6390 else
6391 check_register = 0;
6392
c6fb90c8 6393 overlap0 = operand_type_and (i.types[0], operand_types[0]);
29b0f896
AM
6394 switch (t->operands)
6395 {
6396 case 1:
40fb9820 6397 if (!operand_type_match (overlap0, i.types[0]))
29b0f896
AM
6398 continue;
6399 break;
6400 case 2:
33eaf5de 6401 /* xchg %eax, %eax is a special case. It is an alias for nop
8b38ad71
L
6402 only in 32bit mode and we can use opcode 0x90. In 64bit
6403 mode, we can't use 0x90 for xchg %eax, %eax since it should
6404 zero-extend %eax to %rax. */
6405 if (flag_code == CODE_64BIT
6406 && t->base_opcode == 0x90
75e5731b
JB
6407 && i.types[0].bitfield.instance == Accum
6408 && i.types[0].bitfield.dword
6409 && i.types[1].bitfield.instance == Accum
6410 && i.types[1].bitfield.dword)
8b38ad71 6411 continue;
1212781b
JB
6412 /* xrelease mov %eax, <disp> is another special case. It must not
6413 match the accumulator-only encoding of mov. */
6414 if (flag_code != CODE_64BIT
6415 && i.hle_prefix
6416 && t->base_opcode == 0xa0
75e5731b 6417 && i.types[0].bitfield.instance == Accum
8dc0818e 6418 && (i.flags[1] & Operand_Mem))
1212781b 6419 continue;
f5eb1d70
JB
6420 /* Fall through. */
6421
6422 case 3:
3ac21baa
JB
6423 if (!(size_match & MATCH_STRAIGHT))
6424 goto check_reverse;
64c49ab3
JB
6425 /* Reverse direction of operands if swapping is possible in the first
6426 place (operands need to be symmetric) and
6427 - the load form is requested, and the template is a store form,
6428 - the store form is requested, and the template is a load form,
6429 - the non-default (swapped) form is requested. */
6430 overlap1 = operand_type_and (operand_types[0], operand_types[1]);
f5eb1d70 6431 if (t->opcode_modifier.d && i.reg_operands == i.operands
64c49ab3
JB
6432 && !operand_type_all_zero (&overlap1))
6433 switch (i.dir_encoding)
6434 {
6435 case dir_encoding_load:
6436 if (operand_type_check (operand_types[i.operands - 1], anymem)
dfd69174 6437 || t->opcode_modifier.regmem)
64c49ab3
JB
6438 goto check_reverse;
6439 break;
6440
6441 case dir_encoding_store:
6442 if (!operand_type_check (operand_types[i.operands - 1], anymem)
dfd69174 6443 && !t->opcode_modifier.regmem)
64c49ab3
JB
6444 goto check_reverse;
6445 break;
6446
6447 case dir_encoding_swap:
6448 goto check_reverse;
6449
6450 case dir_encoding_default:
6451 break;
6452 }
86fa6981 6453 /* If we want store form, we skip the current load. */
64c49ab3
JB
6454 if ((i.dir_encoding == dir_encoding_store
6455 || i.dir_encoding == dir_encoding_swap)
86fa6981
L
6456 && i.mem_operands == 0
6457 && t->opcode_modifier.load)
fa99fab2 6458 continue;
1a0670f3 6459 /* Fall through. */
f48ff2ae 6460 case 4:
c0f3af97 6461 case 5:
c6fb90c8 6462 overlap1 = operand_type_and (i.types[1], operand_types[1]);
40fb9820
L
6463 if (!operand_type_match (overlap0, i.types[0])
6464 || !operand_type_match (overlap1, i.types[1])
e2195274 6465 || ((check_register & 3) == 3
dc821c5f 6466 && !operand_type_register_match (i.types[0],
40fb9820 6467 operand_types[0],
dc821c5f 6468 i.types[1],
40fb9820 6469 operand_types[1])))
29b0f896
AM
6470 {
6471 /* Check if other direction is valid ... */
38e314eb 6472 if (!t->opcode_modifier.d)
29b0f896
AM
6473 continue;
6474
dc1e8a47 6475 check_reverse:
3ac21baa
JB
6476 if (!(size_match & MATCH_REVERSE))
6477 continue;
29b0f896 6478 /* Try reversing direction of operands. */
f5eb1d70
JB
6479 overlap0 = operand_type_and (i.types[0], operand_types[i.operands - 1]);
6480 overlap1 = operand_type_and (i.types[i.operands - 1], operand_types[0]);
40fb9820 6481 if (!operand_type_match (overlap0, i.types[0])
f5eb1d70 6482 || !operand_type_match (overlap1, i.types[i.operands - 1])
45664ddb 6483 || (check_register
dc821c5f 6484 && !operand_type_register_match (i.types[0],
f5eb1d70
JB
6485 operand_types[i.operands - 1],
6486 i.types[i.operands - 1],
45664ddb 6487 operand_types[0])))
29b0f896
AM
6488 {
6489 /* Does not match either direction. */
6490 continue;
6491 }
38e314eb 6492 /* found_reverse_match holds which of D or FloatR
29b0f896 6493 we've found. */
38e314eb
JB
6494 if (!t->opcode_modifier.d)
6495 found_reverse_match = 0;
6496 else if (operand_types[0].bitfield.tbyte)
8a2ed489 6497 found_reverse_match = Opcode_FloatD;
dbbc8b7e 6498 else if (operand_types[0].bitfield.xmmword
f5eb1d70 6499 || operand_types[i.operands - 1].bitfield.xmmword
3528c362
JB
6500 || operand_types[0].bitfield.class == RegMMX
6501 || operand_types[i.operands - 1].bitfield.class == RegMMX
dbbc8b7e
JB
6502 || is_any_vex_encoding(t))
6503 found_reverse_match = (t->base_opcode & 0xee) != 0x6e
6504 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
8a2ed489 6505 else
38e314eb 6506 found_reverse_match = Opcode_D;
40fb9820 6507 if (t->opcode_modifier.floatr)
8a2ed489 6508 found_reverse_match |= Opcode_FloatR;
29b0f896 6509 }
f48ff2ae 6510 else
29b0f896 6511 {
f48ff2ae 6512 /* Found a forward 2 operand match here. */
d1cbb4db
L
6513 switch (t->operands)
6514 {
c0f3af97
L
6515 case 5:
6516 overlap4 = operand_type_and (i.types[4],
6517 operand_types[4]);
1a0670f3 6518 /* Fall through. */
d1cbb4db 6519 case 4:
c6fb90c8
L
6520 overlap3 = operand_type_and (i.types[3],
6521 operand_types[3]);
1a0670f3 6522 /* Fall through. */
d1cbb4db 6523 case 3:
c6fb90c8
L
6524 overlap2 = operand_type_and (i.types[2],
6525 operand_types[2]);
d1cbb4db
L
6526 break;
6527 }
29b0f896 6528
f48ff2ae
L
6529 switch (t->operands)
6530 {
c0f3af97
L
6531 case 5:
6532 if (!operand_type_match (overlap4, i.types[4])
dc821c5f 6533 || !operand_type_register_match (i.types[3],
c0f3af97 6534 operand_types[3],
c0f3af97
L
6535 i.types[4],
6536 operand_types[4]))
6537 continue;
1a0670f3 6538 /* Fall through. */
f48ff2ae 6539 case 4:
40fb9820 6540 if (!operand_type_match (overlap3, i.types[3])
e2195274
JB
6541 || ((check_register & 0xa) == 0xa
6542 && !operand_type_register_match (i.types[1],
f7768225
JB
6543 operand_types[1],
6544 i.types[3],
e2195274
JB
6545 operand_types[3]))
6546 || ((check_register & 0xc) == 0xc
6547 && !operand_type_register_match (i.types[2],
6548 operand_types[2],
6549 i.types[3],
6550 operand_types[3])))
f48ff2ae 6551 continue;
1a0670f3 6552 /* Fall through. */
f48ff2ae
L
6553 case 3:
6554 /* Here we make use of the fact that there are no
23e42951 6555 reverse match 3 operand instructions. */
40fb9820 6556 if (!operand_type_match (overlap2, i.types[2])
e2195274
JB
6557 || ((check_register & 5) == 5
6558 && !operand_type_register_match (i.types[0],
23e42951
JB
6559 operand_types[0],
6560 i.types[2],
e2195274
JB
6561 operand_types[2]))
6562 || ((check_register & 6) == 6
6563 && !operand_type_register_match (i.types[1],
6564 operand_types[1],
6565 i.types[2],
6566 operand_types[2])))
f48ff2ae
L
6567 continue;
6568 break;
6569 }
29b0f896 6570 }
f48ff2ae 6571 /* Found either forward/reverse 2, 3 or 4 operand match here:
29b0f896
AM
6572 slip through to break. */
6573 }
c0f3af97 6574
da4977e0
JB
6575 /* Check if vector operands are valid. */
6576 if (check_VecOperands (t))
6577 {
6578 specific_error = i.error;
6579 continue;
6580 }
6581
6582 /* Check if VEX/EVEX encoding requirements can be satisfied. */
6583 if (VEX_check_encoding (t))
5614d22c
JB
6584 {
6585 specific_error = i.error;
6586 continue;
6587 }
a683cc34 6588
29b0f896
AM
6589 /* We've found a match; break out of loop. */
6590 break;
6591 }
6592
6593 if (t == current_templates->end)
6594 {
6595 /* We found no match. */
a65babc9 6596 const char *err_msg;
5614d22c 6597 switch (specific_error ? specific_error : i.error)
a65babc9
L
6598 {
6599 default:
6600 abort ();
86e026a4 6601 case operand_size_mismatch:
a65babc9
L
6602 err_msg = _("operand size mismatch");
6603 break;
6604 case operand_type_mismatch:
6605 err_msg = _("operand type mismatch");
6606 break;
6607 case register_type_mismatch:
6608 err_msg = _("register type mismatch");
6609 break;
6610 case number_of_operands_mismatch:
6611 err_msg = _("number of operands mismatch");
6612 break;
6613 case invalid_instruction_suffix:
6614 err_msg = _("invalid instruction suffix");
6615 break;
6616 case bad_imm4:
4a2608e3 6617 err_msg = _("constant doesn't fit in 4 bits");
a65babc9 6618 break;
a65babc9
L
6619 case unsupported_with_intel_mnemonic:
6620 err_msg = _("unsupported with Intel mnemonic");
6621 break;
6622 case unsupported_syntax:
6623 err_msg = _("unsupported syntax");
6624 break;
6625 case unsupported:
35262a23 6626 as_bad (_("unsupported instruction `%s'"),
10efe3f6
L
6627 current_templates->start->name);
6628 return NULL;
260cd341
LC
6629 case invalid_sib_address:
6630 err_msg = _("invalid SIB address");
6631 break;
6c30d220
L
6632 case invalid_vsib_address:
6633 err_msg = _("invalid VSIB address");
6634 break;
7bab8ab5
JB
6635 case invalid_vector_register_set:
6636 err_msg = _("mask, index, and destination registers must be distinct");
6637 break;
260cd341
LC
6638 case invalid_tmm_register_set:
6639 err_msg = _("all tmm registers must be distinct");
6640 break;
6c30d220
L
6641 case unsupported_vector_index_register:
6642 err_msg = _("unsupported vector index register");
6643 break;
43234a1e
L
6644 case unsupported_broadcast:
6645 err_msg = _("unsupported broadcast");
6646 break;
43234a1e
L
6647 case broadcast_needed:
6648 err_msg = _("broadcast is needed for operand of such type");
6649 break;
6650 case unsupported_masking:
6651 err_msg = _("unsupported masking");
6652 break;
6653 case mask_not_on_destination:
6654 err_msg = _("mask not on destination operand");
6655 break;
6656 case no_default_mask:
6657 err_msg = _("default mask isn't allowed");
6658 break;
6659 case unsupported_rc_sae:
6660 err_msg = _("unsupported static rounding/sae");
6661 break;
6662 case rc_sae_operand_not_last_imm:
6663 if (intel_syntax)
6664 err_msg = _("RC/SAE operand must precede immediate operands");
6665 else
6666 err_msg = _("RC/SAE operand must follow immediate operands");
6667 break;
6668 case invalid_register_operand:
6669 err_msg = _("invalid register operand");
6670 break;
a65babc9
L
6671 }
6672 as_bad (_("%s for `%s'"), err_msg,
891edac4 6673 current_templates->start->name);
fa99fab2 6674 return NULL;
29b0f896 6675 }
252b5132 6676
29b0f896
AM
6677 if (!quiet_warnings)
6678 {
6679 if (!intel_syntax
0cfa3eb3 6680 && (i.jumpabsolute != (t->opcode_modifier.jump == JUMP_ABSOLUTE)))
6f2f06be 6681 as_warn (_("indirect %s without `*'"), t->name);
29b0f896 6682
40fb9820 6683 if (t->opcode_modifier.isprefix
3cd7f3e3 6684 && t->opcode_modifier.mnemonicsize == IGNORESIZE)
29b0f896
AM
6685 {
6686 /* Warn them that a data or address size prefix doesn't
6687 affect assembly of the next line of code. */
6688 as_warn (_("stand-alone `%s' prefix"), t->name);
6689 }
6690 }
6691
6692 /* Copy the template we found. */
6693 i.tm = *t;
539e75ad
L
6694
6695 if (addr_prefix_disp != -1)
6696 i.tm.operand_types[addr_prefix_disp]
6697 = operand_types[addr_prefix_disp];
6698
29b0f896
AM
6699 if (found_reverse_match)
6700 {
dfd69174
JB
6701 /* If we found a reverse match we must alter the opcode direction
6702 bit and clear/flip the regmem modifier one. found_reverse_match
6703 holds bits to change (different for int & float insns). */
29b0f896
AM
6704
6705 i.tm.base_opcode ^= found_reverse_match;
6706
f5eb1d70
JB
6707 i.tm.operand_types[0] = operand_types[i.operands - 1];
6708 i.tm.operand_types[i.operands - 1] = operand_types[0];
dfd69174
JB
6709
6710 /* Certain SIMD insns have their load forms specified in the opcode
6711 table, and hence we need to _set_ RegMem instead of clearing it.
6712 We need to avoid setting the bit though on insns like KMOVW. */
6713 i.tm.opcode_modifier.regmem
6714 = i.tm.opcode_modifier.modrm && i.tm.opcode_modifier.d
6715 && i.tm.operands > 2U - i.tm.opcode_modifier.sse2avx
6716 && !i.tm.opcode_modifier.regmem;
29b0f896
AM
6717 }
6718
fa99fab2 6719 return t;
29b0f896
AM
6720}
6721
6722static int
e3bb37b5 6723check_string (void)
29b0f896 6724{
51c8edf6
JB
6725 unsigned int es_op = i.tm.opcode_modifier.isstring - IS_STRING_ES_OP0;
6726 unsigned int op = i.tm.operand_types[0].bitfield.baseindex ? es_op : 0;
8dc0818e 6727
51c8edf6 6728 if (i.seg[op] != NULL && i.seg[op] != &es)
29b0f896 6729 {
51c8edf6
JB
6730 as_bad (_("`%s' operand %u must use `%ses' segment"),
6731 i.tm.name,
6732 intel_syntax ? i.tm.operands - es_op : es_op + 1,
6733 register_prefix);
6734 return 0;
29b0f896 6735 }
51c8edf6
JB
6736
6737 /* There's only ever one segment override allowed per instruction.
6738 This instruction possibly has a legal segment override on the
6739 second operand, so copy the segment to where non-string
6740 instructions store it, allowing common code. */
6741 i.seg[op] = i.seg[1];
6742
29b0f896
AM
6743 return 1;
6744}
6745
6746static int
543613e9 6747process_suffix (void)
29b0f896
AM
6748{
6749 /* If matched instruction specifies an explicit instruction mnemonic
6750 suffix, use it. */
673fe0f0 6751 if (i.tm.opcode_modifier.size == SIZE16)
40fb9820 6752 i.suffix = WORD_MNEM_SUFFIX;
673fe0f0 6753 else if (i.tm.opcode_modifier.size == SIZE32)
40fb9820 6754 i.suffix = LONG_MNEM_SUFFIX;
673fe0f0 6755 else if (i.tm.opcode_modifier.size == SIZE64)
40fb9820 6756 i.suffix = QWORD_MNEM_SUFFIX;
13e600d0 6757 else if (i.reg_operands
c8f8eebc
JB
6758 && (i.operands > 1 || i.types[0].bitfield.class == Reg)
6759 && !i.tm.opcode_modifier.addrprefixopreg)
29b0f896 6760 {
65fca059
JB
6761 unsigned int numop = i.operands;
6762
6763 /* movsx/movzx want only their source operand considered here, for the
6764 ambiguity checking below. The suffix will be replaced afterwards
6765 to represent the destination (register). */
6766 if (((i.tm.base_opcode | 8) == 0xfbe && i.tm.opcode_modifier.w)
6767 || (i.tm.base_opcode == 0x63 && i.tm.cpu_flags.bitfield.cpu64))
6768 --i.operands;
6769
643bb870
JB
6770 /* crc32 needs REX.W set regardless of suffix / source operand size. */
6771 if (i.tm.base_opcode == 0xf20f38f0
6772 && i.tm.operand_types[1].bitfield.qword)
6773 i.rex |= REX_W;
6774
29b0f896 6775 /* If there's no instruction mnemonic suffix we try to invent one
13e600d0 6776 based on GPR operands. */
29b0f896
AM
6777 if (!i.suffix)
6778 {
6779 /* We take i.suffix from the last register operand specified,
6780 Destination register type is more significant than source
381d071f
L
6781 register type. crc32 in SSE4.2 prefers source register
6782 type. */
1a035124 6783 unsigned int op = i.tm.base_opcode != 0xf20f38f0 ? i.operands : 1;
20592a94 6784
1a035124
JB
6785 while (op--)
6786 if (i.tm.operand_types[op].bitfield.instance == InstanceNone
6787 || i.tm.operand_types[op].bitfield.instance == Accum)
6788 {
6789 if (i.types[op].bitfield.class != Reg)
6790 continue;
6791 if (i.types[op].bitfield.byte)
6792 i.suffix = BYTE_MNEM_SUFFIX;
6793 else if (i.types[op].bitfield.word)
6794 i.suffix = WORD_MNEM_SUFFIX;
6795 else if (i.types[op].bitfield.dword)
6796 i.suffix = LONG_MNEM_SUFFIX;
6797 else if (i.types[op].bitfield.qword)
6798 i.suffix = QWORD_MNEM_SUFFIX;
6799 else
6800 continue;
6801 break;
6802 }
65fca059
JB
6803
6804 /* As an exception, movsx/movzx silently default to a byte source
6805 in AT&T mode. */
6806 if ((i.tm.base_opcode | 8) == 0xfbe && i.tm.opcode_modifier.w
6807 && !i.suffix && !intel_syntax)
6808 i.suffix = BYTE_MNEM_SUFFIX;
29b0f896
AM
6809 }
6810 else if (i.suffix == BYTE_MNEM_SUFFIX)
6811 {
2eb952a4 6812 if (intel_syntax
3cd7f3e3 6813 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
2eb952a4
L
6814 && i.tm.opcode_modifier.no_bsuf)
6815 i.suffix = 0;
6816 else if (!check_byte_reg ())
29b0f896
AM
6817 return 0;
6818 }
6819 else if (i.suffix == LONG_MNEM_SUFFIX)
6820 {
2eb952a4 6821 if (intel_syntax
3cd7f3e3 6822 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
9f123b91
JB
6823 && i.tm.opcode_modifier.no_lsuf
6824 && !i.tm.opcode_modifier.todword
6825 && !i.tm.opcode_modifier.toqword)
2eb952a4
L
6826 i.suffix = 0;
6827 else if (!check_long_reg ())
29b0f896
AM
6828 return 0;
6829 }
6830 else if (i.suffix == QWORD_MNEM_SUFFIX)
6831 {
955e1e6a 6832 if (intel_syntax
3cd7f3e3 6833 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
9f123b91
JB
6834 && i.tm.opcode_modifier.no_qsuf
6835 && !i.tm.opcode_modifier.todword
6836 && !i.tm.opcode_modifier.toqword)
955e1e6a
L
6837 i.suffix = 0;
6838 else if (!check_qword_reg ())
29b0f896
AM
6839 return 0;
6840 }
6841 else if (i.suffix == WORD_MNEM_SUFFIX)
6842 {
2eb952a4 6843 if (intel_syntax
3cd7f3e3 6844 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE
2eb952a4
L
6845 && i.tm.opcode_modifier.no_wsuf)
6846 i.suffix = 0;
6847 else if (!check_word_reg ())
29b0f896
AM
6848 return 0;
6849 }
3cd7f3e3
L
6850 else if (intel_syntax
6851 && i.tm.opcode_modifier.mnemonicsize == IGNORESIZE)
29b0f896
AM
6852 /* Do nothing if the instruction is going to ignore the prefix. */
6853 ;
6854 else
6855 abort ();
65fca059
JB
6856
6857 /* Undo the movsx/movzx change done above. */
6858 i.operands = numop;
29b0f896 6859 }
3cd7f3e3
L
6860 else if (i.tm.opcode_modifier.mnemonicsize == DEFAULTSIZE
6861 && !i.suffix)
29b0f896 6862 {
13e600d0
JB
6863 i.suffix = stackop_size;
6864 if (stackop_size == LONG_MNEM_SUFFIX)
06f74c5c
L
6865 {
6866 /* stackop_size is set to LONG_MNEM_SUFFIX for the
6867 .code16gcc directive to support 16-bit mode with
6868 32-bit address. For IRET without a suffix, generate
6869 16-bit IRET (opcode 0xcf) to return from an interrupt
6870 handler. */
13e600d0
JB
6871 if (i.tm.base_opcode == 0xcf)
6872 {
6873 i.suffix = WORD_MNEM_SUFFIX;
6874 as_warn (_("generating 16-bit `iret' for .code16gcc directive"));
6875 }
6876 /* Warn about changed behavior for segment register push/pop. */
6877 else if ((i.tm.base_opcode | 1) == 0x07)
6878 as_warn (_("generating 32-bit `%s', unlike earlier gas versions"),
6879 i.tm.name);
06f74c5c 6880 }
29b0f896 6881 }
c006a730 6882 else if (!i.suffix
0cfa3eb3
JB
6883 && (i.tm.opcode_modifier.jump == JUMP_ABSOLUTE
6884 || i.tm.opcode_modifier.jump == JUMP_BYTE
6885 || i.tm.opcode_modifier.jump == JUMP_INTERSEGMENT
64e74474
AM
6886 || (i.tm.base_opcode == 0x0f01 /* [ls][gi]dt */
6887 && i.tm.extension_opcode <= 3)))
9306ca4a
JB
6888 {
6889 switch (flag_code)
6890 {
6891 case CODE_64BIT:
40fb9820 6892 if (!i.tm.opcode_modifier.no_qsuf)
9306ca4a 6893 {
828c2a25
JB
6894 if (i.tm.opcode_modifier.jump == JUMP_BYTE
6895 || i.tm.opcode_modifier.no_lsuf)
6896 i.suffix = QWORD_MNEM_SUFFIX;
9306ca4a
JB
6897 break;
6898 }
1a0670f3 6899 /* Fall through. */
9306ca4a 6900 case CODE_32BIT:
40fb9820 6901 if (!i.tm.opcode_modifier.no_lsuf)
9306ca4a
JB
6902 i.suffix = LONG_MNEM_SUFFIX;
6903 break;
6904 case CODE_16BIT:
40fb9820 6905 if (!i.tm.opcode_modifier.no_wsuf)
9306ca4a
JB
6906 i.suffix = WORD_MNEM_SUFFIX;
6907 break;
6908 }
6909 }
252b5132 6910
c006a730 6911 if (!i.suffix
3cd7f3e3 6912 && (i.tm.opcode_modifier.mnemonicsize != DEFAULTSIZE
873494c8
JB
6913 /* Also cover lret/retf/iret in 64-bit mode. */
6914 || (flag_code == CODE_64BIT
6915 && !i.tm.opcode_modifier.no_lsuf
6916 && !i.tm.opcode_modifier.no_qsuf))
3cd7f3e3 6917 && i.tm.opcode_modifier.mnemonicsize != IGNORESIZE
8bbb3ad8
JB
6918 /* Explicit sizing prefixes are assumed to disambiguate insns. */
6919 && !i.prefix[DATA_PREFIX] && !(i.prefix[REX_PREFIX] & REX_W)
62b3f548
JB
6920 /* Accept FLDENV et al without suffix. */
6921 && (i.tm.opcode_modifier.no_ssuf || i.tm.opcode_modifier.floatmf))
29b0f896 6922 {
6c0946d0 6923 unsigned int suffixes, evex = 0;
c006a730
JB
6924
6925 suffixes = !i.tm.opcode_modifier.no_bsuf;
6926 if (!i.tm.opcode_modifier.no_wsuf)
6927 suffixes |= 1 << 1;
6928 if (!i.tm.opcode_modifier.no_lsuf)
6929 suffixes |= 1 << 2;
6930 if (!i.tm.opcode_modifier.no_ldsuf)
6931 suffixes |= 1 << 3;
6932 if (!i.tm.opcode_modifier.no_ssuf)
6933 suffixes |= 1 << 4;
6934 if (flag_code == CODE_64BIT && !i.tm.opcode_modifier.no_qsuf)
6935 suffixes |= 1 << 5;
6936
6c0946d0
JB
6937 /* For [XYZ]MMWORD operands inspect operand sizes. While generally
6938 also suitable for AT&T syntax mode, it was requested that this be
6939 restricted to just Intel syntax. */
b9915cbc 6940 if (intel_syntax && is_any_vex_encoding (&i.tm) && !i.broadcast)
6c0946d0 6941 {
b9915cbc 6942 unsigned int op;
6c0946d0 6943
b9915cbc 6944 for (op = 0; op < i.tm.operands; ++op)
6c0946d0 6945 {
b9915cbc
JB
6946 if (is_evex_encoding (&i.tm)
6947 && !cpu_arch_flags.bitfield.cpuavx512vl)
6c0946d0 6948 {
b9915cbc
JB
6949 if (i.tm.operand_types[op].bitfield.ymmword)
6950 i.tm.operand_types[op].bitfield.xmmword = 0;
6951 if (i.tm.operand_types[op].bitfield.zmmword)
6952 i.tm.operand_types[op].bitfield.ymmword = 0;
6953 if (!i.tm.opcode_modifier.evex
6954 || i.tm.opcode_modifier.evex == EVEXDYN)
6955 i.tm.opcode_modifier.evex = EVEX512;
6956 }
6c0946d0 6957
b9915cbc
JB
6958 if (i.tm.operand_types[op].bitfield.xmmword
6959 + i.tm.operand_types[op].bitfield.ymmword
6960 + i.tm.operand_types[op].bitfield.zmmword < 2)
6961 continue;
6c0946d0 6962
b9915cbc
JB
6963 /* Any properly sized operand disambiguates the insn. */
6964 if (i.types[op].bitfield.xmmword
6965 || i.types[op].bitfield.ymmword
6966 || i.types[op].bitfield.zmmword)
6967 {
6968 suffixes &= ~(7 << 6);
6969 evex = 0;
6970 break;
6971 }
6c0946d0 6972
b9915cbc
JB
6973 if ((i.flags[op] & Operand_Mem)
6974 && i.tm.operand_types[op].bitfield.unspecified)
6975 {
6976 if (i.tm.operand_types[op].bitfield.xmmword)
6977 suffixes |= 1 << 6;
6978 if (i.tm.operand_types[op].bitfield.ymmword)
6979 suffixes |= 1 << 7;
6980 if (i.tm.operand_types[op].bitfield.zmmword)
6981 suffixes |= 1 << 8;
6982 if (is_evex_encoding (&i.tm))
6983 evex = EVEX512;
6c0946d0
JB
6984 }
6985 }
6986 }
6987
6988 /* Are multiple suffixes / operand sizes allowed? */
c006a730 6989 if (suffixes & (suffixes - 1))
9306ca4a 6990 {
873494c8 6991 if (intel_syntax
3cd7f3e3 6992 && (i.tm.opcode_modifier.mnemonicsize != DEFAULTSIZE
873494c8 6993 || operand_check == check_error))
9306ca4a 6994 {
c006a730 6995 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
9306ca4a
JB
6996 return 0;
6997 }
c006a730 6998 if (operand_check == check_error)
9306ca4a 6999 {
c006a730
JB
7000 as_bad (_("no instruction mnemonic suffix given and "
7001 "no register operands; can't size `%s'"), i.tm.name);
9306ca4a
JB
7002 return 0;
7003 }
c006a730 7004 if (operand_check == check_warning)
873494c8
JB
7005 as_warn (_("%s; using default for `%s'"),
7006 intel_syntax
7007 ? _("ambiguous operand size")
7008 : _("no instruction mnemonic suffix given and "
7009 "no register operands"),
7010 i.tm.name);
c006a730
JB
7011
7012 if (i.tm.opcode_modifier.floatmf)
7013 i.suffix = SHORT_MNEM_SUFFIX;
65fca059
JB
7014 else if ((i.tm.base_opcode | 8) == 0xfbe
7015 || (i.tm.base_opcode == 0x63
7016 && i.tm.cpu_flags.bitfield.cpu64))
7017 /* handled below */;
6c0946d0
JB
7018 else if (evex)
7019 i.tm.opcode_modifier.evex = evex;
c006a730
JB
7020 else if (flag_code == CODE_16BIT)
7021 i.suffix = WORD_MNEM_SUFFIX;
1a035124 7022 else if (!i.tm.opcode_modifier.no_lsuf)
c006a730 7023 i.suffix = LONG_MNEM_SUFFIX;
1a035124
JB
7024 else
7025 i.suffix = QWORD_MNEM_SUFFIX;
9306ca4a 7026 }
29b0f896 7027 }
252b5132 7028
65fca059
JB
7029 if ((i.tm.base_opcode | 8) == 0xfbe
7030 || (i.tm.base_opcode == 0x63 && i.tm.cpu_flags.bitfield.cpu64))
7031 {
7032 /* In Intel syntax, movsx/movzx must have a "suffix" (checked above).
7033 In AT&T syntax, if there is no suffix (warned about above), the default
7034 will be byte extension. */
7035 if (i.tm.opcode_modifier.w && i.suffix && i.suffix != BYTE_MNEM_SUFFIX)
7036 i.tm.base_opcode |= 1;
7037
7038 /* For further processing, the suffix should represent the destination
7039 (register). This is already the case when one was used with
7040 mov[sz][bw]*, but we need to replace it for mov[sz]x, or if there was
7041 no suffix to begin with. */
7042 if (i.tm.opcode_modifier.w || i.tm.base_opcode == 0x63 || !i.suffix)
7043 {
7044 if (i.types[1].bitfield.word)
7045 i.suffix = WORD_MNEM_SUFFIX;
7046 else if (i.types[1].bitfield.qword)
7047 i.suffix = QWORD_MNEM_SUFFIX;
7048 else
7049 i.suffix = LONG_MNEM_SUFFIX;
7050
7051 i.tm.opcode_modifier.w = 0;
7052 }
7053 }
7054
50128d0c
JB
7055 if (!i.tm.opcode_modifier.modrm && i.reg_operands && i.tm.operands < 3)
7056 i.short_form = (i.tm.operand_types[0].bitfield.class == Reg)
7057 != (i.tm.operand_types[1].bitfield.class == Reg);
7058
d2224064
JB
7059 /* Change the opcode based on the operand size given by i.suffix. */
7060 switch (i.suffix)
29b0f896 7061 {
d2224064
JB
7062 /* Size floating point instruction. */
7063 case LONG_MNEM_SUFFIX:
7064 if (i.tm.opcode_modifier.floatmf)
7065 {
7066 i.tm.base_opcode ^= 4;
7067 break;
7068 }
7069 /* fall through */
7070 case WORD_MNEM_SUFFIX:
7071 case QWORD_MNEM_SUFFIX:
29b0f896 7072 /* It's not a byte, select word/dword operation. */
40fb9820 7073 if (i.tm.opcode_modifier.w)
29b0f896 7074 {
50128d0c 7075 if (i.short_form)
29b0f896
AM
7076 i.tm.base_opcode |= 8;
7077 else
7078 i.tm.base_opcode |= 1;
7079 }
d2224064
JB
7080 /* fall through */
7081 case SHORT_MNEM_SUFFIX:
29b0f896
AM
7082 /* Now select between word & dword operations via the operand
7083 size prefix, except for instructions that will ignore this
7084 prefix anyway. */
c8f8eebc 7085 if (i.suffix != QWORD_MNEM_SUFFIX
3cd7f3e3 7086 && i.tm.opcode_modifier.mnemonicsize != IGNORESIZE
c8f8eebc
JB
7087 && !i.tm.opcode_modifier.floatmf
7088 && !is_any_vex_encoding (&i.tm)
7089 && ((i.suffix == LONG_MNEM_SUFFIX) == (flag_code == CODE_16BIT)
7090 || (flag_code == CODE_64BIT
7091 && i.tm.opcode_modifier.jump == JUMP_BYTE)))
24eab124
AM
7092 {
7093 unsigned int prefix = DATA_PREFIX_OPCODE;
543613e9 7094
0cfa3eb3 7095 if (i.tm.opcode_modifier.jump == JUMP_BYTE) /* jcxz, loop */
29b0f896 7096 prefix = ADDR_PREFIX_OPCODE;
252b5132 7097
29b0f896
AM
7098 if (!add_prefix (prefix))
7099 return 0;
24eab124 7100 }
252b5132 7101
29b0f896
AM
7102 /* Set mode64 for an operand. */
7103 if (i.suffix == QWORD_MNEM_SUFFIX
9146926a 7104 && flag_code == CODE_64BIT
d2224064 7105 && !i.tm.opcode_modifier.norex64
4ed21b58 7106 && !i.tm.opcode_modifier.vexw
46e883c5 7107 /* Special case for xchg %rax,%rax. It is NOP and doesn't
d2224064
JB
7108 need rex64. */
7109 && ! (i.operands == 2
7110 && i.tm.base_opcode == 0x90
7111 && i.tm.extension_opcode == None
75e5731b
JB
7112 && i.types[0].bitfield.instance == Accum
7113 && i.types[0].bitfield.qword
7114 && i.types[1].bitfield.instance == Accum
7115 && i.types[1].bitfield.qword))
d2224064 7116 i.rex |= REX_W;
3e73aa7c 7117
d2224064 7118 break;
8bbb3ad8
JB
7119
7120 case 0:
7121 /* Select word/dword/qword operation with explict data sizing prefix
7122 when there are no suitable register operands. */
7123 if (i.tm.opcode_modifier.w
7124 && (i.prefix[DATA_PREFIX] || (i.prefix[REX_PREFIX] & REX_W))
7125 && (!i.reg_operands
7126 || (i.reg_operands == 1
7127 /* ShiftCount */
7128 && (i.tm.operand_types[0].bitfield.instance == RegC
7129 /* InOutPortReg */
7130 || i.tm.operand_types[0].bitfield.instance == RegD
7131 || i.tm.operand_types[1].bitfield.instance == RegD
7132 /* CRC32 */
7133 || i.tm.base_opcode == 0xf20f38f0))))
7134 i.tm.base_opcode |= 1;
7135 break;
29b0f896 7136 }
7ecd2f8b 7137
c8f8eebc 7138 if (i.tm.opcode_modifier.addrprefixopreg)
c0a30a9f 7139 {
c8f8eebc
JB
7140 gas_assert (!i.suffix);
7141 gas_assert (i.reg_operands);
c0a30a9f 7142
c8f8eebc
JB
7143 if (i.tm.operand_types[0].bitfield.instance == Accum
7144 || i.operands == 1)
7145 {
7146 /* The address size override prefix changes the size of the
7147 first operand. */
7148 if (flag_code == CODE_64BIT
7149 && i.op[0].regs->reg_type.bitfield.word)
7150 {
7151 as_bad (_("16-bit addressing unavailable for `%s'"),
7152 i.tm.name);
7153 return 0;
7154 }
7155
7156 if ((flag_code == CODE_32BIT
7157 ? i.op[0].regs->reg_type.bitfield.word
7158 : i.op[0].regs->reg_type.bitfield.dword)
7159 && !add_prefix (ADDR_PREFIX_OPCODE))
7160 return 0;
7161 }
c0a30a9f
L
7162 else
7163 {
c8f8eebc
JB
7164 /* Check invalid register operand when the address size override
7165 prefix changes the size of register operands. */
7166 unsigned int op;
7167 enum { need_word, need_dword, need_qword } need;
7168
7169 if (flag_code == CODE_32BIT)
7170 need = i.prefix[ADDR_PREFIX] ? need_word : need_dword;
7171 else if (i.prefix[ADDR_PREFIX])
c0a30a9f
L
7172 need = need_dword;
7173 else
7174 need = flag_code == CODE_64BIT ? need_qword : need_word;
c0a30a9f 7175
c8f8eebc
JB
7176 for (op = 0; op < i.operands; op++)
7177 {
7178 if (i.types[op].bitfield.class != Reg)
7179 continue;
7180
7181 switch (need)
7182 {
7183 case need_word:
7184 if (i.op[op].regs->reg_type.bitfield.word)
7185 continue;
7186 break;
7187 case need_dword:
7188 if (i.op[op].regs->reg_type.bitfield.dword)
7189 continue;
7190 break;
7191 case need_qword:
7192 if (i.op[op].regs->reg_type.bitfield.qword)
7193 continue;
7194 break;
7195 }
7196
7197 as_bad (_("invalid register operand size for `%s'"),
7198 i.tm.name);
7199 return 0;
7200 }
7201 }
c0a30a9f
L
7202 }
7203
29b0f896
AM
7204 return 1;
7205}
3e73aa7c 7206
29b0f896 7207static int
543613e9 7208check_byte_reg (void)
29b0f896
AM
7209{
7210 int op;
543613e9 7211
29b0f896
AM
7212 for (op = i.operands; --op >= 0;)
7213 {
dc821c5f 7214 /* Skip non-register operands. */
bab6aec1 7215 if (i.types[op].bitfield.class != Reg)
dc821c5f
JB
7216 continue;
7217
29b0f896
AM
7218 /* If this is an eight bit register, it's OK. If it's the 16 or
7219 32 bit version of an eight bit register, we will just use the
7220 low portion, and that's OK too. */
dc821c5f 7221 if (i.types[op].bitfield.byte)
29b0f896
AM
7222 continue;
7223
5a819eb9 7224 /* I/O port address operands are OK too. */
75e5731b
JB
7225 if (i.tm.operand_types[op].bitfield.instance == RegD
7226 && i.tm.operand_types[op].bitfield.word)
5a819eb9
JB
7227 continue;
7228
9706160a
JB
7229 /* crc32 only wants its source operand checked here. */
7230 if (i.tm.base_opcode == 0xf20f38f0 && op)
9344ff29
L
7231 continue;
7232
29b0f896 7233 /* Any other register is bad. */
73c76375
JB
7234 as_bad (_("`%s%s' not allowed with `%s%c'"),
7235 register_prefix, i.op[op].regs->reg_name,
7236 i.tm.name, i.suffix);
7237 return 0;
29b0f896
AM
7238 }
7239 return 1;
7240}
7241
7242static int
e3bb37b5 7243check_long_reg (void)
29b0f896
AM
7244{
7245 int op;
7246
7247 for (op = i.operands; --op >= 0;)
dc821c5f 7248 /* Skip non-register operands. */
bab6aec1 7249 if (i.types[op].bitfield.class != Reg)
dc821c5f 7250 continue;
29b0f896
AM
7251 /* Reject eight bit registers, except where the template requires
7252 them. (eg. movzb) */
dc821c5f 7253 else if (i.types[op].bitfield.byte
bab6aec1 7254 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7255 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
7256 && (i.tm.operand_types[op].bitfield.word
7257 || i.tm.operand_types[op].bitfield.dword))
29b0f896 7258 {
a540244d
L
7259 as_bad (_("`%s%s' not allowed with `%s%c'"),
7260 register_prefix,
29b0f896
AM
7261 i.op[op].regs->reg_name,
7262 i.tm.name,
7263 i.suffix);
7264 return 0;
7265 }
be4c5e58
L
7266 /* Error if the e prefix on a general reg is missing. */
7267 else if (i.types[op].bitfield.word
bab6aec1 7268 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7269 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7270 && i.tm.operand_types[op].bitfield.dword)
29b0f896 7271 {
be4c5e58
L
7272 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
7273 register_prefix, i.op[op].regs->reg_name,
7274 i.suffix);
7275 return 0;
252b5132 7276 }
e4630f71 7277 /* Warn if the r prefix on a general reg is present. */
dc821c5f 7278 else if (i.types[op].bitfield.qword
bab6aec1 7279 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7280 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7281 && i.tm.operand_types[op].bitfield.dword)
252b5132 7282 {
34828aad 7283 if (intel_syntax
65fca059 7284 && i.tm.opcode_modifier.toqword
3528c362 7285 && i.types[0].bitfield.class != RegSIMD)
34828aad 7286 {
ca61edf2 7287 /* Convert to QWORD. We want REX byte. */
34828aad
L
7288 i.suffix = QWORD_MNEM_SUFFIX;
7289 }
7290 else
7291 {
2b5d6a91 7292 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
7293 register_prefix, i.op[op].regs->reg_name,
7294 i.suffix);
7295 return 0;
7296 }
29b0f896
AM
7297 }
7298 return 1;
7299}
252b5132 7300
29b0f896 7301static int
e3bb37b5 7302check_qword_reg (void)
29b0f896
AM
7303{
7304 int op;
252b5132 7305
29b0f896 7306 for (op = i.operands; --op >= 0; )
dc821c5f 7307 /* Skip non-register operands. */
bab6aec1 7308 if (i.types[op].bitfield.class != Reg)
dc821c5f 7309 continue;
29b0f896
AM
7310 /* Reject eight bit registers, except where the template requires
7311 them. (eg. movzb) */
dc821c5f 7312 else if (i.types[op].bitfield.byte
bab6aec1 7313 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7314 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
7315 && (i.tm.operand_types[op].bitfield.word
7316 || i.tm.operand_types[op].bitfield.dword))
29b0f896 7317 {
a540244d
L
7318 as_bad (_("`%s%s' not allowed with `%s%c'"),
7319 register_prefix,
29b0f896
AM
7320 i.op[op].regs->reg_name,
7321 i.tm.name,
7322 i.suffix);
7323 return 0;
7324 }
e4630f71 7325 /* Warn if the r prefix on a general reg is missing. */
dc821c5f
JB
7326 else if ((i.types[op].bitfield.word
7327 || i.types[op].bitfield.dword)
bab6aec1 7328 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7329 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7330 && i.tm.operand_types[op].bitfield.qword)
29b0f896
AM
7331 {
7332 /* Prohibit these changes in the 64bit mode, since the
7333 lowering is more complicated. */
34828aad 7334 if (intel_syntax
ca61edf2 7335 && i.tm.opcode_modifier.todword
3528c362 7336 && i.types[0].bitfield.class != RegSIMD)
34828aad 7337 {
ca61edf2 7338 /* Convert to DWORD. We don't want REX byte. */
34828aad
L
7339 i.suffix = LONG_MNEM_SUFFIX;
7340 }
7341 else
7342 {
2b5d6a91 7343 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
7344 register_prefix, i.op[op].regs->reg_name,
7345 i.suffix);
7346 return 0;
7347 }
252b5132 7348 }
29b0f896
AM
7349 return 1;
7350}
252b5132 7351
29b0f896 7352static int
e3bb37b5 7353check_word_reg (void)
29b0f896
AM
7354{
7355 int op;
7356 for (op = i.operands; --op >= 0;)
dc821c5f 7357 /* Skip non-register operands. */
bab6aec1 7358 if (i.types[op].bitfield.class != Reg)
dc821c5f 7359 continue;
29b0f896
AM
7360 /* Reject eight bit registers, except where the template requires
7361 them. (eg. movzb) */
dc821c5f 7362 else if (i.types[op].bitfield.byte
bab6aec1 7363 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7364 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
7365 && (i.tm.operand_types[op].bitfield.word
7366 || i.tm.operand_types[op].bitfield.dword))
29b0f896 7367 {
a540244d
L
7368 as_bad (_("`%s%s' not allowed with `%s%c'"),
7369 register_prefix,
29b0f896
AM
7370 i.op[op].regs->reg_name,
7371 i.tm.name,
7372 i.suffix);
7373 return 0;
7374 }
9706160a
JB
7375 /* Error if the e or r prefix on a general reg is present. */
7376 else if ((i.types[op].bitfield.dword
dc821c5f 7377 || i.types[op].bitfield.qword)
bab6aec1 7378 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 7379 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 7380 && i.tm.operand_types[op].bitfield.word)
252b5132 7381 {
9706160a
JB
7382 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
7383 register_prefix, i.op[op].regs->reg_name,
7384 i.suffix);
7385 return 0;
29b0f896
AM
7386 }
7387 return 1;
7388}
252b5132 7389
29b0f896 7390static int
40fb9820 7391update_imm (unsigned int j)
29b0f896 7392{
bc0844ae 7393 i386_operand_type overlap = i.types[j];
40fb9820
L
7394 if ((overlap.bitfield.imm8
7395 || overlap.bitfield.imm8s
7396 || overlap.bitfield.imm16
7397 || overlap.bitfield.imm32
7398 || overlap.bitfield.imm32s
7399 || overlap.bitfield.imm64)
0dfbf9d7
L
7400 && !operand_type_equal (&overlap, &imm8)
7401 && !operand_type_equal (&overlap, &imm8s)
7402 && !operand_type_equal (&overlap, &imm16)
7403 && !operand_type_equal (&overlap, &imm32)
7404 && !operand_type_equal (&overlap, &imm32s)
7405 && !operand_type_equal (&overlap, &imm64))
29b0f896
AM
7406 {
7407 if (i.suffix)
7408 {
40fb9820
L
7409 i386_operand_type temp;
7410
0dfbf9d7 7411 operand_type_set (&temp, 0);
7ab9ffdd 7412 if (i.suffix == BYTE_MNEM_SUFFIX)
40fb9820
L
7413 {
7414 temp.bitfield.imm8 = overlap.bitfield.imm8;
7415 temp.bitfield.imm8s = overlap.bitfield.imm8s;
7416 }
7417 else if (i.suffix == WORD_MNEM_SUFFIX)
7418 temp.bitfield.imm16 = overlap.bitfield.imm16;
7419 else if (i.suffix == QWORD_MNEM_SUFFIX)
7420 {
7421 temp.bitfield.imm64 = overlap.bitfield.imm64;
7422 temp.bitfield.imm32s = overlap.bitfield.imm32s;
7423 }
7424 else
7425 temp.bitfield.imm32 = overlap.bitfield.imm32;
7426 overlap = temp;
29b0f896 7427 }
0dfbf9d7
L
7428 else if (operand_type_equal (&overlap, &imm16_32_32s)
7429 || operand_type_equal (&overlap, &imm16_32)
7430 || operand_type_equal (&overlap, &imm16_32s))
29b0f896 7431 {
40fb9820 7432 if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
65da13b5 7433 overlap = imm16;
40fb9820 7434 else
65da13b5 7435 overlap = imm32s;
29b0f896 7436 }
8bbb3ad8
JB
7437 else if (i.prefix[REX_PREFIX] & REX_W)
7438 overlap = operand_type_and (overlap, imm32s);
7439 else if (i.prefix[DATA_PREFIX])
7440 overlap = operand_type_and (overlap,
7441 flag_code != CODE_16BIT ? imm16 : imm32);
0dfbf9d7
L
7442 if (!operand_type_equal (&overlap, &imm8)
7443 && !operand_type_equal (&overlap, &imm8s)
7444 && !operand_type_equal (&overlap, &imm16)
7445 && !operand_type_equal (&overlap, &imm32)
7446 && !operand_type_equal (&overlap, &imm32s)
7447 && !operand_type_equal (&overlap, &imm64))
29b0f896 7448 {
4eed87de
AM
7449 as_bad (_("no instruction mnemonic suffix given; "
7450 "can't determine immediate size"));
29b0f896
AM
7451 return 0;
7452 }
7453 }
40fb9820 7454 i.types[j] = overlap;
29b0f896 7455
40fb9820
L
7456 return 1;
7457}
7458
7459static int
7460finalize_imm (void)
7461{
bc0844ae 7462 unsigned int j, n;
29b0f896 7463
bc0844ae
L
7464 /* Update the first 2 immediate operands. */
7465 n = i.operands > 2 ? 2 : i.operands;
7466 if (n)
7467 {
7468 for (j = 0; j < n; j++)
7469 if (update_imm (j) == 0)
7470 return 0;
40fb9820 7471
bc0844ae
L
7472 /* The 3rd operand can't be immediate operand. */
7473 gas_assert (operand_type_check (i.types[2], imm) == 0);
7474 }
29b0f896
AM
7475
7476 return 1;
7477}
7478
7479static int
e3bb37b5 7480process_operands (void)
29b0f896
AM
7481{
7482 /* Default segment register this instruction will use for memory
7483 accesses. 0 means unknown. This is only for optimizing out
7484 unnecessary segment overrides. */
7485 const seg_entry *default_seg = 0;
7486
a5aeccd9
JB
7487 if (i.tm.opcode_modifier.sse2avx)
7488 {
7489 /* Legacy encoded insns allow explicit REX prefixes, so these prefixes
7490 need converting. */
7491 i.rex |= i.prefix[REX_PREFIX] & (REX_W | REX_R | REX_X | REX_B);
7492 i.prefix[REX_PREFIX] = 0;
7493 i.rex_encoding = 0;
7494 }
c423d21a
JB
7495 /* ImmExt should be processed after SSE2AVX. */
7496 else if (i.tm.opcode_modifier.immext)
7497 process_immext ();
a5aeccd9 7498
2426c15f 7499 if (i.tm.opcode_modifier.sse2avx && i.tm.opcode_modifier.vexvvvv)
29b0f896 7500 {
91d6fa6a
NC
7501 unsigned int dupl = i.operands;
7502 unsigned int dest = dupl - 1;
9fcfb3d7
L
7503 unsigned int j;
7504
c0f3af97 7505 /* The destination must be an xmm register. */
9c2799c2 7506 gas_assert (i.reg_operands
91d6fa6a 7507 && MAX_OPERANDS > dupl
7ab9ffdd 7508 && operand_type_equal (&i.types[dest], &regxmm));
c0f3af97 7509
75e5731b 7510 if (i.tm.operand_types[0].bitfield.instance == Accum
1b54b8d7 7511 && i.tm.operand_types[0].bitfield.xmmword)
e2ec9d29 7512 {
8cd7925b 7513 if (i.tm.opcode_modifier.vexsources == VEX3SOURCES)
c0f3af97
L
7514 {
7515 /* Keep xmm0 for instructions with VEX prefix and 3
7516 sources. */
75e5731b 7517 i.tm.operand_types[0].bitfield.instance = InstanceNone;
3528c362 7518 i.tm.operand_types[0].bitfield.class = RegSIMD;
c0f3af97
L
7519 goto duplicate;
7520 }
e2ec9d29 7521 else
c0f3af97
L
7522 {
7523 /* We remove the first xmm0 and keep the number of
7524 operands unchanged, which in fact duplicates the
7525 destination. */
7526 for (j = 1; j < i.operands; j++)
7527 {
7528 i.op[j - 1] = i.op[j];
7529 i.types[j - 1] = i.types[j];
7530 i.tm.operand_types[j - 1] = i.tm.operand_types[j];
8dc0818e 7531 i.flags[j - 1] = i.flags[j];
c0f3af97
L
7532 }
7533 }
7534 }
7535 else if (i.tm.opcode_modifier.implicit1stxmm0)
7ab9ffdd 7536 {
91d6fa6a 7537 gas_assert ((MAX_OPERANDS - 1) > dupl
8cd7925b
L
7538 && (i.tm.opcode_modifier.vexsources
7539 == VEX3SOURCES));
c0f3af97
L
7540
7541 /* Add the implicit xmm0 for instructions with VEX prefix
7542 and 3 sources. */
7543 for (j = i.operands; j > 0; j--)
7544 {
7545 i.op[j] = i.op[j - 1];
7546 i.types[j] = i.types[j - 1];
7547 i.tm.operand_types[j] = i.tm.operand_types[j - 1];
8dc0818e 7548 i.flags[j] = i.flags[j - 1];
c0f3af97
L
7549 }
7550 i.op[0].regs
629310ab 7551 = (const reg_entry *) str_hash_find (reg_hash, "xmm0");
7ab9ffdd 7552 i.types[0] = regxmm;
c0f3af97
L
7553 i.tm.operand_types[0] = regxmm;
7554
7555 i.operands += 2;
7556 i.reg_operands += 2;
7557 i.tm.operands += 2;
7558
91d6fa6a 7559 dupl++;
c0f3af97 7560 dest++;
91d6fa6a
NC
7561 i.op[dupl] = i.op[dest];
7562 i.types[dupl] = i.types[dest];
7563 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
8dc0818e 7564 i.flags[dupl] = i.flags[dest];
e2ec9d29 7565 }
c0f3af97
L
7566 else
7567 {
dc1e8a47 7568 duplicate:
c0f3af97
L
7569 i.operands++;
7570 i.reg_operands++;
7571 i.tm.operands++;
7572
91d6fa6a
NC
7573 i.op[dupl] = i.op[dest];
7574 i.types[dupl] = i.types[dest];
7575 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
8dc0818e 7576 i.flags[dupl] = i.flags[dest];
c0f3af97
L
7577 }
7578
7579 if (i.tm.opcode_modifier.immext)
7580 process_immext ();
7581 }
75e5731b 7582 else if (i.tm.operand_types[0].bitfield.instance == Accum
1b54b8d7 7583 && i.tm.operand_types[0].bitfield.xmmword)
c0f3af97
L
7584 {
7585 unsigned int j;
7586
9fcfb3d7
L
7587 for (j = 1; j < i.operands; j++)
7588 {
7589 i.op[j - 1] = i.op[j];
7590 i.types[j - 1] = i.types[j];
7591
7592 /* We need to adjust fields in i.tm since they are used by
7593 build_modrm_byte. */
7594 i.tm.operand_types [j - 1] = i.tm.operand_types [j];
8dc0818e
JB
7595
7596 i.flags[j - 1] = i.flags[j];
9fcfb3d7
L
7597 }
7598
e2ec9d29
L
7599 i.operands--;
7600 i.reg_operands--;
e2ec9d29
L
7601 i.tm.operands--;
7602 }
920d2ddc
IT
7603 else if (i.tm.opcode_modifier.implicitquadgroup)
7604 {
a477a8c4
JB
7605 unsigned int regnum, first_reg_in_group, last_reg_in_group;
7606
920d2ddc 7607 /* The second operand must be {x,y,z}mmN, where N is a multiple of 4. */
3528c362 7608 gas_assert (i.operands >= 2 && i.types[1].bitfield.class == RegSIMD);
a477a8c4
JB
7609 regnum = register_number (i.op[1].regs);
7610 first_reg_in_group = regnum & ~3;
7611 last_reg_in_group = first_reg_in_group + 3;
7612 if (regnum != first_reg_in_group)
7613 as_warn (_("source register `%s%s' implicitly denotes"
7614 " `%s%.3s%u' to `%s%.3s%u' source group in `%s'"),
7615 register_prefix, i.op[1].regs->reg_name,
7616 register_prefix, i.op[1].regs->reg_name, first_reg_in_group,
7617 register_prefix, i.op[1].regs->reg_name, last_reg_in_group,
7618 i.tm.name);
7619 }
e2ec9d29
L
7620 else if (i.tm.opcode_modifier.regkludge)
7621 {
7622 /* The imul $imm, %reg instruction is converted into
7623 imul $imm, %reg, %reg, and the clr %reg instruction
7624 is converted into xor %reg, %reg. */
7625
7626 unsigned int first_reg_op;
7627
7628 if (operand_type_check (i.types[0], reg))
7629 first_reg_op = 0;
7630 else
7631 first_reg_op = 1;
7632 /* Pretend we saw the extra register operand. */
9c2799c2 7633 gas_assert (i.reg_operands == 1
7ab9ffdd 7634 && i.op[first_reg_op + 1].regs == 0);
e2ec9d29
L
7635 i.op[first_reg_op + 1].regs = i.op[first_reg_op].regs;
7636 i.types[first_reg_op + 1] = i.types[first_reg_op];
7637 i.operands++;
7638 i.reg_operands++;
29b0f896
AM
7639 }
7640
85b80b0f 7641 if (i.tm.opcode_modifier.modrm)
29b0f896
AM
7642 {
7643 /* The opcode is completed (modulo i.tm.extension_opcode which
52271982
AM
7644 must be put into the modrm byte). Now, we make the modrm and
7645 index base bytes based on all the info we've collected. */
29b0f896
AM
7646
7647 default_seg = build_modrm_byte ();
7648 }
00cee14f 7649 else if (i.types[0].bitfield.class == SReg)
85b80b0f
JB
7650 {
7651 if (flag_code != CODE_64BIT
7652 ? i.tm.base_opcode == POP_SEG_SHORT
7653 && i.op[0].regs->reg_num == 1
7654 : (i.tm.base_opcode | 1) == POP_SEG386_SHORT
7655 && i.op[0].regs->reg_num < 4)
7656 {
7657 as_bad (_("you can't `%s %s%s'"),
7658 i.tm.name, register_prefix, i.op[0].regs->reg_name);
7659 return 0;
7660 }
7661 if ( i.op[0].regs->reg_num > 3 && i.tm.opcode_length == 1 )
7662 {
7663 i.tm.base_opcode ^= POP_SEG_SHORT ^ POP_SEG386_SHORT;
7664 i.tm.opcode_length = 2;
7665 }
7666 i.tm.base_opcode |= (i.op[0].regs->reg_num << 3);
7667 }
8a2ed489 7668 else if ((i.tm.base_opcode & ~0x3) == MOV_AX_DISP32)
29b0f896
AM
7669 {
7670 default_seg = &ds;
7671 }
40fb9820 7672 else if (i.tm.opcode_modifier.isstring)
29b0f896
AM
7673 {
7674 /* For the string instructions that allow a segment override
7675 on one of their operands, the default segment is ds. */
7676 default_seg = &ds;
7677 }
50128d0c 7678 else if (i.short_form)
85b80b0f
JB
7679 {
7680 /* The register or float register operand is in operand
7681 0 or 1. */
bab6aec1 7682 unsigned int op = i.tm.operand_types[0].bitfield.class != Reg;
85b80b0f
JB
7683
7684 /* Register goes in low 3 bits of opcode. */
7685 i.tm.base_opcode |= i.op[op].regs->reg_num;
7686 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7687 i.rex |= REX_B;
7688 if (!quiet_warnings && i.tm.opcode_modifier.ugh)
7689 {
7690 /* Warn about some common errors, but press on regardless.
7691 The first case can be generated by gcc (<= 2.8.1). */
7692 if (i.operands == 2)
7693 {
7694 /* Reversed arguments on faddp, fsubp, etc. */
7695 as_warn (_("translating to `%s %s%s,%s%s'"), i.tm.name,
7696 register_prefix, i.op[!intel_syntax].regs->reg_name,
7697 register_prefix, i.op[intel_syntax].regs->reg_name);
7698 }
7699 else
7700 {
7701 /* Extraneous `l' suffix on fp insn. */
7702 as_warn (_("translating to `%s %s%s'"), i.tm.name,
7703 register_prefix, i.op[0].regs->reg_name);
7704 }
7705 }
7706 }
29b0f896 7707
514a8bb0 7708 if ((i.seg[0] || i.prefix[SEG_PREFIX])
514a8bb0
JB
7709 && i.tm.base_opcode == 0x8d /* lea */
7710 && !is_any_vex_encoding(&i.tm))
92334ad2
JB
7711 {
7712 if (!quiet_warnings)
7713 as_warn (_("segment override on `%s' is ineffectual"), i.tm.name);
7714 if (optimize)
7715 {
7716 i.seg[0] = NULL;
7717 i.prefix[SEG_PREFIX] = 0;
7718 }
7719 }
52271982
AM
7720
7721 /* If a segment was explicitly specified, and the specified segment
b6773884
JB
7722 is neither the default nor the one already recorded from a prefix,
7723 use an opcode prefix to select it. If we never figured out what
7724 the default segment is, then default_seg will be zero at this
7725 point, and the specified segment prefix will always be used. */
7726 if (i.seg[0]
7727 && i.seg[0] != default_seg
7728 && i.seg[0]->seg_prefix != i.prefix[SEG_PREFIX])
29b0f896
AM
7729 {
7730 if (!add_prefix (i.seg[0]->seg_prefix))
7731 return 0;
7732 }
7733 return 1;
7734}
7735
a5aeccd9
JB
7736static INLINE void set_rex_vrex (const reg_entry *r, unsigned int rex_bit,
7737 bfd_boolean do_sse2avx)
7738{
7739 if (r->reg_flags & RegRex)
7740 {
7741 if (i.rex & rex_bit)
7742 as_bad (_("same type of prefix used twice"));
7743 i.rex |= rex_bit;
7744 }
7745 else if (do_sse2avx && (i.rex & rex_bit) && i.vex.register_specifier)
7746 {
7747 gas_assert (i.vex.register_specifier == r);
7748 i.vex.register_specifier += 8;
7749 }
7750
7751 if (r->reg_flags & RegVRex)
7752 i.vrex |= rex_bit;
7753}
7754
29b0f896 7755static const seg_entry *
e3bb37b5 7756build_modrm_byte (void)
29b0f896
AM
7757{
7758 const seg_entry *default_seg = 0;
c0f3af97 7759 unsigned int source, dest;
8cd7925b 7760 int vex_3_sources;
c0f3af97 7761
8cd7925b 7762 vex_3_sources = i.tm.opcode_modifier.vexsources == VEX3SOURCES;
c0f3af97
L
7763 if (vex_3_sources)
7764 {
91d6fa6a 7765 unsigned int nds, reg_slot;
4c2c6516 7766 expressionS *exp;
c0f3af97 7767
6b8d3588 7768 dest = i.operands - 1;
c0f3af97 7769 nds = dest - 1;
922d8de8 7770
a683cc34 7771 /* There are 2 kinds of instructions:
bed3d976 7772 1. 5 operands: 4 register operands or 3 register operands
9d3bf266 7773 plus 1 memory operand plus one Imm4 operand, VexXDS, and
bed3d976 7774 VexW0 or VexW1. The destination must be either XMM, YMM or
43234a1e 7775 ZMM register.
bed3d976 7776 2. 4 operands: 4 register operands or 3 register operands
2f1bada2 7777 plus 1 memory operand, with VexXDS. */
922d8de8 7778 gas_assert ((i.reg_operands == 4
bed3d976
JB
7779 || (i.reg_operands == 3 && i.mem_operands == 1))
7780 && i.tm.opcode_modifier.vexvvvv == VEXXDS
dcd7e323 7781 && i.tm.opcode_modifier.vexw
3528c362 7782 && i.tm.operand_types[dest].bitfield.class == RegSIMD);
a683cc34 7783
48db9223
JB
7784 /* If VexW1 is set, the first non-immediate operand is the source and
7785 the second non-immediate one is encoded in the immediate operand. */
7786 if (i.tm.opcode_modifier.vexw == VEXW1)
7787 {
7788 source = i.imm_operands;
7789 reg_slot = i.imm_operands + 1;
7790 }
7791 else
7792 {
7793 source = i.imm_operands + 1;
7794 reg_slot = i.imm_operands;
7795 }
7796
a683cc34 7797 if (i.imm_operands == 0)
bed3d976
JB
7798 {
7799 /* When there is no immediate operand, generate an 8bit
7800 immediate operand to encode the first operand. */
7801 exp = &im_expressions[i.imm_operands++];
7802 i.op[i.operands].imms = exp;
7803 i.types[i.operands] = imm8;
7804 i.operands++;
7805
3528c362 7806 gas_assert (i.tm.operand_types[reg_slot].bitfield.class == RegSIMD);
bed3d976
JB
7807 exp->X_op = O_constant;
7808 exp->X_add_number = register_number (i.op[reg_slot].regs) << 4;
43234a1e
L
7809 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
7810 }
922d8de8 7811 else
bed3d976 7812 {
9d3bf266
JB
7813 gas_assert (i.imm_operands == 1);
7814 gas_assert (fits_in_imm4 (i.op[0].imms->X_add_number));
7815 gas_assert (!i.tm.opcode_modifier.immext);
a683cc34 7816
9d3bf266
JB
7817 /* Turn on Imm8 again so that output_imm will generate it. */
7818 i.types[0].bitfield.imm8 = 1;
bed3d976 7819
3528c362 7820 gas_assert (i.tm.operand_types[reg_slot].bitfield.class == RegSIMD);
9d3bf266 7821 i.op[0].imms->X_add_number
bed3d976 7822 |= register_number (i.op[reg_slot].regs) << 4;
43234a1e 7823 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
bed3d976 7824 }
a683cc34 7825
3528c362 7826 gas_assert (i.tm.operand_types[nds].bitfield.class == RegSIMD);
dae39acc 7827 i.vex.register_specifier = i.op[nds].regs;
c0f3af97
L
7828 }
7829 else
7830 source = dest = 0;
29b0f896
AM
7831
7832 /* i.reg_operands MUST be the number of real register operands;
c0f3af97
L
7833 implicit registers do not count. If there are 3 register
7834 operands, it must be a instruction with VexNDS. For a
7835 instruction with VexNDD, the destination register is encoded
7836 in VEX prefix. If there are 4 register operands, it must be
7837 a instruction with VEX prefix and 3 sources. */
7ab9ffdd
L
7838 if (i.mem_operands == 0
7839 && ((i.reg_operands == 2
2426c15f 7840 && i.tm.opcode_modifier.vexvvvv <= VEXXDS)
7ab9ffdd 7841 || (i.reg_operands == 3
2426c15f 7842 && i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd 7843 || (i.reg_operands == 4 && vex_3_sources)))
29b0f896 7844 {
cab737b9
L
7845 switch (i.operands)
7846 {
7847 case 2:
7848 source = 0;
7849 break;
7850 case 3:
c81128dc
L
7851 /* When there are 3 operands, one of them may be immediate,
7852 which may be the first or the last operand. Otherwise,
c0f3af97
L
7853 the first operand must be shift count register (cl) or it
7854 is an instruction with VexNDS. */
9c2799c2 7855 gas_assert (i.imm_operands == 1
7ab9ffdd 7856 || (i.imm_operands == 0
2426c15f 7857 && (i.tm.opcode_modifier.vexvvvv == VEXXDS
75e5731b
JB
7858 || (i.types[0].bitfield.instance == RegC
7859 && i.types[0].bitfield.byte))));
40fb9820 7860 if (operand_type_check (i.types[0], imm)
75e5731b
JB
7861 || (i.types[0].bitfield.instance == RegC
7862 && i.types[0].bitfield.byte))
40fb9820
L
7863 source = 1;
7864 else
7865 source = 0;
cab737b9
L
7866 break;
7867 case 4:
368d64cc
L
7868 /* When there are 4 operands, the first two must be 8bit
7869 immediate operands. The source operand will be the 3rd
c0f3af97
L
7870 one.
7871
7872 For instructions with VexNDS, if the first operand
7873 an imm8, the source operand is the 2nd one. If the last
7874 operand is imm8, the source operand is the first one. */
9c2799c2 7875 gas_assert ((i.imm_operands == 2
7ab9ffdd
L
7876 && i.types[0].bitfield.imm8
7877 && i.types[1].bitfield.imm8)
2426c15f 7878 || (i.tm.opcode_modifier.vexvvvv == VEXXDS
7ab9ffdd
L
7879 && i.imm_operands == 1
7880 && (i.types[0].bitfield.imm8
43234a1e
L
7881 || i.types[i.operands - 1].bitfield.imm8
7882 || i.rounding)));
9f2670f2
L
7883 if (i.imm_operands == 2)
7884 source = 2;
7885 else
c0f3af97
L
7886 {
7887 if (i.types[0].bitfield.imm8)
7888 source = 1;
7889 else
7890 source = 0;
7891 }
c0f3af97
L
7892 break;
7893 case 5:
e771e7c9 7894 if (is_evex_encoding (&i.tm))
43234a1e
L
7895 {
7896 /* For EVEX instructions, when there are 5 operands, the
7897 first one must be immediate operand. If the second one
7898 is immediate operand, the source operand is the 3th
7899 one. If the last one is immediate operand, the source
7900 operand is the 2nd one. */
7901 gas_assert (i.imm_operands == 2
7902 && i.tm.opcode_modifier.sae
7903 && operand_type_check (i.types[0], imm));
7904 if (operand_type_check (i.types[1], imm))
7905 source = 2;
7906 else if (operand_type_check (i.types[4], imm))
7907 source = 1;
7908 else
7909 abort ();
7910 }
cab737b9
L
7911 break;
7912 default:
7913 abort ();
7914 }
7915
c0f3af97
L
7916 if (!vex_3_sources)
7917 {
7918 dest = source + 1;
7919
43234a1e
L
7920 /* RC/SAE operand could be between DEST and SRC. That happens
7921 when one operand is GPR and the other one is XMM/YMM/ZMM
7922 register. */
7923 if (i.rounding && i.rounding->operand == (int) dest)
7924 dest++;
7925
2426c15f 7926 if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
c0f3af97 7927 {
43234a1e 7928 /* For instructions with VexNDS, the register-only source
c5d0745b 7929 operand must be a 32/64bit integer, XMM, YMM, ZMM, or mask
dfd69174 7930 register. It is encoded in VEX prefix. */
f12dc422
L
7931
7932 i386_operand_type op;
7933 unsigned int vvvv;
7934
c2ecccb3
L
7935 /* Swap two source operands if needed. */
7936 if (i.tm.opcode_modifier.swapsources)
f12dc422
L
7937 {
7938 vvvv = source;
7939 source = dest;
7940 }
7941 else
7942 vvvv = dest;
7943
7944 op = i.tm.operand_types[vvvv];
c0f3af97 7945 if ((dest + 1) >= i.operands
bab6aec1 7946 || ((op.bitfield.class != Reg
dc821c5f 7947 || (!op.bitfield.dword && !op.bitfield.qword))
3528c362 7948 && op.bitfield.class != RegSIMD
43234a1e 7949 && !operand_type_equal (&op, &regmask)))
c0f3af97 7950 abort ();
f12dc422 7951 i.vex.register_specifier = i.op[vvvv].regs;
c0f3af97
L
7952 dest++;
7953 }
7954 }
29b0f896
AM
7955
7956 i.rm.mode = 3;
dfd69174
JB
7957 /* One of the register operands will be encoded in the i.rm.reg
7958 field, the other in the combined i.rm.mode and i.rm.regmem
29b0f896
AM
7959 fields. If no form of this instruction supports a memory
7960 destination operand, then we assume the source operand may
7961 sometimes be a memory operand and so we need to store the
7962 destination in the i.rm.reg field. */
dfd69174 7963 if (!i.tm.opcode_modifier.regmem
40fb9820 7964 && operand_type_check (i.tm.operand_types[dest], anymem) == 0)
29b0f896
AM
7965 {
7966 i.rm.reg = i.op[dest].regs->reg_num;
7967 i.rm.regmem = i.op[source].regs->reg_num;
a5aeccd9
JB
7968 set_rex_vrex (i.op[dest].regs, REX_R, i.tm.opcode_modifier.sse2avx);
7969 set_rex_vrex (i.op[source].regs, REX_B, FALSE);
29b0f896
AM
7970 }
7971 else
7972 {
7973 i.rm.reg = i.op[source].regs->reg_num;
7974 i.rm.regmem = i.op[dest].regs->reg_num;
a5aeccd9
JB
7975 set_rex_vrex (i.op[dest].regs, REX_B, i.tm.opcode_modifier.sse2avx);
7976 set_rex_vrex (i.op[source].regs, REX_R, FALSE);
29b0f896 7977 }
e0c7f900 7978 if (flag_code != CODE_64BIT && (i.rex & REX_R))
c4a530c5 7979 {
4a5c67ed 7980 if (i.types[!i.tm.opcode_modifier.regmem].bitfield.class != RegCR)
c4a530c5 7981 abort ();
e0c7f900 7982 i.rex &= ~REX_R;
c4a530c5
JB
7983 add_prefix (LOCK_PREFIX_OPCODE);
7984 }
29b0f896
AM
7985 }
7986 else
7987 { /* If it's not 2 reg operands... */
c0f3af97
L
7988 unsigned int mem;
7989
29b0f896
AM
7990 if (i.mem_operands)
7991 {
7992 unsigned int fake_zero_displacement = 0;
99018f42 7993 unsigned int op;
4eed87de 7994
7ab9ffdd 7995 for (op = 0; op < i.operands; op++)
8dc0818e 7996 if (i.flags[op] & Operand_Mem)
7ab9ffdd 7997 break;
7ab9ffdd 7998 gas_assert (op < i.operands);
29b0f896 7999
63112cd6 8000 if (i.tm.opcode_modifier.sib)
6c30d220 8001 {
260cd341
LC
8002 /* The index register of VSIB shouldn't be RegIZ. */
8003 if (i.tm.opcode_modifier.sib != SIBMEM
8004 && i.index_reg->reg_num == RegIZ)
6c30d220
L
8005 abort ();
8006
8007 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
8008 if (!i.base_reg)
8009 {
8010 i.sib.base = NO_BASE_REGISTER;
8011 i.sib.scale = i.log2_scale_factor;
8012 i.types[op].bitfield.disp8 = 0;
8013 i.types[op].bitfield.disp16 = 0;
8014 i.types[op].bitfield.disp64 = 0;
43083a50 8015 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
6c30d220
L
8016 {
8017 /* Must be 32 bit */
8018 i.types[op].bitfield.disp32 = 1;
8019 i.types[op].bitfield.disp32s = 0;
8020 }
8021 else
8022 {
8023 i.types[op].bitfield.disp32 = 0;
8024 i.types[op].bitfield.disp32s = 1;
8025 }
8026 }
260cd341
LC
8027
8028 /* Since the mandatory SIB always has index register, so
8029 the code logic remains unchanged. The non-mandatory SIB
8030 without index register is allowed and will be handled
8031 later. */
8032 if (i.index_reg)
8033 {
8034 if (i.index_reg->reg_num == RegIZ)
8035 i.sib.index = NO_INDEX_REGISTER;
8036 else
8037 i.sib.index = i.index_reg->reg_num;
8038 set_rex_vrex (i.index_reg, REX_X, FALSE);
8039 }
6c30d220
L
8040 }
8041
29b0f896
AM
8042 default_seg = &ds;
8043
8044 if (i.base_reg == 0)
8045 {
8046 i.rm.mode = 0;
8047 if (!i.disp_operands)
9bb129e8 8048 fake_zero_displacement = 1;
29b0f896
AM
8049 if (i.index_reg == 0)
8050 {
73053c1f
JB
8051 i386_operand_type newdisp;
8052
260cd341
LC
8053 /* Both check for VSIB and mandatory non-vector SIB. */
8054 gas_assert (!i.tm.opcode_modifier.sib
8055 || i.tm.opcode_modifier.sib == SIBMEM);
29b0f896 8056 /* Operand is just <disp> */
20f0a1fc 8057 if (flag_code == CODE_64BIT)
29b0f896
AM
8058 {
8059 /* 64bit mode overwrites the 32bit absolute
8060 addressing by RIP relative addressing and
8061 absolute addressing is encoded by one of the
8062 redundant SIB forms. */
8063 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
8064 i.sib.base = NO_BASE_REGISTER;
8065 i.sib.index = NO_INDEX_REGISTER;
73053c1f 8066 newdisp = (!i.prefix[ADDR_PREFIX] ? disp32s : disp32);
20f0a1fc 8067 }
fc225355
L
8068 else if ((flag_code == CODE_16BIT)
8069 ^ (i.prefix[ADDR_PREFIX] != 0))
20f0a1fc
NC
8070 {
8071 i.rm.regmem = NO_BASE_REGISTER_16;
73053c1f 8072 newdisp = disp16;
20f0a1fc
NC
8073 }
8074 else
8075 {
8076 i.rm.regmem = NO_BASE_REGISTER;
73053c1f 8077 newdisp = disp32;
29b0f896 8078 }
73053c1f
JB
8079 i.types[op] = operand_type_and_not (i.types[op], anydisp);
8080 i.types[op] = operand_type_or (i.types[op], newdisp);
29b0f896 8081 }
63112cd6 8082 else if (!i.tm.opcode_modifier.sib)
29b0f896 8083 {
6c30d220 8084 /* !i.base_reg && i.index_reg */
e968fc9b 8085 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
8086 i.sib.index = NO_INDEX_REGISTER;
8087 else
8088 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
8089 i.sib.base = NO_BASE_REGISTER;
8090 i.sib.scale = i.log2_scale_factor;
8091 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
40fb9820
L
8092 i.types[op].bitfield.disp8 = 0;
8093 i.types[op].bitfield.disp16 = 0;
8094 i.types[op].bitfield.disp64 = 0;
43083a50 8095 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
40fb9820
L
8096 {
8097 /* Must be 32 bit */
8098 i.types[op].bitfield.disp32 = 1;
8099 i.types[op].bitfield.disp32s = 0;
8100 }
29b0f896 8101 else
40fb9820
L
8102 {
8103 i.types[op].bitfield.disp32 = 0;
8104 i.types[op].bitfield.disp32s = 1;
8105 }
29b0f896 8106 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 8107 i.rex |= REX_X;
29b0f896
AM
8108 }
8109 }
8110 /* RIP addressing for 64bit mode. */
e968fc9b 8111 else if (i.base_reg->reg_num == RegIP)
29b0f896 8112 {
63112cd6 8113 gas_assert (!i.tm.opcode_modifier.sib);
29b0f896 8114 i.rm.regmem = NO_BASE_REGISTER;
40fb9820
L
8115 i.types[op].bitfield.disp8 = 0;
8116 i.types[op].bitfield.disp16 = 0;
8117 i.types[op].bitfield.disp32 = 0;
8118 i.types[op].bitfield.disp32s = 1;
8119 i.types[op].bitfield.disp64 = 0;
71903a11 8120 i.flags[op] |= Operand_PCrel;
20f0a1fc
NC
8121 if (! i.disp_operands)
8122 fake_zero_displacement = 1;
29b0f896 8123 }
dc821c5f 8124 else if (i.base_reg->reg_type.bitfield.word)
29b0f896 8125 {
63112cd6 8126 gas_assert (!i.tm.opcode_modifier.sib);
29b0f896
AM
8127 switch (i.base_reg->reg_num)
8128 {
8129 case 3: /* (%bx) */
8130 if (i.index_reg == 0)
8131 i.rm.regmem = 7;
8132 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
8133 i.rm.regmem = i.index_reg->reg_num - 6;
8134 break;
8135 case 5: /* (%bp) */
8136 default_seg = &ss;
8137 if (i.index_reg == 0)
8138 {
8139 i.rm.regmem = 6;
40fb9820 8140 if (operand_type_check (i.types[op], disp) == 0)
29b0f896
AM
8141 {
8142 /* fake (%bp) into 0(%bp) */
41eb8e88 8143 if (i.disp_encoding == disp_encoding_16bit)
1a02d6b0
L
8144 i.types[op].bitfield.disp16 = 1;
8145 else
8146 i.types[op].bitfield.disp8 = 1;
252b5132 8147 fake_zero_displacement = 1;
29b0f896
AM
8148 }
8149 }
8150 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
8151 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
8152 break;
8153 default: /* (%si) -> 4 or (%di) -> 5 */
8154 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
8155 }
41eb8e88
L
8156 if (!fake_zero_displacement
8157 && !i.disp_operands
8158 && i.disp_encoding)
8159 {
8160 fake_zero_displacement = 1;
8161 if (i.disp_encoding == disp_encoding_8bit)
8162 i.types[op].bitfield.disp8 = 1;
8163 else
8164 i.types[op].bitfield.disp16 = 1;
8165 }
29b0f896
AM
8166 i.rm.mode = mode_from_disp_size (i.types[op]);
8167 }
8168 else /* i.base_reg and 32/64 bit mode */
8169 {
8170 if (flag_code == CODE_64BIT
40fb9820
L
8171 && operand_type_check (i.types[op], disp))
8172 {
73053c1f
JB
8173 i.types[op].bitfield.disp16 = 0;
8174 i.types[op].bitfield.disp64 = 0;
40fb9820 8175 if (i.prefix[ADDR_PREFIX] == 0)
73053c1f
JB
8176 {
8177 i.types[op].bitfield.disp32 = 0;
8178 i.types[op].bitfield.disp32s = 1;
8179 }
40fb9820 8180 else
73053c1f
JB
8181 {
8182 i.types[op].bitfield.disp32 = 1;
8183 i.types[op].bitfield.disp32s = 0;
8184 }
40fb9820 8185 }
20f0a1fc 8186
63112cd6 8187 if (!i.tm.opcode_modifier.sib)
6c30d220 8188 i.rm.regmem = i.base_reg->reg_num;
29b0f896 8189 if ((i.base_reg->reg_flags & RegRex) != 0)
161a04f6 8190 i.rex |= REX_B;
29b0f896
AM
8191 i.sib.base = i.base_reg->reg_num;
8192 /* x86-64 ignores REX prefix bit here to avoid decoder
8193 complications. */
848930b2
JB
8194 if (!(i.base_reg->reg_flags & RegRex)
8195 && (i.base_reg->reg_num == EBP_REG_NUM
8196 || i.base_reg->reg_num == ESP_REG_NUM))
29b0f896 8197 default_seg = &ss;
848930b2 8198 if (i.base_reg->reg_num == 5 && i.disp_operands == 0)
29b0f896 8199 {
848930b2 8200 fake_zero_displacement = 1;
1a02d6b0
L
8201 if (i.disp_encoding == disp_encoding_32bit)
8202 i.types[op].bitfield.disp32 = 1;
8203 else
8204 i.types[op].bitfield.disp8 = 1;
29b0f896
AM
8205 }
8206 i.sib.scale = i.log2_scale_factor;
8207 if (i.index_reg == 0)
8208 {
260cd341
LC
8209 /* Only check for VSIB. */
8210 gas_assert (i.tm.opcode_modifier.sib != VECSIB128
8211 && i.tm.opcode_modifier.sib != VECSIB256
8212 && i.tm.opcode_modifier.sib != VECSIB512);
8213
29b0f896
AM
8214 /* <disp>(%esp) becomes two byte modrm with no index
8215 register. We've already stored the code for esp
8216 in i.rm.regmem ie. ESCAPE_TO_TWO_BYTE_ADDRESSING.
8217 Any base register besides %esp will not use the
8218 extra modrm byte. */
8219 i.sib.index = NO_INDEX_REGISTER;
29b0f896 8220 }
63112cd6 8221 else if (!i.tm.opcode_modifier.sib)
29b0f896 8222 {
e968fc9b 8223 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
8224 i.sib.index = NO_INDEX_REGISTER;
8225 else
8226 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
8227 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
8228 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 8229 i.rex |= REX_X;
29b0f896 8230 }
67a4f2b7
AO
8231
8232 if (i.disp_operands
8233 && (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
8234 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL))
8235 i.rm.mode = 0;
8236 else
a501d77e
L
8237 {
8238 if (!fake_zero_displacement
8239 && !i.disp_operands
8240 && i.disp_encoding)
8241 {
8242 fake_zero_displacement = 1;
8243 if (i.disp_encoding == disp_encoding_8bit)
8244 i.types[op].bitfield.disp8 = 1;
8245 else
8246 i.types[op].bitfield.disp32 = 1;
8247 }
8248 i.rm.mode = mode_from_disp_size (i.types[op]);
8249 }
29b0f896 8250 }
252b5132 8251
29b0f896
AM
8252 if (fake_zero_displacement)
8253 {
8254 /* Fakes a zero displacement assuming that i.types[op]
8255 holds the correct displacement size. */
8256 expressionS *exp;
8257
9c2799c2 8258 gas_assert (i.op[op].disps == 0);
29b0f896
AM
8259 exp = &disp_expressions[i.disp_operands++];
8260 i.op[op].disps = exp;
8261 exp->X_op = O_constant;
8262 exp->X_add_number = 0;
8263 exp->X_add_symbol = (symbolS *) 0;
8264 exp->X_op_symbol = (symbolS *) 0;
8265 }
c0f3af97
L
8266
8267 mem = op;
29b0f896 8268 }
c0f3af97
L
8269 else
8270 mem = ~0;
252b5132 8271
8c43a48b 8272 if (i.tm.opcode_modifier.vexsources == XOP2SOURCES)
5dd85c99
SP
8273 {
8274 if (operand_type_check (i.types[0], imm))
8275 i.vex.register_specifier = NULL;
8276 else
8277 {
8278 /* VEX.vvvv encodes one of the sources when the first
8279 operand is not an immediate. */
1ef99a7b 8280 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
8281 i.vex.register_specifier = i.op[0].regs;
8282 else
8283 i.vex.register_specifier = i.op[1].regs;
8284 }
8285
8286 /* Destination is a XMM register encoded in the ModRM.reg
8287 and VEX.R bit. */
8288 i.rm.reg = i.op[2].regs->reg_num;
8289 if ((i.op[2].regs->reg_flags & RegRex) != 0)
8290 i.rex |= REX_R;
8291
8292 /* ModRM.rm and VEX.B encodes the other source. */
8293 if (!i.mem_operands)
8294 {
8295 i.rm.mode = 3;
8296
1ef99a7b 8297 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
8298 i.rm.regmem = i.op[1].regs->reg_num;
8299 else
8300 i.rm.regmem = i.op[0].regs->reg_num;
8301
8302 if ((i.op[1].regs->reg_flags & RegRex) != 0)
8303 i.rex |= REX_B;
8304 }
8305 }
2426c15f 8306 else if (i.tm.opcode_modifier.vexvvvv == VEXLWP)
f88c9eb0
SP
8307 {
8308 i.vex.register_specifier = i.op[2].regs;
8309 if (!i.mem_operands)
8310 {
8311 i.rm.mode = 3;
8312 i.rm.regmem = i.op[1].regs->reg_num;
8313 if ((i.op[1].regs->reg_flags & RegRex) != 0)
8314 i.rex |= REX_B;
8315 }
8316 }
29b0f896
AM
8317 /* Fill in i.rm.reg or i.rm.regmem field with register operand
8318 (if any) based on i.tm.extension_opcode. Again, we must be
8319 careful to make sure that segment/control/debug/test/MMX
8320 registers are coded into the i.rm.reg field. */
f88c9eb0 8321 else if (i.reg_operands)
29b0f896 8322 {
99018f42 8323 unsigned int op;
7ab9ffdd
L
8324 unsigned int vex_reg = ~0;
8325
8326 for (op = 0; op < i.operands; op++)
921eafea
L
8327 if (i.types[op].bitfield.class == Reg
8328 || i.types[op].bitfield.class == RegBND
8329 || i.types[op].bitfield.class == RegMask
8330 || i.types[op].bitfield.class == SReg
8331 || i.types[op].bitfield.class == RegCR
8332 || i.types[op].bitfield.class == RegDR
8333 || i.types[op].bitfield.class == RegTR
8334 || i.types[op].bitfield.class == RegSIMD
8335 || i.types[op].bitfield.class == RegMMX)
8336 break;
c0209578 8337
7ab9ffdd
L
8338 if (vex_3_sources)
8339 op = dest;
2426c15f 8340 else if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd
L
8341 {
8342 /* For instructions with VexNDS, the register-only
8343 source operand is encoded in VEX prefix. */
8344 gas_assert (mem != (unsigned int) ~0);
c0f3af97 8345
7ab9ffdd 8346 if (op > mem)
c0f3af97 8347 {
7ab9ffdd
L
8348 vex_reg = op++;
8349 gas_assert (op < i.operands);
c0f3af97
L
8350 }
8351 else
c0f3af97 8352 {
f12dc422
L
8353 /* Check register-only source operand when two source
8354 operands are swapped. */
8355 if (!i.tm.operand_types[op].bitfield.baseindex
8356 && i.tm.operand_types[op + 1].bitfield.baseindex)
8357 {
8358 vex_reg = op;
8359 op += 2;
8360 gas_assert (mem == (vex_reg + 1)
8361 && op < i.operands);
8362 }
8363 else
8364 {
8365 vex_reg = op + 1;
8366 gas_assert (vex_reg < i.operands);
8367 }
c0f3af97 8368 }
7ab9ffdd 8369 }
2426c15f 8370 else if (i.tm.opcode_modifier.vexvvvv == VEXNDD)
7ab9ffdd 8371 {
f12dc422 8372 /* For instructions with VexNDD, the register destination
7ab9ffdd 8373 is encoded in VEX prefix. */
f12dc422
L
8374 if (i.mem_operands == 0)
8375 {
8376 /* There is no memory operand. */
8377 gas_assert ((op + 2) == i.operands);
8378 vex_reg = op + 1;
8379 }
8380 else
8d63c93e 8381 {
ed438a93
JB
8382 /* There are only 2 non-immediate operands. */
8383 gas_assert (op < i.imm_operands + 2
8384 && i.operands == i.imm_operands + 2);
8385 vex_reg = i.imm_operands + 1;
f12dc422 8386 }
7ab9ffdd
L
8387 }
8388 else
8389 gas_assert (op < i.operands);
99018f42 8390
7ab9ffdd
L
8391 if (vex_reg != (unsigned int) ~0)
8392 {
f12dc422 8393 i386_operand_type *type = &i.tm.operand_types[vex_reg];
7ab9ffdd 8394
bab6aec1 8395 if ((type->bitfield.class != Reg
dc821c5f 8396 || (!type->bitfield.dword && !type->bitfield.qword))
3528c362 8397 && type->bitfield.class != RegSIMD
43234a1e 8398 && !operand_type_equal (type, &regmask))
7ab9ffdd 8399 abort ();
f88c9eb0 8400
7ab9ffdd
L
8401 i.vex.register_specifier = i.op[vex_reg].regs;
8402 }
8403
1b9f0c97
L
8404 /* Don't set OP operand twice. */
8405 if (vex_reg != op)
7ab9ffdd 8406 {
1b9f0c97
L
8407 /* If there is an extension opcode to put here, the
8408 register number must be put into the regmem field. */
8409 if (i.tm.extension_opcode != None)
8410 {
8411 i.rm.regmem = i.op[op].regs->reg_num;
a5aeccd9
JB
8412 set_rex_vrex (i.op[op].regs, REX_B,
8413 i.tm.opcode_modifier.sse2avx);
1b9f0c97
L
8414 }
8415 else
8416 {
8417 i.rm.reg = i.op[op].regs->reg_num;
a5aeccd9
JB
8418 set_rex_vrex (i.op[op].regs, REX_R,
8419 i.tm.opcode_modifier.sse2avx);
1b9f0c97 8420 }
7ab9ffdd 8421 }
252b5132 8422
29b0f896
AM
8423 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2 we
8424 must set it to 3 to indicate this is a register operand
8425 in the regmem field. */
8426 if (!i.mem_operands)
8427 i.rm.mode = 3;
8428 }
252b5132 8429
29b0f896 8430 /* Fill in i.rm.reg field with extension opcode (if any). */
c1e679ec 8431 if (i.tm.extension_opcode != None)
29b0f896
AM
8432 i.rm.reg = i.tm.extension_opcode;
8433 }
8434 return default_seg;
8435}
252b5132 8436
48ef937e
JB
8437static INLINE void
8438frag_opcode_byte (unsigned char byte)
8439{
8440 if (now_seg != absolute_section)
8441 FRAG_APPEND_1_CHAR (byte);
8442 else
8443 ++abs_section_offset;
8444}
8445
376cd056
JB
8446static unsigned int
8447flip_code16 (unsigned int code16)
8448{
8449 gas_assert (i.tm.operands == 1);
8450
8451 return !(i.prefix[REX_PREFIX] & REX_W)
8452 && (code16 ? i.tm.operand_types[0].bitfield.disp32
8453 || i.tm.operand_types[0].bitfield.disp32s
8454 : i.tm.operand_types[0].bitfield.disp16)
8455 ? CODE16 : 0;
8456}
8457
29b0f896 8458static void
e3bb37b5 8459output_branch (void)
29b0f896
AM
8460{
8461 char *p;
f8a5c266 8462 int size;
29b0f896
AM
8463 int code16;
8464 int prefix;
8465 relax_substateT subtype;
8466 symbolS *sym;
8467 offsetT off;
8468
48ef937e
JB
8469 if (now_seg == absolute_section)
8470 {
8471 as_bad (_("relaxable branches not supported in absolute section"));
8472 return;
8473 }
8474
f8a5c266 8475 code16 = flag_code == CODE_16BIT ? CODE16 : 0;
a501d77e 8476 size = i.disp_encoding == disp_encoding_32bit ? BIG : SMALL;
29b0f896
AM
8477
8478 prefix = 0;
8479 if (i.prefix[DATA_PREFIX] != 0)
252b5132 8480 {
29b0f896
AM
8481 prefix = 1;
8482 i.prefixes -= 1;
376cd056 8483 code16 ^= flip_code16(code16);
252b5132 8484 }
29b0f896
AM
8485 /* Pentium4 branch hints. */
8486 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
8487 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
2f66722d 8488 {
29b0f896
AM
8489 prefix++;
8490 i.prefixes--;
8491 }
8492 if (i.prefix[REX_PREFIX] != 0)
8493 {
8494 prefix++;
8495 i.prefixes--;
2f66722d
AM
8496 }
8497
7e8b059b
L
8498 /* BND prefixed jump. */
8499 if (i.prefix[BND_PREFIX] != 0)
8500 {
6cb0a70e
JB
8501 prefix++;
8502 i.prefixes--;
7e8b059b
L
8503 }
8504
f2810fe0
JB
8505 if (i.prefixes != 0)
8506 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
29b0f896
AM
8507
8508 /* It's always a symbol; End frag & setup for relax.
8509 Make sure there is enough room in this frag for the largest
8510 instruction we may generate in md_convert_frag. This is 2
8511 bytes for the opcode and room for the prefix and largest
8512 displacement. */
8513 frag_grow (prefix + 2 + 4);
8514 /* Prefix and 1 opcode byte go in fr_fix. */
8515 p = frag_more (prefix + 1);
8516 if (i.prefix[DATA_PREFIX] != 0)
8517 *p++ = DATA_PREFIX_OPCODE;
8518 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE
8519 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE)
8520 *p++ = i.prefix[SEG_PREFIX];
6cb0a70e
JB
8521 if (i.prefix[BND_PREFIX] != 0)
8522 *p++ = BND_PREFIX_OPCODE;
29b0f896
AM
8523 if (i.prefix[REX_PREFIX] != 0)
8524 *p++ = i.prefix[REX_PREFIX];
8525 *p = i.tm.base_opcode;
8526
8527 if ((unsigned char) *p == JUMP_PC_RELATIVE)
f8a5c266 8528 subtype = ENCODE_RELAX_STATE (UNCOND_JUMP, size);
40fb9820 8529 else if (cpu_arch_flags.bitfield.cpui386)
f8a5c266 8530 subtype = ENCODE_RELAX_STATE (COND_JUMP, size);
29b0f896 8531 else
f8a5c266 8532 subtype = ENCODE_RELAX_STATE (COND_JUMP86, size);
29b0f896 8533 subtype |= code16;
3e73aa7c 8534
29b0f896
AM
8535 sym = i.op[0].disps->X_add_symbol;
8536 off = i.op[0].disps->X_add_number;
3e73aa7c 8537
29b0f896
AM
8538 if (i.op[0].disps->X_op != O_constant
8539 && i.op[0].disps->X_op != O_symbol)
3e73aa7c 8540 {
29b0f896
AM
8541 /* Handle complex expressions. */
8542 sym = make_expr_symbol (i.op[0].disps);
8543 off = 0;
8544 }
3e73aa7c 8545
29b0f896
AM
8546 /* 1 possible extra opcode + 4 byte displacement go in var part.
8547 Pass reloc in fr_var. */
d258b828 8548 frag_var (rs_machine_dependent, 5, i.reloc[0], subtype, sym, off, p);
29b0f896 8549}
3e73aa7c 8550
bd7ab16b
L
8551#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8552/* Return TRUE iff PLT32 relocation should be used for branching to
8553 symbol S. */
8554
8555static bfd_boolean
8556need_plt32_p (symbolS *s)
8557{
8558 /* PLT32 relocation is ELF only. */
8559 if (!IS_ELF)
8560 return FALSE;
8561
a5def729
RO
8562#ifdef TE_SOLARIS
8563 /* Don't emit PLT32 relocation on Solaris: neither native linker nor
8564 krtld support it. */
8565 return FALSE;
8566#endif
8567
bd7ab16b
L
8568 /* Since there is no need to prepare for PLT branch on x86-64, we
8569 can generate R_X86_64_PLT32, instead of R_X86_64_PC32, which can
8570 be used as a marker for 32-bit PC-relative branches. */
8571 if (!object_64bit)
8572 return FALSE;
8573
8574 /* Weak or undefined symbol need PLT32 relocation. */
8575 if (S_IS_WEAK (s) || !S_IS_DEFINED (s))
8576 return TRUE;
8577
8578 /* Non-global symbol doesn't need PLT32 relocation. */
8579 if (! S_IS_EXTERNAL (s))
8580 return FALSE;
8581
8582 /* Other global symbols need PLT32 relocation. NB: Symbol with
8583 non-default visibilities are treated as normal global symbol
8584 so that PLT32 relocation can be used as a marker for 32-bit
8585 PC-relative branches. It is useful for linker relaxation. */
8586 return TRUE;
8587}
8588#endif
8589
29b0f896 8590static void
e3bb37b5 8591output_jump (void)
29b0f896
AM
8592{
8593 char *p;
8594 int size;
3e02c1cc 8595 fixS *fixP;
bd7ab16b 8596 bfd_reloc_code_real_type jump_reloc = i.reloc[0];
29b0f896 8597
0cfa3eb3 8598 if (i.tm.opcode_modifier.jump == JUMP_BYTE)
29b0f896
AM
8599 {
8600 /* This is a loop or jecxz type instruction. */
8601 size = 1;
8602 if (i.prefix[ADDR_PREFIX] != 0)
8603 {
48ef937e 8604 frag_opcode_byte (ADDR_PREFIX_OPCODE);
29b0f896
AM
8605 i.prefixes -= 1;
8606 }
8607 /* Pentium4 branch hints. */
8608 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
8609 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
8610 {
48ef937e 8611 frag_opcode_byte (i.prefix[SEG_PREFIX]);
29b0f896 8612 i.prefixes--;
3e73aa7c
JH
8613 }
8614 }
29b0f896
AM
8615 else
8616 {
8617 int code16;
3e73aa7c 8618
29b0f896
AM
8619 code16 = 0;
8620 if (flag_code == CODE_16BIT)
8621 code16 = CODE16;
3e73aa7c 8622
29b0f896
AM
8623 if (i.prefix[DATA_PREFIX] != 0)
8624 {
48ef937e 8625 frag_opcode_byte (DATA_PREFIX_OPCODE);
29b0f896 8626 i.prefixes -= 1;
376cd056 8627 code16 ^= flip_code16(code16);
29b0f896 8628 }
252b5132 8629
29b0f896
AM
8630 size = 4;
8631 if (code16)
8632 size = 2;
8633 }
9fcc94b6 8634
6cb0a70e
JB
8635 /* BND prefixed jump. */
8636 if (i.prefix[BND_PREFIX] != 0)
29b0f896 8637 {
48ef937e 8638 frag_opcode_byte (i.prefix[BND_PREFIX]);
29b0f896
AM
8639 i.prefixes -= 1;
8640 }
252b5132 8641
6cb0a70e 8642 if (i.prefix[REX_PREFIX] != 0)
7e8b059b 8643 {
48ef937e 8644 frag_opcode_byte (i.prefix[REX_PREFIX]);
7e8b059b
L
8645 i.prefixes -= 1;
8646 }
8647
f2810fe0
JB
8648 if (i.prefixes != 0)
8649 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
e0890092 8650
48ef937e
JB
8651 if (now_seg == absolute_section)
8652 {
8653 abs_section_offset += i.tm.opcode_length + size;
8654 return;
8655 }
8656
42164a71
L
8657 p = frag_more (i.tm.opcode_length + size);
8658 switch (i.tm.opcode_length)
8659 {
8660 case 2:
8661 *p++ = i.tm.base_opcode >> 8;
1a0670f3 8662 /* Fall through. */
42164a71
L
8663 case 1:
8664 *p++ = i.tm.base_opcode;
8665 break;
8666 default:
8667 abort ();
8668 }
e0890092 8669
bd7ab16b
L
8670#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8671 if (size == 4
8672 && jump_reloc == NO_RELOC
8673 && need_plt32_p (i.op[0].disps->X_add_symbol))
8674 jump_reloc = BFD_RELOC_X86_64_PLT32;
8675#endif
8676
8677 jump_reloc = reloc (size, 1, 1, jump_reloc);
8678
3e02c1cc 8679 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal, size,
bd7ab16b 8680 i.op[0].disps, 1, jump_reloc);
3e02c1cc
AM
8681
8682 /* All jumps handled here are signed, but don't use a signed limit
8683 check for 32 and 16 bit jumps as we want to allow wrap around at
8684 4G and 64k respectively. */
8685 if (size == 1)
8686 fixP->fx_signed = 1;
29b0f896 8687}
e0890092 8688
29b0f896 8689static void
e3bb37b5 8690output_interseg_jump (void)
29b0f896
AM
8691{
8692 char *p;
8693 int size;
8694 int prefix;
8695 int code16;
252b5132 8696
29b0f896
AM
8697 code16 = 0;
8698 if (flag_code == CODE_16BIT)
8699 code16 = CODE16;
a217f122 8700
29b0f896
AM
8701 prefix = 0;
8702 if (i.prefix[DATA_PREFIX] != 0)
8703 {
8704 prefix = 1;
8705 i.prefixes -= 1;
8706 code16 ^= CODE16;
8707 }
6cb0a70e
JB
8708
8709 gas_assert (!i.prefix[REX_PREFIX]);
252b5132 8710
29b0f896
AM
8711 size = 4;
8712 if (code16)
8713 size = 2;
252b5132 8714
f2810fe0
JB
8715 if (i.prefixes != 0)
8716 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
252b5132 8717
48ef937e
JB
8718 if (now_seg == absolute_section)
8719 {
8720 abs_section_offset += prefix + 1 + 2 + size;
8721 return;
8722 }
8723
29b0f896
AM
8724 /* 1 opcode; 2 segment; offset */
8725 p = frag_more (prefix + 1 + 2 + size);
3e73aa7c 8726
29b0f896
AM
8727 if (i.prefix[DATA_PREFIX] != 0)
8728 *p++ = DATA_PREFIX_OPCODE;
252b5132 8729
29b0f896
AM
8730 if (i.prefix[REX_PREFIX] != 0)
8731 *p++ = i.prefix[REX_PREFIX];
252b5132 8732
29b0f896
AM
8733 *p++ = i.tm.base_opcode;
8734 if (i.op[1].imms->X_op == O_constant)
8735 {
8736 offsetT n = i.op[1].imms->X_add_number;
252b5132 8737
29b0f896
AM
8738 if (size == 2
8739 && !fits_in_unsigned_word (n)
8740 && !fits_in_signed_word (n))
8741 {
8742 as_bad (_("16-bit jump out of range"));
8743 return;
8744 }
8745 md_number_to_chars (p, n, size);
8746 }
8747 else
8748 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
d258b828 8749 i.op[1].imms, 0, reloc (size, 0, 0, i.reloc[1]));
29b0f896
AM
8750 if (i.op[0].imms->X_op != O_constant)
8751 as_bad (_("can't handle non absolute segment in `%s'"),
8752 i.tm.name);
8753 md_number_to_chars (p + size, (valueT) i.op[0].imms->X_add_number, 2);
8754}
a217f122 8755
b4a3a7b4
L
8756#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8757void
8758x86_cleanup (void)
8759{
8760 char *p;
8761 asection *seg = now_seg;
8762 subsegT subseg = now_subseg;
8763 asection *sec;
8764 unsigned int alignment, align_size_1;
8765 unsigned int isa_1_descsz, feature_2_descsz, descsz;
8766 unsigned int isa_1_descsz_raw, feature_2_descsz_raw;
8767 unsigned int padding;
8768
8769 if (!IS_ELF || !x86_used_note)
8770 return;
8771
b4a3a7b4
L
8772 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X86;
8773
8774 /* The .note.gnu.property section layout:
8775
8776 Field Length Contents
8777 ---- ---- ----
8778 n_namsz 4 4
8779 n_descsz 4 The note descriptor size
8780 n_type 4 NT_GNU_PROPERTY_TYPE_0
8781 n_name 4 "GNU"
8782 n_desc n_descsz The program property array
8783 .... .... ....
8784 */
8785
8786 /* Create the .note.gnu.property section. */
8787 sec = subseg_new (NOTE_GNU_PROPERTY_SECTION_NAME, 0);
fd361982 8788 bfd_set_section_flags (sec,
b4a3a7b4
L
8789 (SEC_ALLOC
8790 | SEC_LOAD
8791 | SEC_DATA
8792 | SEC_HAS_CONTENTS
8793 | SEC_READONLY));
8794
8795 if (get_elf_backend_data (stdoutput)->s->elfclass == ELFCLASS64)
8796 {
8797 align_size_1 = 7;
8798 alignment = 3;
8799 }
8800 else
8801 {
8802 align_size_1 = 3;
8803 alignment = 2;
8804 }
8805
fd361982 8806 bfd_set_section_alignment (sec, alignment);
b4a3a7b4
L
8807 elf_section_type (sec) = SHT_NOTE;
8808
8809 /* GNU_PROPERTY_X86_ISA_1_USED: 4-byte type + 4-byte data size
8810 + 4-byte data */
8811 isa_1_descsz_raw = 4 + 4 + 4;
8812 /* Align GNU_PROPERTY_X86_ISA_1_USED. */
8813 isa_1_descsz = (isa_1_descsz_raw + align_size_1) & ~align_size_1;
8814
8815 feature_2_descsz_raw = isa_1_descsz;
8816 /* GNU_PROPERTY_X86_FEATURE_2_USED: 4-byte type + 4-byte data size
8817 + 4-byte data */
8818 feature_2_descsz_raw += 4 + 4 + 4;
8819 /* Align GNU_PROPERTY_X86_FEATURE_2_USED. */
8820 feature_2_descsz = ((feature_2_descsz_raw + align_size_1)
8821 & ~align_size_1);
8822
8823 descsz = feature_2_descsz;
8824 /* Section size: n_namsz + n_descsz + n_type + n_name + n_descsz. */
8825 p = frag_more (4 + 4 + 4 + 4 + descsz);
8826
8827 /* Write n_namsz. */
8828 md_number_to_chars (p, (valueT) 4, 4);
8829
8830 /* Write n_descsz. */
8831 md_number_to_chars (p + 4, (valueT) descsz, 4);
8832
8833 /* Write n_type. */
8834 md_number_to_chars (p + 4 * 2, (valueT) NT_GNU_PROPERTY_TYPE_0, 4);
8835
8836 /* Write n_name. */
8837 memcpy (p + 4 * 3, "GNU", 4);
8838
8839 /* Write 4-byte type. */
8840 md_number_to_chars (p + 4 * 4,
8841 (valueT) GNU_PROPERTY_X86_ISA_1_USED, 4);
8842
8843 /* Write 4-byte data size. */
8844 md_number_to_chars (p + 4 * 5, (valueT) 4, 4);
8845
8846 /* Write 4-byte data. */
8847 md_number_to_chars (p + 4 * 6, (valueT) x86_isa_1_used, 4);
8848
8849 /* Zero out paddings. */
8850 padding = isa_1_descsz - isa_1_descsz_raw;
8851 if (padding)
8852 memset (p + 4 * 7, 0, padding);
8853
8854 /* Write 4-byte type. */
8855 md_number_to_chars (p + isa_1_descsz + 4 * 4,
8856 (valueT) GNU_PROPERTY_X86_FEATURE_2_USED, 4);
8857
8858 /* Write 4-byte data size. */
8859 md_number_to_chars (p + isa_1_descsz + 4 * 5, (valueT) 4, 4);
8860
8861 /* Write 4-byte data. */
8862 md_number_to_chars (p + isa_1_descsz + 4 * 6,
8863 (valueT) x86_feature_2_used, 4);
8864
8865 /* Zero out paddings. */
8866 padding = feature_2_descsz - feature_2_descsz_raw;
8867 if (padding)
8868 memset (p + isa_1_descsz + 4 * 7, 0, padding);
8869
8870 /* We probably can't restore the current segment, for there likely
8871 isn't one yet... */
8872 if (seg && subseg)
8873 subseg_set (seg, subseg);
8874}
8875#endif
8876
9c33702b
JB
8877static unsigned int
8878encoding_length (const fragS *start_frag, offsetT start_off,
8879 const char *frag_now_ptr)
8880{
8881 unsigned int len = 0;
8882
8883 if (start_frag != frag_now)
8884 {
8885 const fragS *fr = start_frag;
8886
8887 do {
8888 len += fr->fr_fix;
8889 fr = fr->fr_next;
8890 } while (fr && fr != frag_now);
8891 }
8892
8893 return len - start_off + (frag_now_ptr - frag_now->fr_literal);
8894}
8895
e379e5f3 8896/* Return 1 for test, and, cmp, add, sub, inc and dec which may
79d72f45
HL
8897 be macro-fused with conditional jumps.
8898 NB: If TEST/AND/CMP/ADD/SUB/INC/DEC is of RIP relative address,
8899 or is one of the following format:
8900
8901 cmp m, imm
8902 add m, imm
8903 sub m, imm
8904 test m, imm
8905 and m, imm
8906 inc m
8907 dec m
8908
8909 it is unfusible. */
e379e5f3
L
8910
8911static int
79d72f45 8912maybe_fused_with_jcc_p (enum mf_cmp_kind* mf_cmp_p)
e379e5f3
L
8913{
8914 /* No RIP address. */
8915 if (i.base_reg && i.base_reg->reg_num == RegIP)
8916 return 0;
8917
8918 /* No VEX/EVEX encoding. */
8919 if (is_any_vex_encoding (&i.tm))
8920 return 0;
8921
79d72f45
HL
8922 /* add, sub without add/sub m, imm. */
8923 if (i.tm.base_opcode <= 5
e379e5f3
L
8924 || (i.tm.base_opcode >= 0x28 && i.tm.base_opcode <= 0x2d)
8925 || ((i.tm.base_opcode | 3) == 0x83
79d72f45 8926 && (i.tm.extension_opcode == 0x5
e379e5f3 8927 || i.tm.extension_opcode == 0x0)))
79d72f45
HL
8928 {
8929 *mf_cmp_p = mf_cmp_alu_cmp;
8930 return !(i.mem_operands && i.imm_operands);
8931 }
e379e5f3 8932
79d72f45
HL
8933 /* and without and m, imm. */
8934 if ((i.tm.base_opcode >= 0x20 && i.tm.base_opcode <= 0x25)
8935 || ((i.tm.base_opcode | 3) == 0x83
8936 && i.tm.extension_opcode == 0x4))
8937 {
8938 *mf_cmp_p = mf_cmp_test_and;
8939 return !(i.mem_operands && i.imm_operands);
8940 }
8941
8942 /* test without test m imm. */
e379e5f3
L
8943 if ((i.tm.base_opcode | 1) == 0x85
8944 || (i.tm.base_opcode | 1) == 0xa9
8945 || ((i.tm.base_opcode | 1) == 0xf7
79d72f45
HL
8946 && i.tm.extension_opcode == 0))
8947 {
8948 *mf_cmp_p = mf_cmp_test_and;
8949 return !(i.mem_operands && i.imm_operands);
8950 }
8951
8952 /* cmp without cmp m, imm. */
8953 if ((i.tm.base_opcode >= 0x38 && i.tm.base_opcode <= 0x3d)
e379e5f3
L
8954 || ((i.tm.base_opcode | 3) == 0x83
8955 && (i.tm.extension_opcode == 0x7)))
79d72f45
HL
8956 {
8957 *mf_cmp_p = mf_cmp_alu_cmp;
8958 return !(i.mem_operands && i.imm_operands);
8959 }
e379e5f3 8960
79d72f45 8961 /* inc, dec without inc/dec m. */
e379e5f3
L
8962 if ((i.tm.cpu_flags.bitfield.cpuno64
8963 && (i.tm.base_opcode | 0xf) == 0x4f)
8964 || ((i.tm.base_opcode | 1) == 0xff
8965 && i.tm.extension_opcode <= 0x1))
79d72f45
HL
8966 {
8967 *mf_cmp_p = mf_cmp_incdec;
8968 return !i.mem_operands;
8969 }
e379e5f3
L
8970
8971 return 0;
8972}
8973
8974/* Return 1 if a FUSED_JCC_PADDING frag should be generated. */
8975
8976static int
79d72f45 8977add_fused_jcc_padding_frag_p (enum mf_cmp_kind* mf_cmp_p)
e379e5f3
L
8978{
8979 /* NB: Don't work with COND_JUMP86 without i386. */
8980 if (!align_branch_power
8981 || now_seg == absolute_section
8982 || !cpu_arch_flags.bitfield.cpui386
8983 || !(align_branch & align_branch_fused_bit))
8984 return 0;
8985
79d72f45 8986 if (maybe_fused_with_jcc_p (mf_cmp_p))
e379e5f3
L
8987 {
8988 if (last_insn.kind == last_insn_other
8989 || last_insn.seg != now_seg)
8990 return 1;
8991 if (flag_debug)
8992 as_warn_where (last_insn.file, last_insn.line,
8993 _("`%s` skips -malign-branch-boundary on `%s`"),
8994 last_insn.name, i.tm.name);
8995 }
8996
8997 return 0;
8998}
8999
9000/* Return 1 if a BRANCH_PREFIX frag should be generated. */
9001
9002static int
9003add_branch_prefix_frag_p (void)
9004{
9005 /* NB: Don't work with COND_JUMP86 without i386. Don't add prefix
9006 to PadLock instructions since they include prefixes in opcode. */
9007 if (!align_branch_power
9008 || !align_branch_prefix_size
9009 || now_seg == absolute_section
9010 || i.tm.cpu_flags.bitfield.cpupadlock
9011 || !cpu_arch_flags.bitfield.cpui386)
9012 return 0;
9013
9014 /* Don't add prefix if it is a prefix or there is no operand in case
9015 that segment prefix is special. */
9016 if (!i.operands || i.tm.opcode_modifier.isprefix)
9017 return 0;
9018
9019 if (last_insn.kind == last_insn_other
9020 || last_insn.seg != now_seg)
9021 return 1;
9022
9023 if (flag_debug)
9024 as_warn_where (last_insn.file, last_insn.line,
9025 _("`%s` skips -malign-branch-boundary on `%s`"),
9026 last_insn.name, i.tm.name);
9027
9028 return 0;
9029}
9030
9031/* Return 1 if a BRANCH_PADDING frag should be generated. */
9032
9033static int
79d72f45
HL
9034add_branch_padding_frag_p (enum align_branch_kind *branch_p,
9035 enum mf_jcc_kind *mf_jcc_p)
e379e5f3
L
9036{
9037 int add_padding;
9038
9039 /* NB: Don't work with COND_JUMP86 without i386. */
9040 if (!align_branch_power
9041 || now_seg == absolute_section
9042 || !cpu_arch_flags.bitfield.cpui386)
9043 return 0;
9044
9045 add_padding = 0;
9046
9047 /* Check for jcc and direct jmp. */
9048 if (i.tm.opcode_modifier.jump == JUMP)
9049 {
9050 if (i.tm.base_opcode == JUMP_PC_RELATIVE)
9051 {
9052 *branch_p = align_branch_jmp;
9053 add_padding = align_branch & align_branch_jmp_bit;
9054 }
9055 else
9056 {
79d72f45
HL
9057 /* Because J<cc> and JN<cc> share same group in macro-fusible table,
9058 igore the lowest bit. */
9059 *mf_jcc_p = (i.tm.base_opcode & 0x0e) >> 1;
e379e5f3
L
9060 *branch_p = align_branch_jcc;
9061 if ((align_branch & align_branch_jcc_bit))
9062 add_padding = 1;
9063 }
9064 }
9065 else if (is_any_vex_encoding (&i.tm))
9066 return 0;
9067 else if ((i.tm.base_opcode | 1) == 0xc3)
9068 {
9069 /* Near ret. */
9070 *branch_p = align_branch_ret;
9071 if ((align_branch & align_branch_ret_bit))
9072 add_padding = 1;
9073 }
9074 else
9075 {
9076 /* Check for indirect jmp, direct and indirect calls. */
9077 if (i.tm.base_opcode == 0xe8)
9078 {
9079 /* Direct call. */
9080 *branch_p = align_branch_call;
9081 if ((align_branch & align_branch_call_bit))
9082 add_padding = 1;
9083 }
9084 else if (i.tm.base_opcode == 0xff
9085 && (i.tm.extension_opcode == 2
9086 || i.tm.extension_opcode == 4))
9087 {
9088 /* Indirect call and jmp. */
9089 *branch_p = align_branch_indirect;
9090 if ((align_branch & align_branch_indirect_bit))
9091 add_padding = 1;
9092 }
9093
9094 if (add_padding
9095 && i.disp_operands
9096 && tls_get_addr
9097 && (i.op[0].disps->X_op == O_symbol
9098 || (i.op[0].disps->X_op == O_subtract
9099 && i.op[0].disps->X_op_symbol == GOT_symbol)))
9100 {
9101 symbolS *s = i.op[0].disps->X_add_symbol;
9102 /* No padding to call to global or undefined tls_get_addr. */
9103 if ((S_IS_EXTERNAL (s) || !S_IS_DEFINED (s))
9104 && strcmp (S_GET_NAME (s), tls_get_addr) == 0)
9105 return 0;
9106 }
9107 }
9108
9109 if (add_padding
9110 && last_insn.kind != last_insn_other
9111 && last_insn.seg == now_seg)
9112 {
9113 if (flag_debug)
9114 as_warn_where (last_insn.file, last_insn.line,
9115 _("`%s` skips -malign-branch-boundary on `%s`"),
9116 last_insn.name, i.tm.name);
9117 return 0;
9118 }
9119
9120 return add_padding;
9121}
9122
29b0f896 9123static void
e3bb37b5 9124output_insn (void)
29b0f896 9125{
2bbd9c25
JJ
9126 fragS *insn_start_frag;
9127 offsetT insn_start_off;
e379e5f3
L
9128 fragS *fragP = NULL;
9129 enum align_branch_kind branch = align_branch_none;
79d72f45
HL
9130 /* The initializer is arbitrary just to avoid uninitialized error.
9131 it's actually either assigned in add_branch_padding_frag_p
9132 or never be used. */
9133 enum mf_jcc_kind mf_jcc = mf_jcc_jo;
2bbd9c25 9134
b4a3a7b4 9135#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
48ef937e 9136 if (IS_ELF && x86_used_note && now_seg != absolute_section)
b4a3a7b4
L
9137 {
9138 if (i.tm.cpu_flags.bitfield.cpucmov)
9139 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_CMOV;
9140 if (i.tm.cpu_flags.bitfield.cpusse)
9141 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE;
9142 if (i.tm.cpu_flags.bitfield.cpusse2)
9143 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE2;
9144 if (i.tm.cpu_flags.bitfield.cpusse3)
9145 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE3;
9146 if (i.tm.cpu_flags.bitfield.cpussse3)
9147 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSSE3;
9148 if (i.tm.cpu_flags.bitfield.cpusse4_1)
9149 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_1;
9150 if (i.tm.cpu_flags.bitfield.cpusse4_2)
9151 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_2;
9152 if (i.tm.cpu_flags.bitfield.cpuavx)
9153 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX;
9154 if (i.tm.cpu_flags.bitfield.cpuavx2)
9155 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX2;
9156 if (i.tm.cpu_flags.bitfield.cpufma)
9157 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_FMA;
9158 if (i.tm.cpu_flags.bitfield.cpuavx512f)
9159 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512F;
9160 if (i.tm.cpu_flags.bitfield.cpuavx512cd)
9161 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512CD;
9162 if (i.tm.cpu_flags.bitfield.cpuavx512er)
9163 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512ER;
9164 if (i.tm.cpu_flags.bitfield.cpuavx512pf)
9165 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512PF;
9166 if (i.tm.cpu_flags.bitfield.cpuavx512vl)
9167 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512VL;
9168 if (i.tm.cpu_flags.bitfield.cpuavx512dq)
9169 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512DQ;
9170 if (i.tm.cpu_flags.bitfield.cpuavx512bw)
9171 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512BW;
9172 if (i.tm.cpu_flags.bitfield.cpuavx512_4fmaps)
9173 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4FMAPS;
9174 if (i.tm.cpu_flags.bitfield.cpuavx512_4vnniw)
9175 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4VNNIW;
9176 if (i.tm.cpu_flags.bitfield.cpuavx512_bitalg)
9177 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_BITALG;
9178 if (i.tm.cpu_flags.bitfield.cpuavx512ifma)
9179 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_IFMA;
9180 if (i.tm.cpu_flags.bitfield.cpuavx512vbmi)
9181 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI;
9182 if (i.tm.cpu_flags.bitfield.cpuavx512_vbmi2)
9183 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI2;
9184 if (i.tm.cpu_flags.bitfield.cpuavx512_vnni)
9185 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VNNI;
462cac58
L
9186 if (i.tm.cpu_flags.bitfield.cpuavx512_bf16)
9187 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_BF16;
b4a3a7b4
L
9188
9189 if (i.tm.cpu_flags.bitfield.cpu8087
9190 || i.tm.cpu_flags.bitfield.cpu287
9191 || i.tm.cpu_flags.bitfield.cpu387
9192 || i.tm.cpu_flags.bitfield.cpu687
9193 || i.tm.cpu_flags.bitfield.cpufisttp)
9194 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X87;
921eafea 9195 if ((i.xstate & xstate_mmx)
319ff62c 9196 || i.tm.base_opcode == 0xf77 /* emms */
921eafea 9197 || i.tm.base_opcode == 0xf0e /* femms */)
b4a3a7b4 9198 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_MMX;
921eafea 9199 if ((i.xstate & xstate_xmm))
b4a3a7b4 9200 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XMM;
921eafea 9201 if ((i.xstate & xstate_ymm) == xstate_ymm)
b4a3a7b4 9202 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_YMM;
921eafea 9203 if ((i.xstate & xstate_zmm) == xstate_zmm)
b4a3a7b4
L
9204 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_ZMM;
9205 if (i.tm.cpu_flags.bitfield.cpufxsr)
9206 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_FXSR;
9207 if (i.tm.cpu_flags.bitfield.cpuxsave)
9208 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVE;
9209 if (i.tm.cpu_flags.bitfield.cpuxsaveopt)
9210 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEOPT;
9211 if (i.tm.cpu_flags.bitfield.cpuxsavec)
9212 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEC;
a308b89d
L
9213
9214 if ((i.xstate & xstate_tmm) == xstate_tmm
9215 || i.tm.cpu_flags.bitfield.cpuamx_tile)
9216 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_TMM;
b4a3a7b4
L
9217 }
9218#endif
9219
29b0f896
AM
9220 /* Tie dwarf2 debug info to the address at the start of the insn.
9221 We can't do this after the insn has been output as the current
9222 frag may have been closed off. eg. by frag_var. */
9223 dwarf2_emit_insn (0);
9224
2bbd9c25
JJ
9225 insn_start_frag = frag_now;
9226 insn_start_off = frag_now_fix ();
9227
79d72f45 9228 if (add_branch_padding_frag_p (&branch, &mf_jcc))
e379e5f3
L
9229 {
9230 char *p;
9231 /* Branch can be 8 bytes. Leave some room for prefixes. */
9232 unsigned int max_branch_padding_size = 14;
9233
9234 /* Align section to boundary. */
9235 record_alignment (now_seg, align_branch_power);
9236
9237 /* Make room for padding. */
9238 frag_grow (max_branch_padding_size);
9239
9240 /* Start of the padding. */
9241 p = frag_more (0);
9242
9243 fragP = frag_now;
9244
9245 frag_var (rs_machine_dependent, max_branch_padding_size, 0,
9246 ENCODE_RELAX_STATE (BRANCH_PADDING, 0),
9247 NULL, 0, p);
9248
79d72f45 9249 fragP->tc_frag_data.mf_type = mf_jcc;
e379e5f3
L
9250 fragP->tc_frag_data.branch_type = branch;
9251 fragP->tc_frag_data.max_bytes = max_branch_padding_size;
9252 }
9253
29b0f896 9254 /* Output jumps. */
0cfa3eb3 9255 if (i.tm.opcode_modifier.jump == JUMP)
29b0f896 9256 output_branch ();
0cfa3eb3
JB
9257 else if (i.tm.opcode_modifier.jump == JUMP_BYTE
9258 || i.tm.opcode_modifier.jump == JUMP_DWORD)
29b0f896 9259 output_jump ();
0cfa3eb3 9260 else if (i.tm.opcode_modifier.jump == JUMP_INTERSEGMENT)
29b0f896
AM
9261 output_interseg_jump ();
9262 else
9263 {
9264 /* Output normal instructions here. */
9265 char *p;
9266 unsigned char *q;
47465058 9267 unsigned int j;
331d2d0d 9268 unsigned int prefix;
79d72f45 9269 enum mf_cmp_kind mf_cmp;
4dffcebc 9270
e4e00185 9271 if (avoid_fence
c3949f43
JB
9272 && (i.tm.base_opcode == 0xfaee8
9273 || i.tm.base_opcode == 0xfaef0
9274 || i.tm.base_opcode == 0xfaef8))
48ef937e
JB
9275 {
9276 /* Encode lfence, mfence, and sfence as
9277 f0 83 04 24 00 lock addl $0x0, (%{re}sp). */
9278 if (now_seg != absolute_section)
9279 {
9280 offsetT val = 0x240483f0ULL;
9281
9282 p = frag_more (5);
9283 md_number_to_chars (p, val, 5);
9284 }
9285 else
9286 abs_section_offset += 5;
9287 return;
9288 }
e4e00185 9289
d022bddd
IT
9290 /* Some processors fail on LOCK prefix. This options makes
9291 assembler ignore LOCK prefix and serves as a workaround. */
9292 if (omit_lock_prefix)
9293 {
9294 if (i.tm.base_opcode == LOCK_PREFIX_OPCODE)
9295 return;
9296 i.prefix[LOCK_PREFIX] = 0;
9297 }
9298
e379e5f3
L
9299 if (branch)
9300 /* Skip if this is a branch. */
9301 ;
79d72f45 9302 else if (add_fused_jcc_padding_frag_p (&mf_cmp))
e379e5f3
L
9303 {
9304 /* Make room for padding. */
9305 frag_grow (MAX_FUSED_JCC_PADDING_SIZE);
9306 p = frag_more (0);
9307
9308 fragP = frag_now;
9309
9310 frag_var (rs_machine_dependent, MAX_FUSED_JCC_PADDING_SIZE, 0,
9311 ENCODE_RELAX_STATE (FUSED_JCC_PADDING, 0),
9312 NULL, 0, p);
9313
79d72f45 9314 fragP->tc_frag_data.mf_type = mf_cmp;
e379e5f3
L
9315 fragP->tc_frag_data.branch_type = align_branch_fused;
9316 fragP->tc_frag_data.max_bytes = MAX_FUSED_JCC_PADDING_SIZE;
9317 }
9318 else if (add_branch_prefix_frag_p ())
9319 {
9320 unsigned int max_prefix_size = align_branch_prefix_size;
9321
9322 /* Make room for padding. */
9323 frag_grow (max_prefix_size);
9324 p = frag_more (0);
9325
9326 fragP = frag_now;
9327
9328 frag_var (rs_machine_dependent, max_prefix_size, 0,
9329 ENCODE_RELAX_STATE (BRANCH_PREFIX, 0),
9330 NULL, 0, p);
9331
9332 fragP->tc_frag_data.max_bytes = max_prefix_size;
9333 }
9334
43234a1e
L
9335 /* Since the VEX/EVEX prefix contains the implicit prefix, we
9336 don't need the explicit prefix. */
9337 if (!i.tm.opcode_modifier.vex && !i.tm.opcode_modifier.evex)
bc4bd9ab 9338 {
c0f3af97 9339 switch (i.tm.opcode_length)
bc4bd9ab 9340 {
c0f3af97
L
9341 case 3:
9342 if (i.tm.base_opcode & 0xff000000)
4dffcebc 9343 {
c0f3af97 9344 prefix = (i.tm.base_opcode >> 24) & 0xff;
c3949f43
JB
9345 if (!i.tm.cpu_flags.bitfield.cpupadlock
9346 || prefix != REPE_PREFIX_OPCODE
9347 || (i.prefix[REP_PREFIX] != REPE_PREFIX_OPCODE))
9348 add_prefix (prefix);
c0f3af97
L
9349 }
9350 break;
9351 case 2:
9352 if ((i.tm.base_opcode & 0xff0000) != 0)
9353 {
9354 prefix = (i.tm.base_opcode >> 16) & 0xff;
c3949f43 9355 add_prefix (prefix);
4dffcebc 9356 }
c0f3af97
L
9357 break;
9358 case 1:
9359 break;
390c91cf
L
9360 case 0:
9361 /* Check for pseudo prefixes. */
9362 as_bad_where (insn_start_frag->fr_file,
9363 insn_start_frag->fr_line,
9364 _("pseudo prefix without instruction"));
9365 return;
c0f3af97
L
9366 default:
9367 abort ();
bc4bd9ab 9368 }
c0f3af97 9369
6d19a37a 9370#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
cf61b747
L
9371 /* For x32, add a dummy REX_OPCODE prefix for mov/add with
9372 R_X86_64_GOTTPOFF relocation so that linker can safely
14470f07
L
9373 perform IE->LE optimization. A dummy REX_OPCODE prefix
9374 is also needed for lea with R_X86_64_GOTPC32_TLSDESC
9375 relocation for GDesc -> IE/LE optimization. */
cf61b747
L
9376 if (x86_elf_abi == X86_64_X32_ABI
9377 && i.operands == 2
14470f07
L
9378 && (i.reloc[0] == BFD_RELOC_X86_64_GOTTPOFF
9379 || i.reloc[0] == BFD_RELOC_X86_64_GOTPC32_TLSDESC)
cf61b747
L
9380 && i.prefix[REX_PREFIX] == 0)
9381 add_prefix (REX_OPCODE);
6d19a37a 9382#endif
cf61b747 9383
c0f3af97
L
9384 /* The prefix bytes. */
9385 for (j = ARRAY_SIZE (i.prefix), q = i.prefix; j > 0; j--, q++)
9386 if (*q)
48ef937e 9387 frag_opcode_byte (*q);
0f10071e 9388 }
ae5c1c7b 9389 else
c0f3af97
L
9390 {
9391 for (j = 0, q = i.prefix; j < ARRAY_SIZE (i.prefix); j++, q++)
9392 if (*q)
9393 switch (j)
9394 {
c0f3af97
L
9395 case SEG_PREFIX:
9396 case ADDR_PREFIX:
48ef937e 9397 frag_opcode_byte (*q);
c0f3af97
L
9398 break;
9399 default:
9400 /* There should be no other prefixes for instructions
9401 with VEX prefix. */
9402 abort ();
9403 }
9404
43234a1e
L
9405 /* For EVEX instructions i.vrex should become 0 after
9406 build_evex_prefix. For VEX instructions upper 16 registers
9407 aren't available, so VREX should be 0. */
9408 if (i.vrex)
9409 abort ();
c0f3af97 9410 /* Now the VEX prefix. */
48ef937e
JB
9411 if (now_seg != absolute_section)
9412 {
9413 p = frag_more (i.vex.length);
9414 for (j = 0; j < i.vex.length; j++)
9415 p[j] = i.vex.bytes[j];
9416 }
9417 else
9418 abs_section_offset += i.vex.length;
c0f3af97 9419 }
252b5132 9420
29b0f896 9421 /* Now the opcode; be careful about word order here! */
48ef937e
JB
9422 if (now_seg == absolute_section)
9423 abs_section_offset += i.tm.opcode_length;
9424 else if (i.tm.opcode_length == 1)
29b0f896
AM
9425 {
9426 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
9427 }
9428 else
9429 {
4dffcebc 9430 switch (i.tm.opcode_length)
331d2d0d 9431 {
43234a1e
L
9432 case 4:
9433 p = frag_more (4);
9434 *p++ = (i.tm.base_opcode >> 24) & 0xff;
9435 *p++ = (i.tm.base_opcode >> 16) & 0xff;
9436 break;
4dffcebc 9437 case 3:
331d2d0d
L
9438 p = frag_more (3);
9439 *p++ = (i.tm.base_opcode >> 16) & 0xff;
4dffcebc
L
9440 break;
9441 case 2:
9442 p = frag_more (2);
9443 break;
9444 default:
9445 abort ();
9446 break;
331d2d0d 9447 }
0f10071e 9448
29b0f896
AM
9449 /* Put out high byte first: can't use md_number_to_chars! */
9450 *p++ = (i.tm.base_opcode >> 8) & 0xff;
9451 *p = i.tm.base_opcode & 0xff;
9452 }
3e73aa7c 9453
29b0f896 9454 /* Now the modrm byte and sib byte (if present). */
40fb9820 9455 if (i.tm.opcode_modifier.modrm)
29b0f896 9456 {
48ef937e
JB
9457 frag_opcode_byte ((i.rm.regmem << 0)
9458 | (i.rm.reg << 3)
9459 | (i.rm.mode << 6));
29b0f896
AM
9460 /* If i.rm.regmem == ESP (4)
9461 && i.rm.mode != (Register mode)
9462 && not 16 bit
9463 ==> need second modrm byte. */
9464 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
9465 && i.rm.mode != 3
dc821c5f 9466 && !(i.base_reg && i.base_reg->reg_type.bitfield.word))
48ef937e
JB
9467 frag_opcode_byte ((i.sib.base << 0)
9468 | (i.sib.index << 3)
9469 | (i.sib.scale << 6));
29b0f896 9470 }
3e73aa7c 9471
29b0f896 9472 if (i.disp_operands)
2bbd9c25 9473 output_disp (insn_start_frag, insn_start_off);
3e73aa7c 9474
29b0f896 9475 if (i.imm_operands)
2bbd9c25 9476 output_imm (insn_start_frag, insn_start_off);
9c33702b
JB
9477
9478 /*
9479 * frag_now_fix () returning plain abs_section_offset when we're in the
9480 * absolute section, and abs_section_offset not getting updated as data
9481 * gets added to the frag breaks the logic below.
9482 */
9483 if (now_seg != absolute_section)
9484 {
9485 j = encoding_length (insn_start_frag, insn_start_off, frag_more (0));
9486 if (j > 15)
9487 as_warn (_("instruction length of %u bytes exceeds the limit of 15"),
9488 j);
e379e5f3
L
9489 else if (fragP)
9490 {
9491 /* NB: Don't add prefix with GOTPC relocation since
9492 output_disp() above depends on the fixed encoding
9493 length. Can't add prefix with TLS relocation since
9494 it breaks TLS linker optimization. */
9495 unsigned int max = i.has_gotpc_tls_reloc ? 0 : 15 - j;
9496 /* Prefix count on the current instruction. */
9497 unsigned int count = i.vex.length;
9498 unsigned int k;
9499 for (k = 0; k < ARRAY_SIZE (i.prefix); k++)
9500 /* REX byte is encoded in VEX/EVEX prefix. */
9501 if (i.prefix[k] && (k != REX_PREFIX || !i.vex.length))
9502 count++;
9503
9504 /* Count prefixes for extended opcode maps. */
9505 if (!i.vex.length)
9506 switch (i.tm.opcode_length)
9507 {
9508 case 3:
9509 if (((i.tm.base_opcode >> 16) & 0xff) == 0xf)
9510 {
9511 count++;
9512 switch ((i.tm.base_opcode >> 8) & 0xff)
9513 {
9514 case 0x38:
9515 case 0x3a:
9516 count++;
9517 break;
9518 default:
9519 break;
9520 }
9521 }
9522 break;
9523 case 2:
9524 if (((i.tm.base_opcode >> 8) & 0xff) == 0xf)
9525 count++;
9526 break;
9527 case 1:
9528 break;
9529 default:
9530 abort ();
9531 }
9532
9533 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
9534 == BRANCH_PREFIX)
9535 {
9536 /* Set the maximum prefix size in BRANCH_PREFIX
9537 frag. */
9538 if (fragP->tc_frag_data.max_bytes > max)
9539 fragP->tc_frag_data.max_bytes = max;
9540 if (fragP->tc_frag_data.max_bytes > count)
9541 fragP->tc_frag_data.max_bytes -= count;
9542 else
9543 fragP->tc_frag_data.max_bytes = 0;
9544 }
9545 else
9546 {
9547 /* Remember the maximum prefix size in FUSED_JCC_PADDING
9548 frag. */
9549 unsigned int max_prefix_size;
9550 if (align_branch_prefix_size > max)
9551 max_prefix_size = max;
9552 else
9553 max_prefix_size = align_branch_prefix_size;
9554 if (max_prefix_size > count)
9555 fragP->tc_frag_data.max_prefix_length
9556 = max_prefix_size - count;
9557 }
9558
9559 /* Use existing segment prefix if possible. Use CS
9560 segment prefix in 64-bit mode. In 32-bit mode, use SS
9561 segment prefix with ESP/EBP base register and use DS
9562 segment prefix without ESP/EBP base register. */
9563 if (i.prefix[SEG_PREFIX])
9564 fragP->tc_frag_data.default_prefix = i.prefix[SEG_PREFIX];
9565 else if (flag_code == CODE_64BIT)
9566 fragP->tc_frag_data.default_prefix = CS_PREFIX_OPCODE;
9567 else if (i.base_reg
9568 && (i.base_reg->reg_num == 4
9569 || i.base_reg->reg_num == 5))
9570 fragP->tc_frag_data.default_prefix = SS_PREFIX_OPCODE;
9571 else
9572 fragP->tc_frag_data.default_prefix = DS_PREFIX_OPCODE;
9573 }
9c33702b 9574 }
29b0f896 9575 }
252b5132 9576
e379e5f3
L
9577 /* NB: Don't work with COND_JUMP86 without i386. */
9578 if (align_branch_power
9579 && now_seg != absolute_section
9580 && cpu_arch_flags.bitfield.cpui386)
9581 {
9582 /* Terminate each frag so that we can add prefix and check for
9583 fused jcc. */
9584 frag_wane (frag_now);
9585 frag_new (0);
9586 }
9587
29b0f896
AM
9588#ifdef DEBUG386
9589 if (flag_debug)
9590 {
7b81dfbb 9591 pi ("" /*line*/, &i);
29b0f896
AM
9592 }
9593#endif /* DEBUG386 */
9594}
252b5132 9595
e205caa7
L
9596/* Return the size of the displacement operand N. */
9597
9598static int
9599disp_size (unsigned int n)
9600{
9601 int size = 4;
43234a1e 9602
b5014f7a 9603 if (i.types[n].bitfield.disp64)
40fb9820
L
9604 size = 8;
9605 else if (i.types[n].bitfield.disp8)
9606 size = 1;
9607 else if (i.types[n].bitfield.disp16)
9608 size = 2;
e205caa7
L
9609 return size;
9610}
9611
9612/* Return the size of the immediate operand N. */
9613
9614static int
9615imm_size (unsigned int n)
9616{
9617 int size = 4;
40fb9820
L
9618 if (i.types[n].bitfield.imm64)
9619 size = 8;
9620 else if (i.types[n].bitfield.imm8 || i.types[n].bitfield.imm8s)
9621 size = 1;
9622 else if (i.types[n].bitfield.imm16)
9623 size = 2;
e205caa7
L
9624 return size;
9625}
9626
29b0f896 9627static void
64e74474 9628output_disp (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
9629{
9630 char *p;
9631 unsigned int n;
252b5132 9632
29b0f896
AM
9633 for (n = 0; n < i.operands; n++)
9634 {
b5014f7a 9635 if (operand_type_check (i.types[n], disp))
29b0f896 9636 {
48ef937e
JB
9637 int size = disp_size (n);
9638
9639 if (now_seg == absolute_section)
9640 abs_section_offset += size;
9641 else if (i.op[n].disps->X_op == O_constant)
29b0f896 9642 {
43234a1e 9643 offsetT val = i.op[n].disps->X_add_number;
252b5132 9644
629cfaf1
JB
9645 val = offset_in_range (val >> (size == 1 ? i.memshift : 0),
9646 size);
29b0f896
AM
9647 p = frag_more (size);
9648 md_number_to_chars (p, val, size);
9649 }
9650 else
9651 {
f86103b7 9652 enum bfd_reloc_code_real reloc_type;
40fb9820 9653 int sign = i.types[n].bitfield.disp32s;
29b0f896 9654 int pcrel = (i.flags[n] & Operand_PCrel) != 0;
02a86693 9655 fixS *fixP;
29b0f896 9656
e205caa7 9657 /* We can't have 8 bit displacement here. */
9c2799c2 9658 gas_assert (!i.types[n].bitfield.disp8);
e205caa7 9659
29b0f896
AM
9660 /* The PC relative address is computed relative
9661 to the instruction boundary, so in case immediate
9662 fields follows, we need to adjust the value. */
9663 if (pcrel && i.imm_operands)
9664 {
29b0f896 9665 unsigned int n1;
e205caa7 9666 int sz = 0;
252b5132 9667
29b0f896 9668 for (n1 = 0; n1 < i.operands; n1++)
40fb9820 9669 if (operand_type_check (i.types[n1], imm))
252b5132 9670 {
e205caa7
L
9671 /* Only one immediate is allowed for PC
9672 relative address. */
9c2799c2 9673 gas_assert (sz == 0);
e205caa7
L
9674 sz = imm_size (n1);
9675 i.op[n].disps->X_add_number -= sz;
252b5132 9676 }
29b0f896 9677 /* We should find the immediate. */
9c2799c2 9678 gas_assert (sz != 0);
29b0f896 9679 }
520dc8e8 9680
29b0f896 9681 p = frag_more (size);
d258b828 9682 reloc_type = reloc (size, pcrel, sign, i.reloc[n]);
d6ab8113 9683 if (GOT_symbol
2bbd9c25 9684 && GOT_symbol == i.op[n].disps->X_add_symbol
d6ab8113 9685 && (((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
9686 || reloc_type == BFD_RELOC_X86_64_32S
9687 || (reloc_type == BFD_RELOC_64
9688 && object_64bit))
d6ab8113
JB
9689 && (i.op[n].disps->X_op == O_symbol
9690 || (i.op[n].disps->X_op == O_add
9691 && ((symbol_get_value_expression
9692 (i.op[n].disps->X_op_symbol)->X_op)
9693 == O_subtract))))
9694 || reloc_type == BFD_RELOC_32_PCREL))
2bbd9c25 9695 {
4fa24527 9696 if (!object_64bit)
7b81dfbb
AJ
9697 {
9698 reloc_type = BFD_RELOC_386_GOTPC;
e379e5f3 9699 i.has_gotpc_tls_reloc = TRUE;
d583596c
JB
9700 i.op[n].imms->X_add_number +=
9701 encoding_length (insn_start_frag, insn_start_off, p);
7b81dfbb
AJ
9702 }
9703 else if (reloc_type == BFD_RELOC_64)
9704 reloc_type = BFD_RELOC_X86_64_GOTPC64;
d6ab8113 9705 else
7b81dfbb
AJ
9706 /* Don't do the adjustment for x86-64, as there
9707 the pcrel addressing is relative to the _next_
9708 insn, and that is taken care of in other code. */
d6ab8113 9709 reloc_type = BFD_RELOC_X86_64_GOTPC32;
2bbd9c25 9710 }
e379e5f3
L
9711 else if (align_branch_power)
9712 {
9713 switch (reloc_type)
9714 {
9715 case BFD_RELOC_386_TLS_GD:
9716 case BFD_RELOC_386_TLS_LDM:
9717 case BFD_RELOC_386_TLS_IE:
9718 case BFD_RELOC_386_TLS_IE_32:
9719 case BFD_RELOC_386_TLS_GOTIE:
9720 case BFD_RELOC_386_TLS_GOTDESC:
9721 case BFD_RELOC_386_TLS_DESC_CALL:
9722 case BFD_RELOC_X86_64_TLSGD:
9723 case BFD_RELOC_X86_64_TLSLD:
9724 case BFD_RELOC_X86_64_GOTTPOFF:
9725 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
9726 case BFD_RELOC_X86_64_TLSDESC_CALL:
9727 i.has_gotpc_tls_reloc = TRUE;
9728 default:
9729 break;
9730 }
9731 }
02a86693
L
9732 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal,
9733 size, i.op[n].disps, pcrel,
9734 reloc_type);
9735 /* Check for "call/jmp *mem", "mov mem, %reg",
9736 "test %reg, mem" and "binop mem, %reg" where binop
9737 is one of adc, add, and, cmp, or, sbb, sub, xor
e60f4d3b
L
9738 instructions without data prefix. Always generate
9739 R_386_GOT32X for "sym*GOT" operand in 32-bit mode. */
9740 if (i.prefix[DATA_PREFIX] == 0
9741 && (generate_relax_relocations
9742 || (!object_64bit
9743 && i.rm.mode == 0
9744 && i.rm.regmem == 5))
0cb4071e
L
9745 && (i.rm.mode == 2
9746 || (i.rm.mode == 0 && i.rm.regmem == 5))
2ae4c703 9747 && !is_any_vex_encoding(&i.tm)
02a86693
L
9748 && ((i.operands == 1
9749 && i.tm.base_opcode == 0xff
9750 && (i.rm.reg == 2 || i.rm.reg == 4))
9751 || (i.operands == 2
9752 && (i.tm.base_opcode == 0x8b
9753 || i.tm.base_opcode == 0x85
2ae4c703 9754 || (i.tm.base_opcode & ~0x38) == 0x03))))
02a86693
L
9755 {
9756 if (object_64bit)
9757 {
9758 fixP->fx_tcbit = i.rex != 0;
9759 if (i.base_reg
e968fc9b 9760 && (i.base_reg->reg_num == RegIP))
02a86693
L
9761 fixP->fx_tcbit2 = 1;
9762 }
9763 else
9764 fixP->fx_tcbit2 = 1;
9765 }
29b0f896
AM
9766 }
9767 }
9768 }
9769}
252b5132 9770
29b0f896 9771static void
64e74474 9772output_imm (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
9773{
9774 char *p;
9775 unsigned int n;
252b5132 9776
29b0f896
AM
9777 for (n = 0; n < i.operands; n++)
9778 {
43234a1e
L
9779 /* Skip SAE/RC Imm operand in EVEX. They are already handled. */
9780 if (i.rounding && (int) n == i.rounding->operand)
9781 continue;
9782
40fb9820 9783 if (operand_type_check (i.types[n], imm))
29b0f896 9784 {
48ef937e
JB
9785 int size = imm_size (n);
9786
9787 if (now_seg == absolute_section)
9788 abs_section_offset += size;
9789 else if (i.op[n].imms->X_op == O_constant)
29b0f896 9790 {
29b0f896 9791 offsetT val;
b4cac588 9792
29b0f896
AM
9793 val = offset_in_range (i.op[n].imms->X_add_number,
9794 size);
9795 p = frag_more (size);
9796 md_number_to_chars (p, val, size);
9797 }
9798 else
9799 {
9800 /* Not absolute_section.
9801 Need a 32-bit fixup (don't support 8bit
9802 non-absolute imms). Try to support other
9803 sizes ... */
f86103b7 9804 enum bfd_reloc_code_real reloc_type;
e205caa7 9805 int sign;
29b0f896 9806
40fb9820 9807 if (i.types[n].bitfield.imm32s
a7d61044 9808 && (i.suffix == QWORD_MNEM_SUFFIX
40fb9820 9809 || (!i.suffix && i.tm.opcode_modifier.no_lsuf)))
29b0f896 9810 sign = 1;
e205caa7
L
9811 else
9812 sign = 0;
520dc8e8 9813
29b0f896 9814 p = frag_more (size);
d258b828 9815 reloc_type = reloc (size, 0, sign, i.reloc[n]);
f86103b7 9816
2bbd9c25
JJ
9817 /* This is tough to explain. We end up with this one if we
9818 * have operands that look like
9819 * "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal here is to
9820 * obtain the absolute address of the GOT, and it is strongly
9821 * preferable from a performance point of view to avoid using
9822 * a runtime relocation for this. The actual sequence of
9823 * instructions often look something like:
9824 *
9825 * call .L66
9826 * .L66:
9827 * popl %ebx
9828 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
9829 *
9830 * The call and pop essentially return the absolute address
9831 * of the label .L66 and store it in %ebx. The linker itself
9832 * will ultimately change the first operand of the addl so
9833 * that %ebx points to the GOT, but to keep things simple, the
9834 * .o file must have this operand set so that it generates not
9835 * the absolute address of .L66, but the absolute address of
9836 * itself. This allows the linker itself simply treat a GOTPC
9837 * relocation as asking for a pcrel offset to the GOT to be
9838 * added in, and the addend of the relocation is stored in the
9839 * operand field for the instruction itself.
9840 *
9841 * Our job here is to fix the operand so that it would add
9842 * the correct offset so that %ebx would point to itself. The
9843 * thing that is tricky is that .-.L66 will point to the
9844 * beginning of the instruction, so we need to further modify
9845 * the operand so that it will point to itself. There are
9846 * other cases where you have something like:
9847 *
9848 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
9849 *
9850 * and here no correction would be required. Internally in
9851 * the assembler we treat operands of this form as not being
9852 * pcrel since the '.' is explicitly mentioned, and I wonder
9853 * whether it would simplify matters to do it this way. Who
9854 * knows. In earlier versions of the PIC patches, the
9855 * pcrel_adjust field was used to store the correction, but
9856 * since the expression is not pcrel, I felt it would be
9857 * confusing to do it this way. */
9858
d6ab8113 9859 if ((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
9860 || reloc_type == BFD_RELOC_X86_64_32S
9861 || reloc_type == BFD_RELOC_64)
29b0f896
AM
9862 && GOT_symbol
9863 && GOT_symbol == i.op[n].imms->X_add_symbol
9864 && (i.op[n].imms->X_op == O_symbol
9865 || (i.op[n].imms->X_op == O_add
9866 && ((symbol_get_value_expression
9867 (i.op[n].imms->X_op_symbol)->X_op)
9868 == O_subtract))))
9869 {
4fa24527 9870 if (!object_64bit)
d6ab8113 9871 reloc_type = BFD_RELOC_386_GOTPC;
7b81dfbb 9872 else if (size == 4)
d6ab8113 9873 reloc_type = BFD_RELOC_X86_64_GOTPC32;
7b81dfbb
AJ
9874 else if (size == 8)
9875 reloc_type = BFD_RELOC_X86_64_GOTPC64;
e379e5f3 9876 i.has_gotpc_tls_reloc = TRUE;
d583596c
JB
9877 i.op[n].imms->X_add_number +=
9878 encoding_length (insn_start_frag, insn_start_off, p);
29b0f896 9879 }
29b0f896
AM
9880 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
9881 i.op[n].imms, 0, reloc_type);
9882 }
9883 }
9884 }
252b5132
RH
9885}
9886\f
d182319b
JB
9887/* x86_cons_fix_new is called via the expression parsing code when a
9888 reloc is needed. We use this hook to get the correct .got reloc. */
d182319b
JB
9889static int cons_sign = -1;
9890
9891void
e3bb37b5 9892x86_cons_fix_new (fragS *frag, unsigned int off, unsigned int len,
62ebcb5c 9893 expressionS *exp, bfd_reloc_code_real_type r)
d182319b 9894{
d258b828 9895 r = reloc (len, 0, cons_sign, r);
d182319b
JB
9896
9897#ifdef TE_PE
9898 if (exp->X_op == O_secrel)
9899 {
9900 exp->X_op = O_symbol;
9901 r = BFD_RELOC_32_SECREL;
9902 }
9903#endif
9904
9905 fix_new_exp (frag, off, len, exp, 0, r);
9906}
9907
357d1bd8
L
9908/* Export the ABI address size for use by TC_ADDRESS_BYTES for the
9909 purpose of the `.dc.a' internal pseudo-op. */
9910
9911int
9912x86_address_bytes (void)
9913{
9914 if ((stdoutput->arch_info->mach & bfd_mach_x64_32))
9915 return 4;
9916 return stdoutput->arch_info->bits_per_address / 8;
9917}
9918
d382c579
TG
9919#if !(defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) || defined (OBJ_MACH_O)) \
9920 || defined (LEX_AT)
d258b828 9921# define lex_got(reloc, adjust, types) NULL
718ddfc0 9922#else
f3c180ae
AM
9923/* Parse operands of the form
9924 <symbol>@GOTOFF+<nnn>
9925 and similar .plt or .got references.
9926
9927 If we find one, set up the correct relocation in RELOC and copy the
9928 input string, minus the `@GOTOFF' into a malloc'd buffer for
9929 parsing by the calling routine. Return this buffer, and if ADJUST
9930 is non-null set it to the length of the string we removed from the
9931 input line. Otherwise return NULL. */
9932static char *
91d6fa6a 9933lex_got (enum bfd_reloc_code_real *rel,
64e74474 9934 int *adjust,
d258b828 9935 i386_operand_type *types)
f3c180ae 9936{
7b81dfbb
AJ
9937 /* Some of the relocations depend on the size of what field is to
9938 be relocated. But in our callers i386_immediate and i386_displacement
9939 we don't yet know the operand size (this will be set by insn
9940 matching). Hence we record the word32 relocation here,
9941 and adjust the reloc according to the real size in reloc(). */
f3c180ae
AM
9942 static const struct {
9943 const char *str;
cff8d58a 9944 int len;
4fa24527 9945 const enum bfd_reloc_code_real rel[2];
40fb9820 9946 const i386_operand_type types64;
f3c180ae 9947 } gotrel[] = {
8ce3d284 9948#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
9949 { STRING_COMMA_LEN ("SIZE"), { BFD_RELOC_SIZE32,
9950 BFD_RELOC_SIZE32 },
9951 OPERAND_TYPE_IMM32_64 },
8ce3d284 9952#endif
cff8d58a
L
9953 { STRING_COMMA_LEN ("PLTOFF"), { _dummy_first_bfd_reloc_code_real,
9954 BFD_RELOC_X86_64_PLTOFF64 },
40fb9820 9955 OPERAND_TYPE_IMM64 },
cff8d58a
L
9956 { STRING_COMMA_LEN ("PLT"), { BFD_RELOC_386_PLT32,
9957 BFD_RELOC_X86_64_PLT32 },
40fb9820 9958 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9959 { STRING_COMMA_LEN ("GOTPLT"), { _dummy_first_bfd_reloc_code_real,
9960 BFD_RELOC_X86_64_GOTPLT64 },
40fb9820 9961 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
9962 { STRING_COMMA_LEN ("GOTOFF"), { BFD_RELOC_386_GOTOFF,
9963 BFD_RELOC_X86_64_GOTOFF64 },
40fb9820 9964 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
9965 { STRING_COMMA_LEN ("GOTPCREL"), { _dummy_first_bfd_reloc_code_real,
9966 BFD_RELOC_X86_64_GOTPCREL },
40fb9820 9967 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9968 { STRING_COMMA_LEN ("TLSGD"), { BFD_RELOC_386_TLS_GD,
9969 BFD_RELOC_X86_64_TLSGD },
40fb9820 9970 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9971 { STRING_COMMA_LEN ("TLSLDM"), { BFD_RELOC_386_TLS_LDM,
9972 _dummy_first_bfd_reloc_code_real },
40fb9820 9973 OPERAND_TYPE_NONE },
cff8d58a
L
9974 { STRING_COMMA_LEN ("TLSLD"), { _dummy_first_bfd_reloc_code_real,
9975 BFD_RELOC_X86_64_TLSLD },
40fb9820 9976 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9977 { STRING_COMMA_LEN ("GOTTPOFF"), { BFD_RELOC_386_TLS_IE_32,
9978 BFD_RELOC_X86_64_GOTTPOFF },
40fb9820 9979 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9980 { STRING_COMMA_LEN ("TPOFF"), { BFD_RELOC_386_TLS_LE_32,
9981 BFD_RELOC_X86_64_TPOFF32 },
40fb9820 9982 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
9983 { STRING_COMMA_LEN ("NTPOFF"), { BFD_RELOC_386_TLS_LE,
9984 _dummy_first_bfd_reloc_code_real },
40fb9820 9985 OPERAND_TYPE_NONE },
cff8d58a
L
9986 { STRING_COMMA_LEN ("DTPOFF"), { BFD_RELOC_386_TLS_LDO_32,
9987 BFD_RELOC_X86_64_DTPOFF32 },
40fb9820 9988 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
9989 { STRING_COMMA_LEN ("GOTNTPOFF"),{ BFD_RELOC_386_TLS_GOTIE,
9990 _dummy_first_bfd_reloc_code_real },
40fb9820 9991 OPERAND_TYPE_NONE },
cff8d58a
L
9992 { STRING_COMMA_LEN ("INDNTPOFF"),{ BFD_RELOC_386_TLS_IE,
9993 _dummy_first_bfd_reloc_code_real },
40fb9820 9994 OPERAND_TYPE_NONE },
cff8d58a
L
9995 { STRING_COMMA_LEN ("GOT"), { BFD_RELOC_386_GOT32,
9996 BFD_RELOC_X86_64_GOT32 },
40fb9820 9997 OPERAND_TYPE_IMM32_32S_64_DISP32 },
cff8d58a
L
9998 { STRING_COMMA_LEN ("TLSDESC"), { BFD_RELOC_386_TLS_GOTDESC,
9999 BFD_RELOC_X86_64_GOTPC32_TLSDESC },
40fb9820 10000 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
10001 { STRING_COMMA_LEN ("TLSCALL"), { BFD_RELOC_386_TLS_DESC_CALL,
10002 BFD_RELOC_X86_64_TLSDESC_CALL },
40fb9820 10003 OPERAND_TYPE_IMM32_32S_DISP32 },
f3c180ae
AM
10004 };
10005 char *cp;
10006 unsigned int j;
10007
d382c579 10008#if defined (OBJ_MAYBE_ELF)
718ddfc0
JB
10009 if (!IS_ELF)
10010 return NULL;
d382c579 10011#endif
718ddfc0 10012
f3c180ae 10013 for (cp = input_line_pointer; *cp != '@'; cp++)
67c11a9b 10014 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
f3c180ae
AM
10015 return NULL;
10016
47465058 10017 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
f3c180ae 10018 {
cff8d58a 10019 int len = gotrel[j].len;
28f81592 10020 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
f3c180ae 10021 {
4fa24527 10022 if (gotrel[j].rel[object_64bit] != 0)
f3c180ae 10023 {
28f81592
AM
10024 int first, second;
10025 char *tmpbuf, *past_reloc;
f3c180ae 10026
91d6fa6a 10027 *rel = gotrel[j].rel[object_64bit];
f3c180ae 10028
3956db08
JB
10029 if (types)
10030 {
10031 if (flag_code != CODE_64BIT)
40fb9820
L
10032 {
10033 types->bitfield.imm32 = 1;
10034 types->bitfield.disp32 = 1;
10035 }
3956db08
JB
10036 else
10037 *types = gotrel[j].types64;
10038 }
10039
8fd4256d 10040 if (j != 0 && GOT_symbol == NULL)
f3c180ae
AM
10041 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
10042
28f81592 10043 /* The length of the first part of our input line. */
f3c180ae 10044 first = cp - input_line_pointer;
28f81592
AM
10045
10046 /* The second part goes from after the reloc token until
67c11a9b 10047 (and including) an end_of_line char or comma. */
28f81592 10048 past_reloc = cp + 1 + len;
67c11a9b
AM
10049 cp = past_reloc;
10050 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
10051 ++cp;
10052 second = cp + 1 - past_reloc;
28f81592
AM
10053
10054 /* Allocate and copy string. The trailing NUL shouldn't
10055 be necessary, but be safe. */
add39d23 10056 tmpbuf = XNEWVEC (char, first + second + 2);
f3c180ae 10057 memcpy (tmpbuf, input_line_pointer, first);
0787a12d
AM
10058 if (second != 0 && *past_reloc != ' ')
10059 /* Replace the relocation token with ' ', so that
10060 errors like foo@GOTOFF1 will be detected. */
10061 tmpbuf[first++] = ' ';
af89796a
L
10062 else
10063 /* Increment length by 1 if the relocation token is
10064 removed. */
10065 len++;
10066 if (adjust)
10067 *adjust = len;
0787a12d
AM
10068 memcpy (tmpbuf + first, past_reloc, second);
10069 tmpbuf[first + second] = '\0';
f3c180ae
AM
10070 return tmpbuf;
10071 }
10072
4fa24527
JB
10073 as_bad (_("@%s reloc is not supported with %d-bit output format"),
10074 gotrel[j].str, 1 << (5 + object_64bit));
f3c180ae
AM
10075 return NULL;
10076 }
10077 }
10078
10079 /* Might be a symbol version string. Don't as_bad here. */
10080 return NULL;
10081}
4e4f7c87 10082#endif
f3c180ae 10083
a988325c
NC
10084#ifdef TE_PE
10085#ifdef lex_got
10086#undef lex_got
10087#endif
10088/* Parse operands of the form
10089 <symbol>@SECREL32+<nnn>
10090
10091 If we find one, set up the correct relocation in RELOC and copy the
10092 input string, minus the `@SECREL32' into a malloc'd buffer for
10093 parsing by the calling routine. Return this buffer, and if ADJUST
10094 is non-null set it to the length of the string we removed from the
34bca508
L
10095 input line. Otherwise return NULL.
10096
a988325c
NC
10097 This function is copied from the ELF version above adjusted for PE targets. */
10098
10099static char *
10100lex_got (enum bfd_reloc_code_real *rel ATTRIBUTE_UNUSED,
10101 int *adjust ATTRIBUTE_UNUSED,
d258b828 10102 i386_operand_type *types)
a988325c
NC
10103{
10104 static const struct
10105 {
10106 const char *str;
10107 int len;
10108 const enum bfd_reloc_code_real rel[2];
10109 const i386_operand_type types64;
10110 }
10111 gotrel[] =
10112 {
10113 { STRING_COMMA_LEN ("SECREL32"), { BFD_RELOC_32_SECREL,
10114 BFD_RELOC_32_SECREL },
10115 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
10116 };
10117
10118 char *cp;
10119 unsigned j;
10120
10121 for (cp = input_line_pointer; *cp != '@'; cp++)
10122 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
10123 return NULL;
10124
10125 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
10126 {
10127 int len = gotrel[j].len;
10128
10129 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
10130 {
10131 if (gotrel[j].rel[object_64bit] != 0)
10132 {
10133 int first, second;
10134 char *tmpbuf, *past_reloc;
10135
10136 *rel = gotrel[j].rel[object_64bit];
10137 if (adjust)
10138 *adjust = len;
10139
10140 if (types)
10141 {
10142 if (flag_code != CODE_64BIT)
10143 {
10144 types->bitfield.imm32 = 1;
10145 types->bitfield.disp32 = 1;
10146 }
10147 else
10148 *types = gotrel[j].types64;
10149 }
10150
10151 /* The length of the first part of our input line. */
10152 first = cp - input_line_pointer;
10153
10154 /* The second part goes from after the reloc token until
10155 (and including) an end_of_line char or comma. */
10156 past_reloc = cp + 1 + len;
10157 cp = past_reloc;
10158 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
10159 ++cp;
10160 second = cp + 1 - past_reloc;
10161
10162 /* Allocate and copy string. The trailing NUL shouldn't
10163 be necessary, but be safe. */
add39d23 10164 tmpbuf = XNEWVEC (char, first + second + 2);
a988325c
NC
10165 memcpy (tmpbuf, input_line_pointer, first);
10166 if (second != 0 && *past_reloc != ' ')
10167 /* Replace the relocation token with ' ', so that
10168 errors like foo@SECLREL321 will be detected. */
10169 tmpbuf[first++] = ' ';
10170 memcpy (tmpbuf + first, past_reloc, second);
10171 tmpbuf[first + second] = '\0';
10172 return tmpbuf;
10173 }
10174
10175 as_bad (_("@%s reloc is not supported with %d-bit output format"),
10176 gotrel[j].str, 1 << (5 + object_64bit));
10177 return NULL;
10178 }
10179 }
10180
10181 /* Might be a symbol version string. Don't as_bad here. */
10182 return NULL;
10183}
10184
10185#endif /* TE_PE */
10186
62ebcb5c 10187bfd_reloc_code_real_type
e3bb37b5 10188x86_cons (expressionS *exp, int size)
f3c180ae 10189{
62ebcb5c
AM
10190 bfd_reloc_code_real_type got_reloc = NO_RELOC;
10191
ee86248c
JB
10192 intel_syntax = -intel_syntax;
10193
3c7b9c2c 10194 exp->X_md = 0;
4fa24527 10195 if (size == 4 || (object_64bit && size == 8))
f3c180ae
AM
10196 {
10197 /* Handle @GOTOFF and the like in an expression. */
10198 char *save;
10199 char *gotfree_input_line;
4a57f2cf 10200 int adjust = 0;
f3c180ae
AM
10201
10202 save = input_line_pointer;
d258b828 10203 gotfree_input_line = lex_got (&got_reloc, &adjust, NULL);
f3c180ae
AM
10204 if (gotfree_input_line)
10205 input_line_pointer = gotfree_input_line;
10206
10207 expression (exp);
10208
10209 if (gotfree_input_line)
10210 {
10211 /* expression () has merrily parsed up to the end of line,
10212 or a comma - in the wrong buffer. Transfer how far
10213 input_line_pointer has moved to the right buffer. */
10214 input_line_pointer = (save
10215 + (input_line_pointer - gotfree_input_line)
10216 + adjust);
10217 free (gotfree_input_line);
3992d3b7
AM
10218 if (exp->X_op == O_constant
10219 || exp->X_op == O_absent
10220 || exp->X_op == O_illegal
0398aac5 10221 || exp->X_op == O_register
3992d3b7
AM
10222 || exp->X_op == O_big)
10223 {
10224 char c = *input_line_pointer;
10225 *input_line_pointer = 0;
10226 as_bad (_("missing or invalid expression `%s'"), save);
10227 *input_line_pointer = c;
10228 }
b9519cfe
L
10229 else if ((got_reloc == BFD_RELOC_386_PLT32
10230 || got_reloc == BFD_RELOC_X86_64_PLT32)
10231 && exp->X_op != O_symbol)
10232 {
10233 char c = *input_line_pointer;
10234 *input_line_pointer = 0;
10235 as_bad (_("invalid PLT expression `%s'"), save);
10236 *input_line_pointer = c;
10237 }
f3c180ae
AM
10238 }
10239 }
10240 else
10241 expression (exp);
ee86248c
JB
10242
10243 intel_syntax = -intel_syntax;
10244
10245 if (intel_syntax)
10246 i386_intel_simplify (exp);
62ebcb5c
AM
10247
10248 return got_reloc;
f3c180ae 10249}
f3c180ae 10250
9f32dd5b
L
10251static void
10252signed_cons (int size)
6482c264 10253{
d182319b
JB
10254 if (flag_code == CODE_64BIT)
10255 cons_sign = 1;
10256 cons (size);
10257 cons_sign = -1;
6482c264
NC
10258}
10259
d182319b 10260#ifdef TE_PE
6482c264 10261static void
7016a5d5 10262pe_directive_secrel (int dummy ATTRIBUTE_UNUSED)
6482c264
NC
10263{
10264 expressionS exp;
10265
10266 do
10267 {
10268 expression (&exp);
10269 if (exp.X_op == O_symbol)
10270 exp.X_op = O_secrel;
10271
10272 emit_expr (&exp, 4);
10273 }
10274 while (*input_line_pointer++ == ',');
10275
10276 input_line_pointer--;
10277 demand_empty_rest_of_line ();
10278}
6482c264
NC
10279#endif
10280
43234a1e
L
10281/* Handle Vector operations. */
10282
10283static char *
10284check_VecOperations (char *op_string, char *op_end)
10285{
10286 const reg_entry *mask;
10287 const char *saved;
10288 char *end_op;
10289
10290 while (*op_string
10291 && (op_end == NULL || op_string < op_end))
10292 {
10293 saved = op_string;
10294 if (*op_string == '{')
10295 {
10296 op_string++;
10297
10298 /* Check broadcasts. */
10299 if (strncmp (op_string, "1to", 3) == 0)
10300 {
10301 int bcst_type;
10302
10303 if (i.broadcast)
10304 goto duplicated_vec_op;
10305
10306 op_string += 3;
10307 if (*op_string == '8')
8e6e0792 10308 bcst_type = 8;
b28d1bda 10309 else if (*op_string == '4')
8e6e0792 10310 bcst_type = 4;
b28d1bda 10311 else if (*op_string == '2')
8e6e0792 10312 bcst_type = 2;
43234a1e
L
10313 else if (*op_string == '1'
10314 && *(op_string+1) == '6')
10315 {
8e6e0792 10316 bcst_type = 16;
43234a1e
L
10317 op_string++;
10318 }
10319 else
10320 {
10321 as_bad (_("Unsupported broadcast: `%s'"), saved);
10322 return NULL;
10323 }
10324 op_string++;
10325
10326 broadcast_op.type = bcst_type;
10327 broadcast_op.operand = this_operand;
1f75763a 10328 broadcast_op.bytes = 0;
43234a1e
L
10329 i.broadcast = &broadcast_op;
10330 }
10331 /* Check masking operation. */
10332 else if ((mask = parse_register (op_string, &end_op)) != NULL)
10333 {
8a6fb3f9
JB
10334 if (mask == &bad_reg)
10335 return NULL;
10336
43234a1e 10337 /* k0 can't be used for write mask. */
f74a6307 10338 if (mask->reg_type.bitfield.class != RegMask || !mask->reg_num)
43234a1e 10339 {
6d2cd6b2
JB
10340 as_bad (_("`%s%s' can't be used for write mask"),
10341 register_prefix, mask->reg_name);
43234a1e
L
10342 return NULL;
10343 }
10344
10345 if (!i.mask)
10346 {
10347 mask_op.mask = mask;
10348 mask_op.zeroing = 0;
10349 mask_op.operand = this_operand;
10350 i.mask = &mask_op;
10351 }
10352 else
10353 {
10354 if (i.mask->mask)
10355 goto duplicated_vec_op;
10356
10357 i.mask->mask = mask;
10358
10359 /* Only "{z}" is allowed here. No need to check
10360 zeroing mask explicitly. */
10361 if (i.mask->operand != this_operand)
10362 {
10363 as_bad (_("invalid write mask `%s'"), saved);
10364 return NULL;
10365 }
10366 }
10367
10368 op_string = end_op;
10369 }
10370 /* Check zeroing-flag for masking operation. */
10371 else if (*op_string == 'z')
10372 {
10373 if (!i.mask)
10374 {
10375 mask_op.mask = NULL;
10376 mask_op.zeroing = 1;
10377 mask_op.operand = this_operand;
10378 i.mask = &mask_op;
10379 }
10380 else
10381 {
10382 if (i.mask->zeroing)
10383 {
10384 duplicated_vec_op:
10385 as_bad (_("duplicated `%s'"), saved);
10386 return NULL;
10387 }
10388
10389 i.mask->zeroing = 1;
10390
10391 /* Only "{%k}" is allowed here. No need to check mask
10392 register explicitly. */
10393 if (i.mask->operand != this_operand)
10394 {
10395 as_bad (_("invalid zeroing-masking `%s'"),
10396 saved);
10397 return NULL;
10398 }
10399 }
10400
10401 op_string++;
10402 }
10403 else
10404 goto unknown_vec_op;
10405
10406 if (*op_string != '}')
10407 {
10408 as_bad (_("missing `}' in `%s'"), saved);
10409 return NULL;
10410 }
10411 op_string++;
0ba3a731
L
10412
10413 /* Strip whitespace since the addition of pseudo prefixes
10414 changed how the scrubber treats '{'. */
10415 if (is_space_char (*op_string))
10416 ++op_string;
10417
43234a1e
L
10418 continue;
10419 }
10420 unknown_vec_op:
10421 /* We don't know this one. */
10422 as_bad (_("unknown vector operation: `%s'"), saved);
10423 return NULL;
10424 }
10425
6d2cd6b2
JB
10426 if (i.mask && i.mask->zeroing && !i.mask->mask)
10427 {
10428 as_bad (_("zeroing-masking only allowed with write mask"));
10429 return NULL;
10430 }
10431
43234a1e
L
10432 return op_string;
10433}
10434
252b5132 10435static int
70e41ade 10436i386_immediate (char *imm_start)
252b5132
RH
10437{
10438 char *save_input_line_pointer;
f3c180ae 10439 char *gotfree_input_line;
252b5132 10440 segT exp_seg = 0;
47926f60 10441 expressionS *exp;
40fb9820
L
10442 i386_operand_type types;
10443
0dfbf9d7 10444 operand_type_set (&types, ~0);
252b5132
RH
10445
10446 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
10447 {
31b2323c
L
10448 as_bad (_("at most %d immediate operands are allowed"),
10449 MAX_IMMEDIATE_OPERANDS);
252b5132
RH
10450 return 0;
10451 }
10452
10453 exp = &im_expressions[i.imm_operands++];
520dc8e8 10454 i.op[this_operand].imms = exp;
252b5132
RH
10455
10456 if (is_space_char (*imm_start))
10457 ++imm_start;
10458
10459 save_input_line_pointer = input_line_pointer;
10460 input_line_pointer = imm_start;
10461
d258b828 10462 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
10463 if (gotfree_input_line)
10464 input_line_pointer = gotfree_input_line;
252b5132
RH
10465
10466 exp_seg = expression (exp);
10467
83183c0c 10468 SKIP_WHITESPACE ();
43234a1e
L
10469
10470 /* Handle vector operations. */
10471 if (*input_line_pointer == '{')
10472 {
10473 input_line_pointer = check_VecOperations (input_line_pointer,
10474 NULL);
10475 if (input_line_pointer == NULL)
10476 return 0;
10477 }
10478
252b5132 10479 if (*input_line_pointer)
f3c180ae 10480 as_bad (_("junk `%s' after expression"), input_line_pointer);
252b5132
RH
10481
10482 input_line_pointer = save_input_line_pointer;
f3c180ae 10483 if (gotfree_input_line)
ee86248c
JB
10484 {
10485 free (gotfree_input_line);
10486
10487 if (exp->X_op == O_constant || exp->X_op == O_register)
10488 exp->X_op = O_illegal;
10489 }
10490
10491 return i386_finalize_immediate (exp_seg, exp, types, imm_start);
10492}
252b5132 10493
ee86248c
JB
10494static int
10495i386_finalize_immediate (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
10496 i386_operand_type types, const char *imm_start)
10497{
10498 if (exp->X_op == O_absent || exp->X_op == O_illegal || exp->X_op == O_big)
252b5132 10499 {
313c53d1
L
10500 if (imm_start)
10501 as_bad (_("missing or invalid immediate expression `%s'"),
10502 imm_start);
3992d3b7 10503 return 0;
252b5132 10504 }
3e73aa7c 10505 else if (exp->X_op == O_constant)
252b5132 10506 {
47926f60 10507 /* Size it properly later. */
40fb9820 10508 i.types[this_operand].bitfield.imm64 = 1;
13f864ae
L
10509 /* If not 64bit, sign extend val. */
10510 if (flag_code != CODE_64BIT
4eed87de
AM
10511 && (exp->X_add_number & ~(((addressT) 2 << 31) - 1)) == 0)
10512 exp->X_add_number
10513 = (exp->X_add_number ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
252b5132 10514 }
4c63da97 10515#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
f86103b7 10516 else if (OUTPUT_FLAVOR == bfd_target_aout_flavour
31312f95 10517 && exp_seg != absolute_section
47926f60 10518 && exp_seg != text_section
24eab124
AM
10519 && exp_seg != data_section
10520 && exp_seg != bss_section
10521 && exp_seg != undefined_section
f86103b7 10522 && !bfd_is_com_section (exp_seg))
252b5132 10523 {
d0b47220 10524 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
252b5132
RH
10525 return 0;
10526 }
10527#endif
a841bdf5 10528 else if (!intel_syntax && exp_seg == reg_section)
bb8f5920 10529 {
313c53d1
L
10530 if (imm_start)
10531 as_bad (_("illegal immediate register operand %s"), imm_start);
bb8f5920
L
10532 return 0;
10533 }
252b5132
RH
10534 else
10535 {
10536 /* This is an address. The size of the address will be
24eab124 10537 determined later, depending on destination register,
3e73aa7c 10538 suffix, or the default for the section. */
40fb9820
L
10539 i.types[this_operand].bitfield.imm8 = 1;
10540 i.types[this_operand].bitfield.imm16 = 1;
10541 i.types[this_operand].bitfield.imm32 = 1;
10542 i.types[this_operand].bitfield.imm32s = 1;
10543 i.types[this_operand].bitfield.imm64 = 1;
c6fb90c8
L
10544 i.types[this_operand] = operand_type_and (i.types[this_operand],
10545 types);
252b5132
RH
10546 }
10547
10548 return 1;
10549}
10550
551c1ca1 10551static char *
e3bb37b5 10552i386_scale (char *scale)
252b5132 10553{
551c1ca1
AM
10554 offsetT val;
10555 char *save = input_line_pointer;
252b5132 10556
551c1ca1
AM
10557 input_line_pointer = scale;
10558 val = get_absolute_expression ();
10559
10560 switch (val)
252b5132 10561 {
551c1ca1 10562 case 1:
252b5132
RH
10563 i.log2_scale_factor = 0;
10564 break;
551c1ca1 10565 case 2:
252b5132
RH
10566 i.log2_scale_factor = 1;
10567 break;
551c1ca1 10568 case 4:
252b5132
RH
10569 i.log2_scale_factor = 2;
10570 break;
551c1ca1 10571 case 8:
252b5132
RH
10572 i.log2_scale_factor = 3;
10573 break;
10574 default:
a724f0f4
JB
10575 {
10576 char sep = *input_line_pointer;
10577
10578 *input_line_pointer = '\0';
10579 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
10580 scale);
10581 *input_line_pointer = sep;
10582 input_line_pointer = save;
10583 return NULL;
10584 }
252b5132 10585 }
29b0f896 10586 if (i.log2_scale_factor != 0 && i.index_reg == 0)
252b5132
RH
10587 {
10588 as_warn (_("scale factor of %d without an index register"),
24eab124 10589 1 << i.log2_scale_factor);
252b5132 10590 i.log2_scale_factor = 0;
252b5132 10591 }
551c1ca1
AM
10592 scale = input_line_pointer;
10593 input_line_pointer = save;
10594 return scale;
252b5132
RH
10595}
10596
252b5132 10597static int
e3bb37b5 10598i386_displacement (char *disp_start, char *disp_end)
252b5132 10599{
29b0f896 10600 expressionS *exp;
252b5132
RH
10601 segT exp_seg = 0;
10602 char *save_input_line_pointer;
f3c180ae 10603 char *gotfree_input_line;
40fb9820
L
10604 int override;
10605 i386_operand_type bigdisp, types = anydisp;
3992d3b7 10606 int ret;
252b5132 10607
31b2323c
L
10608 if (i.disp_operands == MAX_MEMORY_OPERANDS)
10609 {
10610 as_bad (_("at most %d displacement operands are allowed"),
10611 MAX_MEMORY_OPERANDS);
10612 return 0;
10613 }
10614
0dfbf9d7 10615 operand_type_set (&bigdisp, 0);
6f2f06be 10616 if (i.jumpabsolute
48bcea9f 10617 || i.types[this_operand].bitfield.baseindex
0cfa3eb3
JB
10618 || (current_templates->start->opcode_modifier.jump != JUMP
10619 && current_templates->start->opcode_modifier.jump != JUMP_DWORD))
e05278af 10620 {
48bcea9f 10621 i386_addressing_mode ();
e05278af 10622 override = (i.prefix[ADDR_PREFIX] != 0);
40fb9820
L
10623 if (flag_code == CODE_64BIT)
10624 {
10625 if (!override)
10626 {
10627 bigdisp.bitfield.disp32s = 1;
10628 bigdisp.bitfield.disp64 = 1;
10629 }
48bcea9f
JB
10630 else
10631 bigdisp.bitfield.disp32 = 1;
40fb9820
L
10632 }
10633 else if ((flag_code == CODE_16BIT) ^ override)
40fb9820 10634 bigdisp.bitfield.disp16 = 1;
48bcea9f
JB
10635 else
10636 bigdisp.bitfield.disp32 = 1;
e05278af
JB
10637 }
10638 else
10639 {
376cd056
JB
10640 /* For PC-relative branches, the width of the displacement may be
10641 dependent upon data size, but is never dependent upon address size.
10642 Also make sure to not unintentionally match against a non-PC-relative
10643 branch template. */
10644 static templates aux_templates;
10645 const insn_template *t = current_templates->start;
10646 bfd_boolean has_intel64 = FALSE;
10647
10648 aux_templates.start = t;
10649 while (++t < current_templates->end)
10650 {
10651 if (t->opcode_modifier.jump
10652 != current_templates->start->opcode_modifier.jump)
10653 break;
4b5aaf5f 10654 if ((t->opcode_modifier.isa64 >= INTEL64))
376cd056
JB
10655 has_intel64 = TRUE;
10656 }
10657 if (t < current_templates->end)
10658 {
10659 aux_templates.end = t;
10660 current_templates = &aux_templates;
10661 }
10662
e05278af 10663 override = (i.prefix[DATA_PREFIX] != 0);
40fb9820
L
10664 if (flag_code == CODE_64BIT)
10665 {
376cd056
JB
10666 if ((override || i.suffix == WORD_MNEM_SUFFIX)
10667 && (!intel64 || !has_intel64))
40fb9820
L
10668 bigdisp.bitfield.disp16 = 1;
10669 else
48bcea9f 10670 bigdisp.bitfield.disp32s = 1;
40fb9820
L
10671 }
10672 else
e05278af
JB
10673 {
10674 if (!override)
10675 override = (i.suffix == (flag_code != CODE_16BIT
10676 ? WORD_MNEM_SUFFIX
10677 : LONG_MNEM_SUFFIX));
40fb9820
L
10678 bigdisp.bitfield.disp32 = 1;
10679 if ((flag_code == CODE_16BIT) ^ override)
10680 {
10681 bigdisp.bitfield.disp32 = 0;
10682 bigdisp.bitfield.disp16 = 1;
10683 }
e05278af 10684 }
e05278af 10685 }
c6fb90c8
L
10686 i.types[this_operand] = operand_type_or (i.types[this_operand],
10687 bigdisp);
252b5132
RH
10688
10689 exp = &disp_expressions[i.disp_operands];
520dc8e8 10690 i.op[this_operand].disps = exp;
252b5132
RH
10691 i.disp_operands++;
10692 save_input_line_pointer = input_line_pointer;
10693 input_line_pointer = disp_start;
10694 END_STRING_AND_SAVE (disp_end);
10695
10696#ifndef GCC_ASM_O_HACK
10697#define GCC_ASM_O_HACK 0
10698#endif
10699#if GCC_ASM_O_HACK
10700 END_STRING_AND_SAVE (disp_end + 1);
40fb9820 10701 if (i.types[this_operand].bitfield.baseIndex
24eab124 10702 && displacement_string_end[-1] == '+')
252b5132
RH
10703 {
10704 /* This hack is to avoid a warning when using the "o"
24eab124
AM
10705 constraint within gcc asm statements.
10706 For instance:
10707
10708 #define _set_tssldt_desc(n,addr,limit,type) \
10709 __asm__ __volatile__ ( \
10710 "movw %w2,%0\n\t" \
10711 "movw %w1,2+%0\n\t" \
10712 "rorl $16,%1\n\t" \
10713 "movb %b1,4+%0\n\t" \
10714 "movb %4,5+%0\n\t" \
10715 "movb $0,6+%0\n\t" \
10716 "movb %h1,7+%0\n\t" \
10717 "rorl $16,%1" \
10718 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
10719
10720 This works great except that the output assembler ends
10721 up looking a bit weird if it turns out that there is
10722 no offset. You end up producing code that looks like:
10723
10724 #APP
10725 movw $235,(%eax)
10726 movw %dx,2+(%eax)
10727 rorl $16,%edx
10728 movb %dl,4+(%eax)
10729 movb $137,5+(%eax)
10730 movb $0,6+(%eax)
10731 movb %dh,7+(%eax)
10732 rorl $16,%edx
10733 #NO_APP
10734
47926f60 10735 So here we provide the missing zero. */
24eab124
AM
10736
10737 *displacement_string_end = '0';
252b5132
RH
10738 }
10739#endif
d258b828 10740 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
10741 if (gotfree_input_line)
10742 input_line_pointer = gotfree_input_line;
252b5132 10743
24eab124 10744 exp_seg = expression (exp);
252b5132 10745
636c26b0
AM
10746 SKIP_WHITESPACE ();
10747 if (*input_line_pointer)
10748 as_bad (_("junk `%s' after expression"), input_line_pointer);
10749#if GCC_ASM_O_HACK
10750 RESTORE_END_STRING (disp_end + 1);
10751#endif
636c26b0 10752 input_line_pointer = save_input_line_pointer;
636c26b0 10753 if (gotfree_input_line)
ee86248c
JB
10754 {
10755 free (gotfree_input_line);
10756
10757 if (exp->X_op == O_constant || exp->X_op == O_register)
10758 exp->X_op = O_illegal;
10759 }
10760
10761 ret = i386_finalize_displacement (exp_seg, exp, types, disp_start);
10762
10763 RESTORE_END_STRING (disp_end);
10764
10765 return ret;
10766}
10767
10768static int
10769i386_finalize_displacement (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
10770 i386_operand_type types, const char *disp_start)
10771{
10772 i386_operand_type bigdisp;
10773 int ret = 1;
636c26b0 10774
24eab124
AM
10775 /* We do this to make sure that the section symbol is in
10776 the symbol table. We will ultimately change the relocation
47926f60 10777 to be relative to the beginning of the section. */
1ae12ab7 10778 if (i.reloc[this_operand] == BFD_RELOC_386_GOTOFF
d6ab8113
JB
10779 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL
10780 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
24eab124 10781 {
636c26b0 10782 if (exp->X_op != O_symbol)
3992d3b7 10783 goto inv_disp;
636c26b0 10784
e5cb08ac 10785 if (S_IS_LOCAL (exp->X_add_symbol)
c64efb4b
L
10786 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section
10787 && S_GET_SEGMENT (exp->X_add_symbol) != expr_section)
24eab124 10788 section_symbol (S_GET_SEGMENT (exp->X_add_symbol));
24eab124
AM
10789 exp->X_op = O_subtract;
10790 exp->X_op_symbol = GOT_symbol;
1ae12ab7 10791 if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL)
29b0f896 10792 i.reloc[this_operand] = BFD_RELOC_32_PCREL;
d6ab8113
JB
10793 else if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
10794 i.reloc[this_operand] = BFD_RELOC_64;
23df1078 10795 else
29b0f896 10796 i.reloc[this_operand] = BFD_RELOC_32;
24eab124 10797 }
252b5132 10798
3992d3b7
AM
10799 else if (exp->X_op == O_absent
10800 || exp->X_op == O_illegal
ee86248c 10801 || exp->X_op == O_big)
2daf4fd8 10802 {
3992d3b7
AM
10803 inv_disp:
10804 as_bad (_("missing or invalid displacement expression `%s'"),
2daf4fd8 10805 disp_start);
3992d3b7 10806 ret = 0;
2daf4fd8
AM
10807 }
10808
0e1147d9
L
10809 else if (flag_code == CODE_64BIT
10810 && !i.prefix[ADDR_PREFIX]
10811 && exp->X_op == O_constant)
10812 {
10813 /* Since displacement is signed extended to 64bit, don't allow
10814 disp32 and turn off disp32s if they are out of range. */
10815 i.types[this_operand].bitfield.disp32 = 0;
10816 if (!fits_in_signed_long (exp->X_add_number))
10817 {
10818 i.types[this_operand].bitfield.disp32s = 0;
10819 if (i.types[this_operand].bitfield.baseindex)
10820 {
10821 as_bad (_("0x%lx out range of signed 32bit displacement"),
10822 (long) exp->X_add_number);
10823 ret = 0;
10824 }
10825 }
10826 }
10827
4c63da97 10828#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
3992d3b7
AM
10829 else if (exp->X_op != O_constant
10830 && OUTPUT_FLAVOR == bfd_target_aout_flavour
10831 && exp_seg != absolute_section
10832 && exp_seg != text_section
10833 && exp_seg != data_section
10834 && exp_seg != bss_section
10835 && exp_seg != undefined_section
10836 && !bfd_is_com_section (exp_seg))
24eab124 10837 {
d0b47220 10838 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
3992d3b7 10839 ret = 0;
24eab124 10840 }
252b5132 10841#endif
3956db08 10842
48bcea9f
JB
10843 if (current_templates->start->opcode_modifier.jump == JUMP_BYTE
10844 /* Constants get taken care of by optimize_disp(). */
10845 && exp->X_op != O_constant)
10846 i.types[this_operand].bitfield.disp8 = 1;
10847
40fb9820
L
10848 /* Check if this is a displacement only operand. */
10849 bigdisp = i.types[this_operand];
10850 bigdisp.bitfield.disp8 = 0;
10851 bigdisp.bitfield.disp16 = 0;
10852 bigdisp.bitfield.disp32 = 0;
10853 bigdisp.bitfield.disp32s = 0;
10854 bigdisp.bitfield.disp64 = 0;
0dfbf9d7 10855 if (operand_type_all_zero (&bigdisp))
c6fb90c8
L
10856 i.types[this_operand] = operand_type_and (i.types[this_operand],
10857 types);
3956db08 10858
3992d3b7 10859 return ret;
252b5132
RH
10860}
10861
2abc2bec
JB
10862/* Return the active addressing mode, taking address override and
10863 registers forming the address into consideration. Update the
10864 address override prefix if necessary. */
47926f60 10865
2abc2bec
JB
10866static enum flag_code
10867i386_addressing_mode (void)
252b5132 10868{
be05d201
L
10869 enum flag_code addr_mode;
10870
10871 if (i.prefix[ADDR_PREFIX])
10872 addr_mode = flag_code == CODE_32BIT ? CODE_16BIT : CODE_32BIT;
a23b33b3
JB
10873 else if (flag_code == CODE_16BIT
10874 && current_templates->start->cpu_flags.bitfield.cpumpx
10875 /* Avoid replacing the "16-bit addressing not allowed" diagnostic
10876 from md_assemble() by "is not a valid base/index expression"
10877 when there is a base and/or index. */
10878 && !i.types[this_operand].bitfield.baseindex)
10879 {
10880 /* MPX insn memory operands with neither base nor index must be forced
10881 to use 32-bit addressing in 16-bit mode. */
10882 addr_mode = CODE_32BIT;
10883 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
10884 ++i.prefixes;
10885 gas_assert (!i.types[this_operand].bitfield.disp16);
10886 gas_assert (!i.types[this_operand].bitfield.disp32);
10887 }
be05d201
L
10888 else
10889 {
10890 addr_mode = flag_code;
10891
24eab124 10892#if INFER_ADDR_PREFIX
be05d201
L
10893 if (i.mem_operands == 0)
10894 {
10895 /* Infer address prefix from the first memory operand. */
10896 const reg_entry *addr_reg = i.base_reg;
10897
10898 if (addr_reg == NULL)
10899 addr_reg = i.index_reg;
eecb386c 10900
be05d201
L
10901 if (addr_reg)
10902 {
e968fc9b 10903 if (addr_reg->reg_type.bitfield.dword)
be05d201
L
10904 addr_mode = CODE_32BIT;
10905 else if (flag_code != CODE_64BIT
dc821c5f 10906 && addr_reg->reg_type.bitfield.word)
be05d201
L
10907 addr_mode = CODE_16BIT;
10908
10909 if (addr_mode != flag_code)
10910 {
10911 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
10912 i.prefixes += 1;
10913 /* Change the size of any displacement too. At most one
10914 of Disp16 or Disp32 is set.
10915 FIXME. There doesn't seem to be any real need for
10916 separate Disp16 and Disp32 flags. The same goes for
10917 Imm16 and Imm32. Removing them would probably clean
10918 up the code quite a lot. */
10919 if (flag_code != CODE_64BIT
10920 && (i.types[this_operand].bitfield.disp16
10921 || i.types[this_operand].bitfield.disp32))
10922 i.types[this_operand]
10923 = operand_type_xor (i.types[this_operand], disp16_32);
10924 }
10925 }
10926 }
24eab124 10927#endif
be05d201
L
10928 }
10929
2abc2bec
JB
10930 return addr_mode;
10931}
10932
10933/* Make sure the memory operand we've been dealt is valid.
10934 Return 1 on success, 0 on a failure. */
10935
10936static int
10937i386_index_check (const char *operand_string)
10938{
10939 const char *kind = "base/index";
10940 enum flag_code addr_mode = i386_addressing_mode ();
10941
fc0763e6 10942 if (current_templates->start->opcode_modifier.isstring
c3949f43 10943 && !current_templates->start->cpu_flags.bitfield.cpupadlock
fc0763e6
JB
10944 && (current_templates->end[-1].opcode_modifier.isstring
10945 || i.mem_operands))
10946 {
10947 /* Memory operands of string insns are special in that they only allow
10948 a single register (rDI, rSI, or rBX) as their memory address. */
be05d201
L
10949 const reg_entry *expected_reg;
10950 static const char *di_si[][2] =
10951 {
10952 { "esi", "edi" },
10953 { "si", "di" },
10954 { "rsi", "rdi" }
10955 };
10956 static const char *bx[] = { "ebx", "bx", "rbx" };
fc0763e6
JB
10957
10958 kind = "string address";
10959
8325cc63 10960 if (current_templates->start->opcode_modifier.repprefixok)
fc0763e6 10961 {
51c8edf6
JB
10962 int es_op = current_templates->end[-1].opcode_modifier.isstring
10963 - IS_STRING_ES_OP0;
10964 int op = 0;
fc0763e6 10965
51c8edf6 10966 if (!current_templates->end[-1].operand_types[0].bitfield.baseindex
fc0763e6
JB
10967 || ((!i.mem_operands != !intel_syntax)
10968 && current_templates->end[-1].operand_types[1]
10969 .bitfield.baseindex))
51c8edf6 10970 op = 1;
629310ab 10971 expected_reg = (const reg_entry *)str_hash_find (reg_hash, di_si[addr_mode][op == es_op]);
fc0763e6
JB
10972 }
10973 else
629310ab 10974 expected_reg = (const reg_entry *)str_hash_find (reg_hash, bx[addr_mode]);
fc0763e6 10975
be05d201
L
10976 if (i.base_reg != expected_reg
10977 || i.index_reg
fc0763e6 10978 || operand_type_check (i.types[this_operand], disp))
fc0763e6 10979 {
be05d201
L
10980 /* The second memory operand must have the same size as
10981 the first one. */
10982 if (i.mem_operands
10983 && i.base_reg
10984 && !((addr_mode == CODE_64BIT
dc821c5f 10985 && i.base_reg->reg_type.bitfield.qword)
be05d201 10986 || (addr_mode == CODE_32BIT
dc821c5f
JB
10987 ? i.base_reg->reg_type.bitfield.dword
10988 : i.base_reg->reg_type.bitfield.word)))
be05d201
L
10989 goto bad_address;
10990
fc0763e6
JB
10991 as_warn (_("`%s' is not valid here (expected `%c%s%s%c')"),
10992 operand_string,
10993 intel_syntax ? '[' : '(',
10994 register_prefix,
be05d201 10995 expected_reg->reg_name,
fc0763e6 10996 intel_syntax ? ']' : ')');
be05d201 10997 return 1;
fc0763e6 10998 }
be05d201
L
10999 else
11000 return 1;
11001
dc1e8a47 11002 bad_address:
be05d201
L
11003 as_bad (_("`%s' is not a valid %s expression"),
11004 operand_string, kind);
11005 return 0;
3e73aa7c
JH
11006 }
11007 else
11008 {
be05d201
L
11009 if (addr_mode != CODE_16BIT)
11010 {
11011 /* 32-bit/64-bit checks. */
41eb8e88
L
11012 if (i.disp_encoding == disp_encoding_16bit)
11013 {
11014 bad_disp:
11015 as_bad (_("invalid `%s' prefix"),
11016 addr_mode == CODE_16BIT ? "{disp32}" : "{disp16}");
11017 return 0;
11018 }
11019
be05d201 11020 if ((i.base_reg
e968fc9b
JB
11021 && ((addr_mode == CODE_64BIT
11022 ? !i.base_reg->reg_type.bitfield.qword
11023 : !i.base_reg->reg_type.bitfield.dword)
11024 || (i.index_reg && i.base_reg->reg_num == RegIP)
11025 || i.base_reg->reg_num == RegIZ))
be05d201 11026 || (i.index_reg
1b54b8d7
JB
11027 && !i.index_reg->reg_type.bitfield.xmmword
11028 && !i.index_reg->reg_type.bitfield.ymmword
11029 && !i.index_reg->reg_type.bitfield.zmmword
be05d201 11030 && ((addr_mode == CODE_64BIT
e968fc9b
JB
11031 ? !i.index_reg->reg_type.bitfield.qword
11032 : !i.index_reg->reg_type.bitfield.dword)
be05d201
L
11033 || !i.index_reg->reg_type.bitfield.baseindex)))
11034 goto bad_address;
8178be5b 11035
260cd341 11036 /* bndmk, bndldx, bndstx and mandatory non-vector SIB have special restrictions. */
8178be5b 11037 if (current_templates->start->base_opcode == 0xf30f1b
260cd341
LC
11038 || (current_templates->start->base_opcode & ~1) == 0x0f1a
11039 || current_templates->start->opcode_modifier.sib == SIBMEM)
8178be5b
JB
11040 {
11041 /* They cannot use RIP-relative addressing. */
e968fc9b 11042 if (i.base_reg && i.base_reg->reg_num == RegIP)
8178be5b
JB
11043 {
11044 as_bad (_("`%s' cannot be used here"), operand_string);
11045 return 0;
11046 }
11047
11048 /* bndldx and bndstx ignore their scale factor. */
260cd341 11049 if ((current_templates->start->base_opcode & ~1) == 0x0f1a
8178be5b
JB
11050 && i.log2_scale_factor)
11051 as_warn (_("register scaling is being ignored here"));
11052 }
be05d201
L
11053 }
11054 else
3e73aa7c 11055 {
be05d201 11056 /* 16-bit checks. */
41eb8e88
L
11057 if (i.disp_encoding == disp_encoding_32bit)
11058 goto bad_disp;
11059
3e73aa7c 11060 if ((i.base_reg
dc821c5f 11061 && (!i.base_reg->reg_type.bitfield.word
40fb9820 11062 || !i.base_reg->reg_type.bitfield.baseindex))
3e73aa7c 11063 || (i.index_reg
dc821c5f 11064 && (!i.index_reg->reg_type.bitfield.word
40fb9820 11065 || !i.index_reg->reg_type.bitfield.baseindex
29b0f896
AM
11066 || !(i.base_reg
11067 && i.base_reg->reg_num < 6
11068 && i.index_reg->reg_num >= 6
11069 && i.log2_scale_factor == 0))))
be05d201 11070 goto bad_address;
3e73aa7c
JH
11071 }
11072 }
be05d201 11073 return 1;
24eab124 11074}
252b5132 11075
43234a1e
L
11076/* Handle vector immediates. */
11077
11078static int
11079RC_SAE_immediate (const char *imm_start)
11080{
11081 unsigned int match_found, j;
11082 const char *pstr = imm_start;
11083 expressionS *exp;
11084
11085 if (*pstr != '{')
11086 return 0;
11087
11088 pstr++;
11089 match_found = 0;
11090 for (j = 0; j < ARRAY_SIZE (RC_NamesTable); j++)
11091 {
11092 if (!strncmp (pstr, RC_NamesTable[j].name, RC_NamesTable[j].len))
11093 {
11094 if (!i.rounding)
11095 {
11096 rc_op.type = RC_NamesTable[j].type;
11097 rc_op.operand = this_operand;
11098 i.rounding = &rc_op;
11099 }
11100 else
11101 {
11102 as_bad (_("duplicated `%s'"), imm_start);
11103 return 0;
11104 }
11105 pstr += RC_NamesTable[j].len;
11106 match_found = 1;
11107 break;
11108 }
11109 }
11110 if (!match_found)
11111 return 0;
11112
11113 if (*pstr++ != '}')
11114 {
11115 as_bad (_("Missing '}': '%s'"), imm_start);
11116 return 0;
11117 }
11118 /* RC/SAE immediate string should contain nothing more. */;
11119 if (*pstr != 0)
11120 {
11121 as_bad (_("Junk after '}': '%s'"), imm_start);
11122 return 0;
11123 }
11124
11125 exp = &im_expressions[i.imm_operands++];
11126 i.op[this_operand].imms = exp;
11127
11128 exp->X_op = O_constant;
11129 exp->X_add_number = 0;
11130 exp->X_add_symbol = (symbolS *) 0;
11131 exp->X_op_symbol = (symbolS *) 0;
11132
11133 i.types[this_operand].bitfield.imm8 = 1;
11134 return 1;
11135}
11136
8325cc63
JB
11137/* Only string instructions can have a second memory operand, so
11138 reduce current_templates to just those if it contains any. */
11139static int
11140maybe_adjust_templates (void)
11141{
11142 const insn_template *t;
11143
11144 gas_assert (i.mem_operands == 1);
11145
11146 for (t = current_templates->start; t < current_templates->end; ++t)
11147 if (t->opcode_modifier.isstring)
11148 break;
11149
11150 if (t < current_templates->end)
11151 {
11152 static templates aux_templates;
11153 bfd_boolean recheck;
11154
11155 aux_templates.start = t;
11156 for (; t < current_templates->end; ++t)
11157 if (!t->opcode_modifier.isstring)
11158 break;
11159 aux_templates.end = t;
11160
11161 /* Determine whether to re-check the first memory operand. */
11162 recheck = (aux_templates.start != current_templates->start
11163 || t != current_templates->end);
11164
11165 current_templates = &aux_templates;
11166
11167 if (recheck)
11168 {
11169 i.mem_operands = 0;
11170 if (i.memop1_string != NULL
11171 && i386_index_check (i.memop1_string) == 0)
11172 return 0;
11173 i.mem_operands = 1;
11174 }
11175 }
11176
11177 return 1;
11178}
11179
fc0763e6 11180/* Parse OPERAND_STRING into the i386_insn structure I. Returns zero
47926f60 11181 on error. */
252b5132 11182
252b5132 11183static int
a7619375 11184i386_att_operand (char *operand_string)
252b5132 11185{
af6bdddf
AM
11186 const reg_entry *r;
11187 char *end_op;
24eab124 11188 char *op_string = operand_string;
252b5132 11189
24eab124 11190 if (is_space_char (*op_string))
252b5132
RH
11191 ++op_string;
11192
24eab124 11193 /* We check for an absolute prefix (differentiating,
47926f60 11194 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
24eab124
AM
11195 if (*op_string == ABSOLUTE_PREFIX)
11196 {
11197 ++op_string;
11198 if (is_space_char (*op_string))
11199 ++op_string;
6f2f06be 11200 i.jumpabsolute = TRUE;
24eab124 11201 }
252b5132 11202
47926f60 11203 /* Check if operand is a register. */
4d1bb795 11204 if ((r = parse_register (op_string, &end_op)) != NULL)
24eab124 11205 {
40fb9820
L
11206 i386_operand_type temp;
11207
8a6fb3f9
JB
11208 if (r == &bad_reg)
11209 return 0;
11210
24eab124
AM
11211 /* Check for a segment override by searching for ':' after a
11212 segment register. */
11213 op_string = end_op;
11214 if (is_space_char (*op_string))
11215 ++op_string;
00cee14f 11216 if (*op_string == ':' && r->reg_type.bitfield.class == SReg)
24eab124
AM
11217 {
11218 switch (r->reg_num)
11219 {
11220 case 0:
11221 i.seg[i.mem_operands] = &es;
11222 break;
11223 case 1:
11224 i.seg[i.mem_operands] = &cs;
11225 break;
11226 case 2:
11227 i.seg[i.mem_operands] = &ss;
11228 break;
11229 case 3:
11230 i.seg[i.mem_operands] = &ds;
11231 break;
11232 case 4:
11233 i.seg[i.mem_operands] = &fs;
11234 break;
11235 case 5:
11236 i.seg[i.mem_operands] = &gs;
11237 break;
11238 }
252b5132 11239
24eab124 11240 /* Skip the ':' and whitespace. */
252b5132
RH
11241 ++op_string;
11242 if (is_space_char (*op_string))
24eab124 11243 ++op_string;
252b5132 11244
24eab124
AM
11245 if (!is_digit_char (*op_string)
11246 && !is_identifier_char (*op_string)
11247 && *op_string != '('
11248 && *op_string != ABSOLUTE_PREFIX)
11249 {
11250 as_bad (_("bad memory operand `%s'"), op_string);
11251 return 0;
11252 }
47926f60 11253 /* Handle case of %es:*foo. */
24eab124
AM
11254 if (*op_string == ABSOLUTE_PREFIX)
11255 {
11256 ++op_string;
11257 if (is_space_char (*op_string))
11258 ++op_string;
6f2f06be 11259 i.jumpabsolute = TRUE;
24eab124
AM
11260 }
11261 goto do_memory_reference;
11262 }
43234a1e
L
11263
11264 /* Handle vector operations. */
11265 if (*op_string == '{')
11266 {
11267 op_string = check_VecOperations (op_string, NULL);
11268 if (op_string == NULL)
11269 return 0;
11270 }
11271
24eab124
AM
11272 if (*op_string)
11273 {
d0b47220 11274 as_bad (_("junk `%s' after register"), op_string);
24eab124
AM
11275 return 0;
11276 }
40fb9820
L
11277 temp = r->reg_type;
11278 temp.bitfield.baseindex = 0;
c6fb90c8
L
11279 i.types[this_operand] = operand_type_or (i.types[this_operand],
11280 temp);
7d5e4556 11281 i.types[this_operand].bitfield.unspecified = 0;
520dc8e8 11282 i.op[this_operand].regs = r;
24eab124
AM
11283 i.reg_operands++;
11284 }
af6bdddf
AM
11285 else if (*op_string == REGISTER_PREFIX)
11286 {
11287 as_bad (_("bad register name `%s'"), op_string);
11288 return 0;
11289 }
24eab124 11290 else if (*op_string == IMMEDIATE_PREFIX)
ce8a8b2f 11291 {
24eab124 11292 ++op_string;
6f2f06be 11293 if (i.jumpabsolute)
24eab124 11294 {
d0b47220 11295 as_bad (_("immediate operand illegal with absolute jump"));
24eab124
AM
11296 return 0;
11297 }
11298 if (!i386_immediate (op_string))
11299 return 0;
11300 }
43234a1e
L
11301 else if (RC_SAE_immediate (operand_string))
11302 {
11303 /* If it is a RC or SAE immediate, do nothing. */
11304 ;
11305 }
24eab124
AM
11306 else if (is_digit_char (*op_string)
11307 || is_identifier_char (*op_string)
d02603dc 11308 || *op_string == '"'
e5cb08ac 11309 || *op_string == '(')
24eab124 11310 {
47926f60 11311 /* This is a memory reference of some sort. */
af6bdddf 11312 char *base_string;
252b5132 11313
47926f60 11314 /* Start and end of displacement string expression (if found). */
eecb386c
AM
11315 char *displacement_string_start;
11316 char *displacement_string_end;
43234a1e 11317 char *vop_start;
252b5132 11318
24eab124 11319 do_memory_reference:
8325cc63
JB
11320 if (i.mem_operands == 1 && !maybe_adjust_templates ())
11321 return 0;
24eab124 11322 if ((i.mem_operands == 1
40fb9820 11323 && !current_templates->start->opcode_modifier.isstring)
24eab124
AM
11324 || i.mem_operands == 2)
11325 {
11326 as_bad (_("too many memory references for `%s'"),
11327 current_templates->start->name);
11328 return 0;
11329 }
252b5132 11330
24eab124
AM
11331 /* Check for base index form. We detect the base index form by
11332 looking for an ')' at the end of the operand, searching
11333 for the '(' matching it, and finding a REGISTER_PREFIX or ','
11334 after the '('. */
af6bdddf 11335 base_string = op_string + strlen (op_string);
c3332e24 11336
43234a1e
L
11337 /* Handle vector operations. */
11338 vop_start = strchr (op_string, '{');
11339 if (vop_start && vop_start < base_string)
11340 {
11341 if (check_VecOperations (vop_start, base_string) == NULL)
11342 return 0;
11343 base_string = vop_start;
11344 }
11345
af6bdddf
AM
11346 --base_string;
11347 if (is_space_char (*base_string))
11348 --base_string;
252b5132 11349
47926f60 11350 /* If we only have a displacement, set-up for it to be parsed later. */
af6bdddf
AM
11351 displacement_string_start = op_string;
11352 displacement_string_end = base_string + 1;
252b5132 11353
24eab124
AM
11354 if (*base_string == ')')
11355 {
af6bdddf 11356 char *temp_string;
24eab124
AM
11357 unsigned int parens_balanced = 1;
11358 /* We've already checked that the number of left & right ()'s are
47926f60 11359 equal, so this loop will not be infinite. */
24eab124
AM
11360 do
11361 {
11362 base_string--;
11363 if (*base_string == ')')
11364 parens_balanced++;
11365 if (*base_string == '(')
11366 parens_balanced--;
11367 }
11368 while (parens_balanced);
c3332e24 11369
af6bdddf 11370 temp_string = base_string;
c3332e24 11371
24eab124 11372 /* Skip past '(' and whitespace. */
252b5132
RH
11373 ++base_string;
11374 if (is_space_char (*base_string))
24eab124 11375 ++base_string;
252b5132 11376
af6bdddf 11377 if (*base_string == ','
4eed87de
AM
11378 || ((i.base_reg = parse_register (base_string, &end_op))
11379 != NULL))
252b5132 11380 {
af6bdddf 11381 displacement_string_end = temp_string;
252b5132 11382
40fb9820 11383 i.types[this_operand].bitfield.baseindex = 1;
252b5132 11384
af6bdddf 11385 if (i.base_reg)
24eab124 11386 {
8a6fb3f9
JB
11387 if (i.base_reg == &bad_reg)
11388 return 0;
24eab124
AM
11389 base_string = end_op;
11390 if (is_space_char (*base_string))
11391 ++base_string;
af6bdddf
AM
11392 }
11393
11394 /* There may be an index reg or scale factor here. */
11395 if (*base_string == ',')
11396 {
11397 ++base_string;
11398 if (is_space_char (*base_string))
11399 ++base_string;
11400
4eed87de
AM
11401 if ((i.index_reg = parse_register (base_string, &end_op))
11402 != NULL)
24eab124 11403 {
8a6fb3f9
JB
11404 if (i.index_reg == &bad_reg)
11405 return 0;
af6bdddf 11406 base_string = end_op;
24eab124
AM
11407 if (is_space_char (*base_string))
11408 ++base_string;
af6bdddf
AM
11409 if (*base_string == ',')
11410 {
11411 ++base_string;
11412 if (is_space_char (*base_string))
11413 ++base_string;
11414 }
e5cb08ac 11415 else if (*base_string != ')')
af6bdddf 11416 {
4eed87de
AM
11417 as_bad (_("expecting `,' or `)' "
11418 "after index register in `%s'"),
af6bdddf
AM
11419 operand_string);
11420 return 0;
11421 }
24eab124 11422 }
af6bdddf 11423 else if (*base_string == REGISTER_PREFIX)
24eab124 11424 {
f76bf5e0
L
11425 end_op = strchr (base_string, ',');
11426 if (end_op)
11427 *end_op = '\0';
af6bdddf 11428 as_bad (_("bad register name `%s'"), base_string);
24eab124
AM
11429 return 0;
11430 }
252b5132 11431
47926f60 11432 /* Check for scale factor. */
551c1ca1 11433 if (*base_string != ')')
af6bdddf 11434 {
551c1ca1
AM
11435 char *end_scale = i386_scale (base_string);
11436
11437 if (!end_scale)
af6bdddf 11438 return 0;
24eab124 11439
551c1ca1 11440 base_string = end_scale;
af6bdddf
AM
11441 if (is_space_char (*base_string))
11442 ++base_string;
11443 if (*base_string != ')')
11444 {
4eed87de
AM
11445 as_bad (_("expecting `)' "
11446 "after scale factor in `%s'"),
af6bdddf
AM
11447 operand_string);
11448 return 0;
11449 }
11450 }
11451 else if (!i.index_reg)
24eab124 11452 {
4eed87de
AM
11453 as_bad (_("expecting index register or scale factor "
11454 "after `,'; got '%c'"),
af6bdddf 11455 *base_string);
24eab124
AM
11456 return 0;
11457 }
11458 }
af6bdddf 11459 else if (*base_string != ')')
24eab124 11460 {
4eed87de
AM
11461 as_bad (_("expecting `,' or `)' "
11462 "after base register in `%s'"),
af6bdddf 11463 operand_string);
24eab124
AM
11464 return 0;
11465 }
c3332e24 11466 }
af6bdddf 11467 else if (*base_string == REGISTER_PREFIX)
c3332e24 11468 {
f76bf5e0
L
11469 end_op = strchr (base_string, ',');
11470 if (end_op)
11471 *end_op = '\0';
af6bdddf 11472 as_bad (_("bad register name `%s'"), base_string);
24eab124 11473 return 0;
c3332e24 11474 }
24eab124
AM
11475 }
11476
11477 /* If there's an expression beginning the operand, parse it,
11478 assuming displacement_string_start and
11479 displacement_string_end are meaningful. */
11480 if (displacement_string_start != displacement_string_end)
11481 {
11482 if (!i386_displacement (displacement_string_start,
11483 displacement_string_end))
11484 return 0;
11485 }
11486
11487 /* Special case for (%dx) while doing input/output op. */
11488 if (i.base_reg
75e5731b
JB
11489 && i.base_reg->reg_type.bitfield.instance == RegD
11490 && i.base_reg->reg_type.bitfield.word
24eab124
AM
11491 && i.index_reg == 0
11492 && i.log2_scale_factor == 0
11493 && i.seg[i.mem_operands] == 0
40fb9820 11494 && !operand_type_check (i.types[this_operand], disp))
24eab124 11495 {
2fb5be8d 11496 i.types[this_operand] = i.base_reg->reg_type;
24eab124
AM
11497 return 1;
11498 }
11499
eecb386c
AM
11500 if (i386_index_check (operand_string) == 0)
11501 return 0;
c48dadc9 11502 i.flags[this_operand] |= Operand_Mem;
8325cc63
JB
11503 if (i.mem_operands == 0)
11504 i.memop1_string = xstrdup (operand_string);
24eab124
AM
11505 i.mem_operands++;
11506 }
11507 else
ce8a8b2f
AM
11508 {
11509 /* It's not a memory operand; argh! */
24eab124
AM
11510 as_bad (_("invalid char %s beginning operand %d `%s'"),
11511 output_invalid (*op_string),
11512 this_operand + 1,
11513 op_string);
11514 return 0;
11515 }
47926f60 11516 return 1; /* Normal return. */
252b5132
RH
11517}
11518\f
fa94de6b
RM
11519/* Calculate the maximum variable size (i.e., excluding fr_fix)
11520 that an rs_machine_dependent frag may reach. */
11521
11522unsigned int
11523i386_frag_max_var (fragS *frag)
11524{
11525 /* The only relaxable frags are for jumps.
11526 Unconditional jumps can grow by 4 bytes and others by 5 bytes. */
11527 gas_assert (frag->fr_type == rs_machine_dependent);
11528 return TYPE_FROM_RELAX_STATE (frag->fr_subtype) == UNCOND_JUMP ? 4 : 5;
11529}
11530
b084df0b
L
11531#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11532static int
8dcea932 11533elf_symbol_resolved_in_segment_p (symbolS *fr_symbol, offsetT fr_var)
b084df0b
L
11534{
11535 /* STT_GNU_IFUNC symbol must go through PLT. */
11536 if ((symbol_get_bfdsym (fr_symbol)->flags
11537 & BSF_GNU_INDIRECT_FUNCTION) != 0)
11538 return 0;
11539
11540 if (!S_IS_EXTERNAL (fr_symbol))
11541 /* Symbol may be weak or local. */
11542 return !S_IS_WEAK (fr_symbol);
11543
8dcea932
L
11544 /* Global symbols with non-default visibility can't be preempted. */
11545 if (ELF_ST_VISIBILITY (S_GET_OTHER (fr_symbol)) != STV_DEFAULT)
11546 return 1;
11547
11548 if (fr_var != NO_RELOC)
11549 switch ((enum bfd_reloc_code_real) fr_var)
11550 {
11551 case BFD_RELOC_386_PLT32:
11552 case BFD_RELOC_X86_64_PLT32:
33eaf5de 11553 /* Symbol with PLT relocation may be preempted. */
8dcea932
L
11554 return 0;
11555 default:
11556 abort ();
11557 }
11558
b084df0b
L
11559 /* Global symbols with default visibility in a shared library may be
11560 preempted by another definition. */
8dcea932 11561 return !shared;
b084df0b
L
11562}
11563#endif
11564
79d72f45
HL
11565/* Table 3-2. Macro-Fusible Instructions in Haswell Microarchitecture
11566 Note also work for Skylake and Cascadelake.
11567---------------------------------------------------------------------
11568| JCC | ADD/SUB/CMP | INC/DEC | TEST/AND |
11569| ------ | ----------- | ------- | -------- |
11570| Jo | N | N | Y |
11571| Jno | N | N | Y |
11572| Jc/Jb | Y | N | Y |
11573| Jae/Jnb | Y | N | Y |
11574| Je/Jz | Y | Y | Y |
11575| Jne/Jnz | Y | Y | Y |
11576| Jna/Jbe | Y | N | Y |
11577| Ja/Jnbe | Y | N | Y |
11578| Js | N | N | Y |
11579| Jns | N | N | Y |
11580| Jp/Jpe | N | N | Y |
11581| Jnp/Jpo | N | N | Y |
11582| Jl/Jnge | Y | Y | Y |
11583| Jge/Jnl | Y | Y | Y |
11584| Jle/Jng | Y | Y | Y |
11585| Jg/Jnle | Y | Y | Y |
11586--------------------------------------------------------------------- */
11587static int
11588i386_macro_fusible_p (enum mf_cmp_kind mf_cmp, enum mf_jcc_kind mf_jcc)
11589{
11590 if (mf_cmp == mf_cmp_alu_cmp)
11591 return ((mf_jcc >= mf_jcc_jc && mf_jcc <= mf_jcc_jna)
11592 || mf_jcc == mf_jcc_jl || mf_jcc == mf_jcc_jle);
11593 if (mf_cmp == mf_cmp_incdec)
11594 return (mf_jcc == mf_jcc_je || mf_jcc == mf_jcc_jl
11595 || mf_jcc == mf_jcc_jle);
11596 if (mf_cmp == mf_cmp_test_and)
11597 return 1;
11598 return 0;
11599}
11600
e379e5f3
L
11601/* Return the next non-empty frag. */
11602
11603static fragS *
11604i386_next_non_empty_frag (fragS *fragP)
11605{
11606 /* There may be a frag with a ".fill 0" when there is no room in
11607 the current frag for frag_grow in output_insn. */
11608 for (fragP = fragP->fr_next;
11609 (fragP != NULL
11610 && fragP->fr_type == rs_fill
11611 && fragP->fr_fix == 0);
11612 fragP = fragP->fr_next)
11613 ;
11614 return fragP;
11615}
11616
11617/* Return the next jcc frag after BRANCH_PADDING. */
11618
11619static fragS *
79d72f45 11620i386_next_fusible_jcc_frag (fragS *maybe_cmp_fragP, fragS *pad_fragP)
e379e5f3 11621{
79d72f45
HL
11622 fragS *branch_fragP;
11623 if (!pad_fragP)
e379e5f3
L
11624 return NULL;
11625
79d72f45
HL
11626 if (pad_fragP->fr_type == rs_machine_dependent
11627 && (TYPE_FROM_RELAX_STATE (pad_fragP->fr_subtype)
e379e5f3
L
11628 == BRANCH_PADDING))
11629 {
79d72f45
HL
11630 branch_fragP = i386_next_non_empty_frag (pad_fragP);
11631 if (branch_fragP->fr_type != rs_machine_dependent)
e379e5f3 11632 return NULL;
79d72f45
HL
11633 if (TYPE_FROM_RELAX_STATE (branch_fragP->fr_subtype) == COND_JUMP
11634 && i386_macro_fusible_p (maybe_cmp_fragP->tc_frag_data.mf_type,
11635 pad_fragP->tc_frag_data.mf_type))
11636 return branch_fragP;
e379e5f3
L
11637 }
11638
11639 return NULL;
11640}
11641
11642/* Classify BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING frags. */
11643
11644static void
11645i386_classify_machine_dependent_frag (fragS *fragP)
11646{
11647 fragS *cmp_fragP;
11648 fragS *pad_fragP;
11649 fragS *branch_fragP;
11650 fragS *next_fragP;
11651 unsigned int max_prefix_length;
11652
11653 if (fragP->tc_frag_data.classified)
11654 return;
11655
11656 /* First scan for BRANCH_PADDING and FUSED_JCC_PADDING. Convert
11657 FUSED_JCC_PADDING and merge BRANCH_PADDING. */
11658 for (next_fragP = fragP;
11659 next_fragP != NULL;
11660 next_fragP = next_fragP->fr_next)
11661 {
11662 next_fragP->tc_frag_data.classified = 1;
11663 if (next_fragP->fr_type == rs_machine_dependent)
11664 switch (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype))
11665 {
11666 case BRANCH_PADDING:
11667 /* The BRANCH_PADDING frag must be followed by a branch
11668 frag. */
11669 branch_fragP = i386_next_non_empty_frag (next_fragP);
11670 next_fragP->tc_frag_data.u.branch_fragP = branch_fragP;
11671 break;
11672 case FUSED_JCC_PADDING:
11673 /* Check if this is a fused jcc:
11674 FUSED_JCC_PADDING
11675 CMP like instruction
11676 BRANCH_PADDING
11677 COND_JUMP
11678 */
11679 cmp_fragP = i386_next_non_empty_frag (next_fragP);
11680 pad_fragP = i386_next_non_empty_frag (cmp_fragP);
79d72f45 11681 branch_fragP = i386_next_fusible_jcc_frag (next_fragP, pad_fragP);
e379e5f3
L
11682 if (branch_fragP)
11683 {
11684 /* The BRANCH_PADDING frag is merged with the
11685 FUSED_JCC_PADDING frag. */
11686 next_fragP->tc_frag_data.u.branch_fragP = branch_fragP;
11687 /* CMP like instruction size. */
11688 next_fragP->tc_frag_data.cmp_size = cmp_fragP->fr_fix;
11689 frag_wane (pad_fragP);
11690 /* Skip to branch_fragP. */
11691 next_fragP = branch_fragP;
11692 }
11693 else if (next_fragP->tc_frag_data.max_prefix_length)
11694 {
11695 /* Turn FUSED_JCC_PADDING into BRANCH_PREFIX if it isn't
11696 a fused jcc. */
11697 next_fragP->fr_subtype
11698 = ENCODE_RELAX_STATE (BRANCH_PREFIX, 0);
11699 next_fragP->tc_frag_data.max_bytes
11700 = next_fragP->tc_frag_data.max_prefix_length;
11701 /* This will be updated in the BRANCH_PREFIX scan. */
11702 next_fragP->tc_frag_data.max_prefix_length = 0;
11703 }
11704 else
11705 frag_wane (next_fragP);
11706 break;
11707 }
11708 }
11709
11710 /* Stop if there is no BRANCH_PREFIX. */
11711 if (!align_branch_prefix_size)
11712 return;
11713
11714 /* Scan for BRANCH_PREFIX. */
11715 for (; fragP != NULL; fragP = fragP->fr_next)
11716 {
11717 if (fragP->fr_type != rs_machine_dependent
11718 || (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
11719 != BRANCH_PREFIX))
11720 continue;
11721
11722 /* Count all BRANCH_PREFIX frags before BRANCH_PADDING and
11723 COND_JUMP_PREFIX. */
11724 max_prefix_length = 0;
11725 for (next_fragP = fragP;
11726 next_fragP != NULL;
11727 next_fragP = next_fragP->fr_next)
11728 {
11729 if (next_fragP->fr_type == rs_fill)
11730 /* Skip rs_fill frags. */
11731 continue;
11732 else if (next_fragP->fr_type != rs_machine_dependent)
11733 /* Stop for all other frags. */
11734 break;
11735
11736 /* rs_machine_dependent frags. */
11737 if (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11738 == BRANCH_PREFIX)
11739 {
11740 /* Count BRANCH_PREFIX frags. */
11741 if (max_prefix_length >= MAX_FUSED_JCC_PADDING_SIZE)
11742 {
11743 max_prefix_length = MAX_FUSED_JCC_PADDING_SIZE;
11744 frag_wane (next_fragP);
11745 }
11746 else
11747 max_prefix_length
11748 += next_fragP->tc_frag_data.max_bytes;
11749 }
11750 else if ((TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11751 == BRANCH_PADDING)
11752 || (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11753 == FUSED_JCC_PADDING))
11754 {
11755 /* Stop at BRANCH_PADDING and FUSED_JCC_PADDING. */
11756 fragP->tc_frag_data.u.padding_fragP = next_fragP;
11757 break;
11758 }
11759 else
11760 /* Stop for other rs_machine_dependent frags. */
11761 break;
11762 }
11763
11764 fragP->tc_frag_data.max_prefix_length = max_prefix_length;
11765
11766 /* Skip to the next frag. */
11767 fragP = next_fragP;
11768 }
11769}
11770
11771/* Compute padding size for
11772
11773 FUSED_JCC_PADDING
11774 CMP like instruction
11775 BRANCH_PADDING
11776 COND_JUMP/UNCOND_JUMP
11777
11778 or
11779
11780 BRANCH_PADDING
11781 COND_JUMP/UNCOND_JUMP
11782 */
11783
11784static int
11785i386_branch_padding_size (fragS *fragP, offsetT address)
11786{
11787 unsigned int offset, size, padding_size;
11788 fragS *branch_fragP = fragP->tc_frag_data.u.branch_fragP;
11789
11790 /* The start address of the BRANCH_PADDING or FUSED_JCC_PADDING frag. */
11791 if (!address)
11792 address = fragP->fr_address;
11793 address += fragP->fr_fix;
11794
11795 /* CMP like instrunction size. */
11796 size = fragP->tc_frag_data.cmp_size;
11797
11798 /* The base size of the branch frag. */
11799 size += branch_fragP->fr_fix;
11800
11801 /* Add opcode and displacement bytes for the rs_machine_dependent
11802 branch frag. */
11803 if (branch_fragP->fr_type == rs_machine_dependent)
11804 size += md_relax_table[branch_fragP->fr_subtype].rlx_length;
11805
11806 /* Check if branch is within boundary and doesn't end at the last
11807 byte. */
11808 offset = address & ((1U << align_branch_power) - 1);
11809 if ((offset + size) >= (1U << align_branch_power))
11810 /* Padding needed to avoid crossing boundary. */
11811 padding_size = (1U << align_branch_power) - offset;
11812 else
11813 /* No padding needed. */
11814 padding_size = 0;
11815
11816 /* The return value may be saved in tc_frag_data.length which is
11817 unsigned byte. */
11818 if (!fits_in_unsigned_byte (padding_size))
11819 abort ();
11820
11821 return padding_size;
11822}
11823
11824/* i386_generic_table_relax_frag()
11825
11826 Handle BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING frags to
11827 grow/shrink padding to align branch frags. Hand others to
11828 relax_frag(). */
11829
11830long
11831i386_generic_table_relax_frag (segT segment, fragS *fragP, long stretch)
11832{
11833 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
11834 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
11835 {
11836 long padding_size = i386_branch_padding_size (fragP, 0);
11837 long grow = padding_size - fragP->tc_frag_data.length;
11838
11839 /* When the BRANCH_PREFIX frag is used, the computed address
11840 must match the actual address and there should be no padding. */
11841 if (fragP->tc_frag_data.padding_address
11842 && (fragP->tc_frag_data.padding_address != fragP->fr_address
11843 || padding_size))
11844 abort ();
11845
11846 /* Update the padding size. */
11847 if (grow)
11848 fragP->tc_frag_data.length = padding_size;
11849
11850 return grow;
11851 }
11852 else if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
11853 {
11854 fragS *padding_fragP, *next_fragP;
11855 long padding_size, left_size, last_size;
11856
11857 padding_fragP = fragP->tc_frag_data.u.padding_fragP;
11858 if (!padding_fragP)
11859 /* Use the padding set by the leading BRANCH_PREFIX frag. */
11860 return (fragP->tc_frag_data.length
11861 - fragP->tc_frag_data.last_length);
11862
11863 /* Compute the relative address of the padding frag in the very
11864 first time where the BRANCH_PREFIX frag sizes are zero. */
11865 if (!fragP->tc_frag_data.padding_address)
11866 fragP->tc_frag_data.padding_address
11867 = padding_fragP->fr_address - (fragP->fr_address - stretch);
11868
11869 /* First update the last length from the previous interation. */
11870 left_size = fragP->tc_frag_data.prefix_length;
11871 for (next_fragP = fragP;
11872 next_fragP != padding_fragP;
11873 next_fragP = next_fragP->fr_next)
11874 if (next_fragP->fr_type == rs_machine_dependent
11875 && (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11876 == BRANCH_PREFIX))
11877 {
11878 if (left_size)
11879 {
11880 int max = next_fragP->tc_frag_data.max_bytes;
11881 if (max)
11882 {
11883 int size;
11884 if (max > left_size)
11885 size = left_size;
11886 else
11887 size = max;
11888 left_size -= size;
11889 next_fragP->tc_frag_data.last_length = size;
11890 }
11891 }
11892 else
11893 next_fragP->tc_frag_data.last_length = 0;
11894 }
11895
11896 /* Check the padding size for the padding frag. */
11897 padding_size = i386_branch_padding_size
11898 (padding_fragP, (fragP->fr_address
11899 + fragP->tc_frag_data.padding_address));
11900
11901 last_size = fragP->tc_frag_data.prefix_length;
11902 /* Check if there is change from the last interation. */
11903 if (padding_size == last_size)
11904 {
11905 /* Update the expected address of the padding frag. */
11906 padding_fragP->tc_frag_data.padding_address
11907 = (fragP->fr_address + padding_size
11908 + fragP->tc_frag_data.padding_address);
11909 return 0;
11910 }
11911
11912 if (padding_size > fragP->tc_frag_data.max_prefix_length)
11913 {
11914 /* No padding if there is no sufficient room. Clear the
11915 expected address of the padding frag. */
11916 padding_fragP->tc_frag_data.padding_address = 0;
11917 padding_size = 0;
11918 }
11919 else
11920 /* Store the expected address of the padding frag. */
11921 padding_fragP->tc_frag_data.padding_address
11922 = (fragP->fr_address + padding_size
11923 + fragP->tc_frag_data.padding_address);
11924
11925 fragP->tc_frag_data.prefix_length = padding_size;
11926
11927 /* Update the length for the current interation. */
11928 left_size = padding_size;
11929 for (next_fragP = fragP;
11930 next_fragP != padding_fragP;
11931 next_fragP = next_fragP->fr_next)
11932 if (next_fragP->fr_type == rs_machine_dependent
11933 && (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11934 == BRANCH_PREFIX))
11935 {
11936 if (left_size)
11937 {
11938 int max = next_fragP->tc_frag_data.max_bytes;
11939 if (max)
11940 {
11941 int size;
11942 if (max > left_size)
11943 size = left_size;
11944 else
11945 size = max;
11946 left_size -= size;
11947 next_fragP->tc_frag_data.length = size;
11948 }
11949 }
11950 else
11951 next_fragP->tc_frag_data.length = 0;
11952 }
11953
11954 return (fragP->tc_frag_data.length
11955 - fragP->tc_frag_data.last_length);
11956 }
11957 return relax_frag (segment, fragP, stretch);
11958}
11959
ee7fcc42
AM
11960/* md_estimate_size_before_relax()
11961
11962 Called just before relax() for rs_machine_dependent frags. The x86
11963 assembler uses these frags to handle variable size jump
11964 instructions.
11965
11966 Any symbol that is now undefined will not become defined.
11967 Return the correct fr_subtype in the frag.
11968 Return the initial "guess for variable size of frag" to caller.
11969 The guess is actually the growth beyond the fixed part. Whatever
11970 we do to grow the fixed or variable part contributes to our
11971 returned value. */
11972
252b5132 11973int
7016a5d5 11974md_estimate_size_before_relax (fragS *fragP, segT segment)
252b5132 11975{
e379e5f3
L
11976 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
11977 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX
11978 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
11979 {
11980 i386_classify_machine_dependent_frag (fragP);
11981 return fragP->tc_frag_data.length;
11982 }
11983
252b5132 11984 /* We've already got fragP->fr_subtype right; all we have to do is
b98ef147
AM
11985 check for un-relaxable symbols. On an ELF system, we can't relax
11986 an externally visible symbol, because it may be overridden by a
11987 shared library. */
11988 if (S_GET_SEGMENT (fragP->fr_symbol) != segment
6d249963 11989#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 11990 || (IS_ELF
8dcea932
L
11991 && !elf_symbol_resolved_in_segment_p (fragP->fr_symbol,
11992 fragP->fr_var))
fbeb56a4
DK
11993#endif
11994#if defined (OBJ_COFF) && defined (TE_PE)
7ab9ffdd 11995 || (OUTPUT_FLAVOR == bfd_target_coff_flavour
fbeb56a4 11996 && S_IS_WEAK (fragP->fr_symbol))
b98ef147
AM
11997#endif
11998 )
252b5132 11999 {
b98ef147
AM
12000 /* Symbol is undefined in this segment, or we need to keep a
12001 reloc so that weak symbols can be overridden. */
12002 int size = (fragP->fr_subtype & CODE16) ? 2 : 4;
f86103b7 12003 enum bfd_reloc_code_real reloc_type;
ee7fcc42
AM
12004 unsigned char *opcode;
12005 int old_fr_fix;
f6af82bd 12006
ee7fcc42 12007 if (fragP->fr_var != NO_RELOC)
1e9cc1c2 12008 reloc_type = (enum bfd_reloc_code_real) fragP->fr_var;
b98ef147 12009 else if (size == 2)
f6af82bd 12010 reloc_type = BFD_RELOC_16_PCREL;
bd7ab16b
L
12011#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
12012 else if (need_plt32_p (fragP->fr_symbol))
12013 reloc_type = BFD_RELOC_X86_64_PLT32;
12014#endif
f6af82bd
AM
12015 else
12016 reloc_type = BFD_RELOC_32_PCREL;
252b5132 12017
ee7fcc42
AM
12018 old_fr_fix = fragP->fr_fix;
12019 opcode = (unsigned char *) fragP->fr_opcode;
12020
fddf5b5b 12021 switch (TYPE_FROM_RELAX_STATE (fragP->fr_subtype))
252b5132 12022 {
fddf5b5b
AM
12023 case UNCOND_JUMP:
12024 /* Make jmp (0xeb) a (d)word displacement jump. */
47926f60 12025 opcode[0] = 0xe9;
252b5132 12026 fragP->fr_fix += size;
062cd5e7
AS
12027 fix_new (fragP, old_fr_fix, size,
12028 fragP->fr_symbol,
12029 fragP->fr_offset, 1,
12030 reloc_type);
252b5132
RH
12031 break;
12032
fddf5b5b 12033 case COND_JUMP86:
412167cb
AM
12034 if (size == 2
12035 && (!no_cond_jump_promotion || fragP->fr_var != NO_RELOC))
fddf5b5b
AM
12036 {
12037 /* Negate the condition, and branch past an
12038 unconditional jump. */
12039 opcode[0] ^= 1;
12040 opcode[1] = 3;
12041 /* Insert an unconditional jump. */
12042 opcode[2] = 0xe9;
12043 /* We added two extra opcode bytes, and have a two byte
12044 offset. */
12045 fragP->fr_fix += 2 + 2;
062cd5e7
AS
12046 fix_new (fragP, old_fr_fix + 2, 2,
12047 fragP->fr_symbol,
12048 fragP->fr_offset, 1,
12049 reloc_type);
fddf5b5b
AM
12050 break;
12051 }
12052 /* Fall through. */
12053
12054 case COND_JUMP:
412167cb
AM
12055 if (no_cond_jump_promotion && fragP->fr_var == NO_RELOC)
12056 {
3e02c1cc
AM
12057 fixS *fixP;
12058
412167cb 12059 fragP->fr_fix += 1;
3e02c1cc
AM
12060 fixP = fix_new (fragP, old_fr_fix, 1,
12061 fragP->fr_symbol,
12062 fragP->fr_offset, 1,
12063 BFD_RELOC_8_PCREL);
12064 fixP->fx_signed = 1;
412167cb
AM
12065 break;
12066 }
93c2a809 12067
24eab124 12068 /* This changes the byte-displacement jump 0x7N
fddf5b5b 12069 to the (d)word-displacement jump 0x0f,0x8N. */
252b5132 12070 opcode[1] = opcode[0] + 0x10;
f6af82bd 12071 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
47926f60
KH
12072 /* We've added an opcode byte. */
12073 fragP->fr_fix += 1 + size;
062cd5e7
AS
12074 fix_new (fragP, old_fr_fix + 1, size,
12075 fragP->fr_symbol,
12076 fragP->fr_offset, 1,
12077 reloc_type);
252b5132 12078 break;
fddf5b5b
AM
12079
12080 default:
12081 BAD_CASE (fragP->fr_subtype);
12082 break;
252b5132
RH
12083 }
12084 frag_wane (fragP);
ee7fcc42 12085 return fragP->fr_fix - old_fr_fix;
252b5132 12086 }
93c2a809 12087
93c2a809
AM
12088 /* Guess size depending on current relax state. Initially the relax
12089 state will correspond to a short jump and we return 1, because
12090 the variable part of the frag (the branch offset) is one byte
12091 long. However, we can relax a section more than once and in that
12092 case we must either set fr_subtype back to the unrelaxed state,
12093 or return the value for the appropriate branch. */
12094 return md_relax_table[fragP->fr_subtype].rlx_length;
ee7fcc42
AM
12095}
12096
47926f60
KH
12097/* Called after relax() is finished.
12098
12099 In: Address of frag.
12100 fr_type == rs_machine_dependent.
12101 fr_subtype is what the address relaxed to.
12102
12103 Out: Any fixSs and constants are set up.
12104 Caller will turn frag into a ".space 0". */
12105
252b5132 12106void
7016a5d5
TG
12107md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT sec ATTRIBUTE_UNUSED,
12108 fragS *fragP)
252b5132 12109{
29b0f896 12110 unsigned char *opcode;
252b5132 12111 unsigned char *where_to_put_displacement = NULL;
847f7ad4
AM
12112 offsetT target_address;
12113 offsetT opcode_address;
252b5132 12114 unsigned int extension = 0;
847f7ad4 12115 offsetT displacement_from_opcode_start;
252b5132 12116
e379e5f3
L
12117 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
12118 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING
12119 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
12120 {
12121 /* Generate nop padding. */
12122 unsigned int size = fragP->tc_frag_data.length;
12123 if (size)
12124 {
12125 if (size > fragP->tc_frag_data.max_bytes)
12126 abort ();
12127
12128 if (flag_debug)
12129 {
12130 const char *msg;
12131 const char *branch = "branch";
12132 const char *prefix = "";
12133 fragS *padding_fragP;
12134 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
12135 == BRANCH_PREFIX)
12136 {
12137 padding_fragP = fragP->tc_frag_data.u.padding_fragP;
12138 switch (fragP->tc_frag_data.default_prefix)
12139 {
12140 default:
12141 abort ();
12142 break;
12143 case CS_PREFIX_OPCODE:
12144 prefix = " cs";
12145 break;
12146 case DS_PREFIX_OPCODE:
12147 prefix = " ds";
12148 break;
12149 case ES_PREFIX_OPCODE:
12150 prefix = " es";
12151 break;
12152 case FS_PREFIX_OPCODE:
12153 prefix = " fs";
12154 break;
12155 case GS_PREFIX_OPCODE:
12156 prefix = " gs";
12157 break;
12158 case SS_PREFIX_OPCODE:
12159 prefix = " ss";
12160 break;
12161 }
12162 if (padding_fragP)
12163 msg = _("%s:%u: add %d%s at 0x%llx to align "
12164 "%s within %d-byte boundary\n");
12165 else
12166 msg = _("%s:%u: add additional %d%s at 0x%llx to "
12167 "align %s within %d-byte boundary\n");
12168 }
12169 else
12170 {
12171 padding_fragP = fragP;
12172 msg = _("%s:%u: add %d%s-byte nop at 0x%llx to align "
12173 "%s within %d-byte boundary\n");
12174 }
12175
12176 if (padding_fragP)
12177 switch (padding_fragP->tc_frag_data.branch_type)
12178 {
12179 case align_branch_jcc:
12180 branch = "jcc";
12181 break;
12182 case align_branch_fused:
12183 branch = "fused jcc";
12184 break;
12185 case align_branch_jmp:
12186 branch = "jmp";
12187 break;
12188 case align_branch_call:
12189 branch = "call";
12190 break;
12191 case align_branch_indirect:
12192 branch = "indiret branch";
12193 break;
12194 case align_branch_ret:
12195 branch = "ret";
12196 break;
12197 default:
12198 break;
12199 }
12200
12201 fprintf (stdout, msg,
12202 fragP->fr_file, fragP->fr_line, size, prefix,
12203 (long long) fragP->fr_address, branch,
12204 1 << align_branch_power);
12205 }
12206 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
12207 memset (fragP->fr_opcode,
12208 fragP->tc_frag_data.default_prefix, size);
12209 else
12210 i386_generate_nops (fragP, (char *) fragP->fr_opcode,
12211 size, 0);
12212 fragP->fr_fix += size;
12213 }
12214 return;
12215 }
12216
252b5132
RH
12217 opcode = (unsigned char *) fragP->fr_opcode;
12218
47926f60 12219 /* Address we want to reach in file space. */
252b5132 12220 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
252b5132 12221
47926f60 12222 /* Address opcode resides at in file space. */
252b5132
RH
12223 opcode_address = fragP->fr_address + fragP->fr_fix;
12224
47926f60 12225 /* Displacement from opcode start to fill into instruction. */
252b5132
RH
12226 displacement_from_opcode_start = target_address - opcode_address;
12227
fddf5b5b 12228 if ((fragP->fr_subtype & BIG) == 0)
252b5132 12229 {
47926f60
KH
12230 /* Don't have to change opcode. */
12231 extension = 1; /* 1 opcode + 1 displacement */
252b5132 12232 where_to_put_displacement = &opcode[1];
fddf5b5b
AM
12233 }
12234 else
12235 {
12236 if (no_cond_jump_promotion
12237 && TYPE_FROM_RELAX_STATE (fragP->fr_subtype) != UNCOND_JUMP)
4eed87de
AM
12238 as_warn_where (fragP->fr_file, fragP->fr_line,
12239 _("long jump required"));
252b5132 12240
fddf5b5b
AM
12241 switch (fragP->fr_subtype)
12242 {
12243 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
12244 extension = 4; /* 1 opcode + 4 displacement */
12245 opcode[0] = 0xe9;
12246 where_to_put_displacement = &opcode[1];
12247 break;
252b5132 12248
fddf5b5b
AM
12249 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
12250 extension = 2; /* 1 opcode + 2 displacement */
12251 opcode[0] = 0xe9;
12252 where_to_put_displacement = &opcode[1];
12253 break;
252b5132 12254
fddf5b5b
AM
12255 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
12256 case ENCODE_RELAX_STATE (COND_JUMP86, BIG):
12257 extension = 5; /* 2 opcode + 4 displacement */
12258 opcode[1] = opcode[0] + 0x10;
12259 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
12260 where_to_put_displacement = &opcode[2];
12261 break;
252b5132 12262
fddf5b5b
AM
12263 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
12264 extension = 3; /* 2 opcode + 2 displacement */
12265 opcode[1] = opcode[0] + 0x10;
12266 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
12267 where_to_put_displacement = &opcode[2];
12268 break;
252b5132 12269
fddf5b5b
AM
12270 case ENCODE_RELAX_STATE (COND_JUMP86, BIG16):
12271 extension = 4;
12272 opcode[0] ^= 1;
12273 opcode[1] = 3;
12274 opcode[2] = 0xe9;
12275 where_to_put_displacement = &opcode[3];
12276 break;
12277
12278 default:
12279 BAD_CASE (fragP->fr_subtype);
12280 break;
12281 }
252b5132 12282 }
fddf5b5b 12283
7b81dfbb
AJ
12284 /* If size if less then four we are sure that the operand fits,
12285 but if it's 4, then it could be that the displacement is larger
12286 then -/+ 2GB. */
12287 if (DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype) == 4
12288 && object_64bit
12289 && ((addressT) (displacement_from_opcode_start - extension
4eed87de
AM
12290 + ((addressT) 1 << 31))
12291 > (((addressT) 2 << 31) - 1)))
7b81dfbb
AJ
12292 {
12293 as_bad_where (fragP->fr_file, fragP->fr_line,
12294 _("jump target out of range"));
12295 /* Make us emit 0. */
12296 displacement_from_opcode_start = extension;
12297 }
47926f60 12298 /* Now put displacement after opcode. */
252b5132
RH
12299 md_number_to_chars ((char *) where_to_put_displacement,
12300 (valueT) (displacement_from_opcode_start - extension),
fddf5b5b 12301 DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
252b5132
RH
12302 fragP->fr_fix += extension;
12303}
12304\f
7016a5d5 12305/* Apply a fixup (fixP) to segment data, once it has been determined
252b5132
RH
12306 by our caller that we have all the info we need to fix it up.
12307
7016a5d5
TG
12308 Parameter valP is the pointer to the value of the bits.
12309
252b5132
RH
12310 On the 386, immediates, displacements, and data pointers are all in
12311 the same (little-endian) format, so we don't need to care about which
12312 we are handling. */
12313
94f592af 12314void
7016a5d5 12315md_apply_fix (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
252b5132 12316{
94f592af 12317 char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
c6682705 12318 valueT value = *valP;
252b5132 12319
f86103b7 12320#if !defined (TE_Mach)
93382f6d
AM
12321 if (fixP->fx_pcrel)
12322 {
12323 switch (fixP->fx_r_type)
12324 {
5865bb77
ILT
12325 default:
12326 break;
12327
d6ab8113
JB
12328 case BFD_RELOC_64:
12329 fixP->fx_r_type = BFD_RELOC_64_PCREL;
12330 break;
93382f6d 12331 case BFD_RELOC_32:
ae8887b5 12332 case BFD_RELOC_X86_64_32S:
93382f6d
AM
12333 fixP->fx_r_type = BFD_RELOC_32_PCREL;
12334 break;
12335 case BFD_RELOC_16:
12336 fixP->fx_r_type = BFD_RELOC_16_PCREL;
12337 break;
12338 case BFD_RELOC_8:
12339 fixP->fx_r_type = BFD_RELOC_8_PCREL;
12340 break;
12341 }
12342 }
252b5132 12343
a161fe53 12344 if (fixP->fx_addsy != NULL
31312f95 12345 && (fixP->fx_r_type == BFD_RELOC_32_PCREL
d6ab8113 12346 || fixP->fx_r_type == BFD_RELOC_64_PCREL
31312f95 12347 || fixP->fx_r_type == BFD_RELOC_16_PCREL
d258b828 12348 || fixP->fx_r_type == BFD_RELOC_8_PCREL)
31312f95 12349 && !use_rela_relocations)
252b5132 12350 {
31312f95
AM
12351 /* This is a hack. There should be a better way to handle this.
12352 This covers for the fact that bfd_install_relocation will
12353 subtract the current location (for partial_inplace, PC relative
12354 relocations); see more below. */
252b5132 12355#ifndef OBJ_AOUT
718ddfc0 12356 if (IS_ELF
252b5132
RH
12357#ifdef TE_PE
12358 || OUTPUT_FLAVOR == bfd_target_coff_flavour
12359#endif
12360 )
12361 value += fixP->fx_where + fixP->fx_frag->fr_address;
12362#endif
12363#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 12364 if (IS_ELF)
252b5132 12365 {
6539b54b 12366 segT sym_seg = S_GET_SEGMENT (fixP->fx_addsy);
2f66722d 12367
6539b54b 12368 if ((sym_seg == seg
2f66722d 12369 || (symbol_section_p (fixP->fx_addsy)
6539b54b 12370 && sym_seg != absolute_section))
af65af87 12371 && !generic_force_reloc (fixP))
2f66722d
AM
12372 {
12373 /* Yes, we add the values in twice. This is because
6539b54b
AM
12374 bfd_install_relocation subtracts them out again. I think
12375 bfd_install_relocation is broken, but I don't dare change
2f66722d
AM
12376 it. FIXME. */
12377 value += fixP->fx_where + fixP->fx_frag->fr_address;
12378 }
252b5132
RH
12379 }
12380#endif
12381#if defined (OBJ_COFF) && defined (TE_PE)
977cdf5a
NC
12382 /* For some reason, the PE format does not store a
12383 section address offset for a PC relative symbol. */
12384 if (S_GET_SEGMENT (fixP->fx_addsy) != seg
7be1c489 12385 || S_IS_WEAK (fixP->fx_addsy))
252b5132
RH
12386 value += md_pcrel_from (fixP);
12387#endif
12388 }
fbeb56a4 12389#if defined (OBJ_COFF) && defined (TE_PE)
f01c1a09
NC
12390 if (fixP->fx_addsy != NULL
12391 && S_IS_WEAK (fixP->fx_addsy)
12392 /* PR 16858: Do not modify weak function references. */
12393 && ! fixP->fx_pcrel)
fbeb56a4 12394 {
296a8689
NC
12395#if !defined (TE_PEP)
12396 /* For x86 PE weak function symbols are neither PC-relative
12397 nor do they set S_IS_FUNCTION. So the only reliable way
12398 to detect them is to check the flags of their containing
12399 section. */
12400 if (S_GET_SEGMENT (fixP->fx_addsy) != NULL
12401 && S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_CODE)
12402 ;
12403 else
12404#endif
fbeb56a4
DK
12405 value -= S_GET_VALUE (fixP->fx_addsy);
12406 }
12407#endif
252b5132
RH
12408
12409 /* Fix a few things - the dynamic linker expects certain values here,
0234cb7c 12410 and we must not disappoint it. */
252b5132 12411#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 12412 if (IS_ELF && fixP->fx_addsy)
47926f60
KH
12413 switch (fixP->fx_r_type)
12414 {
12415 case BFD_RELOC_386_PLT32:
3e73aa7c 12416 case BFD_RELOC_X86_64_PLT32:
b9519cfe
L
12417 /* Make the jump instruction point to the address of the operand.
12418 At runtime we merely add the offset to the actual PLT entry.
12419 NB: Subtract the offset size only for jump instructions. */
12420 if (fixP->fx_pcrel)
12421 value = -4;
47926f60 12422 break;
31312f95 12423
13ae64f3
JJ
12424 case BFD_RELOC_386_TLS_GD:
12425 case BFD_RELOC_386_TLS_LDM:
13ae64f3 12426 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
12427 case BFD_RELOC_386_TLS_IE:
12428 case BFD_RELOC_386_TLS_GOTIE:
67a4f2b7 12429 case BFD_RELOC_386_TLS_GOTDESC:
bffbf940
JJ
12430 case BFD_RELOC_X86_64_TLSGD:
12431 case BFD_RELOC_X86_64_TLSLD:
12432 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7 12433 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
00f7efb6
JJ
12434 value = 0; /* Fully resolved at runtime. No addend. */
12435 /* Fallthrough */
12436 case BFD_RELOC_386_TLS_LE:
12437 case BFD_RELOC_386_TLS_LDO_32:
12438 case BFD_RELOC_386_TLS_LE_32:
12439 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 12440 case BFD_RELOC_X86_64_DTPOFF64:
00f7efb6 12441 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113 12442 case BFD_RELOC_X86_64_TPOFF64:
00f7efb6
JJ
12443 S_SET_THREAD_LOCAL (fixP->fx_addsy);
12444 break;
12445
67a4f2b7
AO
12446 case BFD_RELOC_386_TLS_DESC_CALL:
12447 case BFD_RELOC_X86_64_TLSDESC_CALL:
12448 value = 0; /* Fully resolved at runtime. No addend. */
12449 S_SET_THREAD_LOCAL (fixP->fx_addsy);
12450 fixP->fx_done = 0;
12451 return;
12452
47926f60
KH
12453 case BFD_RELOC_VTABLE_INHERIT:
12454 case BFD_RELOC_VTABLE_ENTRY:
12455 fixP->fx_done = 0;
94f592af 12456 return;
47926f60
KH
12457
12458 default:
12459 break;
12460 }
12461#endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
c6682705 12462 *valP = value;
f86103b7 12463#endif /* !defined (TE_Mach) */
3e73aa7c 12464
3e73aa7c 12465 /* Are we finished with this relocation now? */
c6682705 12466 if (fixP->fx_addsy == NULL)
3e73aa7c 12467 fixP->fx_done = 1;
fbeb56a4
DK
12468#if defined (OBJ_COFF) && defined (TE_PE)
12469 else if (fixP->fx_addsy != NULL && S_IS_WEAK (fixP->fx_addsy))
12470 {
12471 fixP->fx_done = 0;
12472 /* Remember value for tc_gen_reloc. */
12473 fixP->fx_addnumber = value;
12474 /* Clear out the frag for now. */
12475 value = 0;
12476 }
12477#endif
3e73aa7c
JH
12478 else if (use_rela_relocations)
12479 {
12480 fixP->fx_no_overflow = 1;
062cd5e7
AS
12481 /* Remember value for tc_gen_reloc. */
12482 fixP->fx_addnumber = value;
3e73aa7c
JH
12483 value = 0;
12484 }
f86103b7 12485
94f592af 12486 md_number_to_chars (p, value, fixP->fx_size);
252b5132 12487}
252b5132 12488\f
6d4af3c2 12489const char *
499ac353 12490md_atof (int type, char *litP, int *sizeP)
252b5132 12491{
499ac353
NC
12492 /* This outputs the LITTLENUMs in REVERSE order;
12493 in accord with the bigendian 386. */
12494 return ieee_md_atof (type, litP, sizeP, FALSE);
252b5132
RH
12495}
12496\f
2d545b82 12497static char output_invalid_buf[sizeof (unsigned char) * 2 + 6];
252b5132 12498
252b5132 12499static char *
e3bb37b5 12500output_invalid (int c)
252b5132 12501{
3882b010 12502 if (ISPRINT (c))
f9f21a03
L
12503 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
12504 "'%c'", c);
252b5132 12505 else
f9f21a03 12506 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
2d545b82 12507 "(0x%x)", (unsigned char) c);
252b5132
RH
12508 return output_invalid_buf;
12509}
12510
8a6fb3f9
JB
12511/* Verify that @r can be used in the current context. */
12512
12513static bfd_boolean check_register (const reg_entry *r)
12514{
12515 if (allow_pseudo_reg)
12516 return TRUE;
12517
12518 if (operand_type_all_zero (&r->reg_type))
12519 return FALSE;
12520
12521 if ((r->reg_type.bitfield.dword
12522 || (r->reg_type.bitfield.class == SReg && r->reg_num > 3)
12523 || r->reg_type.bitfield.class == RegCR
22e00a3f 12524 || r->reg_type.bitfield.class == RegDR)
8a6fb3f9
JB
12525 && !cpu_arch_flags.bitfield.cpui386)
12526 return FALSE;
12527
22e00a3f
JB
12528 if (r->reg_type.bitfield.class == RegTR
12529 && (flag_code == CODE_64BIT
12530 || !cpu_arch_flags.bitfield.cpui386
12531 || cpu_arch_isa_flags.bitfield.cpui586
12532 || cpu_arch_isa_flags.bitfield.cpui686))
12533 return FALSE;
12534
8a6fb3f9
JB
12535 if (r->reg_type.bitfield.class == RegMMX && !cpu_arch_flags.bitfield.cpummx)
12536 return FALSE;
12537
12538 if (!cpu_arch_flags.bitfield.cpuavx512f)
12539 {
12540 if (r->reg_type.bitfield.zmmword
12541 || r->reg_type.bitfield.class == RegMask)
12542 return FALSE;
12543
12544 if (!cpu_arch_flags.bitfield.cpuavx)
12545 {
12546 if (r->reg_type.bitfield.ymmword)
12547 return FALSE;
12548
12549 if (!cpu_arch_flags.bitfield.cpusse && r->reg_type.bitfield.xmmword)
12550 return FALSE;
12551 }
12552 }
12553
260cd341
LC
12554 if (r->reg_type.bitfield.tmmword
12555 && (!cpu_arch_flags.bitfield.cpuamx_tile
12556 || flag_code != CODE_64BIT))
12557 return FALSE;
12558
8a6fb3f9
JB
12559 if (r->reg_type.bitfield.class == RegBND && !cpu_arch_flags.bitfield.cpumpx)
12560 return FALSE;
12561
12562 /* Don't allow fake index register unless allow_index_reg isn't 0. */
12563 if (!allow_index_reg && r->reg_num == RegIZ)
12564 return FALSE;
12565
12566 /* Upper 16 vector registers are only available with VREX in 64bit
12567 mode, and require EVEX encoding. */
12568 if (r->reg_flags & RegVRex)
12569 {
12570 if (!cpu_arch_flags.bitfield.cpuavx512f
12571 || flag_code != CODE_64BIT)
12572 return FALSE;
12573
da4977e0
JB
12574 if (i.vec_encoding == vex_encoding_default)
12575 i.vec_encoding = vex_encoding_evex;
12576 else if (i.vec_encoding != vex_encoding_evex)
12577 i.vec_encoding = vex_encoding_error;
8a6fb3f9
JB
12578 }
12579
12580 if (((r->reg_flags & (RegRex64 | RegRex)) || r->reg_type.bitfield.qword)
12581 && (!cpu_arch_flags.bitfield.cpulm || r->reg_type.bitfield.class != RegCR)
12582 && flag_code != CODE_64BIT)
12583 return FALSE;
12584
12585 if (r->reg_type.bitfield.class == SReg && r->reg_num == RegFlat
12586 && !intel_syntax)
12587 return FALSE;
12588
12589 return TRUE;
12590}
12591
af6bdddf 12592/* REG_STRING starts *before* REGISTER_PREFIX. */
252b5132
RH
12593
12594static const reg_entry *
4d1bb795 12595parse_real_register (char *reg_string, char **end_op)
252b5132 12596{
af6bdddf
AM
12597 char *s = reg_string;
12598 char *p;
252b5132
RH
12599 char reg_name_given[MAX_REG_NAME_SIZE + 1];
12600 const reg_entry *r;
12601
12602 /* Skip possible REGISTER_PREFIX and possible whitespace. */
12603 if (*s == REGISTER_PREFIX)
12604 ++s;
12605
12606 if (is_space_char (*s))
12607 ++s;
12608
12609 p = reg_name_given;
af6bdddf 12610 while ((*p++ = register_chars[(unsigned char) *s]) != '\0')
252b5132
RH
12611 {
12612 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
af6bdddf
AM
12613 return (const reg_entry *) NULL;
12614 s++;
252b5132
RH
12615 }
12616
6588847e
DN
12617 /* For naked regs, make sure that we are not dealing with an identifier.
12618 This prevents confusing an identifier like `eax_var' with register
12619 `eax'. */
12620 if (allow_naked_reg && identifier_chars[(unsigned char) *s])
12621 return (const reg_entry *) NULL;
12622
af6bdddf 12623 *end_op = s;
252b5132 12624
629310ab 12625 r = (const reg_entry *) str_hash_find (reg_hash, reg_name_given);
252b5132 12626
5f47d35b 12627 /* Handle floating point regs, allowing spaces in the (i) part. */
47926f60 12628 if (r == i386_regtab /* %st is first entry of table */)
5f47d35b 12629 {
0e0eea78
JB
12630 if (!cpu_arch_flags.bitfield.cpu8087
12631 && !cpu_arch_flags.bitfield.cpu287
af32b722
JB
12632 && !cpu_arch_flags.bitfield.cpu387
12633 && !allow_pseudo_reg)
0e0eea78
JB
12634 return (const reg_entry *) NULL;
12635
5f47d35b
AM
12636 if (is_space_char (*s))
12637 ++s;
12638 if (*s == '(')
12639 {
af6bdddf 12640 ++s;
5f47d35b
AM
12641 if (is_space_char (*s))
12642 ++s;
12643 if (*s >= '0' && *s <= '7')
12644 {
db557034 12645 int fpr = *s - '0';
af6bdddf 12646 ++s;
5f47d35b
AM
12647 if (is_space_char (*s))
12648 ++s;
12649 if (*s == ')')
12650 {
12651 *end_op = s + 1;
629310ab 12652 r = (const reg_entry *) str_hash_find (reg_hash, "st(0)");
db557034
AM
12653 know (r);
12654 return r + fpr;
5f47d35b 12655 }
5f47d35b 12656 }
47926f60 12657 /* We have "%st(" then garbage. */
5f47d35b
AM
12658 return (const reg_entry *) NULL;
12659 }
12660 }
12661
8a6fb3f9 12662 return r && check_register (r) ? r : NULL;
252b5132 12663}
4d1bb795
JB
12664
12665/* REG_STRING starts *before* REGISTER_PREFIX. */
12666
12667static const reg_entry *
12668parse_register (char *reg_string, char **end_op)
12669{
12670 const reg_entry *r;
12671
12672 if (*reg_string == REGISTER_PREFIX || allow_naked_reg)
12673 r = parse_real_register (reg_string, end_op);
12674 else
12675 r = NULL;
12676 if (!r)
12677 {
12678 char *save = input_line_pointer;
12679 char c;
12680 symbolS *symbolP;
12681
12682 input_line_pointer = reg_string;
d02603dc 12683 c = get_symbol_name (&reg_string);
4d1bb795
JB
12684 symbolP = symbol_find (reg_string);
12685 if (symbolP && S_GET_SEGMENT (symbolP) == reg_section)
12686 {
12687 const expressionS *e = symbol_get_value_expression (symbolP);
12688
0398aac5 12689 know (e->X_op == O_register);
4eed87de 12690 know (e->X_add_number >= 0
c3fe08fa 12691 && (valueT) e->X_add_number < i386_regtab_size);
4d1bb795 12692 r = i386_regtab + e->X_add_number;
8a6fb3f9
JB
12693 if (!check_register (r))
12694 {
12695 as_bad (_("register '%s%s' cannot be used here"),
12696 register_prefix, r->reg_name);
12697 r = &bad_reg;
12698 }
4d1bb795
JB
12699 *end_op = input_line_pointer;
12700 }
12701 *input_line_pointer = c;
12702 input_line_pointer = save;
12703 }
12704 return r;
12705}
12706
12707int
12708i386_parse_name (char *name, expressionS *e, char *nextcharP)
12709{
12710 const reg_entry *r;
12711 char *end = input_line_pointer;
12712
12713 *end = *nextcharP;
12714 r = parse_register (name, &input_line_pointer);
12715 if (r && end <= input_line_pointer)
12716 {
12717 *nextcharP = *input_line_pointer;
12718 *input_line_pointer = 0;
8a6fb3f9
JB
12719 if (r != &bad_reg)
12720 {
12721 e->X_op = O_register;
12722 e->X_add_number = r - i386_regtab;
12723 }
12724 else
12725 e->X_op = O_illegal;
4d1bb795
JB
12726 return 1;
12727 }
12728 input_line_pointer = end;
12729 *end = 0;
ee86248c 12730 return intel_syntax ? i386_intel_parse_name (name, e) : 0;
4d1bb795
JB
12731}
12732
12733void
12734md_operand (expressionS *e)
12735{
ee86248c
JB
12736 char *end;
12737 const reg_entry *r;
4d1bb795 12738
ee86248c
JB
12739 switch (*input_line_pointer)
12740 {
12741 case REGISTER_PREFIX:
12742 r = parse_real_register (input_line_pointer, &end);
4d1bb795
JB
12743 if (r)
12744 {
12745 e->X_op = O_register;
12746 e->X_add_number = r - i386_regtab;
12747 input_line_pointer = end;
12748 }
ee86248c
JB
12749 break;
12750
12751 case '[':
9c2799c2 12752 gas_assert (intel_syntax);
ee86248c
JB
12753 end = input_line_pointer++;
12754 expression (e);
12755 if (*input_line_pointer == ']')
12756 {
12757 ++input_line_pointer;
12758 e->X_op_symbol = make_expr_symbol (e);
12759 e->X_add_symbol = NULL;
12760 e->X_add_number = 0;
12761 e->X_op = O_index;
12762 }
12763 else
12764 {
12765 e->X_op = O_absent;
12766 input_line_pointer = end;
12767 }
12768 break;
4d1bb795
JB
12769 }
12770}
12771
252b5132 12772\f
4cc782b5 12773#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
b6f8c7c4 12774const char *md_shortopts = "kVQ:sqnO::";
252b5132 12775#else
b6f8c7c4 12776const char *md_shortopts = "qnO::";
252b5132 12777#endif
6e0b89ee 12778
3e73aa7c 12779#define OPTION_32 (OPTION_MD_BASE + 0)
b3b91714
AM
12780#define OPTION_64 (OPTION_MD_BASE + 1)
12781#define OPTION_DIVIDE (OPTION_MD_BASE + 2)
9103f4f4
L
12782#define OPTION_MARCH (OPTION_MD_BASE + 3)
12783#define OPTION_MTUNE (OPTION_MD_BASE + 4)
1efbbeb4
L
12784#define OPTION_MMNEMONIC (OPTION_MD_BASE + 5)
12785#define OPTION_MSYNTAX (OPTION_MD_BASE + 6)
12786#define OPTION_MINDEX_REG (OPTION_MD_BASE + 7)
12787#define OPTION_MNAKED_REG (OPTION_MD_BASE + 8)
bd5dea88 12788#define OPTION_MRELAX_RELOCATIONS (OPTION_MD_BASE + 9)
c0f3af97 12789#define OPTION_MSSE2AVX (OPTION_MD_BASE + 10)
daf50ae7 12790#define OPTION_MSSE_CHECK (OPTION_MD_BASE + 11)
7bab8ab5
JB
12791#define OPTION_MOPERAND_CHECK (OPTION_MD_BASE + 12)
12792#define OPTION_MAVXSCALAR (OPTION_MD_BASE + 13)
12793#define OPTION_X32 (OPTION_MD_BASE + 14)
7e8b059b 12794#define OPTION_MADD_BND_PREFIX (OPTION_MD_BASE + 15)
43234a1e
L
12795#define OPTION_MEVEXLIG (OPTION_MD_BASE + 16)
12796#define OPTION_MEVEXWIG (OPTION_MD_BASE + 17)
167ad85b 12797#define OPTION_MBIG_OBJ (OPTION_MD_BASE + 18)
d1982f93 12798#define OPTION_MOMIT_LOCK_PREFIX (OPTION_MD_BASE + 19)
d3d3c6db 12799#define OPTION_MEVEXRCIG (OPTION_MD_BASE + 20)
8dcea932 12800#define OPTION_MSHARED (OPTION_MD_BASE + 21)
5db04b09
L
12801#define OPTION_MAMD64 (OPTION_MD_BASE + 22)
12802#define OPTION_MINTEL64 (OPTION_MD_BASE + 23)
e4e00185 12803#define OPTION_MFENCE_AS_LOCK_ADD (OPTION_MD_BASE + 24)
b4a3a7b4 12804#define OPTION_X86_USED_NOTE (OPTION_MD_BASE + 25)
03751133 12805#define OPTION_MVEXWIG (OPTION_MD_BASE + 26)
e379e5f3
L
12806#define OPTION_MALIGN_BRANCH_BOUNDARY (OPTION_MD_BASE + 27)
12807#define OPTION_MALIGN_BRANCH_PREFIX_SIZE (OPTION_MD_BASE + 28)
12808#define OPTION_MALIGN_BRANCH (OPTION_MD_BASE + 29)
76cf450b 12809#define OPTION_MBRANCHES_WITH_32B_BOUNDARIES (OPTION_MD_BASE + 30)
ae531041
L
12810#define OPTION_MLFENCE_AFTER_LOAD (OPTION_MD_BASE + 31)
12811#define OPTION_MLFENCE_BEFORE_INDIRECT_BRANCH (OPTION_MD_BASE + 32)
12812#define OPTION_MLFENCE_BEFORE_RET (OPTION_MD_BASE + 33)
b3b91714 12813
99ad8390
NC
12814struct option md_longopts[] =
12815{
3e73aa7c 12816 {"32", no_argument, NULL, OPTION_32},
321098a5 12817#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 12818 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c 12819 {"64", no_argument, NULL, OPTION_64},
351f65ca
L
12820#endif
12821#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 12822 {"x32", no_argument, NULL, OPTION_X32},
8dcea932 12823 {"mshared", no_argument, NULL, OPTION_MSHARED},
b4a3a7b4 12824 {"mx86-used-note", required_argument, NULL, OPTION_X86_USED_NOTE},
6e0b89ee 12825#endif
b3b91714 12826 {"divide", no_argument, NULL, OPTION_DIVIDE},
9103f4f4
L
12827 {"march", required_argument, NULL, OPTION_MARCH},
12828 {"mtune", required_argument, NULL, OPTION_MTUNE},
1efbbeb4
L
12829 {"mmnemonic", required_argument, NULL, OPTION_MMNEMONIC},
12830 {"msyntax", required_argument, NULL, OPTION_MSYNTAX},
12831 {"mindex-reg", no_argument, NULL, OPTION_MINDEX_REG},
12832 {"mnaked-reg", no_argument, NULL, OPTION_MNAKED_REG},
c0f3af97 12833 {"msse2avx", no_argument, NULL, OPTION_MSSE2AVX},
daf50ae7 12834 {"msse-check", required_argument, NULL, OPTION_MSSE_CHECK},
7bab8ab5 12835 {"moperand-check", required_argument, NULL, OPTION_MOPERAND_CHECK},
539f890d 12836 {"mavxscalar", required_argument, NULL, OPTION_MAVXSCALAR},
03751133 12837 {"mvexwig", required_argument, NULL, OPTION_MVEXWIG},
7e8b059b 12838 {"madd-bnd-prefix", no_argument, NULL, OPTION_MADD_BND_PREFIX},
43234a1e
L
12839 {"mevexlig", required_argument, NULL, OPTION_MEVEXLIG},
12840 {"mevexwig", required_argument, NULL, OPTION_MEVEXWIG},
167ad85b
TG
12841# if defined (TE_PE) || defined (TE_PEP)
12842 {"mbig-obj", no_argument, NULL, OPTION_MBIG_OBJ},
12843#endif
d1982f93 12844 {"momit-lock-prefix", required_argument, NULL, OPTION_MOMIT_LOCK_PREFIX},
e4e00185 12845 {"mfence-as-lock-add", required_argument, NULL, OPTION_MFENCE_AS_LOCK_ADD},
0cb4071e 12846 {"mrelax-relocations", required_argument, NULL, OPTION_MRELAX_RELOCATIONS},
d3d3c6db 12847 {"mevexrcig", required_argument, NULL, OPTION_MEVEXRCIG},
e379e5f3
L
12848 {"malign-branch-boundary", required_argument, NULL, OPTION_MALIGN_BRANCH_BOUNDARY},
12849 {"malign-branch-prefix-size", required_argument, NULL, OPTION_MALIGN_BRANCH_PREFIX_SIZE},
12850 {"malign-branch", required_argument, NULL, OPTION_MALIGN_BRANCH},
76cf450b 12851 {"mbranches-within-32B-boundaries", no_argument, NULL, OPTION_MBRANCHES_WITH_32B_BOUNDARIES},
ae531041
L
12852 {"mlfence-after-load", required_argument, NULL, OPTION_MLFENCE_AFTER_LOAD},
12853 {"mlfence-before-indirect-branch", required_argument, NULL,
12854 OPTION_MLFENCE_BEFORE_INDIRECT_BRANCH},
12855 {"mlfence-before-ret", required_argument, NULL, OPTION_MLFENCE_BEFORE_RET},
5db04b09
L
12856 {"mamd64", no_argument, NULL, OPTION_MAMD64},
12857 {"mintel64", no_argument, NULL, OPTION_MINTEL64},
252b5132
RH
12858 {NULL, no_argument, NULL, 0}
12859};
12860size_t md_longopts_size = sizeof (md_longopts);
12861
12862int
17b9d67d 12863md_parse_option (int c, const char *arg)
252b5132 12864{
91d6fa6a 12865 unsigned int j;
e379e5f3 12866 char *arch, *next, *saved, *type;
9103f4f4 12867
252b5132
RH
12868 switch (c)
12869 {
12b55ccc
L
12870 case 'n':
12871 optimize_align_code = 0;
12872 break;
12873
a38cf1db
AM
12874 case 'q':
12875 quiet_warnings = 1;
252b5132
RH
12876 break;
12877
12878#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
a38cf1db
AM
12879 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
12880 should be emitted or not. FIXME: Not implemented. */
12881 case 'Q':
d4693039
JB
12882 if ((arg[0] != 'y' && arg[0] != 'n') || arg[1])
12883 return 0;
252b5132
RH
12884 break;
12885
12886 /* -V: SVR4 argument to print version ID. */
12887 case 'V':
12888 print_version_id ();
12889 break;
12890
a38cf1db
AM
12891 /* -k: Ignore for FreeBSD compatibility. */
12892 case 'k':
252b5132 12893 break;
4cc782b5
ILT
12894
12895 case 's':
12896 /* -s: On i386 Solaris, this tells the native assembler to use
29b0f896 12897 .stab instead of .stab.excl. We always use .stab anyhow. */
4cc782b5 12898 break;
8dcea932
L
12899
12900 case OPTION_MSHARED:
12901 shared = 1;
12902 break;
b4a3a7b4
L
12903
12904 case OPTION_X86_USED_NOTE:
12905 if (strcasecmp (arg, "yes") == 0)
12906 x86_used_note = 1;
12907 else if (strcasecmp (arg, "no") == 0)
12908 x86_used_note = 0;
12909 else
12910 as_fatal (_("invalid -mx86-used-note= option: `%s'"), arg);
12911 break;
12912
12913
99ad8390 12914#endif
321098a5 12915#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 12916 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c
JH
12917 case OPTION_64:
12918 {
12919 const char **list, **l;
12920
3e73aa7c
JH
12921 list = bfd_target_list ();
12922 for (l = list; *l != NULL; l++)
8620418b 12923 if (CONST_STRNEQ (*l, "elf64-x86-64")
99ad8390
NC
12924 || strcmp (*l, "coff-x86-64") == 0
12925 || strcmp (*l, "pe-x86-64") == 0
d382c579
TG
12926 || strcmp (*l, "pei-x86-64") == 0
12927 || strcmp (*l, "mach-o-x86-64") == 0)
6e0b89ee
AM
12928 {
12929 default_arch = "x86_64";
12930 break;
12931 }
3e73aa7c 12932 if (*l == NULL)
2b5d6a91 12933 as_fatal (_("no compiled in support for x86_64"));
3e73aa7c
JH
12934 free (list);
12935 }
12936 break;
12937#endif
252b5132 12938
351f65ca 12939#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 12940 case OPTION_X32:
351f65ca
L
12941 if (IS_ELF)
12942 {
12943 const char **list, **l;
12944
12945 list = bfd_target_list ();
12946 for (l = list; *l != NULL; l++)
12947 if (CONST_STRNEQ (*l, "elf32-x86-64"))
12948 {
12949 default_arch = "x86_64:32";
12950 break;
12951 }
12952 if (*l == NULL)
2b5d6a91 12953 as_fatal (_("no compiled in support for 32bit x86_64"));
351f65ca
L
12954 free (list);
12955 }
12956 else
12957 as_fatal (_("32bit x86_64 is only supported for ELF"));
12958 break;
12959#endif
12960
6e0b89ee
AM
12961 case OPTION_32:
12962 default_arch = "i386";
12963 break;
12964
b3b91714
AM
12965 case OPTION_DIVIDE:
12966#ifdef SVR4_COMMENT_CHARS
12967 {
12968 char *n, *t;
12969 const char *s;
12970
add39d23 12971 n = XNEWVEC (char, strlen (i386_comment_chars) + 1);
b3b91714
AM
12972 t = n;
12973 for (s = i386_comment_chars; *s != '\0'; s++)
12974 if (*s != '/')
12975 *t++ = *s;
12976 *t = '\0';
12977 i386_comment_chars = n;
12978 }
12979#endif
12980 break;
12981
9103f4f4 12982 case OPTION_MARCH:
293f5f65
L
12983 saved = xstrdup (arg);
12984 arch = saved;
12985 /* Allow -march=+nosse. */
12986 if (*arch == '+')
12987 arch++;
6305a203 12988 do
9103f4f4 12989 {
6305a203 12990 if (*arch == '.')
2b5d6a91 12991 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
12992 next = strchr (arch, '+');
12993 if (next)
12994 *next++ = '\0';
91d6fa6a 12995 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 12996 {
91d6fa6a 12997 if (strcmp (arch, cpu_arch [j].name) == 0)
ccc9c027 12998 {
6305a203 12999 /* Processor. */
1ded5609
JB
13000 if (! cpu_arch[j].flags.bitfield.cpui386)
13001 continue;
13002
91d6fa6a 13003 cpu_arch_name = cpu_arch[j].name;
6305a203 13004 cpu_sub_arch_name = NULL;
91d6fa6a
NC
13005 cpu_arch_flags = cpu_arch[j].flags;
13006 cpu_arch_isa = cpu_arch[j].type;
13007 cpu_arch_isa_flags = cpu_arch[j].flags;
6305a203
L
13008 if (!cpu_arch_tune_set)
13009 {
13010 cpu_arch_tune = cpu_arch_isa;
13011 cpu_arch_tune_flags = cpu_arch_isa_flags;
13012 }
13013 break;
13014 }
91d6fa6a
NC
13015 else if (*cpu_arch [j].name == '.'
13016 && strcmp (arch, cpu_arch [j].name + 1) == 0)
6305a203 13017 {
33eaf5de 13018 /* ISA extension. */
6305a203 13019 i386_cpu_flags flags;
309d3373 13020
293f5f65
L
13021 flags = cpu_flags_or (cpu_arch_flags,
13022 cpu_arch[j].flags);
81486035 13023
5b64d091 13024 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
6305a203
L
13025 {
13026 if (cpu_sub_arch_name)
13027 {
13028 char *name = cpu_sub_arch_name;
13029 cpu_sub_arch_name = concat (name,
91d6fa6a 13030 cpu_arch[j].name,
1bf57e9f 13031 (const char *) NULL);
6305a203
L
13032 free (name);
13033 }
13034 else
91d6fa6a 13035 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
6305a203 13036 cpu_arch_flags = flags;
a586129e 13037 cpu_arch_isa_flags = flags;
6305a203 13038 }
0089dace
L
13039 else
13040 cpu_arch_isa_flags
13041 = cpu_flags_or (cpu_arch_isa_flags,
13042 cpu_arch[j].flags);
6305a203 13043 break;
ccc9c027 13044 }
9103f4f4 13045 }
6305a203 13046
293f5f65
L
13047 if (j >= ARRAY_SIZE (cpu_arch))
13048 {
33eaf5de 13049 /* Disable an ISA extension. */
293f5f65
L
13050 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
13051 if (strcmp (arch, cpu_noarch [j].name) == 0)
13052 {
13053 i386_cpu_flags flags;
13054
13055 flags = cpu_flags_and_not (cpu_arch_flags,
13056 cpu_noarch[j].flags);
13057 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
13058 {
13059 if (cpu_sub_arch_name)
13060 {
13061 char *name = cpu_sub_arch_name;
13062 cpu_sub_arch_name = concat (arch,
13063 (const char *) NULL);
13064 free (name);
13065 }
13066 else
13067 cpu_sub_arch_name = xstrdup (arch);
13068 cpu_arch_flags = flags;
13069 cpu_arch_isa_flags = flags;
13070 }
13071 break;
13072 }
13073
13074 if (j >= ARRAY_SIZE (cpu_noarch))
13075 j = ARRAY_SIZE (cpu_arch);
13076 }
13077
91d6fa6a 13078 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 13079 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
13080
13081 arch = next;
9103f4f4 13082 }
293f5f65
L
13083 while (next != NULL);
13084 free (saved);
9103f4f4
L
13085 break;
13086
13087 case OPTION_MTUNE:
13088 if (*arg == '.')
2b5d6a91 13089 as_fatal (_("invalid -mtune= option: `%s'"), arg);
91d6fa6a 13090 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 13091 {
91d6fa6a 13092 if (strcmp (arg, cpu_arch [j].name) == 0)
9103f4f4 13093 {
ccc9c027 13094 cpu_arch_tune_set = 1;
91d6fa6a
NC
13095 cpu_arch_tune = cpu_arch [j].type;
13096 cpu_arch_tune_flags = cpu_arch[j].flags;
9103f4f4
L
13097 break;
13098 }
13099 }
91d6fa6a 13100 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 13101 as_fatal (_("invalid -mtune= option: `%s'"), arg);
9103f4f4
L
13102 break;
13103
1efbbeb4
L
13104 case OPTION_MMNEMONIC:
13105 if (strcasecmp (arg, "att") == 0)
13106 intel_mnemonic = 0;
13107 else if (strcasecmp (arg, "intel") == 0)
13108 intel_mnemonic = 1;
13109 else
2b5d6a91 13110 as_fatal (_("invalid -mmnemonic= option: `%s'"), arg);
1efbbeb4
L
13111 break;
13112
13113 case OPTION_MSYNTAX:
13114 if (strcasecmp (arg, "att") == 0)
13115 intel_syntax = 0;
13116 else if (strcasecmp (arg, "intel") == 0)
13117 intel_syntax = 1;
13118 else
2b5d6a91 13119 as_fatal (_("invalid -msyntax= option: `%s'"), arg);
1efbbeb4
L
13120 break;
13121
13122 case OPTION_MINDEX_REG:
13123 allow_index_reg = 1;
13124 break;
13125
13126 case OPTION_MNAKED_REG:
13127 allow_naked_reg = 1;
13128 break;
13129
c0f3af97
L
13130 case OPTION_MSSE2AVX:
13131 sse2avx = 1;
13132 break;
13133
daf50ae7
L
13134 case OPTION_MSSE_CHECK:
13135 if (strcasecmp (arg, "error") == 0)
7bab8ab5 13136 sse_check = check_error;
daf50ae7 13137 else if (strcasecmp (arg, "warning") == 0)
7bab8ab5 13138 sse_check = check_warning;
daf50ae7 13139 else if (strcasecmp (arg, "none") == 0)
7bab8ab5 13140 sse_check = check_none;
daf50ae7 13141 else
2b5d6a91 13142 as_fatal (_("invalid -msse-check= option: `%s'"), arg);
daf50ae7
L
13143 break;
13144
7bab8ab5
JB
13145 case OPTION_MOPERAND_CHECK:
13146 if (strcasecmp (arg, "error") == 0)
13147 operand_check = check_error;
13148 else if (strcasecmp (arg, "warning") == 0)
13149 operand_check = check_warning;
13150 else if (strcasecmp (arg, "none") == 0)
13151 operand_check = check_none;
13152 else
13153 as_fatal (_("invalid -moperand-check= option: `%s'"), arg);
13154 break;
13155
539f890d
L
13156 case OPTION_MAVXSCALAR:
13157 if (strcasecmp (arg, "128") == 0)
13158 avxscalar = vex128;
13159 else if (strcasecmp (arg, "256") == 0)
13160 avxscalar = vex256;
13161 else
2b5d6a91 13162 as_fatal (_("invalid -mavxscalar= option: `%s'"), arg);
539f890d
L
13163 break;
13164
03751133
L
13165 case OPTION_MVEXWIG:
13166 if (strcmp (arg, "0") == 0)
40c9c8de 13167 vexwig = vexw0;
03751133 13168 else if (strcmp (arg, "1") == 0)
40c9c8de 13169 vexwig = vexw1;
03751133
L
13170 else
13171 as_fatal (_("invalid -mvexwig= option: `%s'"), arg);
13172 break;
13173
7e8b059b
L
13174 case OPTION_MADD_BND_PREFIX:
13175 add_bnd_prefix = 1;
13176 break;
13177
43234a1e
L
13178 case OPTION_MEVEXLIG:
13179 if (strcmp (arg, "128") == 0)
13180 evexlig = evexl128;
13181 else if (strcmp (arg, "256") == 0)
13182 evexlig = evexl256;
13183 else if (strcmp (arg, "512") == 0)
13184 evexlig = evexl512;
13185 else
13186 as_fatal (_("invalid -mevexlig= option: `%s'"), arg);
13187 break;
13188
d3d3c6db
IT
13189 case OPTION_MEVEXRCIG:
13190 if (strcmp (arg, "rne") == 0)
13191 evexrcig = rne;
13192 else if (strcmp (arg, "rd") == 0)
13193 evexrcig = rd;
13194 else if (strcmp (arg, "ru") == 0)
13195 evexrcig = ru;
13196 else if (strcmp (arg, "rz") == 0)
13197 evexrcig = rz;
13198 else
13199 as_fatal (_("invalid -mevexrcig= option: `%s'"), arg);
13200 break;
13201
43234a1e
L
13202 case OPTION_MEVEXWIG:
13203 if (strcmp (arg, "0") == 0)
13204 evexwig = evexw0;
13205 else if (strcmp (arg, "1") == 0)
13206 evexwig = evexw1;
13207 else
13208 as_fatal (_("invalid -mevexwig= option: `%s'"), arg);
13209 break;
13210
167ad85b
TG
13211# if defined (TE_PE) || defined (TE_PEP)
13212 case OPTION_MBIG_OBJ:
13213 use_big_obj = 1;
13214 break;
13215#endif
13216
d1982f93 13217 case OPTION_MOMIT_LOCK_PREFIX:
d022bddd
IT
13218 if (strcasecmp (arg, "yes") == 0)
13219 omit_lock_prefix = 1;
13220 else if (strcasecmp (arg, "no") == 0)
13221 omit_lock_prefix = 0;
13222 else
13223 as_fatal (_("invalid -momit-lock-prefix= option: `%s'"), arg);
13224 break;
13225
e4e00185
AS
13226 case OPTION_MFENCE_AS_LOCK_ADD:
13227 if (strcasecmp (arg, "yes") == 0)
13228 avoid_fence = 1;
13229 else if (strcasecmp (arg, "no") == 0)
13230 avoid_fence = 0;
13231 else
13232 as_fatal (_("invalid -mfence-as-lock-add= option: `%s'"), arg);
13233 break;
13234
ae531041
L
13235 case OPTION_MLFENCE_AFTER_LOAD:
13236 if (strcasecmp (arg, "yes") == 0)
13237 lfence_after_load = 1;
13238 else if (strcasecmp (arg, "no") == 0)
13239 lfence_after_load = 0;
13240 else
13241 as_fatal (_("invalid -mlfence-after-load= option: `%s'"), arg);
13242 break;
13243
13244 case OPTION_MLFENCE_BEFORE_INDIRECT_BRANCH:
13245 if (strcasecmp (arg, "all") == 0)
a09f656b 13246 {
13247 lfence_before_indirect_branch = lfence_branch_all;
13248 if (lfence_before_ret == lfence_before_ret_none)
13249 lfence_before_ret = lfence_before_ret_shl;
13250 }
ae531041
L
13251 else if (strcasecmp (arg, "memory") == 0)
13252 lfence_before_indirect_branch = lfence_branch_memory;
13253 else if (strcasecmp (arg, "register") == 0)
13254 lfence_before_indirect_branch = lfence_branch_register;
13255 else if (strcasecmp (arg, "none") == 0)
13256 lfence_before_indirect_branch = lfence_branch_none;
13257 else
13258 as_fatal (_("invalid -mlfence-before-indirect-branch= option: `%s'"),
13259 arg);
13260 break;
13261
13262 case OPTION_MLFENCE_BEFORE_RET:
13263 if (strcasecmp (arg, "or") == 0)
13264 lfence_before_ret = lfence_before_ret_or;
13265 else if (strcasecmp (arg, "not") == 0)
13266 lfence_before_ret = lfence_before_ret_not;
a09f656b 13267 else if (strcasecmp (arg, "shl") == 0 || strcasecmp (arg, "yes") == 0)
13268 lfence_before_ret = lfence_before_ret_shl;
ae531041
L
13269 else if (strcasecmp (arg, "none") == 0)
13270 lfence_before_ret = lfence_before_ret_none;
13271 else
13272 as_fatal (_("invalid -mlfence-before-ret= option: `%s'"),
13273 arg);
13274 break;
13275
0cb4071e
L
13276 case OPTION_MRELAX_RELOCATIONS:
13277 if (strcasecmp (arg, "yes") == 0)
13278 generate_relax_relocations = 1;
13279 else if (strcasecmp (arg, "no") == 0)
13280 generate_relax_relocations = 0;
13281 else
13282 as_fatal (_("invalid -mrelax-relocations= option: `%s'"), arg);
13283 break;
13284
e379e5f3
L
13285 case OPTION_MALIGN_BRANCH_BOUNDARY:
13286 {
13287 char *end;
13288 long int align = strtoul (arg, &end, 0);
13289 if (*end == '\0')
13290 {
13291 if (align == 0)
13292 {
13293 align_branch_power = 0;
13294 break;
13295 }
13296 else if (align >= 16)
13297 {
13298 int align_power;
13299 for (align_power = 0;
13300 (align & 1) == 0;
13301 align >>= 1, align_power++)
13302 continue;
13303 /* Limit alignment power to 31. */
13304 if (align == 1 && align_power < 32)
13305 {
13306 align_branch_power = align_power;
13307 break;
13308 }
13309 }
13310 }
13311 as_fatal (_("invalid -malign-branch-boundary= value: %s"), arg);
13312 }
13313 break;
13314
13315 case OPTION_MALIGN_BRANCH_PREFIX_SIZE:
13316 {
13317 char *end;
13318 int align = strtoul (arg, &end, 0);
13319 /* Some processors only support 5 prefixes. */
13320 if (*end == '\0' && align >= 0 && align < 6)
13321 {
13322 align_branch_prefix_size = align;
13323 break;
13324 }
13325 as_fatal (_("invalid -malign-branch-prefix-size= value: %s"),
13326 arg);
13327 }
13328 break;
13329
13330 case OPTION_MALIGN_BRANCH:
13331 align_branch = 0;
13332 saved = xstrdup (arg);
13333 type = saved;
13334 do
13335 {
13336 next = strchr (type, '+');
13337 if (next)
13338 *next++ = '\0';
13339 if (strcasecmp (type, "jcc") == 0)
13340 align_branch |= align_branch_jcc_bit;
13341 else if (strcasecmp (type, "fused") == 0)
13342 align_branch |= align_branch_fused_bit;
13343 else if (strcasecmp (type, "jmp") == 0)
13344 align_branch |= align_branch_jmp_bit;
13345 else if (strcasecmp (type, "call") == 0)
13346 align_branch |= align_branch_call_bit;
13347 else if (strcasecmp (type, "ret") == 0)
13348 align_branch |= align_branch_ret_bit;
13349 else if (strcasecmp (type, "indirect") == 0)
13350 align_branch |= align_branch_indirect_bit;
13351 else
13352 as_fatal (_("invalid -malign-branch= option: `%s'"), arg);
13353 type = next;
13354 }
13355 while (next != NULL);
13356 free (saved);
13357 break;
13358
76cf450b
L
13359 case OPTION_MBRANCHES_WITH_32B_BOUNDARIES:
13360 align_branch_power = 5;
13361 align_branch_prefix_size = 5;
13362 align_branch = (align_branch_jcc_bit
13363 | align_branch_fused_bit
13364 | align_branch_jmp_bit);
13365 break;
13366
5db04b09 13367 case OPTION_MAMD64:
4b5aaf5f 13368 isa64 = amd64;
5db04b09
L
13369 break;
13370
13371 case OPTION_MINTEL64:
4b5aaf5f 13372 isa64 = intel64;
5db04b09
L
13373 break;
13374
b6f8c7c4
L
13375 case 'O':
13376 if (arg == NULL)
13377 {
13378 optimize = 1;
13379 /* Turn off -Os. */
13380 optimize_for_space = 0;
13381 }
13382 else if (*arg == 's')
13383 {
13384 optimize_for_space = 1;
13385 /* Turn on all encoding optimizations. */
41fd2579 13386 optimize = INT_MAX;
b6f8c7c4
L
13387 }
13388 else
13389 {
13390 optimize = atoi (arg);
13391 /* Turn off -Os. */
13392 optimize_for_space = 0;
13393 }
13394 break;
13395
252b5132
RH
13396 default:
13397 return 0;
13398 }
13399 return 1;
13400}
13401
8a2c8fef
L
13402#define MESSAGE_TEMPLATE \
13403" "
13404
293f5f65
L
13405static char *
13406output_message (FILE *stream, char *p, char *message, char *start,
13407 int *left_p, const char *name, int len)
13408{
13409 int size = sizeof (MESSAGE_TEMPLATE);
13410 int left = *left_p;
13411
13412 /* Reserve 2 spaces for ", " or ",\0" */
13413 left -= len + 2;
13414
13415 /* Check if there is any room. */
13416 if (left >= 0)
13417 {
13418 if (p != start)
13419 {
13420 *p++ = ',';
13421 *p++ = ' ';
13422 }
13423 p = mempcpy (p, name, len);
13424 }
13425 else
13426 {
13427 /* Output the current message now and start a new one. */
13428 *p++ = ',';
13429 *p = '\0';
13430 fprintf (stream, "%s\n", message);
13431 p = start;
13432 left = size - (start - message) - len - 2;
13433
13434 gas_assert (left >= 0);
13435
13436 p = mempcpy (p, name, len);
13437 }
13438
13439 *left_p = left;
13440 return p;
13441}
13442
8a2c8fef 13443static void
1ded5609 13444show_arch (FILE *stream, int ext, int check)
8a2c8fef
L
13445{
13446 static char message[] = MESSAGE_TEMPLATE;
13447 char *start = message + 27;
13448 char *p;
13449 int size = sizeof (MESSAGE_TEMPLATE);
13450 int left;
13451 const char *name;
13452 int len;
13453 unsigned int j;
13454
13455 p = start;
13456 left = size - (start - message);
13457 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
13458 {
13459 /* Should it be skipped? */
13460 if (cpu_arch [j].skip)
13461 continue;
13462
13463 name = cpu_arch [j].name;
13464 len = cpu_arch [j].len;
13465 if (*name == '.')
13466 {
13467 /* It is an extension. Skip if we aren't asked to show it. */
13468 if (ext)
13469 {
13470 name++;
13471 len--;
13472 }
13473 else
13474 continue;
13475 }
13476 else if (ext)
13477 {
13478 /* It is an processor. Skip if we show only extension. */
13479 continue;
13480 }
1ded5609
JB
13481 else if (check && ! cpu_arch[j].flags.bitfield.cpui386)
13482 {
13483 /* It is an impossible processor - skip. */
13484 continue;
13485 }
8a2c8fef 13486
293f5f65 13487 p = output_message (stream, p, message, start, &left, name, len);
8a2c8fef
L
13488 }
13489
293f5f65
L
13490 /* Display disabled extensions. */
13491 if (ext)
13492 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
13493 {
13494 name = cpu_noarch [j].name;
13495 len = cpu_noarch [j].len;
13496 p = output_message (stream, p, message, start, &left, name,
13497 len);
13498 }
13499
8a2c8fef
L
13500 *p = '\0';
13501 fprintf (stream, "%s\n", message);
13502}
13503
252b5132 13504void
8a2c8fef 13505md_show_usage (FILE *stream)
252b5132 13506{
4cc782b5
ILT
13507#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13508 fprintf (stream, _("\
d4693039 13509 -Qy, -Qn ignored\n\
a38cf1db 13510 -V print assembler version number\n\
b3b91714
AM
13511 -k ignored\n"));
13512#endif
13513 fprintf (stream, _("\
12b55ccc 13514 -n Do not optimize code alignment\n\
b3b91714
AM
13515 -q quieten some warnings\n"));
13516#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13517 fprintf (stream, _("\
a38cf1db 13518 -s ignored\n"));
b3b91714 13519#endif
d7f449c0
L
13520#if defined BFD64 && (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
13521 || defined (TE_PE) || defined (TE_PEP))
751d281c 13522 fprintf (stream, _("\
570561f7 13523 --32/--64/--x32 generate 32bit/64bit/x32 code\n"));
751d281c 13524#endif
b3b91714
AM
13525#ifdef SVR4_COMMENT_CHARS
13526 fprintf (stream, _("\
13527 --divide do not treat `/' as a comment character\n"));
a38cf1db
AM
13528#else
13529 fprintf (stream, _("\
b3b91714 13530 --divide ignored\n"));
4cc782b5 13531#endif
9103f4f4 13532 fprintf (stream, _("\
6305a203 13533 -march=CPU[,+EXTENSION...]\n\
8a2c8fef 13534 generate code for CPU and EXTENSION, CPU is one of:\n"));
1ded5609 13535 show_arch (stream, 0, 1);
8a2c8fef
L
13536 fprintf (stream, _("\
13537 EXTENSION is combination of:\n"));
1ded5609 13538 show_arch (stream, 1, 0);
6305a203 13539 fprintf (stream, _("\
8a2c8fef 13540 -mtune=CPU optimize for CPU, CPU is one of:\n"));
1ded5609 13541 show_arch (stream, 0, 0);
ba104c83 13542 fprintf (stream, _("\
c0f3af97
L
13543 -msse2avx encode SSE instructions with VEX prefix\n"));
13544 fprintf (stream, _("\
7c5c05ef 13545 -msse-check=[none|error|warning] (default: warning)\n\
daf50ae7
L
13546 check SSE instructions\n"));
13547 fprintf (stream, _("\
7c5c05ef 13548 -moperand-check=[none|error|warning] (default: warning)\n\
7bab8ab5
JB
13549 check operand combinations for validity\n"));
13550 fprintf (stream, _("\
7c5c05ef
L
13551 -mavxscalar=[128|256] (default: 128)\n\
13552 encode scalar AVX instructions with specific vector\n\
539f890d
L
13553 length\n"));
13554 fprintf (stream, _("\
03751133
L
13555 -mvexwig=[0|1] (default: 0)\n\
13556 encode VEX instructions with specific VEX.W value\n\
13557 for VEX.W bit ignored instructions\n"));
13558 fprintf (stream, _("\
7c5c05ef
L
13559 -mevexlig=[128|256|512] (default: 128)\n\
13560 encode scalar EVEX instructions with specific vector\n\
43234a1e
L
13561 length\n"));
13562 fprintf (stream, _("\
7c5c05ef
L
13563 -mevexwig=[0|1] (default: 0)\n\
13564 encode EVEX instructions with specific EVEX.W value\n\
43234a1e
L
13565 for EVEX.W bit ignored instructions\n"));
13566 fprintf (stream, _("\
7c5c05ef 13567 -mevexrcig=[rne|rd|ru|rz] (default: rne)\n\
d3d3c6db
IT
13568 encode EVEX instructions with specific EVEX.RC value\n\
13569 for SAE-only ignored instructions\n"));
13570 fprintf (stream, _("\
7c5c05ef
L
13571 -mmnemonic=[att|intel] "));
13572 if (SYSV386_COMPAT)
13573 fprintf (stream, _("(default: att)\n"));
13574 else
13575 fprintf (stream, _("(default: intel)\n"));
13576 fprintf (stream, _("\
13577 use AT&T/Intel mnemonic\n"));
ba104c83 13578 fprintf (stream, _("\
7c5c05ef
L
13579 -msyntax=[att|intel] (default: att)\n\
13580 use AT&T/Intel syntax\n"));
ba104c83
L
13581 fprintf (stream, _("\
13582 -mindex-reg support pseudo index registers\n"));
13583 fprintf (stream, _("\
13584 -mnaked-reg don't require `%%' prefix for registers\n"));
13585 fprintf (stream, _("\
7e8b059b 13586 -madd-bnd-prefix add BND prefix for all valid branches\n"));
b4a3a7b4 13587#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8dcea932
L
13588 fprintf (stream, _("\
13589 -mshared disable branch optimization for shared code\n"));
b4a3a7b4
L
13590 fprintf (stream, _("\
13591 -mx86-used-note=[no|yes] "));
13592 if (DEFAULT_X86_USED_NOTE)
13593 fprintf (stream, _("(default: yes)\n"));
13594 else
13595 fprintf (stream, _("(default: no)\n"));
13596 fprintf (stream, _("\
13597 generate x86 used ISA and feature properties\n"));
13598#endif
13599#if defined (TE_PE) || defined (TE_PEP)
167ad85b
TG
13600 fprintf (stream, _("\
13601 -mbig-obj generate big object files\n"));
13602#endif
d022bddd 13603 fprintf (stream, _("\
7c5c05ef 13604 -momit-lock-prefix=[no|yes] (default: no)\n\
d022bddd 13605 strip all lock prefixes\n"));
5db04b09 13606 fprintf (stream, _("\
7c5c05ef 13607 -mfence-as-lock-add=[no|yes] (default: no)\n\
e4e00185
AS
13608 encode lfence, mfence and sfence as\n\
13609 lock addl $0x0, (%%{re}sp)\n"));
13610 fprintf (stream, _("\
7c5c05ef
L
13611 -mrelax-relocations=[no|yes] "));
13612 if (DEFAULT_GENERATE_X86_RELAX_RELOCATIONS)
13613 fprintf (stream, _("(default: yes)\n"));
13614 else
13615 fprintf (stream, _("(default: no)\n"));
13616 fprintf (stream, _("\
0cb4071e
L
13617 generate relax relocations\n"));
13618 fprintf (stream, _("\
e379e5f3
L
13619 -malign-branch-boundary=NUM (default: 0)\n\
13620 align branches within NUM byte boundary\n"));
13621 fprintf (stream, _("\
13622 -malign-branch=TYPE[+TYPE...] (default: jcc+fused+jmp)\n\
13623 TYPE is combination of jcc, fused, jmp, call, ret,\n\
13624 indirect\n\
13625 specify types of branches to align\n"));
13626 fprintf (stream, _("\
13627 -malign-branch-prefix-size=NUM (default: 5)\n\
13628 align branches with NUM prefixes per instruction\n"));
13629 fprintf (stream, _("\
76cf450b
L
13630 -mbranches-within-32B-boundaries\n\
13631 align branches within 32 byte boundary\n"));
13632 fprintf (stream, _("\
ae531041
L
13633 -mlfence-after-load=[no|yes] (default: no)\n\
13634 generate lfence after load\n"));
13635 fprintf (stream, _("\
13636 -mlfence-before-indirect-branch=[none|all|register|memory] (default: none)\n\
13637 generate lfence before indirect near branch\n"));
13638 fprintf (stream, _("\
a09f656b 13639 -mlfence-before-ret=[none|or|not|shl|yes] (default: none)\n\
ae531041
L
13640 generate lfence before ret\n"));
13641 fprintf (stream, _("\
7c5c05ef 13642 -mamd64 accept only AMD64 ISA [default]\n"));
5db04b09
L
13643 fprintf (stream, _("\
13644 -mintel64 accept only Intel64 ISA\n"));
252b5132
RH
13645}
13646
3e73aa7c 13647#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
321098a5 13648 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
e57f8c65 13649 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
252b5132
RH
13650
13651/* Pick the target format to use. */
13652
47926f60 13653const char *
e3bb37b5 13654i386_target_format (void)
252b5132 13655{
351f65ca
L
13656 if (!strncmp (default_arch, "x86_64", 6))
13657 {
13658 update_code_flag (CODE_64BIT, 1);
13659 if (default_arch[6] == '\0')
7f56bc95 13660 x86_elf_abi = X86_64_ABI;
351f65ca 13661 else
7f56bc95 13662 x86_elf_abi = X86_64_X32_ABI;
351f65ca 13663 }
3e73aa7c 13664 else if (!strcmp (default_arch, "i386"))
78f12dd3 13665 update_code_flag (CODE_32BIT, 1);
5197d474
L
13666 else if (!strcmp (default_arch, "iamcu"))
13667 {
13668 update_code_flag (CODE_32BIT, 1);
13669 if (cpu_arch_isa == PROCESSOR_UNKNOWN)
13670 {
13671 static const i386_cpu_flags iamcu_flags = CPU_IAMCU_FLAGS;
13672 cpu_arch_name = "iamcu";
13673 cpu_sub_arch_name = NULL;
13674 cpu_arch_flags = iamcu_flags;
13675 cpu_arch_isa = PROCESSOR_IAMCU;
13676 cpu_arch_isa_flags = iamcu_flags;
13677 if (!cpu_arch_tune_set)
13678 {
13679 cpu_arch_tune = cpu_arch_isa;
13680 cpu_arch_tune_flags = cpu_arch_isa_flags;
13681 }
13682 }
8d471ec1 13683 else if (cpu_arch_isa != PROCESSOR_IAMCU)
5197d474
L
13684 as_fatal (_("Intel MCU doesn't support `%s' architecture"),
13685 cpu_arch_name);
13686 }
3e73aa7c 13687 else
2b5d6a91 13688 as_fatal (_("unknown architecture"));
89507696
JB
13689
13690 if (cpu_flags_all_zero (&cpu_arch_isa_flags))
13691 cpu_arch_isa_flags = cpu_arch[flag_code == CODE_64BIT].flags;
13692 if (cpu_flags_all_zero (&cpu_arch_tune_flags))
13693 cpu_arch_tune_flags = cpu_arch[flag_code == CODE_64BIT].flags;
13694
252b5132
RH
13695 switch (OUTPUT_FLAVOR)
13696 {
9384f2ff 13697#if defined (OBJ_MAYBE_AOUT) || defined (OBJ_AOUT)
4c63da97 13698 case bfd_target_aout_flavour:
47926f60 13699 return AOUT_TARGET_FORMAT;
4c63da97 13700#endif
9384f2ff
AM
13701#if defined (OBJ_MAYBE_COFF) || defined (OBJ_COFF)
13702# if defined (TE_PE) || defined (TE_PEP)
13703 case bfd_target_coff_flavour:
167ad85b
TG
13704 if (flag_code == CODE_64BIT)
13705 return use_big_obj ? "pe-bigobj-x86-64" : "pe-x86-64";
13706 else
251dae91 13707 return use_big_obj ? "pe-bigobj-i386" : "pe-i386";
9384f2ff 13708# elif defined (TE_GO32)
0561d57c
JK
13709 case bfd_target_coff_flavour:
13710 return "coff-go32";
9384f2ff 13711# else
252b5132
RH
13712 case bfd_target_coff_flavour:
13713 return "coff-i386";
9384f2ff 13714# endif
4c63da97 13715#endif
3e73aa7c 13716#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
252b5132 13717 case bfd_target_elf_flavour:
3e73aa7c 13718 {
351f65ca
L
13719 const char *format;
13720
13721 switch (x86_elf_abi)
4fa24527 13722 {
351f65ca
L
13723 default:
13724 format = ELF_TARGET_FORMAT;
e379e5f3
L
13725#ifndef TE_SOLARIS
13726 tls_get_addr = "___tls_get_addr";
13727#endif
351f65ca 13728 break;
7f56bc95 13729 case X86_64_ABI:
351f65ca 13730 use_rela_relocations = 1;
4fa24527 13731 object_64bit = 1;
e379e5f3
L
13732#ifndef TE_SOLARIS
13733 tls_get_addr = "__tls_get_addr";
13734#endif
351f65ca
L
13735 format = ELF_TARGET_FORMAT64;
13736 break;
7f56bc95 13737 case X86_64_X32_ABI:
4fa24527 13738 use_rela_relocations = 1;
351f65ca 13739 object_64bit = 1;
e379e5f3
L
13740#ifndef TE_SOLARIS
13741 tls_get_addr = "__tls_get_addr";
13742#endif
862be3fb 13743 disallow_64bit_reloc = 1;
351f65ca
L
13744 format = ELF_TARGET_FORMAT32;
13745 break;
4fa24527 13746 }
3632d14b 13747 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 13748 {
7f56bc95 13749 if (x86_elf_abi != X86_64_ABI)
8a9036a4
L
13750 as_fatal (_("Intel L1OM is 64bit only"));
13751 return ELF_TARGET_L1OM_FORMAT;
13752 }
b49f93f6 13753 else if (cpu_arch_isa == PROCESSOR_K1OM)
7a9068fe
L
13754 {
13755 if (x86_elf_abi != X86_64_ABI)
13756 as_fatal (_("Intel K1OM is 64bit only"));
13757 return ELF_TARGET_K1OM_FORMAT;
13758 }
81486035
L
13759 else if (cpu_arch_isa == PROCESSOR_IAMCU)
13760 {
13761 if (x86_elf_abi != I386_ABI)
13762 as_fatal (_("Intel MCU is 32bit only"));
13763 return ELF_TARGET_IAMCU_FORMAT;
13764 }
8a9036a4 13765 else
351f65ca 13766 return format;
3e73aa7c 13767 }
e57f8c65
TG
13768#endif
13769#if defined (OBJ_MACH_O)
13770 case bfd_target_mach_o_flavour:
d382c579
TG
13771 if (flag_code == CODE_64BIT)
13772 {
13773 use_rela_relocations = 1;
13774 object_64bit = 1;
13775 return "mach-o-x86-64";
13776 }
13777 else
13778 return "mach-o-i386";
4c63da97 13779#endif
252b5132
RH
13780 default:
13781 abort ();
13782 return NULL;
13783 }
13784}
13785
47926f60 13786#endif /* OBJ_MAYBE_ more than one */
252b5132 13787\f
252b5132 13788symbolS *
7016a5d5 13789md_undefined_symbol (char *name)
252b5132 13790{
18dc2407
ILT
13791 if (name[0] == GLOBAL_OFFSET_TABLE_NAME[0]
13792 && name[1] == GLOBAL_OFFSET_TABLE_NAME[1]
13793 && name[2] == GLOBAL_OFFSET_TABLE_NAME[2]
13794 && strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
24eab124
AM
13795 {
13796 if (!GOT_symbol)
13797 {
13798 if (symbol_find (name))
13799 as_bad (_("GOT already in symbol table"));
13800 GOT_symbol = symbol_new (name, undefined_section,
13801 (valueT) 0, &zero_address_frag);
13802 };
13803 return GOT_symbol;
13804 }
252b5132
RH
13805 return 0;
13806}
13807
13808/* Round up a section size to the appropriate boundary. */
47926f60 13809
252b5132 13810valueT
7016a5d5 13811md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
252b5132 13812{
4c63da97
AM
13813#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
13814 if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
13815 {
13816 /* For a.out, force the section size to be aligned. If we don't do
13817 this, BFD will align it for us, but it will not write out the
13818 final bytes of the section. This may be a bug in BFD, but it is
13819 easier to fix it here since that is how the other a.out targets
13820 work. */
13821 int align;
13822
fd361982 13823 align = bfd_section_alignment (segment);
8d3842cd 13824 size = ((size + (1 << align) - 1) & (-((valueT) 1 << align)));
4c63da97 13825 }
252b5132
RH
13826#endif
13827
13828 return size;
13829}
13830
13831/* On the i386, PC-relative offsets are relative to the start of the
13832 next instruction. That is, the address of the offset, plus its
13833 size, since the offset is always the last part of the insn. */
13834
13835long
e3bb37b5 13836md_pcrel_from (fixS *fixP)
252b5132
RH
13837{
13838 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
13839}
13840
13841#ifndef I386COFF
13842
13843static void
e3bb37b5 13844s_bss (int ignore ATTRIBUTE_UNUSED)
252b5132 13845{
29b0f896 13846 int temp;
252b5132 13847
8a75718c
JB
13848#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13849 if (IS_ELF)
13850 obj_elf_section_change_hook ();
13851#endif
252b5132
RH
13852 temp = get_absolute_expression ();
13853 subseg_set (bss_section, (subsegT) temp);
13854 demand_empty_rest_of_line ();
13855}
13856
13857#endif
13858
e379e5f3
L
13859/* Remember constant directive. */
13860
13861void
13862i386_cons_align (int ignore ATTRIBUTE_UNUSED)
13863{
13864 if (last_insn.kind != last_insn_directive
13865 && (bfd_section_flags (now_seg) & SEC_CODE))
13866 {
13867 last_insn.seg = now_seg;
13868 last_insn.kind = last_insn_directive;
13869 last_insn.name = "constant directive";
13870 last_insn.file = as_where (&last_insn.line);
ae531041
L
13871 if (lfence_before_ret != lfence_before_ret_none)
13872 {
13873 if (lfence_before_indirect_branch != lfence_branch_none)
13874 as_warn (_("constant directive skips -mlfence-before-ret "
13875 "and -mlfence-before-indirect-branch"));
13876 else
13877 as_warn (_("constant directive skips -mlfence-before-ret"));
13878 }
13879 else if (lfence_before_indirect_branch != lfence_branch_none)
13880 as_warn (_("constant directive skips -mlfence-before-indirect-branch"));
e379e5f3
L
13881 }
13882}
13883
252b5132 13884void
e3bb37b5 13885i386_validate_fix (fixS *fixp)
252b5132 13886{
02a86693 13887 if (fixp->fx_subsy)
252b5132 13888 {
02a86693 13889 if (fixp->fx_subsy == GOT_symbol)
23df1078 13890 {
02a86693
L
13891 if (fixp->fx_r_type == BFD_RELOC_32_PCREL)
13892 {
13893 if (!object_64bit)
13894 abort ();
13895#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13896 if (fixp->fx_tcbit2)
56ceb5b5
L
13897 fixp->fx_r_type = (fixp->fx_tcbit
13898 ? BFD_RELOC_X86_64_REX_GOTPCRELX
13899 : BFD_RELOC_X86_64_GOTPCRELX);
02a86693
L
13900 else
13901#endif
13902 fixp->fx_r_type = BFD_RELOC_X86_64_GOTPCREL;
13903 }
d6ab8113 13904 else
02a86693
L
13905 {
13906 if (!object_64bit)
13907 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
13908 else
13909 fixp->fx_r_type = BFD_RELOC_X86_64_GOTOFF64;
13910 }
13911 fixp->fx_subsy = 0;
23df1078 13912 }
252b5132 13913 }
02a86693 13914#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2585b7a5 13915 else
02a86693 13916 {
2585b7a5
L
13917 /* NB: Commit 292676c1 resolved PLT32 reloc aganst local symbol
13918 to section. Since PLT32 relocation must be against symbols,
13919 turn such PLT32 relocation into PC32 relocation. */
13920 if (fixp->fx_addsy
13921 && (fixp->fx_r_type == BFD_RELOC_386_PLT32
13922 || fixp->fx_r_type == BFD_RELOC_X86_64_PLT32)
13923 && symbol_section_p (fixp->fx_addsy))
13924 fixp->fx_r_type = BFD_RELOC_32_PCREL;
13925 if (!object_64bit)
13926 {
13927 if (fixp->fx_r_type == BFD_RELOC_386_GOT32
13928 && fixp->fx_tcbit2)
13929 fixp->fx_r_type = BFD_RELOC_386_GOT32X;
13930 }
02a86693
L
13931 }
13932#endif
252b5132
RH
13933}
13934
252b5132 13935arelent *
7016a5d5 13936tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
13937{
13938 arelent *rel;
13939 bfd_reloc_code_real_type code;
13940
13941 switch (fixp->fx_r_type)
13942 {
8ce3d284 13943#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
13944 case BFD_RELOC_SIZE32:
13945 case BFD_RELOC_SIZE64:
13946 if (S_IS_DEFINED (fixp->fx_addsy)
13947 && !S_IS_EXTERNAL (fixp->fx_addsy))
13948 {
13949 /* Resolve size relocation against local symbol to size of
13950 the symbol plus addend. */
13951 valueT value = S_GET_SIZE (fixp->fx_addsy) + fixp->fx_offset;
13952 if (fixp->fx_r_type == BFD_RELOC_SIZE32
13953 && !fits_in_unsigned_long (value))
13954 as_bad_where (fixp->fx_file, fixp->fx_line,
13955 _("symbol size computation overflow"));
13956 fixp->fx_addsy = NULL;
13957 fixp->fx_subsy = NULL;
13958 md_apply_fix (fixp, (valueT *) &value, NULL);
13959 return NULL;
13960 }
8ce3d284 13961#endif
1a0670f3 13962 /* Fall through. */
8fd4256d 13963
3e73aa7c
JH
13964 case BFD_RELOC_X86_64_PLT32:
13965 case BFD_RELOC_X86_64_GOT32:
13966 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
13967 case BFD_RELOC_X86_64_GOTPCRELX:
13968 case BFD_RELOC_X86_64_REX_GOTPCRELX:
252b5132
RH
13969 case BFD_RELOC_386_PLT32:
13970 case BFD_RELOC_386_GOT32:
02a86693 13971 case BFD_RELOC_386_GOT32X:
252b5132
RH
13972 case BFD_RELOC_386_GOTOFF:
13973 case BFD_RELOC_386_GOTPC:
13ae64f3
JJ
13974 case BFD_RELOC_386_TLS_GD:
13975 case BFD_RELOC_386_TLS_LDM:
13976 case BFD_RELOC_386_TLS_LDO_32:
13977 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
13978 case BFD_RELOC_386_TLS_IE:
13979 case BFD_RELOC_386_TLS_GOTIE:
13ae64f3
JJ
13980 case BFD_RELOC_386_TLS_LE_32:
13981 case BFD_RELOC_386_TLS_LE:
67a4f2b7
AO
13982 case BFD_RELOC_386_TLS_GOTDESC:
13983 case BFD_RELOC_386_TLS_DESC_CALL:
bffbf940
JJ
13984 case BFD_RELOC_X86_64_TLSGD:
13985 case BFD_RELOC_X86_64_TLSLD:
13986 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 13987 case BFD_RELOC_X86_64_DTPOFF64:
bffbf940
JJ
13988 case BFD_RELOC_X86_64_GOTTPOFF:
13989 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113
JB
13990 case BFD_RELOC_X86_64_TPOFF64:
13991 case BFD_RELOC_X86_64_GOTOFF64:
13992 case BFD_RELOC_X86_64_GOTPC32:
7b81dfbb
AJ
13993 case BFD_RELOC_X86_64_GOT64:
13994 case BFD_RELOC_X86_64_GOTPCREL64:
13995 case BFD_RELOC_X86_64_GOTPC64:
13996 case BFD_RELOC_X86_64_GOTPLT64:
13997 case BFD_RELOC_X86_64_PLTOFF64:
67a4f2b7
AO
13998 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
13999 case BFD_RELOC_X86_64_TLSDESC_CALL:
252b5132
RH
14000 case BFD_RELOC_RVA:
14001 case BFD_RELOC_VTABLE_ENTRY:
14002 case BFD_RELOC_VTABLE_INHERIT:
6482c264
NC
14003#ifdef TE_PE
14004 case BFD_RELOC_32_SECREL:
14005#endif
252b5132
RH
14006 code = fixp->fx_r_type;
14007 break;
dbbaec26
L
14008 case BFD_RELOC_X86_64_32S:
14009 if (!fixp->fx_pcrel)
14010 {
14011 /* Don't turn BFD_RELOC_X86_64_32S into BFD_RELOC_32. */
14012 code = fixp->fx_r_type;
14013 break;
14014 }
1a0670f3 14015 /* Fall through. */
252b5132 14016 default:
93382f6d 14017 if (fixp->fx_pcrel)
252b5132 14018 {
93382f6d
AM
14019 switch (fixp->fx_size)
14020 {
14021 default:
b091f402
AM
14022 as_bad_where (fixp->fx_file, fixp->fx_line,
14023 _("can not do %d byte pc-relative relocation"),
14024 fixp->fx_size);
93382f6d
AM
14025 code = BFD_RELOC_32_PCREL;
14026 break;
14027 case 1: code = BFD_RELOC_8_PCREL; break;
14028 case 2: code = BFD_RELOC_16_PCREL; break;
d258b828 14029 case 4: code = BFD_RELOC_32_PCREL; break;
d6ab8113
JB
14030#ifdef BFD64
14031 case 8: code = BFD_RELOC_64_PCREL; break;
14032#endif
93382f6d
AM
14033 }
14034 }
14035 else
14036 {
14037 switch (fixp->fx_size)
14038 {
14039 default:
b091f402
AM
14040 as_bad_where (fixp->fx_file, fixp->fx_line,
14041 _("can not do %d byte relocation"),
14042 fixp->fx_size);
93382f6d
AM
14043 code = BFD_RELOC_32;
14044 break;
14045 case 1: code = BFD_RELOC_8; break;
14046 case 2: code = BFD_RELOC_16; break;
14047 case 4: code = BFD_RELOC_32; break;
937149dd 14048#ifdef BFD64
3e73aa7c 14049 case 8: code = BFD_RELOC_64; break;
937149dd 14050#endif
93382f6d 14051 }
252b5132
RH
14052 }
14053 break;
14054 }
252b5132 14055
d182319b
JB
14056 if ((code == BFD_RELOC_32
14057 || code == BFD_RELOC_32_PCREL
14058 || code == BFD_RELOC_X86_64_32S)
252b5132
RH
14059 && GOT_symbol
14060 && fixp->fx_addsy == GOT_symbol)
3e73aa7c 14061 {
4fa24527 14062 if (!object_64bit)
d6ab8113
JB
14063 code = BFD_RELOC_386_GOTPC;
14064 else
14065 code = BFD_RELOC_X86_64_GOTPC32;
3e73aa7c 14066 }
7b81dfbb
AJ
14067 if ((code == BFD_RELOC_64 || code == BFD_RELOC_64_PCREL)
14068 && GOT_symbol
14069 && fixp->fx_addsy == GOT_symbol)
14070 {
14071 code = BFD_RELOC_X86_64_GOTPC64;
14072 }
252b5132 14073
add39d23
TS
14074 rel = XNEW (arelent);
14075 rel->sym_ptr_ptr = XNEW (asymbol *);
49309057 14076 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
14077
14078 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
c87db184 14079
3e73aa7c
JH
14080 if (!use_rela_relocations)
14081 {
14082 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
14083 vtable entry to be used in the relocation's section offset. */
14084 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
14085 rel->address = fixp->fx_offset;
fbeb56a4
DK
14086#if defined (OBJ_COFF) && defined (TE_PE)
14087 else if (fixp->fx_addsy && S_IS_WEAK (fixp->fx_addsy))
14088 rel->addend = fixp->fx_addnumber - (S_GET_VALUE (fixp->fx_addsy) * 2);
14089 else
14090#endif
c6682705 14091 rel->addend = 0;
3e73aa7c
JH
14092 }
14093 /* Use the rela in 64bit mode. */
252b5132 14094 else
3e73aa7c 14095 {
862be3fb
L
14096 if (disallow_64bit_reloc)
14097 switch (code)
14098 {
862be3fb
L
14099 case BFD_RELOC_X86_64_DTPOFF64:
14100 case BFD_RELOC_X86_64_TPOFF64:
14101 case BFD_RELOC_64_PCREL:
14102 case BFD_RELOC_X86_64_GOTOFF64:
14103 case BFD_RELOC_X86_64_GOT64:
14104 case BFD_RELOC_X86_64_GOTPCREL64:
14105 case BFD_RELOC_X86_64_GOTPC64:
14106 case BFD_RELOC_X86_64_GOTPLT64:
14107 case BFD_RELOC_X86_64_PLTOFF64:
14108 as_bad_where (fixp->fx_file, fixp->fx_line,
14109 _("cannot represent relocation type %s in x32 mode"),
14110 bfd_get_reloc_code_name (code));
14111 break;
14112 default:
14113 break;
14114 }
14115
062cd5e7
AS
14116 if (!fixp->fx_pcrel)
14117 rel->addend = fixp->fx_offset;
14118 else
14119 switch (code)
14120 {
14121 case BFD_RELOC_X86_64_PLT32:
14122 case BFD_RELOC_X86_64_GOT32:
14123 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
14124 case BFD_RELOC_X86_64_GOTPCRELX:
14125 case BFD_RELOC_X86_64_REX_GOTPCRELX:
bffbf940
JJ
14126 case BFD_RELOC_X86_64_TLSGD:
14127 case BFD_RELOC_X86_64_TLSLD:
14128 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7
AO
14129 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
14130 case BFD_RELOC_X86_64_TLSDESC_CALL:
062cd5e7
AS
14131 rel->addend = fixp->fx_offset - fixp->fx_size;
14132 break;
14133 default:
14134 rel->addend = (section->vma
14135 - fixp->fx_size
14136 + fixp->fx_addnumber
14137 + md_pcrel_from (fixp));
14138 break;
14139 }
3e73aa7c
JH
14140 }
14141
252b5132
RH
14142 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
14143 if (rel->howto == NULL)
14144 {
14145 as_bad_where (fixp->fx_file, fixp->fx_line,
d0b47220 14146 _("cannot represent relocation type %s"),
252b5132
RH
14147 bfd_get_reloc_code_name (code));
14148 /* Set howto to a garbage value so that we can keep going. */
14149 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
9c2799c2 14150 gas_assert (rel->howto != NULL);
252b5132
RH
14151 }
14152
14153 return rel;
14154}
14155
ee86248c 14156#include "tc-i386-intel.c"
54cfded0 14157
a60de03c
JB
14158void
14159tc_x86_parse_to_dw2regnum (expressionS *exp)
54cfded0 14160{
a60de03c
JB
14161 int saved_naked_reg;
14162 char saved_register_dot;
54cfded0 14163
a60de03c
JB
14164 saved_naked_reg = allow_naked_reg;
14165 allow_naked_reg = 1;
14166 saved_register_dot = register_chars['.'];
14167 register_chars['.'] = '.';
14168 allow_pseudo_reg = 1;
14169 expression_and_evaluate (exp);
14170 allow_pseudo_reg = 0;
14171 register_chars['.'] = saved_register_dot;
14172 allow_naked_reg = saved_naked_reg;
14173
e96d56a1 14174 if (exp->X_op == O_register && exp->X_add_number >= 0)
54cfded0 14175 {
a60de03c
JB
14176 if ((addressT) exp->X_add_number < i386_regtab_size)
14177 {
14178 exp->X_op = O_constant;
14179 exp->X_add_number = i386_regtab[exp->X_add_number]
14180 .dw2_regnum[flag_code >> 1];
14181 }
14182 else
14183 exp->X_op = O_illegal;
54cfded0 14184 }
54cfded0
AM
14185}
14186
14187void
14188tc_x86_frame_initial_instructions (void)
14189{
a60de03c
JB
14190 static unsigned int sp_regno[2];
14191
14192 if (!sp_regno[flag_code >> 1])
14193 {
14194 char *saved_input = input_line_pointer;
14195 char sp[][4] = {"esp", "rsp"};
14196 expressionS exp;
a4447b93 14197
a60de03c
JB
14198 input_line_pointer = sp[flag_code >> 1];
14199 tc_x86_parse_to_dw2regnum (&exp);
9c2799c2 14200 gas_assert (exp.X_op == O_constant);
a60de03c
JB
14201 sp_regno[flag_code >> 1] = exp.X_add_number;
14202 input_line_pointer = saved_input;
14203 }
a4447b93 14204
61ff971f
L
14205 cfi_add_CFA_def_cfa (sp_regno[flag_code >> 1], -x86_cie_data_alignment);
14206 cfi_add_CFA_offset (x86_dwarf2_return_column, x86_cie_data_alignment);
54cfded0 14207}
d2b2c203 14208
d7921315
L
14209int
14210x86_dwarf2_addr_size (void)
14211{
14212#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
14213 if (x86_elf_abi == X86_64_X32_ABI)
14214 return 4;
14215#endif
14216 return bfd_arch_bits_per_address (stdoutput) / 8;
14217}
14218
d2b2c203
DJ
14219int
14220i386_elf_section_type (const char *str, size_t len)
14221{
14222 if (flag_code == CODE_64BIT
14223 && len == sizeof ("unwind") - 1
14224 && strncmp (str, "unwind", 6) == 0)
14225 return SHT_X86_64_UNWIND;
14226
14227 return -1;
14228}
bb41ade5 14229
ad5fec3b
EB
14230#ifdef TE_SOLARIS
14231void
14232i386_solaris_fix_up_eh_frame (segT sec)
14233{
14234 if (flag_code == CODE_64BIT)
14235 elf_section_type (sec) = SHT_X86_64_UNWIND;
14236}
14237#endif
14238
bb41ade5
AM
14239#ifdef TE_PE
14240void
14241tc_pe_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
14242{
91d6fa6a 14243 expressionS exp;
bb41ade5 14244
91d6fa6a
NC
14245 exp.X_op = O_secrel;
14246 exp.X_add_symbol = symbol;
14247 exp.X_add_number = 0;
14248 emit_expr (&exp, size);
bb41ade5
AM
14249}
14250#endif
3b22753a
L
14251
14252#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
14253/* For ELF on x86-64, add support for SHF_X86_64_LARGE. */
14254
01e1a5bc 14255bfd_vma
6d4af3c2 14256x86_64_section_letter (int letter, const char **ptr_msg)
3b22753a
L
14257{
14258 if (flag_code == CODE_64BIT)
14259 {
14260 if (letter == 'l')
14261 return SHF_X86_64_LARGE;
14262
8f3bae45 14263 *ptr_msg = _("bad .section directive: want a,l,w,x,M,S,G,T in string");
64e74474 14264 }
3b22753a 14265 else
8f3bae45 14266 *ptr_msg = _("bad .section directive: want a,w,x,M,S,G,T in string");
3b22753a
L
14267 return -1;
14268}
14269
01e1a5bc 14270bfd_vma
3b22753a
L
14271x86_64_section_word (char *str, size_t len)
14272{
8620418b 14273 if (len == 5 && flag_code == CODE_64BIT && CONST_STRNEQ (str, "large"))
3b22753a
L
14274 return SHF_X86_64_LARGE;
14275
14276 return -1;
14277}
14278
14279static void
14280handle_large_common (int small ATTRIBUTE_UNUSED)
14281{
14282 if (flag_code != CODE_64BIT)
14283 {
14284 s_comm_internal (0, elf_common_parse);
14285 as_warn (_(".largecomm supported only in 64bit mode, producing .comm"));
14286 }
14287 else
14288 {
14289 static segT lbss_section;
14290 asection *saved_com_section_ptr = elf_com_section_ptr;
14291 asection *saved_bss_section = bss_section;
14292
14293 if (lbss_section == NULL)
14294 {
14295 flagword applicable;
14296 segT seg = now_seg;
14297 subsegT subseg = now_subseg;
14298
14299 /* The .lbss section is for local .largecomm symbols. */
14300 lbss_section = subseg_new (".lbss", 0);
14301 applicable = bfd_applicable_section_flags (stdoutput);
fd361982 14302 bfd_set_section_flags (lbss_section, applicable & SEC_ALLOC);
3b22753a
L
14303 seg_info (lbss_section)->bss = 1;
14304
14305 subseg_set (seg, subseg);
14306 }
14307
14308 elf_com_section_ptr = &_bfd_elf_large_com_section;
14309 bss_section = lbss_section;
14310
14311 s_comm_internal (0, elf_common_parse);
14312
14313 elf_com_section_ptr = saved_com_section_ptr;
14314 bss_section = saved_bss_section;
14315 }
14316}
14317#endif /* OBJ_ELF || OBJ_MAYBE_ELF */