]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/config/tc-i386.h
* config/tc-mips.c (macro): Handle a register plus a 16-bit
[thirdparty/binutils-gdb.git] / gas / config / tc-i386.h
CommitLineData
252b5132 1/* tc-i386.h -- Header file for tc-i386.c
f7e42eb4
NC
2 Copyright 1989, 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
3 2001
4 Free Software Foundation, Inc.
252b5132
RH
5
6 This file is part of GAS, the GNU Assembler.
7
8 GAS is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2, or (at your option)
11 any later version.
12
13 GAS is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with GAS; see the file COPYING. If not, write to the Free
20 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
21 02111-1307, USA. */
22
23#ifndef TC_I386
24#define TC_I386 1
25
26#ifdef ANSI_PROTOTYPES
27struct fix;
28#endif
29
30#define TARGET_BYTES_BIG_ENDIAN 0
31
32#ifdef TE_LYNX
33#define TARGET_FORMAT "coff-i386-lynx"
34#endif
35
36#ifdef BFD_ASSEMBLER
37/* This is used to determine relocation types in tc-i386.c. The first
38 parameter is the current relocation type, the second one is the desired
39 type. The idea is that if the original type is already some kind of PIC
40 relocation, we leave it alone, otherwise we give it the desired type */
41
252b5132
RH
42#define tc_fix_adjustable(X) tc_i386_fix_adjustable(X)
43extern int tc_i386_fix_adjustable PARAMS ((struct fix *));
44
4b853faa 45#if (defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF) || defined (OBJ_MAYBE_COFF) || defined (OBJ_COFF)) && !defined (TE_PE)
8f36cd18 46/* This arranges for gas/write.c to not apply a relocation if
ce8a8b2f
AM
47 tc_fix_adjustable() says it is not adjustable.
48 The "! symbol_used_in_reloc_p" test is there specifically to cover
49 the case of non-global symbols in linkonce sections. It's the
50 generally correct thing to do though; If a reloc is going to be
51 emitted against a symbol then we don't want to adjust the fixup by
52 applying the reloc during assembly. The reloc will be applied by
53 the linker during final link. */
54#define TC_FIX_ADJUSTABLE(fixP) \
55 (! symbol_used_in_reloc_p ((fixP)->fx_addsy) && tc_fix_adjustable (fixP))
8f36cd18
AO
56#endif
57
252b5132
RH
58/* This expression evaluates to false if the relocation is for a local object
59 for which we still want to do the relocation at runtime. True if we
60 are willing to perform this relocation while building the .o file.
61 This is only used for pcrel relocations, so GOTOFF does not need to be
62 checked here. I am not sure if some of the others are ever used with
4a4f25cf 63 pcrel, but it is easier to be safe than sorry. */
252b5132
RH
64
65#define TC_RELOC_RTSYM_LOC_FIXUP(FIX) \
66 ((FIX)->fx_r_type != BFD_RELOC_386_PLT32 \
67 && (FIX)->fx_r_type != BFD_RELOC_386_GOT32 \
68 && (FIX)->fx_r_type != BFD_RELOC_386_GOTPC \
69 && ((FIX)->fx_addsy == NULL \
70 || (! S_IS_EXTERNAL ((FIX)->fx_addsy) \
71 && ! S_IS_WEAK ((FIX)->fx_addsy) \
72 && S_IS_DEFINED ((FIX)->fx_addsy) \
73 && ! S_IS_COMMON ((FIX)->fx_addsy))))
74
75#define TARGET_ARCH bfd_arch_i386
b9d79e03
JH
76#define TARGET_MACH (i386_mach ())
77extern unsigned long i386_mach PARAMS ((void));
252b5132 78
cac5b87b
DB
79#ifdef TE_FreeBSD
80#define AOUT_TARGET_FORMAT "a.out-i386-freebsd"
81#endif
252b5132 82#ifdef TE_NetBSD
4c63da97 83#define AOUT_TARGET_FORMAT "a.out-i386-netbsd"
252b5132
RH
84#endif
85#ifdef TE_386BSD
4c63da97 86#define AOUT_TARGET_FORMAT "a.out-i386-bsd"
252b5132
RH
87#endif
88#ifdef TE_LINUX
4c63da97 89#define AOUT_TARGET_FORMAT "a.out-i386-linux"
252b5132
RH
90#endif
91#ifdef TE_Mach
4c63da97 92#define AOUT_TARGET_FORMAT "a.out-mach3"
252b5132
RH
93#endif
94#ifdef TE_DYNIX
4c63da97 95#define AOUT_TARGET_FORMAT "a.out-i386-dynix"
252b5132 96#endif
4c63da97
AM
97#ifndef AOUT_TARGET_FORMAT
98#define AOUT_TARGET_FORMAT "a.out-i386"
252b5132 99#endif
252b5132 100
3e73aa7c
JH
101#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
102 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF))
4c63da97
AM
103extern const char *i386_target_format PARAMS ((void));
104#define TARGET_FORMAT i386_target_format ()
105#else
252b5132
RH
106#ifdef OBJ_ELF
107#define TARGET_FORMAT "elf32-i386"
108#endif
4c63da97
AM
109#ifdef OBJ_AOUT
110#define TARGET_FORMAT AOUT_TARGET_FORMAT
252b5132
RH
111#endif
112#endif
113
a847613f
AM
114#if (defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF))
115#define md_end i386_elf_emit_arch_note
116extern void i386_elf_emit_arch_note PARAMS ((void));
117#endif
118
18e1d487
AM
119#define SUB_SEGMENT_ALIGN(SEG, FRCHAIN) 0
120
252b5132
RH
121#else /* ! BFD_ASSEMBLER */
122
123/* COFF STUFF */
124
125#define COFF_MAGIC I386MAGIC
126#define BFD_ARCH bfd_arch_i386
127#define COFF_FLAGS F_AR32WR
128#define TC_COUNT_RELOC(x) ((x)->fx_addsy || (x)->fx_r_type==7)
129#define TC_COFF_FIX2RTYPE(fixP) tc_coff_fix2rtype(fixP)
130extern short tc_coff_fix2rtype PARAMS ((struct fix *));
07726851 131#define TC_COFF_SIZEMACHDEP(frag) tc_coff_sizemachdep (frag)
252b5132 132extern int tc_coff_sizemachdep PARAMS ((fragS *frag));
1a1ae23e
ILT
133
134#ifdef TE_GO32
135/* DJGPP now expects some sections to be 2**4 aligned. */
18e1d487 136#define SUB_SEGMENT_ALIGN(SEG, FRCHAIN) \
1a1ae23e
ILT
137 ((strcmp (obj_segment_name (SEG), ".text") == 0 \
138 || strcmp (obj_segment_name (SEG), ".data") == 0 \
da5d444c 139 || strcmp (obj_segment_name (SEG), ".bss") == 0 \
1a1ae23e
ILT
140 || strncmp (obj_segment_name (SEG), ".gnu.linkonce.t", 15) == 0 \
141 || strncmp (obj_segment_name (SEG), ".gnu.linkonce.d", 15) == 0 \
142 || strncmp (obj_segment_name (SEG), ".gnu.linkonce.r", 15) == 0) \
143 ? 4 \
144 : 2)
145#else
18e1d487 146#define SUB_SEGMENT_ALIGN(SEG, FRCHAIN) 2
1a1ae23e
ILT
147#endif
148
252b5132
RH
149#define TC_RVA_RELOC 7
150/* Need this for PIC relocations */
151#define NEED_FX_R_TYPE
152
252b5132
RH
153#ifdef TE_386BSD
154/* The BSDI linker apparently rejects objects with a machine type of
155 M_386 (100). */
156#define AOUT_MACHTYPE 0
157#else
158#define AOUT_MACHTYPE 100
159#endif
160
161#undef REVERSE_SORT_RELOCS
162
163#endif /* ! BFD_ASSEMBLER */
164
f3c180ae
AM
165#ifndef LEX_AT
166#define TC_PARSE_CONS_EXPRESSION(EXP, NBYTES) x86_cons (EXP, NBYTES)
167extern void x86_cons PARAMS ((expressionS *, int));
168
169#define TC_CONS_FIX_NEW(FRAG,OFF,LEN,EXP) x86_cons_fix_new(FRAG, OFF, LEN, EXP)
170extern void x86_cons_fix_new
171 PARAMS ((fragS *, unsigned int, unsigned int, expressionS *));
172#endif
173
c6682705
AM
174#ifdef BFD_ASSEMBLER
175#define TC_FORCE_RELOCATION(FIXP) \
176 ((FIXP)->fx_r_type == BFD_RELOC_VTABLE_INHERIT \
177 || (FIXP)->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
178#else
179/* For COFF. */
180#define TC_FORCE_RELOCATION(FIXP) \
181 ((FIXP)->fx_r_type == 7)
182#endif
252b5132
RH
183
184#ifdef BFD_ASSEMBLER
185#define NO_RELOC BFD_RELOC_NONE
186#else
187#define NO_RELOC 0
188#endif
189#define tc_coff_symbol_emit_hook(a) ; /* not used */
190
191#ifndef BFD_ASSEMBLER
192#ifndef OBJ_AOUT
193#ifndef TE_PE
194#ifndef TE_GO32
195/* Local labels starts with .L */
196#define LOCAL_LABEL(name) (name[0] == '.' \
197 && (name[1] == 'L' || name[1] == 'X' || name[1] == '.'))
198#endif
199#endif
200#endif
201#endif
202
203#define LOCAL_LABELS_FB 1
204
205#define tc_aout_pre_write_hook(x) {;} /* not used */
206#define tc_crawl_symbol_chain(a) {;} /* not used */
207#define tc_headers_hook(a) {;} /* not used */
208
209extern const char extra_symbol_chars[];
210#define tc_symbol_chars extra_symbol_chars
211
212#define MAX_OPERANDS 3 /* max operands per insn */
213#define MAX_IMMEDIATE_OPERANDS 2/* max immediates per insn (lcall, ljmp) */
214#define MAX_MEMORY_OPERANDS 2 /* max memory refs per insn (string ops) */
215
216/* Prefixes will be emitted in the order defined below.
217 WAIT_PREFIX must be the first prefix since FWAIT is really is an
4a4f25cf 218 instruction, and so must come before any prefixes. */
252b5132
RH
219#define WAIT_PREFIX 0
220#define LOCKREP_PREFIX 1
221#define ADDR_PREFIX 2
222#define DATA_PREFIX 3
223#define SEG_PREFIX 4
3e73aa7c
JH
224#define REX_PREFIX 5 /* must come last. */
225#define MAX_PREFIXES 6 /* max prefixes per opcode */
252b5132
RH
226
227/* we define the syntax here (modulo base,index,scale syntax) */
228#define REGISTER_PREFIX '%'
229#define IMMEDIATE_PREFIX '$'
230#define ABSOLUTE_PREFIX '*'
231
232#define TWO_BYTE_OPCODE_ESCAPE 0x0f
233#define NOP_OPCODE (char) 0x90
234
235/* register numbers */
236#define EBP_REG_NUM 5
237#define ESP_REG_NUM 4
238
239/* modrm_byte.regmem for twobyte escape */
240#define ESCAPE_TO_TWO_BYTE_ADDRESSING ESP_REG_NUM
241/* index_base_byte.index for no index register addressing */
242#define NO_INDEX_REGISTER ESP_REG_NUM
243/* index_base_byte.base for no base register addressing */
244#define NO_BASE_REGISTER EBP_REG_NUM
245#define NO_BASE_REGISTER_16 6
246
247/* these are the instruction mnemonic suffixes. */
252b5132
RH
248#define WORD_MNEM_SUFFIX 'w'
249#define BYTE_MNEM_SUFFIX 'b'
250#define SHORT_MNEM_SUFFIX 's'
251#define LONG_MNEM_SUFFIX 'l'
3e73aa7c 252#define QWORD_MNEM_SUFFIX 'q'
252b5132
RH
253/* Intel Syntax */
254#define LONG_DOUBLE_MNEM_SUFFIX 'x'
252b5132
RH
255
256/* modrm.mode = REGMEM_FIELD_HAS_REG when a register is in there */
257#define REGMEM_FIELD_HAS_REG 0x3/* always = 0x3 */
258#define REGMEM_FIELD_HAS_MEM (~REGMEM_FIELD_HAS_REG)
259
260#define END_OF_INSN '\0'
261
262/* Intel Syntax */
263/* Values 0-4 map onto scale factor */
264#define BYTE_PTR 0
265#define WORD_PTR 1
266#define DWORD_PTR 2
267#define QWORD_PTR 3
268#define XWORD_PTR 4
269#define SHORT 5
270#define OFFSET_FLAT 6
271#define FLAT 7
272#define NONE_FOUND 8
252b5132 273
252b5132
RH
274typedef struct
275{
276 /* instruction name sans width suffix ("mov" for movl insns) */
277 char *name;
278
279 /* how many operands */
280 unsigned int operands;
281
282 /* base_opcode is the fundamental opcode byte without optional
283 prefix(es). */
284 unsigned int base_opcode;
285
286 /* extension_opcode is the 3 bit extension for group <n> insns.
287 This field is also used to store the 8-bit opcode suffix for the
288 AMD 3DNow! instructions.
289 If this template has no extension opcode (the usual case) use None */
290 unsigned int extension_opcode;
4a4f25cf 291#define None 0xffff /* If no extension_opcode is possible. */
252b5132 292
e413e4e9
AM
293 /* cpu feature flags */
294 unsigned int cpu_flags;
295#define Cpu086 0x1 /* Any old cpu will do, 0 does the same */
296#define Cpu186 0x2 /* i186 or better required */
297#define Cpu286 0x4 /* i286 or better required */
298#define Cpu386 0x8 /* i386 or better required */
299#define Cpu486 0x10 /* i486 or better required */
300#define Cpu586 0x20 /* i585 or better required */
301#define Cpu686 0x40 /* i686 or better required */
6f8c0c4c
JH
302#define CpuP4 0x80 /* Pentium4 or better required */
303#define CpuK6 0x100 /* AMD K6 or better required*/
304#define CpuAthlon 0x200 /* AMD Athlon or better required*/
305#define CpuSledgehammer 0x400 /* Sledgehammer or better required */
306#define CpuMMX 0x800 /* MMX support required */
307#define CpuSSE 0x1000 /* Streaming SIMD extensions required */
308#define CpuSSE2 0x2000 /* Streaming SIMD extensions 2 required */
309#define Cpu3dnow 0x4000 /* 3dnow! support required */
3e73aa7c
JH
310
311 /* These flags are set by gas depending on the flag_code. */
312#define Cpu64 0x4000000 /* 64bit support required */
313#define CpuNo64 0x8000000 /* Not supported in the 64bit mode */
314
315 /* The default value for unknown CPUs - enable all features to avoid problems. */
6f8c0c4c 316#define CpuUnknownFlags (Cpu086|Cpu186|Cpu286|Cpu386|Cpu486|Cpu586|Cpu686|CpuP4|CpuSledgehammer|CpuMMX|CpuSSE|CpuSSE2|Cpu3dnow|CpuK6|CpuAthlon)
e413e4e9 317
252b5132
RH
318 /* the bits in opcode_modifier are used to generate the final opcode from
319 the base_opcode. These bits also are used to detect alternate forms of
320 the same instruction */
321 unsigned int opcode_modifier;
322
323 /* opcode_modifier bits: */
324#define W 0x1 /* set if operands can be words or dwords
325 encoded the canonical way */
326#define D 0x2 /* D = 0 if Reg --> Regmem;
327 D = 1 if Regmem --> Reg: MUST BE 0x2 */
328#define Modrm 0x4
252b5132
RH
329#define FloatR 0x8 /* src/dest swap for floats: MUST BE 0x8 */
330#define ShortForm 0x10 /* register is in low 3 bits of opcode */
331#define FloatMF 0x20 /* FP insn memory format bit, sized by 0x4 */
4a4f25cf 332#define Jump 0x40 /* special case for jump insns. */
252b5132
RH
333#define JumpDword 0x80 /* call and jump */
334#define JumpByte 0x100 /* loop and jecxz */
335#define JumpInterSegment 0x200 /* special case for intersegment leaps/calls */
336#define FloatD 0x400 /* direction for float insns: MUST BE 0x400 */
337#define Seg2ShortForm 0x800 /* encoding of load segment reg insns */
4a4f25cf 338#define Seg3ShortForm 0x1000 /* fs/gs segment register insns. */
252b5132
RH
339#define Size16 0x2000 /* needs size prefix if in 32-bit mode */
340#define Size32 0x4000 /* needs size prefix if in 16-bit mode */
3e73aa7c
JH
341#define Size64 0x8000 /* needs size prefix if in 16-bit mode */
342#define IgnoreSize 0x10000 /* instruction ignores operand size prefix */
343#define DefaultSize 0x20000 /* default insn size depends on mode */
344#define No_bSuf 0x40000 /* b suffix on instruction illegal */
345#define No_wSuf 0x80000 /* w suffix on instruction illegal */
346#define No_lSuf 0x100000 /* l suffix on instruction illegal */
347#define No_sSuf 0x200000 /* s suffix on instruction illegal */
348#define No_qSuf 0x400000 /* q suffix on instruction illegal */
349#define No_xSuf 0x800000 /* x suffix on instruction illegal */
350#define FWait 0x1000000 /* instruction needs FWAIT */
351#define IsString 0x2000000 /* quick test for string instructions */
352#define regKludge 0x4000000 /* fake an extra reg operand for clr, imul */
353#define IsPrefix 0x8000000 /* opcode is a prefix */
354#define ImmExt 0x10000000 /* instruction has extension in 8 bit imm */
355#define NoRex64 0x20000000 /* instruction don't need Rex64 prefix. */
356#define Rex64 0x40000000 /* instruction require Rex64 prefix. */
357#define Ugh 0x80000000 /* deprecated fp insn, gets a warning */
252b5132
RH
358
359 /* operand_types[i] describes the type of operand i. This is made
360 by OR'ing together all of the possible type masks. (e.g.
361 'operand_types[i] = Reg|Imm' specifies that operand i can be
e413e4e9 362 either a register or an immediate operand. */
252b5132 363 unsigned int operand_types[3];
e413e4e9
AM
364
365 /* operand_types[i] bits */
366 /* register */
367#define Reg8 0x1 /* 8 bit reg */
368#define Reg16 0x2 /* 16 bit reg */
369#define Reg32 0x4 /* 32 bit reg */
3e73aa7c 370#define Reg64 0x8 /* 64 bit reg */
e413e4e9 371 /* immediate */
3e73aa7c
JH
372#define Imm8 0x10 /* 8 bit immediate */
373#define Imm8S 0x20 /* 8 bit immediate sign extended */
374#define Imm16 0x40 /* 16 bit immediate */
375#define Imm32 0x80 /* 32 bit immediate */
376#define Imm32S 0x100 /* 32 bit immediate sign extended */
377#define Imm64 0x200 /* 64 bit immediate */
378#define Imm1 0x400 /* 1 bit immediate */
e413e4e9 379 /* memory */
3e73aa7c 380#define BaseIndex 0x800
e413e4e9
AM
381 /* Disp8,16,32 are used in different ways, depending on the
382 instruction. For jumps, they specify the size of the PC relative
383 displacement, for baseindex type instructions, they specify the
384 size of the offset relative to the base register, and for memory
385 offset instructions such as `mov 1234,%al' they specify the size of
386 the offset relative to the segment base. */
3e73aa7c
JH
387#define Disp8 0x1000 /* 8 bit displacement */
388#define Disp16 0x2000 /* 16 bit displacement */
389#define Disp32 0x4000 /* 32 bit displacement */
390#define Disp32S 0x8000 /* 32 bit signed displacement */
391#define Disp64 0x10000 /* 64 bit displacement */
e413e4e9 392 /* specials */
3e73aa7c
JH
393#define InOutPortReg 0x20000 /* register to hold in/out port addr = dx */
394#define ShiftCount 0x40000 /* register to hold shift cound = cl */
395#define Control 0x80000 /* Control register */
396#define Debug 0x100000 /* Debug register */
397#define Test 0x200000 /* Test register */
398#define FloatReg 0x400000 /* Float register */
399#define FloatAcc 0x800000 /* Float stack top %st(0) */
400#define SReg2 0x1000000 /* 2 bit segment register */
401#define SReg3 0x2000000 /* 3 bit segment register */
402#define Acc 0x4000000 /* Accumulator %al or %ax or %eax */
403#define JumpAbsolute 0x8000000
404#define RegMMX 0x10000000 /* MMX register */
405#define RegXMM 0x20000000 /* XMM registers in PIII */
406#define EsSeg 0x40000000 /* String insn operand with fixed es segment */
407
e413e4e9
AM
408 /* InvMem is for instructions with a modrm byte that only allow a
409 general register encoding in the i.tm.mode and i.tm.regmem fields,
410 eg. control reg moves. They really ought to support a memory form,
411 but don't, so we add an InvMem flag to the register operand to
412 indicate that it should be encoded in the i.tm.regmem field. */
3e73aa7c 413#define InvMem 0x80000000
e413e4e9 414
3e73aa7c
JH
415#define Reg (Reg8|Reg16|Reg32|Reg64) /* gen'l register */
416#define WordReg (Reg16|Reg32|Reg64)
e413e4e9 417#define ImplicitRegister (InOutPortReg|ShiftCount|Acc|FloatAcc)
3e73aa7c
JH
418#define Imm (Imm8|Imm8S|Imm16|Imm32S|Imm32|Imm64) /* gen'l immediate */
419#define EncImm (Imm8|Imm16|Imm32|Imm32S) /* Encodable gen'l immediate */
420#define Disp (Disp8|Disp16|Disp32|Disp32S|Disp64) /* General displacement */
421#define AnyMem (Disp8|Disp16|Disp32|Disp32S|BaseIndex|InvMem) /* General memory */
e413e4e9
AM
422 /* The following aliases are defined because the opcode table
423 carefully specifies the allowed memory types for each instruction.
424 At the moment we can only tell a memory reference size by the
425 instruction suffix, so there's not much point in defining Mem8,
426 Mem16, Mem32 and Mem64 opcode modifiers - We might as well just use
427 the suffix directly to check memory operands. */
428#define LLongMem AnyMem /* 64 bits (or more) */
429#define LongMem AnyMem /* 32 bit memory ref */
430#define ShortMem AnyMem /* 16 bit memory ref */
431#define WordMem AnyMem /* 16 or 32 bit memory ref */
432#define ByteMem AnyMem /* 8 bit memory ref */
252b5132
RH
433}
434template;
435
436/*
437 'templates' is for grouping together 'template' structures for opcodes
438 of the same name. This is only used for storing the insns in the grand
439 ole hash table of insns.
440 The templates themselves start at START and range up to (but not including)
441 END.
442 */
443typedef struct
e413e4e9
AM
444{
445 const template *start;
446 const template *end;
447}
448templates;
252b5132
RH
449
450/* these are for register name --> number & type hash lookup */
451typedef struct
e413e4e9
AM
452{
453 char *reg_name;
454 unsigned int reg_type;
3e73aa7c
JH
455 unsigned int reg_flags;
456#define RegRex 0x1 /* Extended register. */
457#define RegRex64 0x2 /* Extended 8 bit register. */
e413e4e9
AM
458 unsigned int reg_num;
459}
252b5132
RH
460reg_entry;
461
462typedef struct
e413e4e9
AM
463{
464 char *seg_name;
465 unsigned int seg_prefix;
466}
252b5132
RH
467seg_entry;
468
4a4f25cf 469/* 386 operand encoding bytes: see 386 book for details of this. */
252b5132 470typedef struct
e413e4e9
AM
471{
472 unsigned int regmem; /* codes register or memory operand */
473 unsigned int reg; /* codes register operand (or extended opcode) */
474 unsigned int mode; /* how to interpret regmem & reg */
475}
252b5132
RH
476modrm_byte;
477
3e73aa7c 478/* x86-64 extension prefix. */
29b0f896
AM
479typedef int rex_byte;
480#define REX_OPCODE 0x40
481
482/* Indicates 64 bit operand size. */
483#define REX_MODE64 8
484/* High extension to reg field of modrm byte. */
485#define REX_EXTX 4
486/* High extension to SIB index field. */
487#define REX_EXTY 2
488/* High extension to base field of modrm or SIB, or reg field of opcode. */
489#define REX_EXTZ 1
3e73aa7c 490
4a4f25cf 491/* 386 opcode byte to code indirect addressing. */
252b5132 492typedef struct
e413e4e9
AM
493{
494 unsigned base;
495 unsigned index;
496 unsigned scale;
497}
252b5132
RH
498sib_byte;
499
e413e4e9
AM
500/* x86 arch names and features */
501typedef struct
502{
503 const char *name; /* arch name */
504 unsigned int flags; /* cpu feature flags */
505}
506arch_entry;
507
252b5132 508/* The name of the global offset table generated by the compiler. Allow
4a4f25cf 509 this to be overridden if need be. */
252b5132
RH
510#ifndef GLOBAL_OFFSET_TABLE_NAME
511#define GLOBAL_OFFSET_TABLE_NAME "_GLOBAL_OFFSET_TABLE_"
512#endif
513
514#ifdef BFD_ASSEMBLER
515void i386_validate_fix PARAMS ((struct fix *));
516#define TC_VALIDATE_FIX(FIXP,SEGTYPE,SKIP) i386_validate_fix(FIXP)
517#endif
518
519#endif /* TC_I386 */
520
521#define md_operand(x)
522
523extern const struct relax_type md_relax_table[];
524#define TC_GENERIC_RELAX_TABLE md_relax_table
525
252b5132
RH
526#define md_do_align(n, fill, len, max, around) \
527if ((n) && !need_pass_2 \
528 && (!(fill) || ((char)*(fill) == (char)0x90 && (len) == 1)) \
b9e57a38 529 && subseg_text_p (now_seg)) \
252b5132 530 { \
0a9ef439 531 frag_align_code ((n), (max)); \
252b5132
RH
532 goto around; \
533 }
534
0a9ef439
RH
535#define MAX_MEM_FOR_RS_ALIGN_CODE 15
536
252b5132
RH
537extern void i386_align_code PARAMS ((fragS *, int));
538
539#define HANDLE_ALIGN(fragP) \
540if (fragP->fr_type == rs_align_code) \
541 i386_align_code (fragP, (fragP->fr_next->fr_address \
542 - fragP->fr_address \
543 - fragP->fr_fix));
544
252b5132
RH
545void i386_print_statistics PARAMS ((FILE *));
546#define tc_print_statistics i386_print_statistics
547
548#define md_number_to_chars number_to_chars_littleendian
549
550#ifdef SCO_ELF
551#define tc_init_after_args() sco_id ()
552extern void sco_id PARAMS ((void));
553#endif
554
555#define DIFF_EXPR_OK /* foo-. gets turned into PC relative relocs */