]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/config/tc-ia64.c
* config/tc-ia64.c (errata_nop_necessary_p): Prototype.
[thirdparty/binutils-gdb.git] / gas / config / tc-ia64.c
CommitLineData
800eeca4 1/* tc-ia64.c -- Assembler for the HP/Intel IA-64 architecture.
f7e42eb4 2 Copyright 1998, 1999, 2000, 2001 Free Software Foundation, Inc.
800eeca4
JW
3 Contributed by David Mosberger-Tang <davidm@hpl.hp.com>
4
5 This file is part of GAS, the GNU Assembler.
6
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2, or (at your option)
10 any later version.
11
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GAS; see the file COPYING. If not, write to
19 the Free Software Foundation, 59 Temple Place - Suite 330,
20 Boston, MA 02111-1307, USA. */
21
22/*
23 TODO:
24
25 - optional operands
26 - directives:
27 .alias
28 .eb
29 .estate
30 .lb
31 .popsection
32 .previous
33 .psr
34 .pushsection
800eeca4
JW
35 - labels are wrong if automatic alignment is introduced
36 (e.g., checkout the second real10 definition in test-data.s)
37 - DV-related stuff:
542d6675
KH
38 <reg>.safe_across_calls and any other DV-related directives I don't
39 have documentation for.
40 verify mod-sched-brs reads/writes are checked/marked (and other
41 notes)
800eeca4
JW
42
43 */
44
45#include "as.h"
3882b010 46#include "safe-ctype.h"
800eeca4
JW
47#include "dwarf2dbg.h"
48#include "subsegs.h"
49
50#include "opcode/ia64.h"
51
52#include "elf/ia64.h"
53
54#define NELEMS(a) ((int) (sizeof (a)/sizeof ((a)[0])))
55#define MIN(a,b) ((a) < (b) ? (a) : (b))
56
57#define NUM_SLOTS 4
58#define PREV_SLOT md.slot[(md.curr_slot + NUM_SLOTS - 1) % NUM_SLOTS]
59#define CURR_SLOT md.slot[md.curr_slot]
60
61#define O_pseudo_fixup (O_max + 1)
62
63enum special_section
64 {
557debba 65 /* IA-64 ABI section pseudo-ops. */
800eeca4
JW
66 SPECIAL_SECTION_BSS = 0,
67 SPECIAL_SECTION_SBSS,
68 SPECIAL_SECTION_SDATA,
69 SPECIAL_SECTION_RODATA,
70 SPECIAL_SECTION_COMMENT,
71 SPECIAL_SECTION_UNWIND,
557debba
JW
72 SPECIAL_SECTION_UNWIND_INFO,
73 /* HPUX specific section pseudo-ops. */
74 SPECIAL_SECTION_INIT_ARRAY,
75 SPECIAL_SECTION_FINI_ARRAY,
800eeca4
JW
76 };
77
78enum reloc_func
79 {
80 FUNC_FPTR_RELATIVE,
81 FUNC_GP_RELATIVE,
82 FUNC_LT_RELATIVE,
c67e42c9 83 FUNC_PC_RELATIVE,
800eeca4
JW
84 FUNC_PLT_RELATIVE,
85 FUNC_SEC_RELATIVE,
86 FUNC_SEG_RELATIVE,
87 FUNC_LTV_RELATIVE,
88 FUNC_LT_FPTR_RELATIVE,
3969b680 89 FUNC_IPLT_RELOC,
800eeca4
JW
90 };
91
92enum reg_symbol
93 {
94 REG_GR = 0,
95 REG_FR = (REG_GR + 128),
96 REG_AR = (REG_FR + 128),
97 REG_CR = (REG_AR + 128),
98 REG_P = (REG_CR + 128),
99 REG_BR = (REG_P + 64),
100 REG_IP = (REG_BR + 8),
101 REG_CFM,
102 REG_PR,
103 REG_PR_ROT,
104 REG_PSR,
105 REG_PSR_L,
106 REG_PSR_UM,
107 /* The following are pseudo-registers for use by gas only. */
108 IND_CPUID,
109 IND_DBR,
110 IND_DTR,
111 IND_ITR,
112 IND_IBR,
113 IND_MEM,
114 IND_MSR,
115 IND_PKR,
116 IND_PMC,
117 IND_PMD,
118 IND_RR,
542d6675 119 /* The following pseudo-registers are used for unwind directives only: */
e0c9811a
JW
120 REG_PSP,
121 REG_PRIUNAT,
800eeca4
JW
122 REG_NUM
123 };
124
125enum dynreg_type
126 {
127 DYNREG_GR = 0, /* dynamic general purpose register */
128 DYNREG_FR, /* dynamic floating point register */
129 DYNREG_PR, /* dynamic predicate register */
130 DYNREG_NUM_TYPES
131 };
132
87f8eb97
JW
133enum operand_match_result
134 {
135 OPERAND_MATCH,
136 OPERAND_OUT_OF_RANGE,
137 OPERAND_MISMATCH
138 };
139
800eeca4
JW
140/* On the ia64, we can't know the address of a text label until the
141 instructions are packed into a bundle. To handle this, we keep
142 track of the list of labels that appear in front of each
143 instruction. */
144struct label_fix
542d6675
KH
145{
146 struct label_fix *next;
147 struct symbol *sym;
148};
800eeca4
JW
149
150extern int target_big_endian;
151
152/* Characters which always start a comment. */
153const char comment_chars[] = "";
154
155/* Characters which start a comment at the beginning of a line. */
156const char line_comment_chars[] = "#";
157
158/* Characters which may be used to separate multiple commands on a
159 single line. */
160const char line_separator_chars[] = ";";
161
162/* Characters which are used to indicate an exponent in a floating
163 point number. */
164const char EXP_CHARS[] = "eE";
165
166/* Characters which mean that a number is a floating point constant,
167 as in 0d1.0. */
168const char FLT_CHARS[] = "rRsSfFdDxXpP";
169
542d6675 170/* ia64-specific option processing: */
800eeca4 171
44f5c83a 172const char *md_shortopts = "m:N:x::";
800eeca4
JW
173
174struct option md_longopts[] =
175 {
c43c2cc5
JW
176#define OPTION_MCONSTANT_GP (OPTION_MD_BASE + 1)
177 {"mconstant-gp", no_argument, NULL, OPTION_MCONSTANT_GP},
178#define OPTION_MAUTO_PIC (OPTION_MD_BASE + 2)
179 {"mauto-pic", no_argument, NULL, OPTION_MAUTO_PIC}
800eeca4
JW
180 };
181
182size_t md_longopts_size = sizeof (md_longopts);
183
184static struct
185 {
186 struct hash_control *pseudo_hash; /* pseudo opcode hash table */
187 struct hash_control *reg_hash; /* register name hash table */
188 struct hash_control *dynreg_hash; /* dynamic register hash table */
189 struct hash_control *const_hash; /* constant hash table */
190 struct hash_control *entry_hash; /* code entry hint hash table */
191
192 symbolS *regsym[REG_NUM];
193
194 /* If X_op is != O_absent, the registername for the instruction's
195 qualifying predicate. If NULL, p0 is assumed for instructions
196 that are predicatable. */
197 expressionS qp;
198
199 unsigned int
197865e8 200 manual_bundling : 1,
800eeca4
JW
201 debug_dv: 1,
202 detect_dv: 1,
203 explicit_mode : 1, /* which mode we're in */
204 default_explicit_mode : 1, /* which mode is the default */
205 mode_explicitly_set : 1, /* was the current mode explicitly set? */
4d5a53ff
JW
206 auto_align : 1,
207 keep_pending_output : 1;
800eeca4
JW
208
209 /* Each bundle consists of up to three instructions. We keep
210 track of four most recent instructions so we can correctly set
197865e8 211 the end_of_insn_group for the last instruction in a bundle. */
800eeca4
JW
212 int curr_slot;
213 int num_slots_in_use;
214 struct slot
215 {
216 unsigned int
217 end_of_insn_group : 1,
218 manual_bundling_on : 1,
219 manual_bundling_off : 1;
220 signed char user_template; /* user-selected template, if any */
221 unsigned char qp_regno; /* qualifying predicate */
222 /* This duplicates a good fraction of "struct fix" but we
223 can't use a "struct fix" instead since we can't call
224 fix_new_exp() until we know the address of the instruction. */
225 int num_fixups;
226 struct insn_fix
227 {
228 bfd_reloc_code_real_type code;
229 enum ia64_opnd opnd; /* type of operand in need of fix */
230 unsigned int is_pcrel : 1; /* is operand pc-relative? */
231 expressionS expr; /* the value to be inserted */
232 }
233 fixup[2]; /* at most two fixups per insn */
234 struct ia64_opcode *idesc;
235 struct label_fix *label_fixups;
f1bcba5b 236 struct label_fix *tag_fixups;
800eeca4
JW
237 struct unw_rec_list *unwind_record; /* Unwind directive. */
238 expressionS opnd[6];
239 char *src_file;
240 unsigned int src_line;
241 struct dwarf2_line_info debug_line;
242 }
243 slot[NUM_SLOTS];
244
245 segT last_text_seg;
246
247 struct dynreg
248 {
249 struct dynreg *next; /* next dynamic register */
250 const char *name;
251 unsigned short base; /* the base register number */
252 unsigned short num_regs; /* # of registers in this set */
253 }
254 *dynreg[DYNREG_NUM_TYPES], in, loc, out, rot;
255
256 flagword flags; /* ELF-header flags */
257
258 struct mem_offset {
259 unsigned hint:1; /* is this hint currently valid? */
260 bfd_vma offset; /* mem.offset offset */
261 bfd_vma base; /* mem.offset base */
262 } mem_offset;
263
264 int path; /* number of alt. entry points seen */
265 const char **entry_labels; /* labels of all alternate paths in
542d6675 266 the current DV-checking block. */
800eeca4 267 int maxpaths; /* size currently allocated for
542d6675 268 entry_labels */
88be23ec
BS
269 /* Support for hardware errata workarounds. */
270
271 /* Record data about the last three insn groups. */
272 struct group
273 {
274 /* B-step workaround.
275 For each predicate register, this is set if the corresponding insn
276 group conditionally sets this register with one of the affected
277 instructions. */
278 int p_reg_set[64];
279 /* B-step workaround.
280 For each general register, this is set if the corresponding insn
281 a) is conditional one one of the predicate registers for which
282 P_REG_SET is 1 in the corresponding entry of the previous group,
283 b) sets this general register with one of the affected
284 instructions. */
285 int g_reg_set_conditionally[128];
286 } last_groups[3];
287 int group_idx;
557debba
JW
288
289 int pointer_size; /* size in bytes of a pointer */
290 int pointer_size_shift; /* shift size of a pointer for alignment */
800eeca4
JW
291 }
292md;
293
542d6675 294/* application registers: */
800eeca4 295
e0c9811a
JW
296#define AR_K0 0
297#define AR_K7 7
298#define AR_RSC 16
299#define AR_BSP 17
300#define AR_BSPSTORE 18
301#define AR_RNAT 19
302#define AR_UNAT 36
303#define AR_FPSR 40
304#define AR_ITC 44
305#define AR_PFS 64
306#define AR_LC 65
800eeca4
JW
307
308static const struct
309 {
310 const char *name;
311 int regnum;
312 }
313ar[] =
314 {
315 {"ar.k0", 0}, {"ar.k1", 1}, {"ar.k2", 2}, {"ar.k3", 3},
316 {"ar.k4", 4}, {"ar.k5", 5}, {"ar.k6", 6}, {"ar.k7", 7},
317 {"ar.rsc", 16}, {"ar.bsp", 17},
318 {"ar.bspstore", 18}, {"ar.rnat", 19},
319 {"ar.fcr", 21}, {"ar.eflag", 24},
320 {"ar.csd", 25}, {"ar.ssd", 26},
321 {"ar.cflg", 27}, {"ar.fsr", 28},
322 {"ar.fir", 29}, {"ar.fdr", 30},
323 {"ar.ccv", 32}, {"ar.unat", 36},
324 {"ar.fpsr", 40}, {"ar.itc", 44},
325 {"ar.pfs", 64}, {"ar.lc", 65},
197865e8 326 {"ar.ec", 66},
800eeca4
JW
327 };
328
329#define CR_IPSR 16
330#define CR_ISR 17
331#define CR_IIP 19
332#define CR_IFA 20
333#define CR_ITIR 21
334#define CR_IIPA 22
335#define CR_IFS 23
336#define CR_IIM 24
337#define CR_IHA 25
338#define CR_IVR 65
339#define CR_TPR 66
340#define CR_EOI 67
341#define CR_IRR0 68
342#define CR_IRR3 71
343#define CR_LRR0 80
344#define CR_LRR1 81
345
542d6675 346/* control registers: */
800eeca4
JW
347static const struct
348 {
349 const char *name;
350 int regnum;
351 }
352cr[] =
353 {
354 {"cr.dcr", 0},
355 {"cr.itm", 1},
356 {"cr.iva", 2},
357 {"cr.pta", 8},
358 {"cr.gpta", 9},
359 {"cr.ipsr", 16},
360 {"cr.isr", 17},
361 {"cr.iip", 19},
362 {"cr.ifa", 20},
363 {"cr.itir", 21},
364 {"cr.iipa", 22},
365 {"cr.ifs", 23},
366 {"cr.iim", 24},
367 {"cr.iha", 25},
368 {"cr.lid", 64},
369 {"cr.ivr", 65},
370 {"cr.tpr", 66},
371 {"cr.eoi", 67},
372 {"cr.irr0", 68},
373 {"cr.irr1", 69},
374 {"cr.irr2", 70},
375 {"cr.irr3", 71},
376 {"cr.itv", 72},
377 {"cr.pmv", 73},
378 {"cr.cmcv", 74},
379 {"cr.lrr0", 80},
380 {"cr.lrr1", 81}
381 };
382
383#define PSR_MFL 4
384#define PSR_IC 13
385#define PSR_DFL 18
386#define PSR_CPL 32
387
388static const struct const_desc
389 {
390 const char *name;
391 valueT value;
392 }
393const_bits[] =
394 {
542d6675 395 /* PSR constant masks: */
800eeca4
JW
396
397 /* 0: reserved */
398 {"psr.be", ((valueT) 1) << 1},
399 {"psr.up", ((valueT) 1) << 2},
400 {"psr.ac", ((valueT) 1) << 3},
401 {"psr.mfl", ((valueT) 1) << 4},
402 {"psr.mfh", ((valueT) 1) << 5},
403 /* 6-12: reserved */
404 {"psr.ic", ((valueT) 1) << 13},
405 {"psr.i", ((valueT) 1) << 14},
406 {"psr.pk", ((valueT) 1) << 15},
407 /* 16: reserved */
408 {"psr.dt", ((valueT) 1) << 17},
409 {"psr.dfl", ((valueT) 1) << 18},
410 {"psr.dfh", ((valueT) 1) << 19},
411 {"psr.sp", ((valueT) 1) << 20},
412 {"psr.pp", ((valueT) 1) << 21},
413 {"psr.di", ((valueT) 1) << 22},
414 {"psr.si", ((valueT) 1) << 23},
415 {"psr.db", ((valueT) 1) << 24},
416 {"psr.lp", ((valueT) 1) << 25},
417 {"psr.tb", ((valueT) 1) << 26},
418 {"psr.rt", ((valueT) 1) << 27},
419 /* 28-31: reserved */
420 /* 32-33: cpl (current privilege level) */
421 {"psr.is", ((valueT) 1) << 34},
422 {"psr.mc", ((valueT) 1) << 35},
423 {"psr.it", ((valueT) 1) << 36},
424 {"psr.id", ((valueT) 1) << 37},
425 {"psr.da", ((valueT) 1) << 38},
426 {"psr.dd", ((valueT) 1) << 39},
427 {"psr.ss", ((valueT) 1) << 40},
428 /* 41-42: ri (restart instruction) */
429 {"psr.ed", ((valueT) 1) << 43},
430 {"psr.bn", ((valueT) 1) << 44},
431 };
432
542d6675 433/* indirect register-sets/memory: */
800eeca4
JW
434
435static const struct
436 {
437 const char *name;
438 int regnum;
439 }
440indirect_reg[] =
441 {
442 { "CPUID", IND_CPUID },
443 { "cpuid", IND_CPUID },
444 { "dbr", IND_DBR },
445 { "dtr", IND_DTR },
446 { "itr", IND_ITR },
447 { "ibr", IND_IBR },
448 { "msr", IND_MSR },
449 { "pkr", IND_PKR },
450 { "pmc", IND_PMC },
451 { "pmd", IND_PMD },
452 { "rr", IND_RR },
453 };
454
455/* Pseudo functions used to indicate relocation types (these functions
456 start with an at sign (@). */
457static struct
458 {
459 const char *name;
460 enum pseudo_type
461 {
462 PSEUDO_FUNC_NONE,
463 PSEUDO_FUNC_RELOC,
464 PSEUDO_FUNC_CONST,
e0c9811a 465 PSEUDO_FUNC_REG,
800eeca4
JW
466 PSEUDO_FUNC_FLOAT
467 }
468 type;
469 union
470 {
471 unsigned long ival;
472 symbolS *sym;
473 }
474 u;
475 }
476pseudo_func[] =
477 {
542d6675 478 /* reloc pseudo functions (these must come first!): */
2434f565
JW
479 { "fptr", PSEUDO_FUNC_RELOC, { 0 } },
480 { "gprel", PSEUDO_FUNC_RELOC, { 0 } },
481 { "ltoff", PSEUDO_FUNC_RELOC, { 0 } },
482 { "pcrel", PSEUDO_FUNC_RELOC, { 0 } },
483 { "pltoff", PSEUDO_FUNC_RELOC, { 0 } },
484 { "secrel", PSEUDO_FUNC_RELOC, { 0 } },
485 { "segrel", PSEUDO_FUNC_RELOC, { 0 } },
486 { "ltv", PSEUDO_FUNC_RELOC, { 0 } },
487 { "", 0, { 0 } }, /* placeholder for FUNC_LT_FPTR_RELATIVE */
3969b680 488 { "iplt", PSEUDO_FUNC_RELOC, { 0 } },
800eeca4 489
542d6675 490 /* mbtype4 constants: */
800eeca4
JW
491 { "alt", PSEUDO_FUNC_CONST, { 0xa } },
492 { "brcst", PSEUDO_FUNC_CONST, { 0x0 } },
493 { "mix", PSEUDO_FUNC_CONST, { 0x8 } },
494 { "rev", PSEUDO_FUNC_CONST, { 0xb } },
495 { "shuf", PSEUDO_FUNC_CONST, { 0x9 } },
496
542d6675 497 /* fclass constants: */
bf3ca999 498 { "nat", PSEUDO_FUNC_CONST, { 0x100 } },
800eeca4
JW
499 { "qnan", PSEUDO_FUNC_CONST, { 0x080 } },
500 { "snan", PSEUDO_FUNC_CONST, { 0x040 } },
501 { "pos", PSEUDO_FUNC_CONST, { 0x001 } },
502 { "neg", PSEUDO_FUNC_CONST, { 0x002 } },
503 { "zero", PSEUDO_FUNC_CONST, { 0x004 } },
504 { "unorm", PSEUDO_FUNC_CONST, { 0x008 } },
505 { "norm", PSEUDO_FUNC_CONST, { 0x010 } },
506 { "inf", PSEUDO_FUNC_CONST, { 0x020 } },
bf3ca999
TW
507
508 { "natval", PSEUDO_FUNC_CONST, { 0x100 } }, /* old usage */
e0c9811a 509
542d6675 510 /* unwind-related constants: */
e0c9811a
JW
511 { "svr4", PSEUDO_FUNC_CONST, { 0 } },
512 { "hpux", PSEUDO_FUNC_CONST, { 1 } },
513 { "nt", PSEUDO_FUNC_CONST, { 2 } },
514
542d6675 515 /* unwind-related registers: */
e0c9811a 516 { "priunat",PSEUDO_FUNC_REG, { REG_PRIUNAT } }
800eeca4
JW
517 };
518
542d6675 519/* 41-bit nop opcodes (one per unit): */
800eeca4
JW
520static const bfd_vma nop[IA64_NUM_UNITS] =
521 {
522 0x0000000000LL, /* NIL => break 0 */
523 0x0008000000LL, /* I-unit nop */
524 0x0008000000LL, /* M-unit nop */
525 0x4000000000LL, /* B-unit nop */
526 0x0008000000LL, /* F-unit nop */
527 0x0008000000LL, /* L-"unit" nop */
528 0x0008000000LL, /* X-unit nop */
529 };
530
531/* Can't be `const' as it's passed to input routines (which have the
532 habit of setting temporary sentinels. */
533static char special_section_name[][20] =
534 {
535 {".bss"}, {".sbss"}, {".sdata"}, {".rodata"}, {".comment"},
557debba
JW
536 {".IA_64.unwind"}, {".IA_64.unwind_info"},
537 {".init_array"}, {".fini_array"}
800eeca4
JW
538 };
539
579f31ac
JJ
540static char *special_linkonce_name[] =
541 {
542 ".gnu.linkonce.ia64unw.", ".gnu.linkonce.ia64unwi."
543 };
544
800eeca4
JW
545/* The best template for a particular sequence of up to three
546 instructions: */
547#define N IA64_NUM_TYPES
548static unsigned char best_template[N][N][N];
549#undef N
550
551/* Resource dependencies currently in effect */
552static struct rsrc {
553 int depind; /* dependency index */
554 const struct ia64_dependency *dependency; /* actual dependency */
555 unsigned specific:1, /* is this a specific bit/regno? */
556 link_to_qp_branch:1; /* will a branch on the same QP clear it?*/
557 int index; /* specific regno/bit within dependency */
558 int note; /* optional qualifying note (0 if none) */
559#define STATE_NONE 0
560#define STATE_STOP 1
561#define STATE_SRLZ 2
562 int insn_srlz; /* current insn serialization state */
563 int data_srlz; /* current data serialization state */
564 int qp_regno; /* qualifying predicate for this usage */
565 char *file; /* what file marked this dependency */
2434f565 566 unsigned int line; /* what line marked this dependency */
800eeca4 567 struct mem_offset mem_offset; /* optional memory offset hint */
7484b8e6 568 enum { CMP_NONE, CMP_OR, CMP_AND } cmp_type; /* OR or AND compare? */
800eeca4
JW
569 int path; /* corresponding code entry index */
570} *regdeps = NULL;
571static int regdepslen = 0;
572static int regdepstotlen = 0;
573static const char *dv_mode[] = { "RAW", "WAW", "WAR" };
574static const char *dv_sem[] = { "none", "implied", "impliedf",
139368c9 575 "data", "instr", "specific", "stop", "other" };
7484b8e6 576static const char *dv_cmp_type[] = { "none", "OR", "AND" };
800eeca4
JW
577
578/* Current state of PR mutexation */
579static struct qpmutex {
580 valueT prmask;
581 int path;
582} *qp_mutexes = NULL; /* QP mutex bitmasks */
583static int qp_mutexeslen = 0;
584static int qp_mutexestotlen = 0;
197865e8 585static valueT qp_safe_across_calls = 0;
800eeca4
JW
586
587/* Current state of PR implications */
588static struct qp_imply {
589 unsigned p1:6;
590 unsigned p2:6;
591 unsigned p2_branched:1;
592 int path;
593} *qp_implies = NULL;
594static int qp_implieslen = 0;
595static int qp_impliestotlen = 0;
596
197865e8
KH
597/* Keep track of static GR values so that indirect register usage can
598 sometimes be tracked. */
800eeca4
JW
599static struct gr {
600 unsigned known:1;
601 int path;
602 valueT value;
2434f565 603} gr_values[128] = {{ 1, 0, 0 }};
800eeca4
JW
604
605/* These are the routines required to output the various types of
606 unwind records. */
607
f5a30c2e
JW
608/* A slot_number is a frag address plus the slot index (0-2). We use the
609 frag address here so that if there is a section switch in the middle of
610 a function, then instructions emitted to a different section are not
611 counted. Since there may be more than one frag for a function, this
612 means we also need to keep track of which frag this address belongs to
613 so we can compute inter-frag distances. This also nicely solves the
614 problem with nops emitted for align directives, which can't easily be
615 counted, but can easily be derived from frag sizes. */
616
800eeca4
JW
617typedef struct unw_rec_list {
618 unwind_record r;
e0c9811a 619 unsigned long slot_number;
f5a30c2e 620 fragS *slot_frag;
800eeca4
JW
621 struct unw_rec_list *next;
622} unw_rec_list;
623
2434f565 624#define SLOT_NUM_NOT_SET (unsigned)-1
800eeca4 625
e0c9811a
JW
626static struct
627{
628 unsigned long next_slot_number;
f5a30c2e 629 fragS *next_slot_frag;
e0c9811a
JW
630
631 /* Maintain a list of unwind entries for the current function. */
632 unw_rec_list *list;
633 unw_rec_list *tail;
800eeca4 634
e0c9811a
JW
635 /* Any unwind entires that should be attached to the current slot
636 that an insn is being constructed for. */
637 unw_rec_list *current_entry;
800eeca4 638
e0c9811a
JW
639 /* These are used to create the unwind table entry for this function. */
640 symbolS *proc_start;
641 symbolS *proc_end;
642 symbolS *info; /* pointer to unwind info */
643 symbolS *personality_routine;
91a2ae2a
RH
644 segT saved_text_seg;
645 subsegT saved_text_subseg;
646 unsigned int force_unwind_entry : 1; /* force generation of unwind entry? */
800eeca4 647
e0c9811a
JW
648 /* TRUE if processing unwind directives in a prologue region. */
649 int prologue;
30d25259 650 int prologue_mask;
33d01f33 651 unsigned int prologue_count; /* number of .prologues seen so far */
e0c9811a 652} unwind;
800eeca4
JW
653
654typedef void (*vbyte_func) PARAMS ((int, char *, char *));
655
542d6675 656/* Forward delarations: */
800eeca4
JW
657static int ar_is_in_integer_unit PARAMS ((int regnum));
658static void set_section PARAMS ((char *name));
659static unsigned int set_regstack PARAMS ((unsigned int, unsigned int,
660 unsigned int, unsigned int));
661static void dot_radix PARAMS ((int));
662static void dot_special_section PARAMS ((int));
663static void dot_proc PARAMS ((int));
664static void dot_fframe PARAMS ((int));
665static void dot_vframe PARAMS ((int));
150f24a2
JW
666static void dot_vframesp PARAMS ((int));
667static void dot_vframepsp PARAMS ((int));
800eeca4
JW
668static void dot_save PARAMS ((int));
669static void dot_restore PARAMS ((int));
150f24a2
JW
670static void dot_restorereg PARAMS ((int));
671static void dot_restorereg_p PARAMS ((int));
800eeca4
JW
672static void dot_handlerdata PARAMS ((int));
673static void dot_unwentry PARAMS ((int));
674static void dot_altrp PARAMS ((int));
e0c9811a 675static void dot_savemem PARAMS ((int));
800eeca4
JW
676static void dot_saveg PARAMS ((int));
677static void dot_savef PARAMS ((int));
678static void dot_saveb PARAMS ((int));
679static void dot_savegf PARAMS ((int));
680static void dot_spill PARAMS ((int));
150f24a2
JW
681static void dot_spillreg PARAMS ((int));
682static void dot_spillmem PARAMS ((int));
683static void dot_spillreg_p PARAMS ((int));
684static void dot_spillmem_p PARAMS ((int));
685static void dot_label_state PARAMS ((int));
686static void dot_copy_state PARAMS ((int));
800eeca4
JW
687static void dot_unwabi PARAMS ((int));
688static void dot_personality PARAMS ((int));
689static void dot_body PARAMS ((int));
690static void dot_prologue PARAMS ((int));
691static void dot_endp PARAMS ((int));
692static void dot_template PARAMS ((int));
693static void dot_regstk PARAMS ((int));
694static void dot_rot PARAMS ((int));
695static void dot_byteorder PARAMS ((int));
696static void dot_psr PARAMS ((int));
697static void dot_alias PARAMS ((int));
698static void dot_ln PARAMS ((int));
699static char *parse_section_name PARAMS ((void));
700static void dot_xdata PARAMS ((int));
701static void stmt_float_cons PARAMS ((int));
702static void stmt_cons_ua PARAMS ((int));
703static void dot_xfloat_cons PARAMS ((int));
704static void dot_xstringer PARAMS ((int));
705static void dot_xdata_ua PARAMS ((int));
706static void dot_xfloat_cons_ua PARAMS ((int));
150f24a2 707static void print_prmask PARAMS ((valueT mask));
800eeca4
JW
708static void dot_pred_rel PARAMS ((int));
709static void dot_reg_val PARAMS ((int));
710static void dot_dv_mode PARAMS ((int));
711static void dot_entry PARAMS ((int));
712static void dot_mem_offset PARAMS ((int));
e0c9811a 713static void add_unwind_entry PARAMS((unw_rec_list *ptr));
542d6675 714static symbolS *declare_register PARAMS ((const char *name, int regnum));
800eeca4
JW
715static void declare_register_set PARAMS ((const char *, int, int));
716static unsigned int operand_width PARAMS ((enum ia64_opnd));
87f8eb97
JW
717static enum operand_match_result operand_match PARAMS ((const struct ia64_opcode *idesc,
718 int index,
719 expressionS *e));
800eeca4
JW
720static int parse_operand PARAMS ((expressionS *e));
721static struct ia64_opcode * parse_operands PARAMS ((struct ia64_opcode *));
86cf98f3 722static int errata_nop_necessary_p PARAMS ((struct slot *, enum ia64_unit));
800eeca4
JW
723static void build_insn PARAMS ((struct slot *, bfd_vma *));
724static void emit_one_bundle PARAMS ((void));
725static void fix_insn PARAMS ((fixS *, const struct ia64_operand *, valueT));
197865e8 726static bfd_reloc_code_real_type ia64_gen_real_reloc_type PARAMS ((struct symbol *sym,
800eeca4
JW
727 bfd_reloc_code_real_type r_type));
728static void insn_group_break PARAMS ((int, int, int));
150f24a2
JW
729static void mark_resource PARAMS ((struct ia64_opcode *, const struct ia64_dependency *,
730 struct rsrc *, int depind, int path));
800eeca4
JW
731static void add_qp_mutex PARAMS((valueT mask));
732static void add_qp_imply PARAMS((int p1, int p2));
733static void clear_qp_branch_flag PARAMS((valueT mask));
734static void clear_qp_mutex PARAMS((valueT mask));
735static void clear_qp_implies PARAMS((valueT p1_mask, valueT p2_mask));
736static void clear_register_values PARAMS ((void));
737static void print_dependency PARAMS ((const char *action, int depind));
150f24a2
JW
738static void instruction_serialization PARAMS ((void));
739static void data_serialization PARAMS ((void));
740static void remove_marked_resource PARAMS ((struct rsrc *));
800eeca4 741static int is_conditional_branch PARAMS ((struct ia64_opcode *));
150f24a2 742static int is_taken_branch PARAMS ((struct ia64_opcode *));
800eeca4 743static int is_interruption_or_rfi PARAMS ((struct ia64_opcode *));
150f24a2
JW
744static int depends_on PARAMS ((int, struct ia64_opcode *));
745static int specify_resource PARAMS ((const struct ia64_dependency *,
746 struct ia64_opcode *, int, struct rsrc [], int, int));
800eeca4
JW
747static int check_dv PARAMS((struct ia64_opcode *idesc));
748static void check_dependencies PARAMS((struct ia64_opcode *));
749static void mark_resources PARAMS((struct ia64_opcode *));
750static void update_dependencies PARAMS((struct ia64_opcode *));
751static void note_register_values PARAMS((struct ia64_opcode *));
150f24a2
JW
752static int qp_mutex PARAMS ((int, int, int));
753static int resources_match PARAMS ((struct rsrc *, struct ia64_opcode *, int, int, int));
754static void output_vbyte_mem PARAMS ((int, char *, char *));
755static void count_output PARAMS ((int, char *, char *));
756static void output_R1_format PARAMS ((vbyte_func, unw_record_type, int));
757static void output_R2_format PARAMS ((vbyte_func, int, int, unsigned long));
800eeca4 758static void output_R3_format PARAMS ((vbyte_func, unw_record_type, unsigned long));
150f24a2
JW
759static void output_P1_format PARAMS ((vbyte_func, int));
760static void output_P2_format PARAMS ((vbyte_func, int, int));
761static void output_P3_format PARAMS ((vbyte_func, unw_record_type, int));
762static void output_P4_format PARAMS ((vbyte_func, unsigned char *, unsigned long));
763static void output_P5_format PARAMS ((vbyte_func, int, unsigned long));
764static void output_P6_format PARAMS ((vbyte_func, unw_record_type, int));
765static void output_P7_format PARAMS ((vbyte_func, unw_record_type, unsigned long, unsigned long));
766static void output_P8_format PARAMS ((vbyte_func, unw_record_type, unsigned long));
767static void output_P9_format PARAMS ((vbyte_func, int, int));
768static void output_P10_format PARAMS ((vbyte_func, int, int));
769static void output_B1_format PARAMS ((vbyte_func, unw_record_type, unsigned long));
770static void output_B2_format PARAMS ((vbyte_func, unsigned long, unsigned long));
800eeca4
JW
771static void output_B3_format PARAMS ((vbyte_func, unsigned long, unsigned long));
772static void output_B4_format PARAMS ((vbyte_func, unw_record_type, unsigned long));
150f24a2
JW
773static char format_ab_reg PARAMS ((int, int));
774static void output_X1_format PARAMS ((vbyte_func, unw_record_type, int, int, unsigned long,
775 unsigned long));
776static void output_X2_format PARAMS ((vbyte_func, int, int, int, int, int, unsigned long));
777static void output_X3_format PARAMS ((vbyte_func, unw_record_type, int, int, int, unsigned long,
778 unsigned long));
779static void output_X4_format PARAMS ((vbyte_func, int, int, int, int, int, int, unsigned long));
780static void free_list_records PARAMS ((unw_rec_list *));
781static unw_rec_list *output_prologue PARAMS ((void));
782static unw_rec_list *output_prologue_gr PARAMS ((unsigned int, unsigned int));
783static unw_rec_list *output_body PARAMS ((void));
784static unw_rec_list *output_mem_stack_f PARAMS ((unsigned int));
785static unw_rec_list *output_mem_stack_v PARAMS ((void));
786static unw_rec_list *output_psp_gr PARAMS ((unsigned int));
787static unw_rec_list *output_psp_sprel PARAMS ((unsigned int));
788static unw_rec_list *output_rp_when PARAMS ((void));
789static unw_rec_list *output_rp_gr PARAMS ((unsigned int));
790static unw_rec_list *output_rp_br PARAMS ((unsigned int));
791static unw_rec_list *output_rp_psprel PARAMS ((unsigned int));
792static unw_rec_list *output_rp_sprel PARAMS ((unsigned int));
793static unw_rec_list *output_pfs_when PARAMS ((void));
794static unw_rec_list *output_pfs_gr PARAMS ((unsigned int));
795static unw_rec_list *output_pfs_psprel PARAMS ((unsigned int));
796static unw_rec_list *output_pfs_sprel PARAMS ((unsigned int));
797static unw_rec_list *output_preds_when PARAMS ((void));
798static unw_rec_list *output_preds_gr PARAMS ((unsigned int));
799static unw_rec_list *output_preds_psprel PARAMS ((unsigned int));
800static unw_rec_list *output_preds_sprel PARAMS ((unsigned int));
801static unw_rec_list *output_fr_mem PARAMS ((unsigned int));
802static unw_rec_list *output_frgr_mem PARAMS ((unsigned int, unsigned int));
803static unw_rec_list *output_gr_gr PARAMS ((unsigned int, unsigned int));
804static unw_rec_list *output_gr_mem PARAMS ((unsigned int));
805static unw_rec_list *output_br_mem PARAMS ((unsigned int));
806static unw_rec_list *output_br_gr PARAMS ((unsigned int, unsigned int));
807static unw_rec_list *output_spill_base PARAMS ((unsigned int));
808static unw_rec_list *output_unat_when PARAMS ((void));
809static unw_rec_list *output_unat_gr PARAMS ((unsigned int));
810static unw_rec_list *output_unat_psprel PARAMS ((unsigned int));
811static unw_rec_list *output_unat_sprel PARAMS ((unsigned int));
812static unw_rec_list *output_lc_when PARAMS ((void));
813static unw_rec_list *output_lc_gr PARAMS ((unsigned int));
814static unw_rec_list *output_lc_psprel PARAMS ((unsigned int));
815static unw_rec_list *output_lc_sprel PARAMS ((unsigned int));
816static unw_rec_list *output_fpsr_when PARAMS ((void));
817static unw_rec_list *output_fpsr_gr PARAMS ((unsigned int));
818static unw_rec_list *output_fpsr_psprel PARAMS ((unsigned int));
819static unw_rec_list *output_fpsr_sprel PARAMS ((unsigned int));
820static unw_rec_list *output_priunat_when_gr PARAMS ((void));
821static unw_rec_list *output_priunat_when_mem PARAMS ((void));
822static unw_rec_list *output_priunat_gr PARAMS ((unsigned int));
823static unw_rec_list *output_priunat_psprel PARAMS ((unsigned int));
824static unw_rec_list *output_priunat_sprel PARAMS ((unsigned int));
825static unw_rec_list *output_bsp_when PARAMS ((void));
826static unw_rec_list *output_bsp_gr PARAMS ((unsigned int));
827static unw_rec_list *output_bsp_psprel PARAMS ((unsigned int));
828static unw_rec_list *output_bsp_sprel PARAMS ((unsigned int));
829static unw_rec_list *output_bspstore_when PARAMS ((void));
830static unw_rec_list *output_bspstore_gr PARAMS ((unsigned int));
831static unw_rec_list *output_bspstore_psprel PARAMS ((unsigned int));
832static unw_rec_list *output_bspstore_sprel PARAMS ((unsigned int));
833static unw_rec_list *output_rnat_when PARAMS ((void));
834static unw_rec_list *output_rnat_gr PARAMS ((unsigned int));
835static unw_rec_list *output_rnat_psprel PARAMS ((unsigned int));
836static unw_rec_list *output_rnat_sprel PARAMS ((unsigned int));
837static unw_rec_list *output_unwabi PARAMS ((unsigned long, unsigned long));
838static unw_rec_list *output_epilogue PARAMS ((unsigned long));
839static unw_rec_list *output_label_state PARAMS ((unsigned long));
840static unw_rec_list *output_copy_state PARAMS ((unsigned long));
841static unw_rec_list *output_spill_psprel PARAMS ((unsigned int, unsigned int, unsigned int));
842static unw_rec_list *output_spill_sprel PARAMS ((unsigned int, unsigned int, unsigned int));
843static unw_rec_list *output_spill_psprel_p PARAMS ((unsigned int, unsigned int, unsigned int,
844 unsigned int));
845static unw_rec_list *output_spill_sprel_p PARAMS ((unsigned int, unsigned int, unsigned int,
846 unsigned int));
847static unw_rec_list *output_spill_reg PARAMS ((unsigned int, unsigned int, unsigned int,
848 unsigned int));
849static unw_rec_list *output_spill_reg_p PARAMS ((unsigned int, unsigned int, unsigned int,
850 unsigned int, unsigned int));
851static void process_one_record PARAMS ((unw_rec_list *, vbyte_func));
852static void process_unw_records PARAMS ((unw_rec_list *, vbyte_func));
853static int calc_record_size PARAMS ((unw_rec_list *));
854static void set_imask PARAMS ((unw_rec_list *, unsigned long, unsigned long, unsigned int));
855static int count_bits PARAMS ((unsigned long));
f5a30c2e
JW
856static unsigned long slot_index PARAMS ((unsigned long, fragS *,
857 unsigned long, fragS *));
91a2ae2a 858static unw_rec_list *optimize_unw_records PARAMS ((unw_rec_list *));
150f24a2
JW
859static void fixup_unw_records PARAMS ((unw_rec_list *));
860static int output_unw_records PARAMS ((unw_rec_list *, void **));
861static int convert_expr_to_ab_reg PARAMS ((expressionS *, unsigned int *, unsigned int *));
862static int convert_expr_to_xy_reg PARAMS ((expressionS *, unsigned int *, unsigned int *));
91a2ae2a
RH
863static int generate_unwind_image PARAMS ((const char *));
864
865/* Build the unwind section name by appending the (possibly stripped)
866 text section NAME to the unwind PREFIX. The resulting string
867 pointer is assigned to RESULT. The string is allocated on the
868 stack, so this must be a macro... */
869#define make_unw_section_name(special, text_name, result) \
870 { \
86cf98f3
RH
871 const char *_prefix = special_section_name[special]; \
872 const char *_suffix = text_name; \
579f31ac
JJ
873 size_t _prefix_len, _suffix_len; \
874 char *_result; \
875 if (strncmp (text_name, ".gnu.linkonce.t.", \
876 sizeof (".gnu.linkonce.t.") - 1) == 0) \
877 { \
878 _prefix = special_linkonce_name[special - SPECIAL_SECTION_UNWIND]; \
879 _suffix += sizeof (".gnu.linkonce.t.") - 1; \
880 } \
881 _prefix_len = strlen (_prefix), _suffix_len = strlen (_suffix); \
882 _result = alloca (_prefix_len + _suffix_len + 1); \
07726851
KH
883 memcpy (_result, _prefix, _prefix_len); \
884 memcpy (_result + _prefix_len, _suffix, _suffix_len); \
579f31ac 885 _result[_prefix_len + _suffix_len] = '\0'; \
91a2ae2a
RH
886 result = _result; \
887 } \
888while (0)
800eeca4
JW
889
890/* Determine if application register REGNUM resides in the integer
891 unit (as opposed to the memory unit). */
892static int
893ar_is_in_integer_unit (reg)
894 int reg;
895{
896 reg -= REG_AR;
897
898 return (reg == 64 /* pfs */
899 || reg == 65 /* lc */
900 || reg == 66 /* ec */
901 /* ??? ias accepts and puts these in the integer unit. */
902 || (reg >= 112 && reg <= 127));
903}
904
905/* Switch to section NAME and create section if necessary. It's
906 rather ugly that we have to manipulate input_line_pointer but I
907 don't see any other way to accomplish the same thing without
908 changing obj-elf.c (which may be the Right Thing, in the end). */
909static void
910set_section (name)
911 char *name;
912{
913 char *saved_input_line_pointer;
914
915 saved_input_line_pointer = input_line_pointer;
916 input_line_pointer = name;
917 obj_elf_section (0);
918 input_line_pointer = saved_input_line_pointer;
919}
920
d61a78a7
RH
921/* Map 's' to SHF_IA_64_SHORT. */
922
923int
924ia64_elf_section_letter (letter, ptr_msg)
925 int letter;
926 char **ptr_msg;
927{
928 if (letter == 's')
929 return SHF_IA_64_SHORT;
930
931 *ptr_msg = _("Bad .section directive: want a,s,w,x,M,S in string");
932 return 0;
933}
934
800eeca4
JW
935/* Map SHF_IA_64_SHORT to SEC_SMALL_DATA. */
936
937flagword
938ia64_elf_section_flags (flags, attr, type)
939 flagword flags;
2434f565 940 int attr, type ATTRIBUTE_UNUSED;
800eeca4
JW
941{
942 if (attr & SHF_IA_64_SHORT)
943 flags |= SEC_SMALL_DATA;
944 return flags;
945}
946
91a2ae2a
RH
947int
948ia64_elf_section_type (str, len)
949 const char *str;
950 size_t len;
951{
952 len = sizeof (ELF_STRING_ia64_unwind_info) - 1;
953 if (strncmp (str, ELF_STRING_ia64_unwind_info, len) == 0)
954 return SHT_PROGBITS;
955
579f31ac
JJ
956 len = sizeof (ELF_STRING_ia64_unwind_info_once) - 1;
957 if (strncmp (str, ELF_STRING_ia64_unwind_info_once, len) == 0)
958 return SHT_PROGBITS;
959
91a2ae2a
RH
960 len = sizeof (ELF_STRING_ia64_unwind) - 1;
961 if (strncmp (str, ELF_STRING_ia64_unwind, len) == 0)
962 return SHT_IA_64_UNWIND;
963
579f31ac
JJ
964 len = sizeof (ELF_STRING_ia64_unwind_once) - 1;
965 if (strncmp (str, ELF_STRING_ia64_unwind_once, len) == 0)
966 return SHT_IA_64_UNWIND;
967
91a2ae2a
RH
968 return -1;
969}
970
800eeca4
JW
971static unsigned int
972set_regstack (ins, locs, outs, rots)
973 unsigned int ins, locs, outs, rots;
974{
542d6675
KH
975 /* Size of frame. */
976 unsigned int sof;
800eeca4
JW
977
978 sof = ins + locs + outs;
979 if (sof > 96)
980 {
981 as_bad ("Size of frame exceeds maximum of 96 registers");
982 return 0;
983 }
984 if (rots > sof)
985 {
986 as_warn ("Size of rotating registers exceeds frame size");
987 return 0;
988 }
989 md.in.base = REG_GR + 32;
990 md.loc.base = md.in.base + ins;
991 md.out.base = md.loc.base + locs;
992
993 md.in.num_regs = ins;
994 md.loc.num_regs = locs;
995 md.out.num_regs = outs;
996 md.rot.num_regs = rots;
997 return sof;
998}
999
1000void
1001ia64_flush_insns ()
1002{
1003 struct label_fix *lfix;
1004 segT saved_seg;
1005 subsegT saved_subseg;
b44b1b85 1006 unw_rec_list *ptr;
800eeca4
JW
1007
1008 if (!md.last_text_seg)
1009 return;
1010
1011 saved_seg = now_seg;
1012 saved_subseg = now_subseg;
1013
1014 subseg_set (md.last_text_seg, 0);
1015
1016 while (md.num_slots_in_use > 0)
1017 emit_one_bundle (); /* force out queued instructions */
1018
1019 /* In case there are labels following the last instruction, resolve
542d6675 1020 those now: */
800eeca4
JW
1021 for (lfix = CURR_SLOT.label_fixups; lfix; lfix = lfix->next)
1022 {
1023 S_SET_VALUE (lfix->sym, frag_now_fix ());
1024 symbol_set_frag (lfix->sym, frag_now);
1025 }
1026 CURR_SLOT.label_fixups = 0;
f1bcba5b
JW
1027 for (lfix = CURR_SLOT.tag_fixups; lfix; lfix = lfix->next)
1028 {
1029 S_SET_VALUE (lfix->sym, frag_now_fix ());
1030 symbol_set_frag (lfix->sym, frag_now);
1031 }
1032 CURR_SLOT.tag_fixups = 0;
800eeca4 1033
b44b1b85
JW
1034 /* In case there are unwind directives following the last instruction,
1035 resolve those now. We only handle body and prologue directives here.
1036 Give an error for others. */
1037 for (ptr = unwind.current_entry; ptr; ptr = ptr->next)
1038 {
1039 if (ptr->r.type == prologue || ptr->r.type == prologue_gr
1040 || ptr->r.type == body)
1041 {
1042 ptr->slot_number = (unsigned long) frag_more (0);
1043 ptr->slot_frag = frag_now;
1044 }
1045 else
1046 as_bad (_("Unwind directive not followed by an instruction."));
1047 }
1048 unwind.current_entry = NULL;
1049
800eeca4 1050 subseg_set (saved_seg, saved_subseg);
f1bcba5b
JW
1051
1052 if (md.qp.X_op == O_register)
1053 as_bad ("qualifying predicate not followed by instruction");
800eeca4
JW
1054}
1055
1056void
1057ia64_do_align (nbytes)
1058 int nbytes;
1059{
1060 char *saved_input_line_pointer = input_line_pointer;
1061
1062 input_line_pointer = "";
1063 s_align_bytes (nbytes);
1064 input_line_pointer = saved_input_line_pointer;
1065}
1066
1067void
1068ia64_cons_align (nbytes)
1069 int nbytes;
1070{
1071 if (md.auto_align)
1072 {
1073 char *saved_input_line_pointer = input_line_pointer;
1074 input_line_pointer = "";
1075 s_align_bytes (nbytes);
1076 input_line_pointer = saved_input_line_pointer;
1077 }
1078}
1079
1080/* Output COUNT bytes to a memory location. */
1081static unsigned char *vbyte_mem_ptr = NULL;
1082
197865e8 1083void
800eeca4
JW
1084output_vbyte_mem (count, ptr, comment)
1085 int count;
1086 char *ptr;
2434f565 1087 char *comment ATTRIBUTE_UNUSED;
800eeca4
JW
1088{
1089 int x;
1090 if (vbyte_mem_ptr == NULL)
1091 abort ();
1092
1093 if (count == 0)
1094 return;
1095 for (x = 0; x < count; x++)
1096 *(vbyte_mem_ptr++) = ptr[x];
1097}
1098
1099/* Count the number of bytes required for records. */
1100static int vbyte_count = 0;
197865e8 1101void
800eeca4
JW
1102count_output (count, ptr, comment)
1103 int count;
2434f565
JW
1104 char *ptr ATTRIBUTE_UNUSED;
1105 char *comment ATTRIBUTE_UNUSED;
800eeca4
JW
1106{
1107 vbyte_count += count;
1108}
1109
1110static void
1111output_R1_format (f, rtype, rlen)
1112 vbyte_func f;
1113 unw_record_type rtype;
1114 int rlen;
1115{
e0c9811a 1116 int r = 0;
800eeca4
JW
1117 char byte;
1118 if (rlen > 0x1f)
1119 {
1120 output_R3_format (f, rtype, rlen);
1121 return;
1122 }
197865e8 1123
e0c9811a
JW
1124 if (rtype == body)
1125 r = 1;
1126 else if (rtype != prologue)
1127 as_bad ("record type is not valid");
1128
800eeca4
JW
1129 byte = UNW_R1 | (r << 5) | (rlen & 0x1f);
1130 (*f) (1, &byte, NULL);
1131}
1132
1133static void
1134output_R2_format (f, mask, grsave, rlen)
1135 vbyte_func f;
1136 int mask, grsave;
1137 unsigned long rlen;
1138{
1139 char bytes[20];
1140 int count = 2;
1141 mask = (mask & 0x0f);
1142 grsave = (grsave & 0x7f);
1143
1144 bytes[0] = (UNW_R2 | (mask >> 1));
1145 bytes[1] = (((mask & 0x01) << 7) | grsave);
1146 count += output_leb128 (bytes + 2, rlen, 0);
1147 (*f) (count, bytes, NULL);
1148}
1149
1150static void
1151output_R3_format (f, rtype, rlen)
1152 vbyte_func f;
1153 unw_record_type rtype;
1154 unsigned long rlen;
1155{
e0c9811a 1156 int r = 0, count;
800eeca4
JW
1157 char bytes[20];
1158 if (rlen <= 0x1f)
1159 {
1160 output_R1_format (f, rtype, rlen);
1161 return;
1162 }
197865e8 1163
e0c9811a
JW
1164 if (rtype == body)
1165 r = 1;
1166 else if (rtype != prologue)
1167 as_bad ("record type is not valid");
800eeca4
JW
1168 bytes[0] = (UNW_R3 | r);
1169 count = output_leb128 (bytes + 1, rlen, 0);
1170 (*f) (count + 1, bytes, NULL);
1171}
1172
1173static void
1174output_P1_format (f, brmask)
1175 vbyte_func f;
1176 int brmask;
1177{
1178 char byte;
1179 byte = UNW_P1 | (brmask & 0x1f);
1180 (*f) (1, &byte, NULL);
1181}
1182
1183static void
1184output_P2_format (f, brmask, gr)
1185 vbyte_func f;
1186 int brmask;
1187 int gr;
1188{
1189 char bytes[2];
1190 brmask = (brmask & 0x1f);
1191 bytes[0] = UNW_P2 | (brmask >> 1);
1192 bytes[1] = (((brmask & 1) << 7) | gr);
1193 (*f) (2, bytes, NULL);
1194}
1195
1196static void
1197output_P3_format (f, rtype, reg)
1198 vbyte_func f;
1199 unw_record_type rtype;
1200 int reg;
1201{
1202 char bytes[2];
e0c9811a 1203 int r = 0;
800eeca4
JW
1204 reg = (reg & 0x7f);
1205 switch (rtype)
542d6675 1206 {
800eeca4
JW
1207 case psp_gr:
1208 r = 0;
1209 break;
1210 case rp_gr:
1211 r = 1;
1212 break;
1213 case pfs_gr:
1214 r = 2;
1215 break;
1216 case preds_gr:
1217 r = 3;
1218 break;
1219 case unat_gr:
1220 r = 4;
1221 break;
1222 case lc_gr:
1223 r = 5;
1224 break;
1225 case rp_br:
1226 r = 6;
1227 break;
1228 case rnat_gr:
1229 r = 7;
1230 break;
1231 case bsp_gr:
1232 r = 8;
1233 break;
1234 case bspstore_gr:
1235 r = 9;
1236 break;
1237 case fpsr_gr:
1238 r = 10;
1239 break;
1240 case priunat_gr:
1241 r = 11;
1242 break;
1243 default:
1244 as_bad ("Invalid record type for P3 format.");
542d6675 1245 }
800eeca4
JW
1246 bytes[0] = (UNW_P3 | (r >> 1));
1247 bytes[1] = (((r & 1) << 7) | reg);
1248 (*f) (2, bytes, NULL);
1249}
1250
800eeca4 1251static void
e0c9811a 1252output_P4_format (f, imask, imask_size)
800eeca4 1253 vbyte_func f;
e0c9811a
JW
1254 unsigned char *imask;
1255 unsigned long imask_size;
800eeca4 1256{
e0c9811a
JW
1257 imask[0] = UNW_P4;
1258 (*f) (imask_size, imask, NULL);
800eeca4
JW
1259}
1260
1261static void
1262output_P5_format (f, grmask, frmask)
1263 vbyte_func f;
1264 int grmask;
1265 unsigned long frmask;
1266{
1267 char bytes[4];
1268 grmask = (grmask & 0x0f);
1269
1270 bytes[0] = UNW_P5;
1271 bytes[1] = ((grmask << 4) | ((frmask & 0x000f0000) >> 16));
1272 bytes[2] = ((frmask & 0x0000ff00) >> 8);
1273 bytes[3] = (frmask & 0x000000ff);
1274 (*f) (4, bytes, NULL);
1275}
1276
1277static void
1278output_P6_format (f, rtype, rmask)
1279 vbyte_func f;
1280 unw_record_type rtype;
1281 int rmask;
1282{
1283 char byte;
e0c9811a 1284 int r = 0;
197865e8 1285
e0c9811a
JW
1286 if (rtype == gr_mem)
1287 r = 1;
1288 else if (rtype != fr_mem)
1289 as_bad ("Invalid record type for format P6");
800eeca4
JW
1290 byte = (UNW_P6 | (r << 4) | (rmask & 0x0f));
1291 (*f) (1, &byte, NULL);
1292}
1293
1294static void
1295output_P7_format (f, rtype, w1, w2)
1296 vbyte_func f;
1297 unw_record_type rtype;
1298 unsigned long w1;
1299 unsigned long w2;
1300{
1301 char bytes[20];
1302 int count = 1;
e0c9811a 1303 int r = 0;
800eeca4
JW
1304 count += output_leb128 (bytes + 1, w1, 0);
1305 switch (rtype)
1306 {
542d6675
KH
1307 case mem_stack_f:
1308 r = 0;
1309 count += output_leb128 (bytes + count, w2 >> 4, 0);
1310 break;
1311 case mem_stack_v:
1312 r = 1;
1313 break;
1314 case spill_base:
1315 r = 2;
1316 break;
1317 case psp_sprel:
1318 r = 3;
1319 break;
1320 case rp_when:
1321 r = 4;
1322 break;
1323 case rp_psprel:
1324 r = 5;
1325 break;
1326 case pfs_when:
1327 r = 6;
1328 break;
1329 case pfs_psprel:
1330 r = 7;
1331 break;
1332 case preds_when:
1333 r = 8;
1334 break;
1335 case preds_psprel:
1336 r = 9;
1337 break;
1338 case lc_when:
1339 r = 10;
1340 break;
1341 case lc_psprel:
1342 r = 11;
1343 break;
1344 case unat_when:
1345 r = 12;
1346 break;
1347 case unat_psprel:
1348 r = 13;
1349 break;
1350 case fpsr_when:
1351 r = 14;
1352 break;
1353 case fpsr_psprel:
1354 r = 15;
1355 break;
1356 default:
1357 break;
800eeca4
JW
1358 }
1359 bytes[0] = (UNW_P7 | r);
1360 (*f) (count, bytes, NULL);
1361}
1362
1363static void
1364output_P8_format (f, rtype, t)
1365 vbyte_func f;
1366 unw_record_type rtype;
1367 unsigned long t;
1368{
1369 char bytes[20];
e0c9811a 1370 int r = 0;
800eeca4
JW
1371 int count = 2;
1372 bytes[0] = UNW_P8;
1373 switch (rtype)
1374 {
542d6675
KH
1375 case rp_sprel:
1376 r = 1;
1377 break;
1378 case pfs_sprel:
1379 r = 2;
1380 break;
1381 case preds_sprel:
1382 r = 3;
1383 break;
1384 case lc_sprel:
1385 r = 4;
1386 break;
1387 case unat_sprel:
1388 r = 5;
1389 break;
1390 case fpsr_sprel:
1391 r = 6;
1392 break;
1393 case bsp_when:
1394 r = 7;
1395 break;
1396 case bsp_psprel:
1397 r = 8;
1398 break;
1399 case bsp_sprel:
1400 r = 9;
1401 break;
1402 case bspstore_when:
1403 r = 10;
1404 break;
1405 case bspstore_psprel:
1406 r = 11;
1407 break;
1408 case bspstore_sprel:
1409 r = 12;
1410 break;
1411 case rnat_when:
1412 r = 13;
1413 break;
1414 case rnat_psprel:
1415 r = 14;
1416 break;
1417 case rnat_sprel:
1418 r = 15;
1419 break;
1420 case priunat_when_gr:
1421 r = 16;
1422 break;
1423 case priunat_psprel:
1424 r = 17;
1425 break;
1426 case priunat_sprel:
1427 r = 18;
1428 break;
1429 case priunat_when_mem:
1430 r = 19;
1431 break;
1432 default:
1433 break;
800eeca4
JW
1434 }
1435 bytes[1] = r;
1436 count += output_leb128 (bytes + 2, t, 0);
1437 (*f) (count, bytes, NULL);
1438}
1439
1440static void
1441output_P9_format (f, grmask, gr)
1442 vbyte_func f;
1443 int grmask;
1444 int gr;
1445{
1446 char bytes[3];
1447 bytes[0] = UNW_P9;
1448 bytes[1] = (grmask & 0x0f);
1449 bytes[2] = (gr & 0x7f);
1450 (*f) (3, bytes, NULL);
1451}
1452
1453static void
1454output_P10_format (f, abi, context)
1455 vbyte_func f;
1456 int abi;
1457 int context;
1458{
1459 char bytes[3];
1460 bytes[0] = UNW_P10;
1461 bytes[1] = (abi & 0xff);
1462 bytes[2] = (context & 0xff);
1463 (*f) (3, bytes, NULL);
1464}
1465
1466static void
1467output_B1_format (f, rtype, label)
1468 vbyte_func f;
1469 unw_record_type rtype;
1470 unsigned long label;
1471{
1472 char byte;
e0c9811a 1473 int r = 0;
197865e8 1474 if (label > 0x1f)
800eeca4
JW
1475 {
1476 output_B4_format (f, rtype, label);
1477 return;
1478 }
e0c9811a
JW
1479 if (rtype == copy_state)
1480 r = 1;
1481 else if (rtype != label_state)
1482 as_bad ("Invalid record type for format B1");
800eeca4
JW
1483
1484 byte = (UNW_B1 | (r << 5) | (label & 0x1f));
1485 (*f) (1, &byte, NULL);
1486}
1487
1488static void
1489output_B2_format (f, ecount, t)
1490 vbyte_func f;
1491 unsigned long ecount;
1492 unsigned long t;
1493{
1494 char bytes[20];
1495 int count = 1;
1496 if (ecount > 0x1f)
1497 {
1498 output_B3_format (f, ecount, t);
1499 return;
1500 }
1501 bytes[0] = (UNW_B2 | (ecount & 0x1f));
1502 count += output_leb128 (bytes + 1, t, 0);
1503 (*f) (count, bytes, NULL);
1504}
1505
1506static void
1507output_B3_format (f, ecount, t)
1508 vbyte_func f;
1509 unsigned long ecount;
1510 unsigned long t;
1511{
1512 char bytes[20];
1513 int count = 1;
1514 if (ecount <= 0x1f)
1515 {
1516 output_B2_format (f, ecount, t);
1517 return;
1518 }
1519 bytes[0] = UNW_B3;
1520 count += output_leb128 (bytes + 1, t, 0);
1521 count += output_leb128 (bytes + count, ecount, 0);
1522 (*f) (count, bytes, NULL);
1523}
1524
1525static void
1526output_B4_format (f, rtype, label)
1527 vbyte_func f;
1528 unw_record_type rtype;
1529 unsigned long label;
1530{
1531 char bytes[20];
e0c9811a 1532 int r = 0;
800eeca4 1533 int count = 1;
197865e8 1534 if (label <= 0x1f)
800eeca4
JW
1535 {
1536 output_B1_format (f, rtype, label);
1537 return;
1538 }
197865e8 1539
e0c9811a
JW
1540 if (rtype == copy_state)
1541 r = 1;
1542 else if (rtype != label_state)
1543 as_bad ("Invalid record type for format B1");
800eeca4
JW
1544
1545 bytes[0] = (UNW_B4 | (r << 3));
1546 count += output_leb128 (bytes + 1, label, 0);
1547 (*f) (count, bytes, NULL);
1548}
1549
1550static char
e0c9811a 1551format_ab_reg (ab, reg)
542d6675
KH
1552 int ab;
1553 int reg;
800eeca4
JW
1554{
1555 int ret;
e0c9811a 1556 ab = (ab & 3);
800eeca4 1557 reg = (reg & 0x1f);
e0c9811a 1558 ret = (ab << 5) | reg;
800eeca4
JW
1559 return ret;
1560}
1561
1562static void
e0c9811a 1563output_X1_format (f, rtype, ab, reg, t, w1)
800eeca4
JW
1564 vbyte_func f;
1565 unw_record_type rtype;
e0c9811a 1566 int ab, reg;
800eeca4
JW
1567 unsigned long t;
1568 unsigned long w1;
1569{
1570 char bytes[20];
e0c9811a 1571 int r = 0;
800eeca4
JW
1572 int count = 2;
1573 bytes[0] = UNW_X1;
197865e8 1574
e0c9811a
JW
1575 if (rtype == spill_sprel)
1576 r = 1;
1577 else if (rtype != spill_psprel)
1578 as_bad ("Invalid record type for format X1");
1579 bytes[1] = ((r << 7) | format_ab_reg (ab, reg));
800eeca4
JW
1580 count += output_leb128 (bytes + 2, t, 0);
1581 count += output_leb128 (bytes + count, w1, 0);
1582 (*f) (count, bytes, NULL);
1583}
1584
1585static void
e0c9811a 1586output_X2_format (f, ab, reg, x, y, treg, t)
800eeca4 1587 vbyte_func f;
e0c9811a 1588 int ab, reg;
800eeca4
JW
1589 int x, y, treg;
1590 unsigned long t;
1591{
1592 char bytes[20];
800eeca4
JW
1593 int count = 3;
1594 bytes[0] = UNW_X2;
e0c9811a 1595 bytes[1] = (((x & 1) << 7) | format_ab_reg (ab, reg));
800eeca4
JW
1596 bytes[2] = (((y & 1) << 7) | (treg & 0x7f));
1597 count += output_leb128 (bytes + 3, t, 0);
1598 (*f) (count, bytes, NULL);
1599}
1600
1601static void
e0c9811a 1602output_X3_format (f, rtype, qp, ab, reg, t, w1)
800eeca4
JW
1603 vbyte_func f;
1604 unw_record_type rtype;
1605 int qp;
e0c9811a 1606 int ab, reg;
800eeca4
JW
1607 unsigned long t;
1608 unsigned long w1;
1609{
1610 char bytes[20];
e0c9811a 1611 int r = 0;
800eeca4 1612 int count = 3;
e0c9811a
JW
1613 bytes[0] = UNW_X3;
1614
1615 if (rtype == spill_sprel_p)
1616 r = 1;
1617 else if (rtype != spill_psprel_p)
1618 as_bad ("Invalid record type for format X3");
800eeca4 1619 bytes[1] = ((r << 7) | (qp & 0x3f));
e0c9811a 1620 bytes[2] = format_ab_reg (ab, reg);
800eeca4
JW
1621 count += output_leb128 (bytes + 3, t, 0);
1622 count += output_leb128 (bytes + count, w1, 0);
1623 (*f) (count, bytes, NULL);
1624}
1625
1626static void
e0c9811a 1627output_X4_format (f, qp, ab, reg, x, y, treg, t)
800eeca4
JW
1628 vbyte_func f;
1629 int qp;
e0c9811a 1630 int ab, reg;
800eeca4
JW
1631 int x, y, treg;
1632 unsigned long t;
1633{
1634 char bytes[20];
800eeca4 1635 int count = 4;
e0c9811a 1636 bytes[0] = UNW_X4;
800eeca4 1637 bytes[1] = (qp & 0x3f);
e0c9811a 1638 bytes[2] = (((x & 1) << 7) | format_ab_reg (ab, reg));
800eeca4
JW
1639 bytes[3] = (((y & 1) << 7) | (treg & 0x7f));
1640 count += output_leb128 (bytes + 4, t, 0);
1641 (*f) (count, bytes, NULL);
1642}
1643
1644/* This function allocates a record list structure, and initializes fields. */
542d6675 1645
800eeca4 1646static unw_rec_list *
197865e8 1647alloc_record (unw_record_type t)
800eeca4
JW
1648{
1649 unw_rec_list *ptr;
1650 ptr = xmalloc (sizeof (*ptr));
1651 ptr->next = NULL;
1652 ptr->slot_number = SLOT_NUM_NOT_SET;
1653 ptr->r.type = t;
1654 return ptr;
1655}
1656
800eeca4 1657/* This function frees an entire list of record structures. */
542d6675 1658
800eeca4
JW
1659void
1660free_list_records (unw_rec_list *first)
1661{
1662 unw_rec_list *ptr;
542d6675 1663 for (ptr = first; ptr != NULL;)
800eeca4
JW
1664 {
1665 unw_rec_list *tmp = ptr;
e0c9811a
JW
1666
1667 if ((tmp->r.type == prologue || tmp->r.type == prologue_gr)
1668 && tmp->r.record.r.mask.i)
1669 free (tmp->r.record.r.mask.i);
1670
800eeca4
JW
1671 ptr = ptr->next;
1672 free (tmp);
1673 }
1674}
1675
1676static unw_rec_list *
1677output_prologue ()
1678{
1679 unw_rec_list *ptr = alloc_record (prologue);
e0c9811a 1680 memset (&ptr->r.record.r.mask, 0, sizeof (ptr->r.record.r.mask));
800eeca4
JW
1681 return ptr;
1682}
1683
1684static unw_rec_list *
1685output_prologue_gr (saved_mask, reg)
1686 unsigned int saved_mask;
1687 unsigned int reg;
1688{
1689 unw_rec_list *ptr = alloc_record (prologue_gr);
e0c9811a
JW
1690 memset (&ptr->r.record.r.mask, 0, sizeof (ptr->r.record.r.mask));
1691 ptr->r.record.r.grmask = saved_mask;
800eeca4
JW
1692 ptr->r.record.r.grsave = reg;
1693 return ptr;
1694}
1695
1696static unw_rec_list *
1697output_body ()
1698{
1699 unw_rec_list *ptr = alloc_record (body);
1700 return ptr;
1701}
1702
1703static unw_rec_list *
1704output_mem_stack_f (size)
1705 unsigned int size;
1706{
1707 unw_rec_list *ptr = alloc_record (mem_stack_f);
1708 ptr->r.record.p.size = size;
1709 return ptr;
1710}
1711
1712static unw_rec_list *
1713output_mem_stack_v ()
1714{
1715 unw_rec_list *ptr = alloc_record (mem_stack_v);
1716 return ptr;
1717}
1718
1719static unw_rec_list *
1720output_psp_gr (gr)
1721 unsigned int gr;
1722{
1723 unw_rec_list *ptr = alloc_record (psp_gr);
1724 ptr->r.record.p.gr = gr;
1725 return ptr;
1726}
1727
1728static unw_rec_list *
1729output_psp_sprel (offset)
1730 unsigned int offset;
1731{
1732 unw_rec_list *ptr = alloc_record (psp_sprel);
542d6675 1733 ptr->r.record.p.spoff = offset / 4;
800eeca4
JW
1734 return ptr;
1735}
1736
1737static unw_rec_list *
1738output_rp_when ()
1739{
1740 unw_rec_list *ptr = alloc_record (rp_when);
1741 return ptr;
1742}
1743
1744static unw_rec_list *
1745output_rp_gr (gr)
1746 unsigned int gr;
1747{
1748 unw_rec_list *ptr = alloc_record (rp_gr);
1749 ptr->r.record.p.gr = gr;
1750 return ptr;
1751}
1752
1753static unw_rec_list *
1754output_rp_br (br)
1755 unsigned int br;
1756{
1757 unw_rec_list *ptr = alloc_record (rp_br);
1758 ptr->r.record.p.br = br;
1759 return ptr;
1760}
1761
1762static unw_rec_list *
1763output_rp_psprel (offset)
1764 unsigned int offset;
1765{
1766 unw_rec_list *ptr = alloc_record (rp_psprel);
542d6675 1767 ptr->r.record.p.pspoff = offset / 4;
800eeca4
JW
1768 return ptr;
1769}
1770
1771static unw_rec_list *
1772output_rp_sprel (offset)
1773 unsigned int offset;
1774{
1775 unw_rec_list *ptr = alloc_record (rp_sprel);
542d6675 1776 ptr->r.record.p.spoff = offset / 4;
800eeca4
JW
1777 return ptr;
1778}
1779
1780static unw_rec_list *
1781output_pfs_when ()
1782{
1783 unw_rec_list *ptr = alloc_record (pfs_when);
1784 return ptr;
1785}
1786
1787static unw_rec_list *
1788output_pfs_gr (gr)
1789 unsigned int gr;
1790{
1791 unw_rec_list *ptr = alloc_record (pfs_gr);
1792 ptr->r.record.p.gr = gr;
1793 return ptr;
1794}
1795
1796static unw_rec_list *
1797output_pfs_psprel (offset)
1798 unsigned int offset;
1799{
1800 unw_rec_list *ptr = alloc_record (pfs_psprel);
542d6675 1801 ptr->r.record.p.pspoff = offset / 4;
800eeca4
JW
1802 return ptr;
1803}
1804
1805static unw_rec_list *
1806output_pfs_sprel (offset)
1807 unsigned int offset;
1808{
1809 unw_rec_list *ptr = alloc_record (pfs_sprel);
542d6675 1810 ptr->r.record.p.spoff = offset / 4;
800eeca4
JW
1811 return ptr;
1812}
1813
1814static unw_rec_list *
1815output_preds_when ()
1816{
1817 unw_rec_list *ptr = alloc_record (preds_when);
1818 return ptr;
1819}
1820
1821static unw_rec_list *
1822output_preds_gr (gr)
1823 unsigned int gr;
1824{
1825 unw_rec_list *ptr = alloc_record (preds_gr);
1826 ptr->r.record.p.gr = gr;
1827 return ptr;
1828}
1829
1830static unw_rec_list *
1831output_preds_psprel (offset)
1832 unsigned int offset;
1833{
1834 unw_rec_list *ptr = alloc_record (preds_psprel);
542d6675 1835 ptr->r.record.p.pspoff = offset / 4;
800eeca4
JW
1836 return ptr;
1837}
1838
1839static unw_rec_list *
1840output_preds_sprel (offset)
1841 unsigned int offset;
1842{
1843 unw_rec_list *ptr = alloc_record (preds_sprel);
542d6675 1844 ptr->r.record.p.spoff = offset / 4;
800eeca4
JW
1845 return ptr;
1846}
1847
1848static unw_rec_list *
1849output_fr_mem (mask)
1850 unsigned int mask;
1851{
1852 unw_rec_list *ptr = alloc_record (fr_mem);
1853 ptr->r.record.p.rmask = mask;
1854 return ptr;
1855}
1856
1857static unw_rec_list *
1858output_frgr_mem (gr_mask, fr_mask)
1859 unsigned int gr_mask;
1860 unsigned int fr_mask;
1861{
1862 unw_rec_list *ptr = alloc_record (frgr_mem);
1863 ptr->r.record.p.grmask = gr_mask;
1864 ptr->r.record.p.frmask = fr_mask;
1865 return ptr;
1866}
1867
1868static unw_rec_list *
1869output_gr_gr (mask, reg)
1870 unsigned int mask;
1871 unsigned int reg;
1872{
1873 unw_rec_list *ptr = alloc_record (gr_gr);
1874 ptr->r.record.p.grmask = mask;
1875 ptr->r.record.p.gr = reg;
1876 return ptr;
1877}
1878
1879static unw_rec_list *
1880output_gr_mem (mask)
1881 unsigned int mask;
1882{
1883 unw_rec_list *ptr = alloc_record (gr_mem);
1884 ptr->r.record.p.rmask = mask;
1885 return ptr;
1886}
1887
1888static unw_rec_list *
1889output_br_mem (unsigned int mask)
1890{
1891 unw_rec_list *ptr = alloc_record (br_mem);
1892 ptr->r.record.p.brmask = mask;
1893 return ptr;
1894}
1895
1896static unw_rec_list *
1897output_br_gr (save_mask, reg)
1898 unsigned int save_mask;
1899 unsigned int reg;
1900{
1901 unw_rec_list *ptr = alloc_record (br_gr);
1902 ptr->r.record.p.brmask = save_mask;
1903 ptr->r.record.p.gr = reg;
1904 return ptr;
1905}
1906
1907static unw_rec_list *
1908output_spill_base (offset)
1909 unsigned int offset;
1910{
1911 unw_rec_list *ptr = alloc_record (spill_base);
542d6675 1912 ptr->r.record.p.pspoff = offset / 4;
800eeca4
JW
1913 return ptr;
1914}
1915
1916static unw_rec_list *
1917output_unat_when ()
1918{
1919 unw_rec_list *ptr = alloc_record (unat_when);
1920 return ptr;
1921}
1922
1923static unw_rec_list *
1924output_unat_gr (gr)
1925 unsigned int gr;
1926{
1927 unw_rec_list *ptr = alloc_record (unat_gr);
1928 ptr->r.record.p.gr = gr;
1929 return ptr;
1930}
1931
1932static unw_rec_list *
1933output_unat_psprel (offset)
1934 unsigned int offset;
1935{
1936 unw_rec_list *ptr = alloc_record (unat_psprel);
542d6675 1937 ptr->r.record.p.pspoff = offset / 4;
800eeca4
JW
1938 return ptr;
1939}
1940
1941static unw_rec_list *
1942output_unat_sprel (offset)
1943 unsigned int offset;
1944{
1945 unw_rec_list *ptr = alloc_record (unat_sprel);
542d6675 1946 ptr->r.record.p.spoff = offset / 4;
800eeca4
JW
1947 return ptr;
1948}
1949
1950static unw_rec_list *
1951output_lc_when ()
1952{
1953 unw_rec_list *ptr = alloc_record (lc_when);
1954 return ptr;
1955}
1956
1957static unw_rec_list *
1958output_lc_gr (gr)
1959 unsigned int gr;
1960{
1961 unw_rec_list *ptr = alloc_record (lc_gr);
1962 ptr->r.record.p.gr = gr;
1963 return ptr;
1964}
1965
1966static unw_rec_list *
1967output_lc_psprel (offset)
1968 unsigned int offset;
1969{
1970 unw_rec_list *ptr = alloc_record (lc_psprel);
542d6675 1971 ptr->r.record.p.pspoff = offset / 4;
800eeca4
JW
1972 return ptr;
1973}
1974
1975static unw_rec_list *
1976output_lc_sprel (offset)
1977 unsigned int offset;
1978{
1979 unw_rec_list *ptr = alloc_record (lc_sprel);
542d6675 1980 ptr->r.record.p.spoff = offset / 4;
800eeca4
JW
1981 return ptr;
1982}
1983
1984static unw_rec_list *
1985output_fpsr_when ()
1986{
1987 unw_rec_list *ptr = alloc_record (fpsr_when);
1988 return ptr;
1989}
1990
1991static unw_rec_list *
1992output_fpsr_gr (gr)
1993 unsigned int gr;
1994{
1995 unw_rec_list *ptr = alloc_record (fpsr_gr);
1996 ptr->r.record.p.gr = gr;
1997 return ptr;
1998}
1999
2000static unw_rec_list *
2001output_fpsr_psprel (offset)
2002 unsigned int offset;
2003{
2004 unw_rec_list *ptr = alloc_record (fpsr_psprel);
542d6675 2005 ptr->r.record.p.pspoff = offset / 4;
800eeca4
JW
2006 return ptr;
2007}
2008
2009static unw_rec_list *
2010output_fpsr_sprel (offset)
2011 unsigned int offset;
2012{
2013 unw_rec_list *ptr = alloc_record (fpsr_sprel);
542d6675 2014 ptr->r.record.p.spoff = offset / 4;
800eeca4
JW
2015 return ptr;
2016}
2017
2018static unw_rec_list *
2019output_priunat_when_gr ()
2020{
2021 unw_rec_list *ptr = alloc_record (priunat_when_gr);
2022 return ptr;
2023}
2024
2025static unw_rec_list *
2026output_priunat_when_mem ()
2027{
2028 unw_rec_list *ptr = alloc_record (priunat_when_mem);
2029 return ptr;
2030}
2031
2032static unw_rec_list *
2033output_priunat_gr (gr)
2034 unsigned int gr;
2035{
2036 unw_rec_list *ptr = alloc_record (priunat_gr);
2037 ptr->r.record.p.gr = gr;
2038 return ptr;
2039}
2040
2041static unw_rec_list *
2042output_priunat_psprel (offset)
2043 unsigned int offset;
2044{
2045 unw_rec_list *ptr = alloc_record (priunat_psprel);
542d6675 2046 ptr->r.record.p.pspoff = offset / 4;
800eeca4
JW
2047 return ptr;
2048}
2049
2050static unw_rec_list *
2051output_priunat_sprel (offset)
2052 unsigned int offset;
2053{
2054 unw_rec_list *ptr = alloc_record (priunat_sprel);
542d6675 2055 ptr->r.record.p.spoff = offset / 4;
800eeca4
JW
2056 return ptr;
2057}
2058
2059static unw_rec_list *
2060output_bsp_when ()
2061{
2062 unw_rec_list *ptr = alloc_record (bsp_when);
2063 return ptr;
2064}
2065
2066static unw_rec_list *
2067output_bsp_gr (gr)
2068 unsigned int gr;
2069{
2070 unw_rec_list *ptr = alloc_record (bsp_gr);
2071 ptr->r.record.p.gr = gr;
2072 return ptr;
2073}
2074
2075static unw_rec_list *
2076output_bsp_psprel (offset)
2077 unsigned int offset;
2078{
2079 unw_rec_list *ptr = alloc_record (bsp_psprel);
542d6675 2080 ptr->r.record.p.pspoff = offset / 4;
800eeca4
JW
2081 return ptr;
2082}
2083
2084static unw_rec_list *
2085output_bsp_sprel (offset)
2086 unsigned int offset;
2087{
2088 unw_rec_list *ptr = alloc_record (bsp_sprel);
542d6675 2089 ptr->r.record.p.spoff = offset / 4;
800eeca4
JW
2090 return ptr;
2091}
2092
2093static unw_rec_list *
2094output_bspstore_when ()
2095{
2096 unw_rec_list *ptr = alloc_record (bspstore_when);
2097 return ptr;
2098}
2099
2100static unw_rec_list *
2101output_bspstore_gr (gr)
2102 unsigned int gr;
2103{
2104 unw_rec_list *ptr = alloc_record (bspstore_gr);
2105 ptr->r.record.p.gr = gr;
2106 return ptr;
2107}
2108
2109static unw_rec_list *
2110output_bspstore_psprel (offset)
2111 unsigned int offset;
2112{
2113 unw_rec_list *ptr = alloc_record (bspstore_psprel);
542d6675 2114 ptr->r.record.p.pspoff = offset / 4;
800eeca4
JW
2115 return ptr;
2116}
2117
2118static unw_rec_list *
2119output_bspstore_sprel (offset)
2120 unsigned int offset;
2121{
2122 unw_rec_list *ptr = alloc_record (bspstore_sprel);
542d6675 2123 ptr->r.record.p.spoff = offset / 4;
800eeca4
JW
2124 return ptr;
2125}
2126
2127static unw_rec_list *
2128output_rnat_when ()
2129{
2130 unw_rec_list *ptr = alloc_record (rnat_when);
2131 return ptr;
2132}
2133
2134static unw_rec_list *
2135output_rnat_gr (gr)
2136 unsigned int gr;
2137{
2138 unw_rec_list *ptr = alloc_record (rnat_gr);
2139 ptr->r.record.p.gr = gr;
2140 return ptr;
2141}
2142
2143static unw_rec_list *
2144output_rnat_psprel (offset)
2145 unsigned int offset;
2146{
2147 unw_rec_list *ptr = alloc_record (rnat_psprel);
542d6675 2148 ptr->r.record.p.pspoff = offset / 4;
800eeca4
JW
2149 return ptr;
2150}
2151
2152static unw_rec_list *
2153output_rnat_sprel (offset)
2154 unsigned int offset;
2155{
2156 unw_rec_list *ptr = alloc_record (rnat_sprel);
542d6675 2157 ptr->r.record.p.spoff = offset / 4;
800eeca4
JW
2158 return ptr;
2159}
2160
2161static unw_rec_list *
e0c9811a
JW
2162output_unwabi (abi, context)
2163 unsigned long abi;
2164 unsigned long context;
800eeca4 2165{
e0c9811a
JW
2166 unw_rec_list *ptr = alloc_record (unwabi);
2167 ptr->r.record.p.abi = abi;
2168 ptr->r.record.p.context = context;
800eeca4
JW
2169 return ptr;
2170}
2171
2172static unw_rec_list *
e0c9811a 2173output_epilogue (unsigned long ecount)
800eeca4 2174{
e0c9811a
JW
2175 unw_rec_list *ptr = alloc_record (epilogue);
2176 ptr->r.record.b.ecount = ecount;
800eeca4
JW
2177 return ptr;
2178}
2179
2180static unw_rec_list *
e0c9811a 2181output_label_state (unsigned long label)
800eeca4 2182{
e0c9811a
JW
2183 unw_rec_list *ptr = alloc_record (label_state);
2184 ptr->r.record.b.label = label;
800eeca4
JW
2185 return ptr;
2186}
2187
2188static unw_rec_list *
e0c9811a
JW
2189output_copy_state (unsigned long label)
2190{
2191 unw_rec_list *ptr = alloc_record (copy_state);
2192 ptr->r.record.b.label = label;
2193 return ptr;
2194}
2195
2196static unw_rec_list *
2197output_spill_psprel (ab, reg, offset)
2198 unsigned int ab;
800eeca4
JW
2199 unsigned int reg;
2200 unsigned int offset;
2201{
2202 unw_rec_list *ptr = alloc_record (spill_psprel);
e0c9811a 2203 ptr->r.record.x.ab = ab;
800eeca4 2204 ptr->r.record.x.reg = reg;
542d6675 2205 ptr->r.record.x.pspoff = offset / 4;
800eeca4
JW
2206 return ptr;
2207}
2208
2209static unw_rec_list *
e0c9811a
JW
2210output_spill_sprel (ab, reg, offset)
2211 unsigned int ab;
800eeca4
JW
2212 unsigned int reg;
2213 unsigned int offset;
2214{
2215 unw_rec_list *ptr = alloc_record (spill_sprel);
e0c9811a 2216 ptr->r.record.x.ab = ab;
800eeca4 2217 ptr->r.record.x.reg = reg;
542d6675 2218 ptr->r.record.x.spoff = offset / 4;
800eeca4
JW
2219 return ptr;
2220}
2221
2222static unw_rec_list *
e0c9811a
JW
2223output_spill_psprel_p (ab, reg, offset, predicate)
2224 unsigned int ab;
800eeca4
JW
2225 unsigned int reg;
2226 unsigned int offset;
2227 unsigned int predicate;
2228{
2229 unw_rec_list *ptr = alloc_record (spill_psprel_p);
e0c9811a 2230 ptr->r.record.x.ab = ab;
800eeca4 2231 ptr->r.record.x.reg = reg;
542d6675 2232 ptr->r.record.x.pspoff = offset / 4;
800eeca4
JW
2233 ptr->r.record.x.qp = predicate;
2234 return ptr;
2235}
2236
2237static unw_rec_list *
e0c9811a
JW
2238output_spill_sprel_p (ab, reg, offset, predicate)
2239 unsigned int ab;
800eeca4
JW
2240 unsigned int reg;
2241 unsigned int offset;
2242 unsigned int predicate;
2243{
2244 unw_rec_list *ptr = alloc_record (spill_sprel_p);
e0c9811a 2245 ptr->r.record.x.ab = ab;
800eeca4 2246 ptr->r.record.x.reg = reg;
542d6675 2247 ptr->r.record.x.spoff = offset / 4;
800eeca4
JW
2248 ptr->r.record.x.qp = predicate;
2249 return ptr;
2250}
2251
2252static unw_rec_list *
e0c9811a
JW
2253output_spill_reg (ab, reg, targ_reg, xy)
2254 unsigned int ab;
800eeca4
JW
2255 unsigned int reg;
2256 unsigned int targ_reg;
2257 unsigned int xy;
2258{
2259 unw_rec_list *ptr = alloc_record (spill_reg);
e0c9811a 2260 ptr->r.record.x.ab = ab;
800eeca4
JW
2261 ptr->r.record.x.reg = reg;
2262 ptr->r.record.x.treg = targ_reg;
2263 ptr->r.record.x.xy = xy;
2264 return ptr;
2265}
2266
2267static unw_rec_list *
e0c9811a
JW
2268output_spill_reg_p (ab, reg, targ_reg, xy, predicate)
2269 unsigned int ab;
800eeca4
JW
2270 unsigned int reg;
2271 unsigned int targ_reg;
2272 unsigned int xy;
2273 unsigned int predicate;
2274{
2275 unw_rec_list *ptr = alloc_record (spill_reg_p);
e0c9811a 2276 ptr->r.record.x.ab = ab;
800eeca4
JW
2277 ptr->r.record.x.reg = reg;
2278 ptr->r.record.x.treg = targ_reg;
2279 ptr->r.record.x.xy = xy;
2280 ptr->r.record.x.qp = predicate;
2281 return ptr;
2282}
2283
197865e8 2284/* Given a unw_rec_list process the correct format with the
800eeca4 2285 specified function. */
542d6675 2286
800eeca4
JW
2287static void
2288process_one_record (ptr, f)
2289 unw_rec_list *ptr;
2290 vbyte_func f;
2291{
e0c9811a
JW
2292 unsigned long fr_mask, gr_mask;
2293
197865e8 2294 switch (ptr->r.type)
800eeca4 2295 {
542d6675
KH
2296 case gr_mem:
2297 case fr_mem:
2298 case br_mem:
2299 case frgr_mem:
2300 /* These are taken care of by prologue/prologue_gr. */
2301 break;
e0c9811a 2302
542d6675
KH
2303 case prologue_gr:
2304 case prologue:
2305 if (ptr->r.type == prologue_gr)
2306 output_R2_format (f, ptr->r.record.r.grmask,
2307 ptr->r.record.r.grsave, ptr->r.record.r.rlen);
2308 else
800eeca4 2309 output_R1_format (f, ptr->r.type, ptr->r.record.r.rlen);
542d6675
KH
2310
2311 /* Output descriptor(s) for union of register spills (if any). */
2312 gr_mask = ptr->r.record.r.mask.gr_mem;
2313 fr_mask = ptr->r.record.r.mask.fr_mem;
2314 if (fr_mask)
2315 {
2316 if ((fr_mask & ~0xfUL) == 0)
2317 output_P6_format (f, fr_mem, fr_mask);
2318 else
2319 {
2320 output_P5_format (f, gr_mask, fr_mask);
2321 gr_mask = 0;
2322 }
2323 }
2324 if (gr_mask)
2325 output_P6_format (f, gr_mem, gr_mask);
2326 if (ptr->r.record.r.mask.br_mem)
2327 output_P1_format (f, ptr->r.record.r.mask.br_mem);
2328
2329 /* output imask descriptor if necessary: */
2330 if (ptr->r.record.r.mask.i)
2331 output_P4_format (f, ptr->r.record.r.mask.i,
2332 ptr->r.record.r.imask_size);
2333 break;
2334
2335 case body:
2336 output_R1_format (f, ptr->r.type, ptr->r.record.r.rlen);
2337 break;
2338 case mem_stack_f:
2339 case mem_stack_v:
2340 output_P7_format (f, ptr->r.type, ptr->r.record.p.t,
2341 ptr->r.record.p.size);
2342 break;
2343 case psp_gr:
2344 case rp_gr:
2345 case pfs_gr:
2346 case preds_gr:
2347 case unat_gr:
2348 case lc_gr:
2349 case fpsr_gr:
2350 case priunat_gr:
2351 case bsp_gr:
2352 case bspstore_gr:
2353 case rnat_gr:
2354 output_P3_format (f, ptr->r.type, ptr->r.record.p.gr);
2355 break;
2356 case rp_br:
2357 output_P3_format (f, rp_br, ptr->r.record.p.br);
2358 break;
2359 case psp_sprel:
2360 output_P7_format (f, psp_sprel, ptr->r.record.p.spoff, 0);
2361 break;
2362 case rp_when:
2363 case pfs_when:
2364 case preds_when:
2365 case unat_when:
2366 case lc_when:
2367 case fpsr_when:
2368 output_P7_format (f, ptr->r.type, ptr->r.record.p.t, 0);
2369 break;
2370 case rp_psprel:
2371 case pfs_psprel:
2372 case preds_psprel:
2373 case unat_psprel:
2374 case lc_psprel:
2375 case fpsr_psprel:
2376 case spill_base:
2377 output_P7_format (f, ptr->r.type, ptr->r.record.p.pspoff, 0);
2378 break;
2379 case rp_sprel:
2380 case pfs_sprel:
2381 case preds_sprel:
2382 case unat_sprel:
2383 case lc_sprel:
2384 case fpsr_sprel:
2385 case priunat_sprel:
2386 case bsp_sprel:
2387 case bspstore_sprel:
2388 case rnat_sprel:
2389 output_P8_format (f, ptr->r.type, ptr->r.record.p.spoff);
2390 break;
2391 case gr_gr:
2392 output_P9_format (f, ptr->r.record.p.grmask, ptr->r.record.p.gr);
2393 break;
2394 case br_gr:
2395 output_P2_format (f, ptr->r.record.p.brmask, ptr->r.record.p.gr);
2396 break;
2397 case spill_mask:
2398 as_bad ("spill_mask record unimplemented.");
2399 break;
2400 case priunat_when_gr:
2401 case priunat_when_mem:
2402 case bsp_when:
2403 case bspstore_when:
2404 case rnat_when:
2405 output_P8_format (f, ptr->r.type, ptr->r.record.p.t);
2406 break;
2407 case priunat_psprel:
2408 case bsp_psprel:
2409 case bspstore_psprel:
2410 case rnat_psprel:
2411 output_P8_format (f, ptr->r.type, ptr->r.record.p.pspoff);
2412 break;
2413 case unwabi:
2414 output_P10_format (f, ptr->r.record.p.abi, ptr->r.record.p.context);
2415 break;
2416 case epilogue:
2417 output_B3_format (f, ptr->r.record.b.ecount, ptr->r.record.b.t);
2418 break;
2419 case label_state:
2420 case copy_state:
2421 output_B4_format (f, ptr->r.type, ptr->r.record.b.label);
2422 break;
2423 case spill_psprel:
2424 output_X1_format (f, ptr->r.type, ptr->r.record.x.ab,
2425 ptr->r.record.x.reg, ptr->r.record.x.t,
2426 ptr->r.record.x.pspoff);
2427 break;
2428 case spill_sprel:
2429 output_X1_format (f, ptr->r.type, ptr->r.record.x.ab,
2430 ptr->r.record.x.reg, ptr->r.record.x.t,
2431 ptr->r.record.x.spoff);
2432 break;
2433 case spill_reg:
2434 output_X2_format (f, ptr->r.record.x.ab, ptr->r.record.x.reg,
2435 ptr->r.record.x.xy >> 1, ptr->r.record.x.xy,
2436 ptr->r.record.x.treg, ptr->r.record.x.t);
2437 break;
2438 case spill_psprel_p:
2439 output_X3_format (f, ptr->r.type, ptr->r.record.x.qp,
2440 ptr->r.record.x.ab, ptr->r.record.x.reg,
2441 ptr->r.record.x.t, ptr->r.record.x.pspoff);
2442 break;
2443 case spill_sprel_p:
2444 output_X3_format (f, ptr->r.type, ptr->r.record.x.qp,
2445 ptr->r.record.x.ab, ptr->r.record.x.reg,
2446 ptr->r.record.x.t, ptr->r.record.x.spoff);
2447 break;
2448 case spill_reg_p:
2449 output_X4_format (f, ptr->r.record.x.qp, ptr->r.record.x.ab,
2450 ptr->r.record.x.reg, ptr->r.record.x.xy >> 1,
2451 ptr->r.record.x.xy, ptr->r.record.x.treg,
2452 ptr->r.record.x.t);
2453 break;
2454 default:
2455 as_bad ("record_type_not_valid");
2456 break;
800eeca4
JW
2457 }
2458}
2459
197865e8 2460/* Given a unw_rec_list list, process all the records with
800eeca4
JW
2461 the specified function. */
2462static void
2463process_unw_records (list, f)
2464 unw_rec_list *list;
2465 vbyte_func f;
2466{
2467 unw_rec_list *ptr;
2468 for (ptr = list; ptr; ptr = ptr->next)
2469 process_one_record (ptr, f);
2470}
2471
2472/* Determine the size of a record list in bytes. */
2473static int
2474calc_record_size (list)
2475 unw_rec_list *list;
2476{
2477 vbyte_count = 0;
2478 process_unw_records (list, count_output);
2479 return vbyte_count;
2480}
2481
e0c9811a
JW
2482/* Update IMASK bitmask to reflect the fact that one or more registers
2483 of type TYPE are saved starting at instruction with index T. If N
2484 bits are set in REGMASK, it is assumed that instructions T through
2485 T+N-1 save these registers.
2486
2487 TYPE values:
2488 0: no save
2489 1: instruction saves next fp reg
2490 2: instruction saves next general reg
2491 3: instruction saves next branch reg */
2492static void
2493set_imask (region, regmask, t, type)
2494 unw_rec_list *region;
2495 unsigned long regmask;
2496 unsigned long t;
2497 unsigned int type;
2498{
2499 unsigned char *imask;
2500 unsigned long imask_size;
2501 unsigned int i;
2502 int pos;
2503
2504 imask = region->r.record.r.mask.i;
2505 imask_size = region->r.record.r.imask_size;
2506 if (!imask)
2507 {
542d6675 2508 imask_size = (region->r.record.r.rlen * 2 + 7) / 8 + 1;
e0c9811a
JW
2509 imask = xmalloc (imask_size);
2510 memset (imask, 0, imask_size);
2511
2512 region->r.record.r.imask_size = imask_size;
2513 region->r.record.r.mask.i = imask;
2514 }
2515
542d6675
KH
2516 i = (t / 4) + 1;
2517 pos = 2 * (3 - t % 4);
e0c9811a
JW
2518 while (regmask)
2519 {
2520 if (i >= imask_size)
2521 {
2522 as_bad ("Ignoring attempt to spill beyond end of region");
2523 return;
2524 }
2525
2526 imask[i] |= (type & 0x3) << pos;
197865e8 2527
e0c9811a
JW
2528 regmask &= (regmask - 1);
2529 pos -= 2;
2530 if (pos < 0)
2531 {
2532 pos = 0;
2533 ++i;
2534 }
2535 }
2536}
2537
2538static int
2539count_bits (unsigned long mask)
2540{
2541 int n = 0;
2542
2543 while (mask)
2544 {
2545 mask &= mask - 1;
2546 ++n;
2547 }
2548 return n;
2549}
2550
f5a30c2e
JW
2551/* Return the number of instruction slots from FIRST_ADDR to SLOT_ADDR.
2552 SLOT_FRAG is the frag containing SLOT_ADDR, and FIRST_FRAG is the frag
2553 containing FIRST_ADDR. */
2554
e0c9811a 2555unsigned long
f5a30c2e
JW
2556slot_index (slot_addr, slot_frag, first_addr, first_frag)
2557 unsigned long slot_addr;
2558 fragS *slot_frag;
2559 unsigned long first_addr;
2560 fragS *first_frag;
e0c9811a 2561{
f5a30c2e
JW
2562 unsigned long index = 0;
2563
2564 /* First time we are called, the initial address and frag are invalid. */
2565 if (first_addr == 0)
2566 return 0;
2567
2568 /* If the two addresses are in different frags, then we need to add in
2569 the remaining size of this frag, and then the entire size of intermediate
2570 frags. */
2571 while (slot_frag != first_frag)
2572 {
2573 unsigned long start_addr = (unsigned long) &first_frag->fr_literal;
2574
2575 /* Add in the full size of the frag converted to instruction slots. */
2576 index += 3 * (first_frag->fr_fix >> 4);
2577 /* Subtract away the initial part before first_addr. */
2578 index -= (3 * ((first_addr >> 4) - (start_addr >> 4))
2579 + ((first_addr & 0x3) - (start_addr & 0x3)));
e0c9811a 2580
f5a30c2e
JW
2581 /* Move to the beginning of the next frag. */
2582 first_frag = first_frag->fr_next;
2583 first_addr = (unsigned long) &first_frag->fr_literal;
2584 }
2585
2586 /* Add in the used part of the last frag. */
2587 index += (3 * ((slot_addr >> 4) - (first_addr >> 4))
2588 + ((slot_addr & 0x3) - (first_addr & 0x3)));
2589 return index;
2590}
4a1805b1 2591
91a2ae2a
RH
2592/* Optimize unwind record directives. */
2593
2594static unw_rec_list *
2595optimize_unw_records (list)
2596 unw_rec_list *list;
2597{
2598 if (!list)
2599 return NULL;
2600
2601 /* If the only unwind record is ".prologue" or ".prologue" followed
2602 by ".body", then we can optimize the unwind directives away. */
2603 if (list->r.type == prologue
2604 && (list->next == NULL
2605 || (list->next->r.type == body && list->next->next == NULL)))
2606 return NULL;
2607
2608 return list;
2609}
2610
800eeca4
JW
2611/* Given a complete record list, process any records which have
2612 unresolved fields, (ie length counts for a prologue). After
197865e8 2613 this has been run, all neccessary information should be available
800eeca4 2614 within each record to generate an image. */
542d6675 2615
800eeca4
JW
2616static void
2617fixup_unw_records (list)
2618 unw_rec_list *list;
2619{
e0c9811a
JW
2620 unw_rec_list *ptr, *region = 0;
2621 unsigned long first_addr = 0, rlen = 0, t;
f5a30c2e 2622 fragS *first_frag = 0;
e0c9811a 2623
800eeca4
JW
2624 for (ptr = list; ptr; ptr = ptr->next)
2625 {
2626 if (ptr->slot_number == SLOT_NUM_NOT_SET)
542d6675 2627 as_bad (" Insn slot not set in unwind record.");
f5a30c2e
JW
2628 t = slot_index (ptr->slot_number, ptr->slot_frag,
2629 first_addr, first_frag);
800eeca4
JW
2630 switch (ptr->r.type)
2631 {
542d6675
KH
2632 case prologue:
2633 case prologue_gr:
2634 case body:
2635 {
2636 unw_rec_list *last;
2637 int size, dir_len = 0;
2638 unsigned long last_addr;
f5a30c2e 2639 fragS *last_frag;
542d6675
KH
2640
2641 first_addr = ptr->slot_number;
f5a30c2e 2642 first_frag = ptr->slot_frag;
542d6675
KH
2643 ptr->slot_number = 0;
2644 /* Find either the next body/prologue start, or the end of
2645 the list, and determine the size of the region. */
2646 last_addr = unwind.next_slot_number;
f5a30c2e 2647 last_frag = unwind.next_slot_frag;
542d6675
KH
2648 for (last = ptr->next; last != NULL; last = last->next)
2649 if (last->r.type == prologue || last->r.type == prologue_gr
2650 || last->r.type == body)
2651 {
2652 last_addr = last->slot_number;
f5a30c2e 2653 last_frag = last->slot_frag;
542d6675
KH
2654 break;
2655 }
2656 else if (!last->next)
2657 {
2658 /* In the absence of an explicit .body directive,
2659 the prologue ends after the last instruction
2660 covered by an unwind directive. */
2661 if (ptr->r.type != body)
2662 {
2663 last_addr = last->slot_number;
f5a30c2e 2664 last_frag = last->slot_frag;
542d6675
KH
2665 switch (last->r.type)
2666 {
2667 case frgr_mem:
2668 dir_len = (count_bits (last->r.record.p.frmask)
2669 + count_bits (last->r.record.p.grmask));
2670 break;
2671 case fr_mem:
2672 case gr_mem:
2673 dir_len += count_bits (last->r.record.p.rmask);
2674 break;
2675 case br_mem:
2676 case br_gr:
2677 dir_len += count_bits (last->r.record.p.brmask);
2678 break;
2679 case gr_gr:
2680 dir_len += count_bits (last->r.record.p.grmask);
2681 break;
2682 default:
2683 dir_len = 1;
2684 break;
2685 }
2686 }
2687 break;
2688 }
f5a30c2e
JW
2689 size = (slot_index (last_addr, last_frag, first_addr, first_frag)
2690 + dir_len);
542d6675
KH
2691 rlen = ptr->r.record.r.rlen = size;
2692 region = ptr;
e0c9811a 2693 break;
542d6675
KH
2694 }
2695 case epilogue:
2696 ptr->r.record.b.t = rlen - 1 - t;
2697 break;
e0c9811a 2698
542d6675
KH
2699 case mem_stack_f:
2700 case mem_stack_v:
2701 case rp_when:
2702 case pfs_when:
2703 case preds_when:
2704 case unat_when:
2705 case lc_when:
2706 case fpsr_when:
2707 case priunat_when_gr:
2708 case priunat_when_mem:
2709 case bsp_when:
2710 case bspstore_when:
2711 case rnat_when:
2712 ptr->r.record.p.t = t;
2713 break;
e0c9811a 2714
542d6675
KH
2715 case spill_reg:
2716 case spill_sprel:
2717 case spill_psprel:
2718 case spill_reg_p:
2719 case spill_sprel_p:
2720 case spill_psprel_p:
2721 ptr->r.record.x.t = t;
2722 break;
e0c9811a 2723
542d6675
KH
2724 case frgr_mem:
2725 if (!region)
2726 {
2727 as_bad ("frgr_mem record before region record!\n");
2728 return;
2729 }
2730 region->r.record.r.mask.fr_mem |= ptr->r.record.p.frmask;
2731 region->r.record.r.mask.gr_mem |= ptr->r.record.p.grmask;
2732 set_imask (region, ptr->r.record.p.frmask, t, 1);
2733 set_imask (region, ptr->r.record.p.grmask, t, 2);
2734 break;
2735 case fr_mem:
2736 if (!region)
2737 {
2738 as_bad ("fr_mem record before region record!\n");
2739 return;
2740 }
2741 region->r.record.r.mask.fr_mem |= ptr->r.record.p.rmask;
2742 set_imask (region, ptr->r.record.p.rmask, t, 1);
2743 break;
2744 case gr_mem:
2745 if (!region)
2746 {
2747 as_bad ("gr_mem record before region record!\n");
2748 return;
2749 }
2750 region->r.record.r.mask.gr_mem |= ptr->r.record.p.rmask;
2751 set_imask (region, ptr->r.record.p.rmask, t, 2);
2752 break;
2753 case br_mem:
2754 if (!region)
2755 {
2756 as_bad ("br_mem record before region record!\n");
2757 return;
2758 }
2759 region->r.record.r.mask.br_mem |= ptr->r.record.p.brmask;
2760 set_imask (region, ptr->r.record.p.brmask, t, 3);
2761 break;
e0c9811a 2762
542d6675
KH
2763 case gr_gr:
2764 if (!region)
2765 {
2766 as_bad ("gr_gr record before region record!\n");
2767 return;
2768 }
2769 set_imask (region, ptr->r.record.p.grmask, t, 2);
2770 break;
2771 case br_gr:
2772 if (!region)
2773 {
2774 as_bad ("br_gr record before region record!\n");
2775 return;
2776 }
2777 set_imask (region, ptr->r.record.p.brmask, t, 3);
2778 break;
e0c9811a 2779
542d6675
KH
2780 default:
2781 break;
800eeca4
JW
2782 }
2783 }
2784}
2785
557debba
JW
2786/* Helper routine for output_unw_records. Emits the header for the unwind
2787 info. */
2788
2789static int
07726851 2790setup_unwind_header (int size, unsigned char **mem)
557debba
JW
2791{
2792 int x, extra = 0;
2793
2794 /* pad to pointer-size boundry. */
2795 x = size % md.pointer_size;
2796 if (x != 0)
2797 extra = md.pointer_size - x;
2798
2799 /* Add 8 for the header + a pointer for the
2800 personality offset. */
2801 *mem = xmalloc (size + extra + 8 + md.pointer_size);
2802
2803 /* Clear the padding area and personality. */
2804 memset (*mem + 8 + size, 0 , extra + md.pointer_size);
2805 /* Initialize the header area. */
2806
2807 md_number_to_chars (*mem, (((bfd_vma) 1 << 48) /* version */
2808 | (unwind.personality_routine
2809 ? ((bfd_vma) 3 << 32) /* U & E handler flags */
2810 : 0)
2811 | ((size + extra) / md.pointer_size)), /* length */
2812 8);
2813
2814 return extra;
2815}
2816
800eeca4
JW
2817/* Generate an unwind image from a record list. Returns the number of
2818 bytes in the resulting image. The memory image itselof is returned
2819 in the 'ptr' parameter. */
2820static int
2821output_unw_records (list, ptr)
2822 unw_rec_list *list;
2823 void **ptr;
2824{
557debba 2825 int size, extra;
800eeca4
JW
2826 unsigned char *mem;
2827
91a2ae2a
RH
2828 *ptr = NULL;
2829
2830 list = optimize_unw_records (list);
800eeca4
JW
2831 fixup_unw_records (list);
2832 size = calc_record_size (list);
2833
91a2ae2a
RH
2834 if (size > 0 || unwind.force_unwind_entry)
2835 {
2836 unwind.force_unwind_entry = 0;
07726851 2837 extra = setup_unwind_header (size, &mem);
800eeca4 2838
91a2ae2a 2839 vbyte_mem_ptr = mem + 8;
91a2ae2a
RH
2840 process_unw_records (list, output_vbyte_mem);
2841
2842 *ptr = mem;
2843
557debba 2844 size += extra + 8 + md.pointer_size;
91a2ae2a
RH
2845 }
2846 return size;
800eeca4
JW
2847}
2848
e0c9811a
JW
2849static int
2850convert_expr_to_ab_reg (e, ab, regp)
2851 expressionS *e;
2852 unsigned int *ab;
2853 unsigned int *regp;
2854{
2855 unsigned int reg;
2856
2857 if (e->X_op != O_register)
2858 return 0;
2859
2860 reg = e->X_add_number;
2434f565 2861 if (reg >= (REG_GR + 4) && reg <= (REG_GR + 7))
e0c9811a
JW
2862 {
2863 *ab = 0;
2864 *regp = reg - REG_GR;
2865 }
2434f565
JW
2866 else if ((reg >= (REG_FR + 2) && reg <= (REG_FR + 5))
2867 || (reg >= (REG_FR + 16) && reg <= (REG_FR + 31)))
e0c9811a
JW
2868 {
2869 *ab = 1;
2870 *regp = reg - REG_FR;
2871 }
2434f565 2872 else if (reg >= (REG_BR + 1) && reg <= (REG_BR + 5))
e0c9811a
JW
2873 {
2874 *ab = 2;
2875 *regp = reg - REG_BR;
2876 }
2877 else
2878 {
2879 *ab = 3;
2880 switch (reg)
2881 {
2882 case REG_PR: *regp = 0; break;
2883 case REG_PSP: *regp = 1; break;
2884 case REG_PRIUNAT: *regp = 2; break;
2885 case REG_BR + 0: *regp = 3; break;
2886 case REG_AR + AR_BSP: *regp = 4; break;
2887 case REG_AR + AR_BSPSTORE: *regp = 5; break;
2888 case REG_AR + AR_RNAT: *regp = 6; break;
2889 case REG_AR + AR_UNAT: *regp = 7; break;
2890 case REG_AR + AR_FPSR: *regp = 8; break;
2891 case REG_AR + AR_PFS: *regp = 9; break;
2892 case REG_AR + AR_LC: *regp = 10; break;
2893
2894 default:
2895 return 0;
2896 }
2897 }
2898 return 1;
197865e8 2899}
e0c9811a
JW
2900
2901static int
2902convert_expr_to_xy_reg (e, xy, regp)
2903 expressionS *e;
2904 unsigned int *xy;
2905 unsigned int *regp;
2906{
2907 unsigned int reg;
2908
2909 if (e->X_op != O_register)
2910 return 0;
2911
2912 reg = e->X_add_number;
2913
2434f565 2914 if (/* reg >= REG_GR && */ reg <= (REG_GR + 127))
e0c9811a
JW
2915 {
2916 *xy = 0;
2917 *regp = reg - REG_GR;
2918 }
2434f565 2919 else if (reg >= REG_FR && reg <= (REG_FR + 127))
e0c9811a
JW
2920 {
2921 *xy = 1;
2922 *regp = reg - REG_FR;
2923 }
2434f565 2924 else if (reg >= REG_BR && reg <= (REG_BR + 7))
e0c9811a
JW
2925 {
2926 *xy = 2;
2927 *regp = reg - REG_BR;
2928 }
2929 else
2930 return -1;
2931 return 1;
197865e8 2932}
e0c9811a 2933
800eeca4
JW
2934static void
2935dot_radix (dummy)
2434f565 2936 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
2937{
2938 int radix;
2939
2940 SKIP_WHITESPACE ();
2941 radix = *input_line_pointer++;
2942
2943 if (radix != 'C' && !is_end_of_line[(unsigned char) radix])
2944 {
2945 as_bad ("Radix `%c' unsupported", *input_line_pointer);
542d6675 2946 ignore_rest_of_line ();
800eeca4
JW
2947 return;
2948 }
2949}
2950
2951/* .sbss, .bss etc. are macros that expand into ".section SECNAME". */
2952static void
2953dot_special_section (which)
2954 int which;
2955{
2956 set_section ((char *) special_section_name[which]);
2957}
2958
2959static void
2960add_unwind_entry (ptr)
2961 unw_rec_list *ptr;
2962{
e0c9811a
JW
2963 if (unwind.tail)
2964 unwind.tail->next = ptr;
800eeca4 2965 else
e0c9811a
JW
2966 unwind.list = ptr;
2967 unwind.tail = ptr;
800eeca4
JW
2968
2969 /* The current entry can in fact be a chain of unwind entries. */
e0c9811a
JW
2970 if (unwind.current_entry == NULL)
2971 unwind.current_entry = ptr;
800eeca4
JW
2972}
2973
197865e8 2974static void
800eeca4 2975dot_fframe (dummy)
2434f565 2976 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
2977{
2978 expressionS e;
e0c9811a 2979
800eeca4 2980 parse_operand (&e);
197865e8 2981
800eeca4
JW
2982 if (e.X_op != O_constant)
2983 as_bad ("Operand to .fframe must be a constant");
2984 else
e0c9811a
JW
2985 add_unwind_entry (output_mem_stack_f (e.X_add_number));
2986}
2987
197865e8 2988static void
e0c9811a 2989dot_vframe (dummy)
2434f565 2990 int dummy ATTRIBUTE_UNUSED;
e0c9811a
JW
2991{
2992 expressionS e;
2993 unsigned reg;
2994
2995 parse_operand (&e);
2996 reg = e.X_add_number - REG_GR;
2997 if (e.X_op == O_register && reg < 128)
800eeca4 2998 {
e0c9811a 2999 add_unwind_entry (output_mem_stack_v ());
30d25259
RH
3000 if (! (unwind.prologue_mask & 2))
3001 add_unwind_entry (output_psp_gr (reg));
800eeca4 3002 }
e0c9811a
JW
3003 else
3004 as_bad ("First operand to .vframe must be a general register");
800eeca4
JW
3005}
3006
197865e8 3007static void
e0c9811a 3008dot_vframesp (dummy)
2434f565 3009 int dummy ATTRIBUTE_UNUSED;
800eeca4 3010{
e0c9811a
JW
3011 expressionS e;
3012
3013 parse_operand (&e);
3014 if (e.X_op == O_constant)
3015 {
3016 add_unwind_entry (output_mem_stack_v ());
3017 add_unwind_entry (output_psp_sprel (e.X_add_number));
3018 }
3019 else
3020 as_bad ("First operand to .vframesp must be a general register");
3021}
3022
197865e8 3023static void
e0c9811a 3024dot_vframepsp (dummy)
2434f565 3025 int dummy ATTRIBUTE_UNUSED;
e0c9811a
JW
3026{
3027 expressionS e;
3028
3029 parse_operand (&e);
3030 if (e.X_op == O_constant)
3031 {
3032 add_unwind_entry (output_mem_stack_v ());
3033 add_unwind_entry (output_psp_sprel (e.X_add_number));
3034 }
3035 else
3036 as_bad ("First operand to .vframepsp must be a general register");
800eeca4
JW
3037}
3038
197865e8 3039static void
800eeca4 3040dot_save (dummy)
2434f565 3041 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
3042{
3043 expressionS e1, e2;
3044 int sep;
3045 int reg1, reg2;
3046
3047 sep = parse_operand (&e1);
3048 if (sep != ',')
3049 as_bad ("No second operand to .save");
3050 sep = parse_operand (&e2);
3051
e0c9811a 3052 reg1 = e1.X_add_number;
800eeca4 3053 reg2 = e2.X_add_number - REG_GR;
197865e8 3054
800eeca4 3055 /* Make sure its a valid ar.xxx reg, OR its br0, aka 'rp'. */
e0c9811a 3056 if (e1.X_op == O_register)
800eeca4 3057 {
542d6675 3058 if (e2.X_op == O_register && reg2 >= 0 && reg2 < 128)
800eeca4
JW
3059 {
3060 switch (reg1)
3061 {
542d6675
KH
3062 case REG_AR + AR_BSP:
3063 add_unwind_entry (output_bsp_when ());
3064 add_unwind_entry (output_bsp_gr (reg2));
3065 break;
3066 case REG_AR + AR_BSPSTORE:
3067 add_unwind_entry (output_bspstore_when ());
3068 add_unwind_entry (output_bspstore_gr (reg2));
3069 break;
3070 case REG_AR + AR_RNAT:
3071 add_unwind_entry (output_rnat_when ());
3072 add_unwind_entry (output_rnat_gr (reg2));
3073 break;
3074 case REG_AR + AR_UNAT:
3075 add_unwind_entry (output_unat_when ());
3076 add_unwind_entry (output_unat_gr (reg2));
3077 break;
3078 case REG_AR + AR_FPSR:
3079 add_unwind_entry (output_fpsr_when ());
3080 add_unwind_entry (output_fpsr_gr (reg2));
3081 break;
3082 case REG_AR + AR_PFS:
3083 add_unwind_entry (output_pfs_when ());
3084 if (! (unwind.prologue_mask & 4))
3085 add_unwind_entry (output_pfs_gr (reg2));
3086 break;
3087 case REG_AR + AR_LC:
3088 add_unwind_entry (output_lc_when ());
3089 add_unwind_entry (output_lc_gr (reg2));
3090 break;
3091 case REG_BR:
3092 add_unwind_entry (output_rp_when ());
3093 if (! (unwind.prologue_mask & 8))
3094 add_unwind_entry (output_rp_gr (reg2));
3095 break;
3096 case REG_PR:
3097 add_unwind_entry (output_preds_when ());
3098 if (! (unwind.prologue_mask & 1))
3099 add_unwind_entry (output_preds_gr (reg2));
3100 break;
3101 case REG_PRIUNAT:
3102 add_unwind_entry (output_priunat_when_gr ());
3103 add_unwind_entry (output_priunat_gr (reg2));
3104 break;
3105 default:
3106 as_bad ("First operand not a valid register");
800eeca4
JW
3107 }
3108 }
3109 else
3110 as_bad (" Second operand not a valid register");
3111 }
3112 else
e0c9811a 3113 as_bad ("First operand not a register");
800eeca4
JW
3114}
3115
197865e8 3116static void
800eeca4 3117dot_restore (dummy)
2434f565 3118 int dummy ATTRIBUTE_UNUSED;
800eeca4 3119{
e0c9811a 3120 expressionS e1, e2;
33d01f33 3121 unsigned long ecount; /* # of _additional_ regions to pop */
e0c9811a
JW
3122 int sep;
3123
3124 sep = parse_operand (&e1);
3125 if (e1.X_op != O_register || e1.X_add_number != REG_GR + 12)
3126 {
3127 as_bad ("First operand to .restore must be stack pointer (sp)");
3128 return;
3129 }
3130
3131 if (sep == ',')
3132 {
3133 parse_operand (&e2);
33d01f33 3134 if (e2.X_op != O_constant || e2.X_add_number < 0)
e0c9811a 3135 {
33d01f33 3136 as_bad ("Second operand to .restore must be a constant >= 0");
e0c9811a
JW
3137 return;
3138 }
33d01f33 3139 ecount = e2.X_add_number;
e0c9811a 3140 }
33d01f33
JW
3141 else
3142 ecount = unwind.prologue_count - 1;
e0c9811a 3143 add_unwind_entry (output_epilogue (ecount));
33d01f33
JW
3144
3145 if (ecount < unwind.prologue_count)
3146 unwind.prologue_count -= ecount + 1;
3147 else
3148 unwind.prologue_count = 0;
e0c9811a
JW
3149}
3150
197865e8 3151static void
e0c9811a 3152dot_restorereg (dummy)
2434f565 3153 int dummy ATTRIBUTE_UNUSED;
e0c9811a
JW
3154{
3155 unsigned int ab, reg;
3156 expressionS e;
3157
3158 parse_operand (&e);
3159
3160 if (!convert_expr_to_ab_reg (&e, &ab, &reg))
3161 {
3162 as_bad ("First operand to .restorereg must be a preserved register");
3163 return;
3164 }
3165 add_unwind_entry (output_spill_reg (ab, reg, 0, 0));
3166}
3167
197865e8 3168static void
e0c9811a 3169dot_restorereg_p (dummy)
2434f565 3170 int dummy ATTRIBUTE_UNUSED;
e0c9811a
JW
3171{
3172 unsigned int qp, ab, reg;
3173 expressionS e1, e2;
3174 int sep;
3175
3176 sep = parse_operand (&e1);
3177 if (sep != ',')
3178 {
3179 as_bad ("No second operand to .restorereg.p");
3180 return;
3181 }
3182
3183 parse_operand (&e2);
3184
3185 qp = e1.X_add_number - REG_P;
3186 if (e1.X_op != O_register || qp > 63)
3187 {
3188 as_bad ("First operand to .restorereg.p must be a predicate");
3189 return;
3190 }
3191
3192 if (!convert_expr_to_ab_reg (&e2, &ab, &reg))
3193 {
3194 as_bad ("Second operand to .restorereg.p must be a preserved register");
3195 return;
3196 }
3197 add_unwind_entry (output_spill_reg_p (ab, reg, 0, 0, qp));
800eeca4
JW
3198}
3199
3200static int
91a2ae2a
RH
3201generate_unwind_image (text_name)
3202 const char *text_name;
800eeca4
JW
3203{
3204 int size;
3205 unsigned char *unw_rec;
800eeca4 3206
10850f29
JW
3207 /* Force out pending instructions, to make sure all unwind records have
3208 a valid slot_number field. */
3209 ia64_flush_insns ();
3210
800eeca4 3211 /* Generate the unwind record. */
150f24a2 3212 size = output_unw_records (unwind.list, (void **) &unw_rec);
557debba
JW
3213 if (size % md.pointer_size != 0)
3214 as_bad ("Unwind record is not a multiple of %d bytes.", md.pointer_size);
3215
800eeca4
JW
3216 /* If there are unwind records, switch sections, and output the info. */
3217 if (size != 0)
3218 {
800eeca4 3219 unsigned char *where;
91a2ae2a 3220 char *sec_name;
800eeca4 3221 expressionS exp;
91a2ae2a
RH
3222
3223 make_unw_section_name (SPECIAL_SECTION_UNWIND_INFO, text_name, sec_name);
3224 set_section (sec_name);
3225 bfd_set_section_flags (stdoutput, now_seg,
3226 SEC_LOAD | SEC_ALLOC | SEC_READONLY);
800eeca4 3227
557debba
JW
3228 /* Make sure the section has 4 byte alignment for ILP32 and
3229 8 byte alignment for LP64. */
3230 frag_align (md.pointer_size_shift, 0, 0);
3231 record_alignment (now_seg, md.pointer_size_shift);
5e7474a7 3232
800eeca4 3233 /* Set expression which points to start of unwind descriptor area. */
e0c9811a 3234 unwind.info = expr_build_dot ();
800eeca4 3235
542d6675 3236 where = (unsigned char *) frag_more (size);
800eeca4
JW
3237
3238 /* Issue a label for this address, and keep track of it to put it
3239 in the unwind section. */
3240
3241 /* Copy the information from the unwind record into this section. The
3242 data is already in the correct byte order. */
3243 memcpy (where, unw_rec, size);
91a2ae2a 3244
800eeca4 3245 /* Add the personality address to the image. */
e0c9811a 3246 if (unwind.personality_routine != 0)
542d6675 3247 {
800eeca4 3248 exp.X_op = O_symbol;
e0c9811a 3249 exp.X_add_symbol = unwind.personality_routine;
800eeca4
JW
3250 exp.X_add_number = 0;
3251 fix_new_exp (frag_now, frag_now_fix () - 8, 8,
3252 &exp, 0, BFD_RELOC_IA64_LTOFF_FPTR64LSB);
e0c9811a 3253 unwind.personality_routine = 0;
542d6675 3254 }
800eeca4
JW
3255 }
3256
e0c9811a
JW
3257 free_list_records (unwind.list);
3258 unwind.list = unwind.tail = unwind.current_entry = NULL;
800eeca4
JW
3259
3260 return size;
3261}
3262
197865e8 3263static void
542d6675 3264dot_handlerdata (dummy)
2434f565 3265 int dummy ATTRIBUTE_UNUSED;
800eeca4 3266{
91a2ae2a
RH
3267 const char *text_name = segment_name (now_seg);
3268
3269 /* If text section name starts with ".text" (which it should),
3270 strip this prefix off. */
3271 if (strcmp (text_name, ".text") == 0)
3272 text_name = "";
3273
3274 unwind.force_unwind_entry = 1;
3275
3276 /* Remember which segment we're in so we can switch back after .endp */
3277 unwind.saved_text_seg = now_seg;
3278 unwind.saved_text_subseg = now_subseg;
3279
3280 /* Generate unwind info into unwind-info section and then leave that
3281 section as the currently active one so dataXX directives go into
3282 the language specific data area of the unwind info block. */
3283 generate_unwind_image (text_name);
e0c9811a 3284 demand_empty_rest_of_line ();
800eeca4
JW
3285}
3286
197865e8 3287static void
800eeca4 3288dot_unwentry (dummy)
2434f565 3289 int dummy ATTRIBUTE_UNUSED;
800eeca4 3290{
91a2ae2a 3291 unwind.force_unwind_entry = 1;
e0c9811a 3292 demand_empty_rest_of_line ();
800eeca4
JW
3293}
3294
197865e8 3295static void
800eeca4 3296dot_altrp (dummy)
2434f565 3297 int dummy ATTRIBUTE_UNUSED;
800eeca4 3298{
e0c9811a
JW
3299 expressionS e;
3300 unsigned reg;
3301
3302 parse_operand (&e);
3303 reg = e.X_add_number - REG_BR;
3304 if (e.X_op == O_register && reg < 8)
3305 add_unwind_entry (output_rp_br (reg));
3306 else
3307 as_bad ("First operand not a valid branch register");
800eeca4
JW
3308}
3309
197865e8 3310static void
e0c9811a
JW
3311dot_savemem (psprel)
3312 int psprel;
800eeca4
JW
3313{
3314 expressionS e1, e2;
3315 int sep;
3316 int reg1, val;
3317
3318 sep = parse_operand (&e1);
3319 if (sep != ',')
e0c9811a 3320 as_bad ("No second operand to .save%ssp", psprel ? "p" : "");
800eeca4
JW
3321 sep = parse_operand (&e2);
3322
e0c9811a 3323 reg1 = e1.X_add_number;
800eeca4 3324 val = e2.X_add_number;
197865e8 3325
800eeca4 3326 /* Make sure its a valid ar.xxx reg, OR its br0, aka 'rp'. */
e0c9811a 3327 if (e1.X_op == O_register)
800eeca4
JW
3328 {
3329 if (e2.X_op == O_constant)
3330 {
3331 switch (reg1)
3332 {
542d6675
KH
3333 case REG_AR + AR_BSP:
3334 add_unwind_entry (output_bsp_when ());
3335 add_unwind_entry ((psprel
3336 ? output_bsp_psprel
3337 : output_bsp_sprel) (val));
3338 break;
3339 case REG_AR + AR_BSPSTORE:
3340 add_unwind_entry (output_bspstore_when ());
3341 add_unwind_entry ((psprel
3342 ? output_bspstore_psprel
3343 : output_bspstore_sprel) (val));
3344 break;
3345 case REG_AR + AR_RNAT:
3346 add_unwind_entry (output_rnat_when ());
3347 add_unwind_entry ((psprel
3348 ? output_rnat_psprel
3349 : output_rnat_sprel) (val));
3350 break;
3351 case REG_AR + AR_UNAT:
3352 add_unwind_entry (output_unat_when ());
3353 add_unwind_entry ((psprel
3354 ? output_unat_psprel
3355 : output_unat_sprel) (val));
3356 break;
3357 case REG_AR + AR_FPSR:
3358 add_unwind_entry (output_fpsr_when ());
3359 add_unwind_entry ((psprel
3360 ? output_fpsr_psprel
3361 : output_fpsr_sprel) (val));
3362 break;
3363 case REG_AR + AR_PFS:
3364 add_unwind_entry (output_pfs_when ());
3365 add_unwind_entry ((psprel
3366 ? output_pfs_psprel
3367 : output_pfs_sprel) (val));
3368 break;
3369 case REG_AR + AR_LC:
3370 add_unwind_entry (output_lc_when ());
3371 add_unwind_entry ((psprel
3372 ? output_lc_psprel
3373 : output_lc_sprel) (val));
3374 break;
3375 case REG_BR:
3376 add_unwind_entry (output_rp_when ());
3377 add_unwind_entry ((psprel
3378 ? output_rp_psprel
3379 : output_rp_sprel) (val));
3380 break;
3381 case REG_PR:
3382 add_unwind_entry (output_preds_when ());
3383 add_unwind_entry ((psprel
3384 ? output_preds_psprel
3385 : output_preds_sprel) (val));
3386 break;
3387 case REG_PRIUNAT:
3388 add_unwind_entry (output_priunat_when_mem ());
3389 add_unwind_entry ((psprel
3390 ? output_priunat_psprel
3391 : output_priunat_sprel) (val));
3392 break;
3393 default:
3394 as_bad ("First operand not a valid register");
800eeca4
JW
3395 }
3396 }
3397 else
3398 as_bad (" Second operand not a valid constant");
3399 }
3400 else
e0c9811a 3401 as_bad ("First operand not a register");
800eeca4
JW
3402}
3403
197865e8 3404static void
800eeca4 3405dot_saveg (dummy)
2434f565 3406 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
3407{
3408 expressionS e1, e2;
3409 int sep;
3410 sep = parse_operand (&e1);
3411 if (sep == ',')
3412 parse_operand (&e2);
197865e8 3413
800eeca4
JW
3414 if (e1.X_op != O_constant)
3415 as_bad ("First operand to .save.g must be a constant.");
3416 else
3417 {
3418 int grmask = e1.X_add_number;
3419 if (sep != ',')
3420 add_unwind_entry (output_gr_mem (grmask));
3421 else
542d6675 3422 {
800eeca4 3423 int reg = e2.X_add_number - REG_GR;
542d6675 3424 if (e2.X_op == O_register && reg >= 0 && reg < 128)
800eeca4
JW
3425 add_unwind_entry (output_gr_gr (grmask, reg));
3426 else
3427 as_bad ("Second operand is an invalid register.");
3428 }
3429 }
3430}
3431
197865e8 3432static void
800eeca4 3433dot_savef (dummy)
2434f565 3434 int dummy ATTRIBUTE_UNUSED;
800eeca4 3435{
e0c9811a 3436 expressionS e1;
800eeca4
JW
3437 int sep;
3438 sep = parse_operand (&e1);
197865e8 3439
800eeca4
JW
3440 if (e1.X_op != O_constant)
3441 as_bad ("Operand to .save.f must be a constant.");
3442 else
e0c9811a 3443 add_unwind_entry (output_fr_mem (e1.X_add_number));
800eeca4
JW
3444}
3445
197865e8 3446static void
800eeca4 3447dot_saveb (dummy)
2434f565 3448 int dummy ATTRIBUTE_UNUSED;
800eeca4 3449{
e0c9811a
JW
3450 expressionS e1, e2;
3451 unsigned int reg;
3452 unsigned char sep;
3453 int brmask;
3454
800eeca4 3455 sep = parse_operand (&e1);
800eeca4 3456 if (e1.X_op != O_constant)
800eeca4 3457 {
e0c9811a
JW
3458 as_bad ("First operand to .save.b must be a constant.");
3459 return;
800eeca4 3460 }
e0c9811a
JW
3461 brmask = e1.X_add_number;
3462
3463 if (sep == ',')
3464 {
3465 sep = parse_operand (&e2);
3466 reg = e2.X_add_number - REG_GR;
3467 if (e2.X_op != O_register || reg > 127)
3468 {
3469 as_bad ("Second operand to .save.b must be a general register.");
3470 return;
3471 }
3472 add_unwind_entry (output_br_gr (brmask, e2.X_add_number));
3473 }
3474 else
3475 add_unwind_entry (output_br_mem (brmask));
3476
3477 if (!is_end_of_line[sep] && !is_it_end_of_statement ())
3478 ignore_rest_of_line ();
800eeca4
JW
3479}
3480
197865e8 3481static void
800eeca4 3482dot_savegf (dummy)
2434f565 3483 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
3484{
3485 expressionS e1, e2;
3486 int sep;
3487 sep = parse_operand (&e1);
3488 if (sep == ',')
3489 parse_operand (&e2);
197865e8 3490
800eeca4
JW
3491 if (e1.X_op != O_constant || sep != ',' || e2.X_op != O_constant)
3492 as_bad ("Both operands of .save.gf must be constants.");
3493 else
3494 {
3495 int grmask = e1.X_add_number;
3496 int frmask = e2.X_add_number;
3497 add_unwind_entry (output_frgr_mem (grmask, frmask));
3498 }
3499}
3500
197865e8 3501static void
800eeca4 3502dot_spill (dummy)
2434f565 3503 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
3504{
3505 expressionS e;
e0c9811a
JW
3506 unsigned char sep;
3507
3508 sep = parse_operand (&e);
3509 if (!is_end_of_line[sep] && !is_it_end_of_statement ())
3510 ignore_rest_of_line ();
197865e8 3511
800eeca4
JW
3512 if (e.X_op != O_constant)
3513 as_bad ("Operand to .spill must be a constant");
3514 else
e0c9811a
JW
3515 add_unwind_entry (output_spill_base (e.X_add_number));
3516}
3517
3518static void
3519dot_spillreg (dummy)
2434f565 3520 int dummy ATTRIBUTE_UNUSED;
e0c9811a
JW
3521{
3522 int sep, ab, xy, reg, treg;
3523 expressionS e1, e2;
3524
3525 sep = parse_operand (&e1);
3526 if (sep != ',')
3527 {
3528 as_bad ("No second operand to .spillreg");
3529 return;
3530 }
3531
3532 parse_operand (&e2);
3533
3534 if (!convert_expr_to_ab_reg (&e1, &ab, &reg))
800eeca4 3535 {
e0c9811a
JW
3536 as_bad ("First operand to .spillreg must be a preserved register");
3537 return;
800eeca4 3538 }
e0c9811a
JW
3539
3540 if (!convert_expr_to_xy_reg (&e2, &xy, &treg))
3541 {
3542 as_bad ("Second operand to .spillreg must be a register");
3543 return;
3544 }
3545
3546 add_unwind_entry (output_spill_reg (ab, reg, treg, xy));
3547}
3548
3549static void
3550dot_spillmem (psprel)
3551 int psprel;
3552{
3553 expressionS e1, e2;
3554 int sep, ab, reg;
3555
3556 sep = parse_operand (&e1);
3557 if (sep != ',')
3558 {
3559 as_bad ("Second operand missing");
3560 return;
3561 }
3562
3563 parse_operand (&e2);
3564
3565 if (!convert_expr_to_ab_reg (&e1, &ab, &reg))
3566 {
3567 as_bad ("First operand to .spill%s must be a preserved register",
3568 psprel ? "psp" : "sp");
3569 return;
3570 }
3571
3572 if (e2.X_op != O_constant)
3573 {
3574 as_bad ("Second operand to .spill%s must be a constant",
3575 psprel ? "psp" : "sp");
3576 return;
3577 }
3578
3579 if (psprel)
3580 add_unwind_entry (output_spill_psprel (ab, reg, e2.X_add_number));
3581 else
3582 add_unwind_entry (output_spill_sprel (ab, reg, e2.X_add_number));
3583}
3584
3585static void
3586dot_spillreg_p (dummy)
2434f565 3587 int dummy ATTRIBUTE_UNUSED;
e0c9811a
JW
3588{
3589 int sep, ab, xy, reg, treg;
3590 expressionS e1, e2, e3;
3591 unsigned int qp;
3592
3593 sep = parse_operand (&e1);
3594 if (sep != ',')
3595 {
3596 as_bad ("No second and third operand to .spillreg.p");
3597 return;
3598 }
3599
3600 sep = parse_operand (&e2);
3601 if (sep != ',')
3602 {
3603 as_bad ("No third operand to .spillreg.p");
3604 return;
3605 }
3606
3607 parse_operand (&e3);
3608
3609 qp = e1.X_add_number - REG_P;
3610
3611 if (e1.X_op != O_register || qp > 63)
3612 {
3613 as_bad ("First operand to .spillreg.p must be a predicate");
3614 return;
3615 }
3616
3617 if (!convert_expr_to_ab_reg (&e2, &ab, &reg))
3618 {
3619 as_bad ("Second operand to .spillreg.p must be a preserved register");
3620 return;
3621 }
3622
3623 if (!convert_expr_to_xy_reg (&e3, &xy, &treg))
3624 {
3625 as_bad ("Third operand to .spillreg.p must be a register");
3626 return;
3627 }
3628
3629 add_unwind_entry (output_spill_reg_p (ab, reg, treg, xy, qp));
3630}
3631
3632static void
3633dot_spillmem_p (psprel)
3634 int psprel;
3635{
3636 expressionS e1, e2, e3;
3637 int sep, ab, reg;
3638 unsigned int qp;
3639
3640 sep = parse_operand (&e1);
3641 if (sep != ',')
3642 {
3643 as_bad ("Second operand missing");
3644 return;
3645 }
3646
3647 parse_operand (&e2);
3648 if (sep != ',')
3649 {
3650 as_bad ("Second operand missing");
3651 return;
3652 }
3653
3654 parse_operand (&e3);
3655
3656 qp = e1.X_add_number - REG_P;
3657 if (e1.X_op != O_register || qp > 63)
3658 {
3659 as_bad ("First operand to .spill%s_p must be a predicate",
3660 psprel ? "psp" : "sp");
3661 return;
3662 }
3663
3664 if (!convert_expr_to_ab_reg (&e2, &ab, &reg))
3665 {
3666 as_bad ("Second operand to .spill%s_p must be a preserved register",
3667 psprel ? "psp" : "sp");
3668 return;
3669 }
3670
3671 if (e3.X_op != O_constant)
3672 {
3673 as_bad ("Third operand to .spill%s_p must be a constant",
3674 psprel ? "psp" : "sp");
3675 return;
3676 }
3677
3678 if (psprel)
fa7fda74 3679 add_unwind_entry (output_spill_psprel_p (ab, reg, e3.X_add_number, qp));
e0c9811a 3680 else
fa7fda74 3681 add_unwind_entry (output_spill_sprel_p (ab, reg, e3.X_add_number, qp));
e0c9811a
JW
3682}
3683
3684static void
3685dot_label_state (dummy)
2434f565 3686 int dummy ATTRIBUTE_UNUSED;
e0c9811a
JW
3687{
3688 expressionS e;
3689
3690 parse_operand (&e);
3691 if (e.X_op != O_constant)
3692 {
3693 as_bad ("Operand to .label_state must be a constant");
3694 return;
3695 }
3696 add_unwind_entry (output_label_state (e.X_add_number));
3697}
3698
3699static void
3700dot_copy_state (dummy)
2434f565 3701 int dummy ATTRIBUTE_UNUSED;
e0c9811a
JW
3702{
3703 expressionS e;
3704
3705 parse_operand (&e);
3706 if (e.X_op != O_constant)
3707 {
3708 as_bad ("Operand to .copy_state must be a constant");
3709 return;
3710 }
3711 add_unwind_entry (output_copy_state (e.X_add_number));
800eeca4
JW
3712}
3713
197865e8 3714static void
800eeca4 3715dot_unwabi (dummy)
2434f565 3716 int dummy ATTRIBUTE_UNUSED;
800eeca4 3717{
e0c9811a
JW
3718 expressionS e1, e2;
3719 unsigned char sep;
3720
3721 sep = parse_operand (&e1);
3722 if (sep != ',')
3723 {
3724 as_bad ("Second operand to .unwabi missing");
3725 return;
3726 }
3727 sep = parse_operand (&e2);
3728 if (!is_end_of_line[sep] && !is_it_end_of_statement ())
3729 ignore_rest_of_line ();
3730
3731 if (e1.X_op != O_constant)
3732 {
3733 as_bad ("First operand to .unwabi must be a constant");
3734 return;
3735 }
3736
3737 if (e2.X_op != O_constant)
3738 {
3739 as_bad ("Second operand to .unwabi must be a constant");
3740 return;
3741 }
3742
3743 add_unwind_entry (output_unwabi (e1.X_add_number, e2.X_add_number));
800eeca4
JW
3744}
3745
197865e8 3746static void
800eeca4 3747dot_personality (dummy)
2434f565 3748 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
3749{
3750 char *name, *p, c;
3751 SKIP_WHITESPACE ();
3752 name = input_line_pointer;
3753 c = get_symbol_end ();
3754 p = input_line_pointer;
e0c9811a 3755 unwind.personality_routine = symbol_find_or_make (name);
91a2ae2a 3756 unwind.force_unwind_entry = 1;
800eeca4
JW
3757 *p = c;
3758 SKIP_WHITESPACE ();
3759 demand_empty_rest_of_line ();
3760}
3761
3762static void
3763dot_proc (dummy)
2434f565 3764 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
3765{
3766 char *name, *p, c;
3767 symbolS *sym;
3768
e0c9811a
JW
3769 unwind.proc_start = expr_build_dot ();
3770 /* Parse names of main and alternate entry points and mark them as
542d6675 3771 function symbols: */
800eeca4
JW
3772 while (1)
3773 {
3774 SKIP_WHITESPACE ();
3775 name = input_line_pointer;
3776 c = get_symbol_end ();
3777 p = input_line_pointer;
3778 sym = symbol_find_or_make (name);
e0c9811a 3779 if (unwind.proc_start == 0)
542d6675 3780 {
e0c9811a 3781 unwind.proc_start = sym;
800eeca4
JW
3782 }
3783 symbol_get_bfdsym (sym)->flags |= BSF_FUNCTION;
3784 *p = c;
3785 SKIP_WHITESPACE ();
3786 if (*input_line_pointer != ',')
3787 break;
3788 ++input_line_pointer;
3789 }
3790 demand_empty_rest_of_line ();
3791 ia64_do_align (16);
3792
33d01f33 3793 unwind.prologue_count = 0;
e0c9811a
JW
3794 unwind.list = unwind.tail = unwind.current_entry = NULL;
3795 unwind.personality_routine = 0;
800eeca4
JW
3796}
3797
3798static void
3799dot_body (dummy)
2434f565 3800 int dummy ATTRIBUTE_UNUSED;
800eeca4 3801{
e0c9811a 3802 unwind.prologue = 0;
30d25259
RH
3803 unwind.prologue_mask = 0;
3804
800eeca4 3805 add_unwind_entry (output_body ());
e0c9811a 3806 demand_empty_rest_of_line ();
800eeca4
JW
3807}
3808
3809static void
3810dot_prologue (dummy)
2434f565 3811 int dummy ATTRIBUTE_UNUSED;
800eeca4 3812{
e0c9811a 3813 unsigned char sep;
2434f565 3814 int mask = 0, grsave = 0;
e0c9811a 3815
e0c9811a 3816 if (!is_it_end_of_statement ())
800eeca4
JW
3817 {
3818 expressionS e1, e2;
800eeca4
JW
3819 sep = parse_operand (&e1);
3820 if (sep != ',')
3821 as_bad ("No second operand to .prologue");
3822 sep = parse_operand (&e2);
e0c9811a 3823 if (!is_end_of_line[sep] && !is_it_end_of_statement ())
542d6675 3824 ignore_rest_of_line ();
800eeca4
JW
3825
3826 if (e1.X_op == O_constant)
542d6675 3827 {
30d25259
RH
3828 mask = e1.X_add_number;
3829
800eeca4 3830 if (e2.X_op == O_constant)
30d25259
RH
3831 grsave = e2.X_add_number;
3832 else if (e2.X_op == O_register
3833 && (grsave = e2.X_add_number - REG_GR) < 128)
3834 ;
800eeca4 3835 else
30d25259
RH
3836 as_bad ("Second operand not a constant or general register");
3837
3838 add_unwind_entry (output_prologue_gr (mask, grsave));
800eeca4
JW
3839 }
3840 else
3841 as_bad ("First operand not a constant");
3842 }
3843 else
3844 add_unwind_entry (output_prologue ());
30d25259
RH
3845
3846 unwind.prologue = 1;
3847 unwind.prologue_mask = mask;
33d01f33 3848 ++unwind.prologue_count;
800eeca4
JW
3849}
3850
3851static void
3852dot_endp (dummy)
2434f565 3853 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
3854{
3855 expressionS e;
3856 unsigned char *ptr;
44f5c83a 3857 int bytes_per_address;
800eeca4
JW
3858 long where;
3859 segT saved_seg;
3860 subsegT saved_subseg;
91a2ae2a 3861 const char *sec_name, *text_name;
c538998c
JJ
3862 char *name, *p, c;
3863 symbolS *sym;
800eeca4 3864
91a2ae2a
RH
3865 if (unwind.saved_text_seg)
3866 {
3867 saved_seg = unwind.saved_text_seg;
3868 saved_subseg = unwind.saved_text_subseg;
3869 unwind.saved_text_seg = NULL;
3870 }
3871 else
3872 {
3873 saved_seg = now_seg;
3874 saved_subseg = now_subseg;
3875 }
3876
3877 /*
3878 Use a slightly ugly scheme to derive the unwind section names from
3879 the text section name:
3880
3881 text sect. unwind table sect.
3882 name: name: comments:
3883 ---------- ----------------- --------------------------------
3884 .text .IA_64.unwind
3885 .text.foo .IA_64.unwind.text.foo
3886 .foo .IA_64.unwind.foo
579f31ac
JJ
3887 .gnu.linkonce.t.foo
3888 .gnu.linkonce.ia64unw.foo
91a2ae2a
RH
3889 _info .IA_64.unwind_info gas issues error message (ditto)
3890 _infoFOO .IA_64.unwind_infoFOO gas issues error message (ditto)
3891
3892 This mapping is done so that:
3893
3894 (a) An object file with unwind info only in .text will use
3895 unwind section names .IA_64.unwind and .IA_64.unwind_info.
3896 This follows the letter of the ABI and also ensures backwards
3897 compatibility with older toolchains.
3898
3899 (b) An object file with unwind info in multiple text sections
3900 will use separate unwind sections for each text section.
3901 This allows us to properly set the "sh_info" and "sh_link"
3902 fields in SHT_IA_64_UNWIND as required by the ABI and also
3903 lets GNU ld support programs with multiple segments
3904 containing unwind info (as might be the case for certain
3905 embedded applications).
3906
3907 (c) An error is issued if there would be a name clash.
3908 */
3909 text_name = segment_name (saved_seg);
3910 if (strncmp (text_name, "_info", 5) == 0)
3911 {
3912 as_bad ("Illegal section name `%s' (causes unwind section name clash)",
3913 text_name);
3914 ignore_rest_of_line ();
3915 return;
3916 }
3917 if (strcmp (text_name, ".text") == 0)
3918 text_name = "";
800eeca4 3919
800eeca4 3920 insn_group_break (1, 0, 0);
800eeca4 3921
91a2ae2a
RH
3922 /* If there wasn't a .handlerdata, we haven't generated an image yet. */
3923 if (!unwind.info)
3924 generate_unwind_image (text_name);
800eeca4 3925
91a2ae2a
RH
3926 if (unwind.info || unwind.force_unwind_entry)
3927 {
3928 subseg_set (md.last_text_seg, 0);
3929 unwind.proc_end = expr_build_dot ();
5e7474a7 3930
91a2ae2a
RH
3931 make_unw_section_name (SPECIAL_SECTION_UNWIND, text_name, sec_name);
3932 set_section ((char *) sec_name);
3933 bfd_set_section_flags (stdoutput, now_seg,
3934 SEC_LOAD | SEC_ALLOC | SEC_READONLY);
5e7474a7 3935
557debba
JW
3936 /* Make sure that section has 4 byte alignment for ILP32 and
3937 8 byte alignment for LP64. */
3938 record_alignment (now_seg, md.pointer_size_shift);
800eeca4 3939
557debba
JW
3940 /* Need space for 3 pointers for procedure start, procedure end,
3941 and unwind info. */
3942 ptr = frag_more (3 * md.pointer_size);
3943 where = frag_now_fix () - (3 * md.pointer_size);
91a2ae2a 3944 bytes_per_address = bfd_arch_bits_per_address (stdoutput) / 8;
800eeca4 3945
91a2ae2a
RH
3946 /* Issue the values of a) Proc Begin, b) Proc End, c) Unwind Record. */
3947 e.X_op = O_pseudo_fixup;
3948 e.X_op_symbol = pseudo_func[FUNC_SEG_RELATIVE].u.sym;
3949 e.X_add_number = 0;
3950 e.X_add_symbol = unwind.proc_start;
3951 ia64_cons_fix_new (frag_now, where, bytes_per_address, &e);
800eeca4 3952
800eeca4
JW
3953 e.X_op = O_pseudo_fixup;
3954 e.X_op_symbol = pseudo_func[FUNC_SEG_RELATIVE].u.sym;
3955 e.X_add_number = 0;
91a2ae2a
RH
3956 e.X_add_symbol = unwind.proc_end;
3957 ia64_cons_fix_new (frag_now, where + bytes_per_address,
3958 bytes_per_address, &e);
3959
3960 if (unwind.info)
3961 {
3962 e.X_op = O_pseudo_fixup;
3963 e.X_op_symbol = pseudo_func[FUNC_SEG_RELATIVE].u.sym;
3964 e.X_add_number = 0;
3965 e.X_add_symbol = unwind.info;
3966 ia64_cons_fix_new (frag_now, where + (bytes_per_address * 2),
3967 bytes_per_address, &e);
3968 }
3969 else
3970 md_number_to_chars (ptr + (bytes_per_address * 2), 0,
3971 bytes_per_address);
800eeca4 3972
91a2ae2a 3973 }
800eeca4 3974 subseg_set (saved_seg, saved_subseg);
c538998c
JJ
3975
3976 /* Parse names of main and alternate entry points and set symbol sizes. */
3977 while (1)
3978 {
3979 SKIP_WHITESPACE ();
3980 name = input_line_pointer;
3981 c = get_symbol_end ();
3982 p = input_line_pointer;
3983 sym = symbol_find (name);
3984 if (sym && unwind.proc_start
3985 && (symbol_get_bfdsym (sym)->flags & BSF_FUNCTION)
3986 && S_GET_SIZE (sym) == 0 && symbol_get_obj (sym)->size == NULL)
3987 {
3988 fragS *fr = symbol_get_frag (unwind.proc_start);
3989 fragS *frag = symbol_get_frag (sym);
3990
3991 /* Check whether the function label is at or beyond last
3992 .proc directive. */
3993 while (fr && fr != frag)
3994 fr = fr->fr_next;
3995 if (fr)
3996 {
3997 if (frag == frag_now && SEG_NORMAL (now_seg))
3998 S_SET_SIZE (sym, frag_now_fix () - S_GET_VALUE (sym));
3999 else
4000 {
4001 symbol_get_obj (sym)->size =
4002 (expressionS *) xmalloc (sizeof (expressionS));
4003 symbol_get_obj (sym)->size->X_op = O_subtract;
4004 symbol_get_obj (sym)->size->X_add_symbol
4005 = symbol_new (FAKE_LABEL_NAME, now_seg,
4006 frag_now_fix (), frag_now);
4007 symbol_get_obj (sym)->size->X_op_symbol = sym;
4008 symbol_get_obj (sym)->size->X_add_number = 0;
4009 }
4010 }
4011 }
4012 *p = c;
4013 SKIP_WHITESPACE ();
4014 if (*input_line_pointer != ',')
4015 break;
4016 ++input_line_pointer;
4017 }
4018 demand_empty_rest_of_line ();
e0c9811a 4019 unwind.proc_start = unwind.proc_end = unwind.info = 0;
800eeca4
JW
4020}
4021
4022static void
4023dot_template (template)
4024 int template;
4025{
4026 CURR_SLOT.user_template = template;
4027}
4028
4029static void
4030dot_regstk (dummy)
2434f565 4031 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4032{
4033 int ins, locs, outs, rots;
4034
4035 if (is_it_end_of_statement ())
4036 ins = locs = outs = rots = 0;
4037 else
4038 {
4039 ins = get_absolute_expression ();
4040 if (*input_line_pointer++ != ',')
4041 goto err;
4042 locs = get_absolute_expression ();
4043 if (*input_line_pointer++ != ',')
4044 goto err;
4045 outs = get_absolute_expression ();
4046 if (*input_line_pointer++ != ',')
4047 goto err;
4048 rots = get_absolute_expression ();
4049 }
4050 set_regstack (ins, locs, outs, rots);
4051 return;
4052
4053 err:
4054 as_bad ("Comma expected");
4055 ignore_rest_of_line ();
4056}
4057
4058static void
4059dot_rot (type)
4060 int type;
4061{
4062 unsigned num_regs, num_alloced = 0;
4063 struct dynreg **drpp, *dr;
4064 int ch, base_reg = 0;
4065 char *name, *start;
4066 size_t len;
4067
4068 switch (type)
4069 {
4070 case DYNREG_GR: base_reg = REG_GR + 32; break;
4071 case DYNREG_FR: base_reg = REG_FR + 32; break;
4072 case DYNREG_PR: base_reg = REG_P + 16; break;
4073 default: break;
4074 }
4075
542d6675 4076 /* First, remove existing names from hash table. */
800eeca4
JW
4077 for (dr = md.dynreg[type]; dr && dr->num_regs; dr = dr->next)
4078 {
4079 hash_delete (md.dynreg_hash, dr->name);
4080 dr->num_regs = 0;
4081 }
4082
4083 drpp = &md.dynreg[type];
4084 while (1)
4085 {
4086 start = input_line_pointer;
4087 ch = get_symbol_end ();
4088 *input_line_pointer = ch;
4089 len = (input_line_pointer - start);
4090
4091 SKIP_WHITESPACE ();
4092 if (*input_line_pointer != '[')
4093 {
4094 as_bad ("Expected '['");
4095 goto err;
4096 }
4097 ++input_line_pointer; /* skip '[' */
4098
4099 num_regs = get_absolute_expression ();
4100
4101 if (*input_line_pointer++ != ']')
4102 {
4103 as_bad ("Expected ']'");
4104 goto err;
4105 }
4106 SKIP_WHITESPACE ();
4107
4108 num_alloced += num_regs;
4109 switch (type)
4110 {
4111 case DYNREG_GR:
4112 if (num_alloced > md.rot.num_regs)
4113 {
4114 as_bad ("Used more than the declared %d rotating registers",
4115 md.rot.num_regs);
4116 goto err;
4117 }
4118 break;
4119 case DYNREG_FR:
4120 if (num_alloced > 96)
4121 {
4122 as_bad ("Used more than the available 96 rotating registers");
4123 goto err;
4124 }
4125 break;
4126 case DYNREG_PR:
4127 if (num_alloced > 48)
4128 {
4129 as_bad ("Used more than the available 48 rotating registers");
4130 goto err;
4131 }
4132 break;
4133
4134 default:
4135 break;
4136 }
4137
4138 name = obstack_alloc (&notes, len + 1);
4139 memcpy (name, start, len);
4140 name[len] = '\0';
4141
4142 if (!*drpp)
4143 {
4144 *drpp = obstack_alloc (&notes, sizeof (*dr));
4145 memset (*drpp, 0, sizeof (*dr));
4146 }
4147
4148 dr = *drpp;
4149 dr->name = name;
4150 dr->num_regs = num_regs;
4151 dr->base = base_reg;
4152 drpp = &dr->next;
4153 base_reg += num_regs;
4154
4155 if (hash_insert (md.dynreg_hash, name, dr))
4156 {
4157 as_bad ("Attempt to redefine register set `%s'", name);
4158 goto err;
4159 }
4160
4161 if (*input_line_pointer != ',')
4162 break;
4163 ++input_line_pointer; /* skip comma */
4164 SKIP_WHITESPACE ();
4165 }
4166 demand_empty_rest_of_line ();
4167 return;
4168
4169 err:
4170 ignore_rest_of_line ();
4171}
4172
4173static void
4174dot_byteorder (byteorder)
4175 int byteorder;
4176{
4177 target_big_endian = byteorder;
4178}
4179
4180static void
4181dot_psr (dummy)
2434f565 4182 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4183{
4184 char *option;
4185 int ch;
4186
4187 while (1)
4188 {
4189 option = input_line_pointer;
4190 ch = get_symbol_end ();
4191 if (strcmp (option, "lsb") == 0)
4192 md.flags &= ~EF_IA_64_BE;
4193 else if (strcmp (option, "msb") == 0)
4194 md.flags |= EF_IA_64_BE;
4195 else if (strcmp (option, "abi32") == 0)
4196 md.flags &= ~EF_IA_64_ABI64;
4197 else if (strcmp (option, "abi64") == 0)
4198 md.flags |= EF_IA_64_ABI64;
4199 else
4200 as_bad ("Unknown psr option `%s'", option);
4201 *input_line_pointer = ch;
4202
4203 SKIP_WHITESPACE ();
4204 if (*input_line_pointer != ',')
4205 break;
4206
4207 ++input_line_pointer;
4208 SKIP_WHITESPACE ();
4209 }
4210 demand_empty_rest_of_line ();
4211}
4212
4213static void
4214dot_alias (dummy)
2434f565 4215 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4216{
4217 as_bad (".alias not implemented yet");
4218}
4219
4220static void
4221dot_ln (dummy)
2434f565 4222 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4223{
4224 new_logical_line (0, get_absolute_expression ());
4225 demand_empty_rest_of_line ();
4226}
4227
542d6675 4228static char *
800eeca4
JW
4229parse_section_name ()
4230{
4231 char *name;
4232 int len;
4233
4234 SKIP_WHITESPACE ();
4235 if (*input_line_pointer != '"')
4236 {
4237 as_bad ("Missing section name");
4238 ignore_rest_of_line ();
4239 return 0;
4240 }
4241 name = demand_copy_C_string (&len);
4242 if (!name)
4243 {
4244 ignore_rest_of_line ();
4245 return 0;
4246 }
4247 SKIP_WHITESPACE ();
4248 if (*input_line_pointer != ',')
4249 {
4250 as_bad ("Comma expected after section name");
4251 ignore_rest_of_line ();
4252 return 0;
4253 }
4254 ++input_line_pointer; /* skip comma */
4255 return name;
4256}
4257
4258static void
4259dot_xdata (size)
4260 int size;
4261{
4262 char *name = parse_section_name ();
4263 if (!name)
4264 return;
4265
4d5a53ff 4266 md.keep_pending_output = 1;
800eeca4
JW
4267 set_section (name);
4268 cons (size);
4269 obj_elf_previous (0);
4d5a53ff 4270 md.keep_pending_output = 0;
800eeca4
JW
4271}
4272
4273/* Why doesn't float_cons() call md_cons_align() the way cons() does? */
542d6675 4274
800eeca4
JW
4275static void
4276stmt_float_cons (kind)
4277 int kind;
4278{
4279 size_t size;
4280
4281 switch (kind)
4282 {
4283 case 'd': size = 8; break;
4284 case 'x': size = 10; break;
4285
4286 case 'f':
4287 default:
4288 size = 4;
4289 break;
4290 }
4291 ia64_do_align (size);
4292 float_cons (kind);
4293}
4294
4295static void
4296stmt_cons_ua (size)
4297 int size;
4298{
4299 int saved_auto_align = md.auto_align;
4300
4301 md.auto_align = 0;
4302 cons (size);
4303 md.auto_align = saved_auto_align;
4304}
4305
4306static void
4307dot_xfloat_cons (kind)
4308 int kind;
4309{
4310 char *name = parse_section_name ();
4311 if (!name)
4312 return;
4313
4d5a53ff 4314 md.keep_pending_output = 1;
800eeca4
JW
4315 set_section (name);
4316 stmt_float_cons (kind);
4317 obj_elf_previous (0);
4d5a53ff 4318 md.keep_pending_output = 0;
800eeca4
JW
4319}
4320
4321static void
4322dot_xstringer (zero)
4323 int zero;
4324{
4325 char *name = parse_section_name ();
4326 if (!name)
4327 return;
4328
4d5a53ff 4329 md.keep_pending_output = 1;
800eeca4
JW
4330 set_section (name);
4331 stringer (zero);
4332 obj_elf_previous (0);
4d5a53ff 4333 md.keep_pending_output = 0;
800eeca4
JW
4334}
4335
4336static void
4337dot_xdata_ua (size)
4338 int size;
4339{
4340 int saved_auto_align = md.auto_align;
4341 char *name = parse_section_name ();
4342 if (!name)
4343 return;
4344
4d5a53ff 4345 md.keep_pending_output = 1;
800eeca4
JW
4346 set_section (name);
4347 md.auto_align = 0;
4348 cons (size);
4349 md.auto_align = saved_auto_align;
4350 obj_elf_previous (0);
4d5a53ff 4351 md.keep_pending_output = 0;
800eeca4
JW
4352}
4353
4354static void
4355dot_xfloat_cons_ua (kind)
4356 int kind;
4357{
4358 int saved_auto_align = md.auto_align;
4359 char *name = parse_section_name ();
4360 if (!name)
4361 return;
4362
4d5a53ff 4363 md.keep_pending_output = 1;
800eeca4
JW
4364 set_section (name);
4365 md.auto_align = 0;
4366 stmt_float_cons (kind);
4367 md.auto_align = saved_auto_align;
4368 obj_elf_previous (0);
4d5a53ff 4369 md.keep_pending_output = 0;
800eeca4
JW
4370}
4371
4372/* .reg.val <regname>,value */
542d6675 4373
800eeca4
JW
4374static void
4375dot_reg_val (dummy)
2434f565 4376 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4377{
4378 expressionS reg;
4379
4380 expression (&reg);
4381 if (reg.X_op != O_register)
4382 {
4383 as_bad (_("Register name expected"));
4384 ignore_rest_of_line ();
4385 }
4386 else if (*input_line_pointer++ != ',')
4387 {
4388 as_bad (_("Comma expected"));
4389 ignore_rest_of_line ();
4390 }
197865e8 4391 else
800eeca4
JW
4392 {
4393 valueT value = get_absolute_expression ();
4394 int regno = reg.X_add_number;
542d6675
KH
4395 if (regno < REG_GR || regno > REG_GR + 128)
4396 as_warn (_("Register value annotation ignored"));
800eeca4 4397 else
542d6675
KH
4398 {
4399 gr_values[regno - REG_GR].known = 1;
4400 gr_values[regno - REG_GR].value = value;
4401 gr_values[regno - REG_GR].path = md.path;
4402 }
800eeca4
JW
4403 }
4404 demand_empty_rest_of_line ();
4405}
4406
197865e8 4407/* select dv checking mode
800eeca4
JW
4408 .auto
4409 .explicit
4410 .default
4411
197865e8 4412 A stop is inserted when changing modes
800eeca4 4413 */
542d6675 4414
800eeca4
JW
4415static void
4416dot_dv_mode (type)
542d6675 4417 int type;
800eeca4
JW
4418{
4419 if (md.manual_bundling)
4420 as_warn (_("Directive invalid within a bundle"));
4421
4422 if (type == 'E' || type == 'A')
4423 md.mode_explicitly_set = 0;
4424 else
4425 md.mode_explicitly_set = 1;
4426
4427 md.detect_dv = 1;
4428 switch (type)
4429 {
4430 case 'A':
4431 case 'a':
4432 if (md.explicit_mode)
542d6675 4433 insn_group_break (1, 0, 0);
800eeca4
JW
4434 md.explicit_mode = 0;
4435 break;
4436 case 'E':
4437 case 'e':
4438 if (!md.explicit_mode)
542d6675 4439 insn_group_break (1, 0, 0);
800eeca4
JW
4440 md.explicit_mode = 1;
4441 break;
4442 default:
4443 case 'd':
4444 if (md.explicit_mode != md.default_explicit_mode)
542d6675 4445 insn_group_break (1, 0, 0);
800eeca4
JW
4446 md.explicit_mode = md.default_explicit_mode;
4447 md.mode_explicitly_set = 0;
4448 break;
4449 }
4450}
4451
4452static void
4453print_prmask (mask)
542d6675 4454 valueT mask;
800eeca4
JW
4455{
4456 int regno;
4457 char *comma = "";
542d6675 4458 for (regno = 0; regno < 64; regno++)
800eeca4 4459 {
542d6675
KH
4460 if (mask & ((valueT) 1 << regno))
4461 {
4462 fprintf (stderr, "%s p%d", comma, regno);
4463 comma = ",";
4464 }
800eeca4
JW
4465 }
4466}
4467
4468/*
4469 .pred.rel.clear [p1 [,p2 [,...]]] (also .pred.rel "clear")
4470 .pred.rel.imply p1, p2 (also .pred.rel "imply")
4471 .pred.rel.mutex p1, p2 [,...] (also .pred.rel "mutex")
4472 .pred.safe_across_calls p1 [, p2 [,...]]
4473 */
542d6675 4474
800eeca4
JW
4475static void
4476dot_pred_rel (type)
542d6675 4477 int type;
800eeca4
JW
4478{
4479 valueT mask = 0;
4480 int count = 0;
4481 int p1 = -1, p2 = -1;
4482
4483 if (type == 0)
4484 {
4485 if (*input_line_pointer != '"')
542d6675
KH
4486 {
4487 as_bad (_("Missing predicate relation type"));
4488 ignore_rest_of_line ();
4489 return;
4490 }
197865e8 4491 else
542d6675
KH
4492 {
4493 int len;
4494 char *form = demand_copy_C_string (&len);
4495 if (strcmp (form, "mutex") == 0)
4496 type = 'm';
4497 else if (strcmp (form, "clear") == 0)
4498 type = 'c';
4499 else if (strcmp (form, "imply") == 0)
4500 type = 'i';
4501 else
4502 {
4503 as_bad (_("Unrecognized predicate relation type"));
4504 ignore_rest_of_line ();
4505 return;
4506 }
4507 }
800eeca4 4508 if (*input_line_pointer == ',')
542d6675 4509 ++input_line_pointer;
800eeca4
JW
4510 SKIP_WHITESPACE ();
4511 }
4512
4513 SKIP_WHITESPACE ();
4514 while (1)
4515 {
4516 valueT bit = 1;
4517 int regno;
197865e8 4518
3882b010 4519 if (TOUPPER (*input_line_pointer) != 'P'
542d6675
KH
4520 || (regno = atoi (++input_line_pointer)) < 0
4521 || regno > 63)
4522 {
4523 as_bad (_("Predicate register expected"));
4524 ignore_rest_of_line ();
4525 return;
4526 }
3882b010 4527 while (ISDIGIT (*input_line_pointer))
542d6675 4528 ++input_line_pointer;
800eeca4 4529 if (p1 == -1)
542d6675 4530 p1 = regno;
800eeca4 4531 else if (p2 == -1)
542d6675 4532 p2 = regno;
800eeca4
JW
4533 bit <<= regno;
4534 if (mask & bit)
542d6675
KH
4535 as_warn (_("Duplicate predicate register ignored"));
4536 mask |= bit;
4537 count++;
4538 /* See if it's a range. */
800eeca4 4539 if (*input_line_pointer == '-')
542d6675
KH
4540 {
4541 valueT stop = 1;
4542 ++input_line_pointer;
4543
3882b010 4544 if (TOUPPER (*input_line_pointer) != 'P'
542d6675
KH
4545 || (regno = atoi (++input_line_pointer)) < 0
4546 || regno > 63)
4547 {
4548 as_bad (_("Predicate register expected"));
4549 ignore_rest_of_line ();
4550 return;
4551 }
3882b010 4552 while (ISDIGIT (*input_line_pointer))
542d6675
KH
4553 ++input_line_pointer;
4554 stop <<= regno;
4555 if (bit >= stop)
4556 {
4557 as_bad (_("Bad register range"));
4558 ignore_rest_of_line ();
4559 return;
4560 }
4561 while (bit < stop)
4562 {
4563 bit <<= 1;
4564 mask |= bit;
4565 count++;
4566 }
4567 SKIP_WHITESPACE ();
4568 }
800eeca4 4569 if (*input_line_pointer != ',')
542d6675 4570 break;
800eeca4
JW
4571 ++input_line_pointer;
4572 SKIP_WHITESPACE ();
4573 }
4574
4575 switch (type)
4576 {
4577 case 'c':
4578 if (count == 0)
542d6675 4579 mask = ~(valueT) 0;
800eeca4 4580 clear_qp_mutex (mask);
197865e8 4581 clear_qp_implies (mask, (valueT) 0);
800eeca4
JW
4582 break;
4583 case 'i':
4584 if (count != 2 || p1 == -1 || p2 == -1)
542d6675 4585 as_bad (_("Predicate source and target required"));
800eeca4 4586 else if (p1 == 0 || p2 == 0)
542d6675 4587 as_bad (_("Use of p0 is not valid in this context"));
800eeca4 4588 else
542d6675 4589 add_qp_imply (p1, p2);
800eeca4
JW
4590 break;
4591 case 'm':
4592 if (count < 2)
542d6675
KH
4593 {
4594 as_bad (_("At least two PR arguments expected"));
4595 break;
4596 }
800eeca4 4597 else if (mask & 1)
542d6675
KH
4598 {
4599 as_bad (_("Use of p0 is not valid in this context"));
4600 break;
4601 }
800eeca4
JW
4602 add_qp_mutex (mask);
4603 break;
4604 case 's':
4605 /* note that we don't override any existing relations */
4606 if (count == 0)
542d6675
KH
4607 {
4608 as_bad (_("At least one PR argument expected"));
4609 break;
4610 }
800eeca4 4611 if (md.debug_dv)
542d6675
KH
4612 {
4613 fprintf (stderr, "Safe across calls: ");
4614 print_prmask (mask);
4615 fprintf (stderr, "\n");
4616 }
800eeca4
JW
4617 qp_safe_across_calls = mask;
4618 break;
4619 }
4620 demand_empty_rest_of_line ();
4621}
4622
4623/* .entry label [, label [, ...]]
4624 Hint to DV code that the given labels are to be considered entry points.
542d6675
KH
4625 Otherwise, only global labels are considered entry points. */
4626
800eeca4
JW
4627static void
4628dot_entry (dummy)
2434f565 4629 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4630{
4631 const char *err;
4632 char *name;
4633 int c;
4634 symbolS *symbolP;
4635
4636 do
4637 {
4638 name = input_line_pointer;
4639 c = get_symbol_end ();
4640 symbolP = symbol_find_or_make (name);
4641
4642 err = hash_insert (md.entry_hash, S_GET_NAME (symbolP), (PTR) symbolP);
4643 if (err)
542d6675
KH
4644 as_fatal (_("Inserting \"%s\" into entry hint table failed: %s"),
4645 name, err);
800eeca4
JW
4646
4647 *input_line_pointer = c;
4648 SKIP_WHITESPACE ();
4649 c = *input_line_pointer;
4650 if (c == ',')
4651 {
4652 input_line_pointer++;
4653 SKIP_WHITESPACE ();
4654 if (*input_line_pointer == '\n')
4655 c = '\n';
4656 }
4657 }
4658 while (c == ',');
4659
4660 demand_empty_rest_of_line ();
4661}
4662
197865e8 4663/* .mem.offset offset, base
542d6675
KH
4664 "base" is used to distinguish between offsets from a different base. */
4665
800eeca4
JW
4666static void
4667dot_mem_offset (dummy)
2434f565 4668 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4669{
4670 md.mem_offset.hint = 1;
4671 md.mem_offset.offset = get_absolute_expression ();
4672 if (*input_line_pointer != ',')
4673 {
4674 as_bad (_("Comma expected"));
4675 ignore_rest_of_line ();
4676 return;
4677 }
4678 ++input_line_pointer;
4679 md.mem_offset.base = get_absolute_expression ();
4680 demand_empty_rest_of_line ();
4681}
4682
542d6675 4683/* ia64-specific pseudo-ops: */
800eeca4
JW
4684const pseudo_typeS md_pseudo_table[] =
4685 {
4686 { "radix", dot_radix, 0 },
4687 { "lcomm", s_lcomm_bytes, 1 },
4688 { "bss", dot_special_section, SPECIAL_SECTION_BSS },
4689 { "sbss", dot_special_section, SPECIAL_SECTION_SBSS },
4690 { "sdata", dot_special_section, SPECIAL_SECTION_SDATA },
4691 { "rodata", dot_special_section, SPECIAL_SECTION_RODATA },
4692 { "comment", dot_special_section, SPECIAL_SECTION_COMMENT },
4693 { "ia_64.unwind", dot_special_section, SPECIAL_SECTION_UNWIND },
4694 { "ia_64.unwind_info", dot_special_section, SPECIAL_SECTION_UNWIND_INFO },
557debba
JW
4695 { "init_array", dot_special_section, SPECIAL_SECTION_INIT_ARRAY },
4696 { "fini_array", dot_special_section, SPECIAL_SECTION_FINI_ARRAY },
800eeca4
JW
4697 { "proc", dot_proc, 0 },
4698 { "body", dot_body, 0 },
4699 { "prologue", dot_prologue, 0 },
2434f565
JW
4700 { "endp", dot_endp, 0 },
4701 { "file", dwarf2_directive_file, 0 },
4702 { "loc", dwarf2_directive_loc, 0 },
4703
4704 { "fframe", dot_fframe, 0 },
4705 { "vframe", dot_vframe, 0 },
4706 { "vframesp", dot_vframesp, 0 },
4707 { "vframepsp", dot_vframepsp, 0 },
4708 { "save", dot_save, 0 },
4709 { "restore", dot_restore, 0 },
4710 { "restorereg", dot_restorereg, 0 },
4711 { "restorereg.p", dot_restorereg_p, 0 },
4712 { "handlerdata", dot_handlerdata, 0 },
4713 { "unwentry", dot_unwentry, 0 },
4714 { "altrp", dot_altrp, 0 },
e0c9811a
JW
4715 { "savesp", dot_savemem, 0 },
4716 { "savepsp", dot_savemem, 1 },
2434f565
JW
4717 { "save.g", dot_saveg, 0 },
4718 { "save.f", dot_savef, 0 },
4719 { "save.b", dot_saveb, 0 },
4720 { "save.gf", dot_savegf, 0 },
4721 { "spill", dot_spill, 0 },
4722 { "spillreg", dot_spillreg, 0 },
e0c9811a
JW
4723 { "spillsp", dot_spillmem, 0 },
4724 { "spillpsp", dot_spillmem, 1 },
2434f565 4725 { "spillreg.p", dot_spillreg_p, 0 },
e0c9811a
JW
4726 { "spillsp.p", dot_spillmem_p, 0 },
4727 { "spillpsp.p", dot_spillmem_p, 1 },
2434f565
JW
4728 { "label_state", dot_label_state, 0 },
4729 { "copy_state", dot_copy_state, 0 },
4730 { "unwabi", dot_unwabi, 0 },
4731 { "personality", dot_personality, 0 },
800eeca4 4732#if 0
2434f565 4733 { "estate", dot_estate, 0 },
800eeca4
JW
4734#endif
4735 { "mii", dot_template, 0x0 },
4736 { "mli", dot_template, 0x2 }, /* old format, for compatibility */
4737 { "mlx", dot_template, 0x2 },
4738 { "mmi", dot_template, 0x4 },
4739 { "mfi", dot_template, 0x6 },
4740 { "mmf", dot_template, 0x7 },
4741 { "mib", dot_template, 0x8 },
4742 { "mbb", dot_template, 0x9 },
4743 { "bbb", dot_template, 0xb },
4744 { "mmb", dot_template, 0xc },
4745 { "mfb", dot_template, 0xe },
4746#if 0
4747 { "lb", dot_scope, 0 },
4748 { "le", dot_scope, 1 },
4749#endif
4750 { "align", s_align_bytes, 0 },
4751 { "regstk", dot_regstk, 0 },
4752 { "rotr", dot_rot, DYNREG_GR },
4753 { "rotf", dot_rot, DYNREG_FR },
4754 { "rotp", dot_rot, DYNREG_PR },
4755 { "lsb", dot_byteorder, 0 },
4756 { "msb", dot_byteorder, 1 },
4757 { "psr", dot_psr, 0 },
4758 { "alias", dot_alias, 0 },
4759 { "ln", dot_ln, 0 }, /* source line info (for debugging) */
4760
4761 { "xdata1", dot_xdata, 1 },
4762 { "xdata2", dot_xdata, 2 },
4763 { "xdata4", dot_xdata, 4 },
4764 { "xdata8", dot_xdata, 8 },
4765 { "xreal4", dot_xfloat_cons, 'f' },
4766 { "xreal8", dot_xfloat_cons, 'd' },
4767 { "xreal10", dot_xfloat_cons, 'x' },
4768 { "xstring", dot_xstringer, 0 },
4769 { "xstringz", dot_xstringer, 1 },
4770
542d6675 4771 /* unaligned versions: */
800eeca4
JW
4772 { "xdata2.ua", dot_xdata_ua, 2 },
4773 { "xdata4.ua", dot_xdata_ua, 4 },
4774 { "xdata8.ua", dot_xdata_ua, 8 },
4775 { "xreal4.ua", dot_xfloat_cons_ua, 'f' },
4776 { "xreal8.ua", dot_xfloat_cons_ua, 'd' },
4777 { "xreal10.ua", dot_xfloat_cons_ua, 'x' },
4778
4779 /* annotations/DV checking support */
4780 { "entry", dot_entry, 0 },
2434f565 4781 { "mem.offset", dot_mem_offset, 0 },
800eeca4
JW
4782 { "pred.rel", dot_pred_rel, 0 },
4783 { "pred.rel.clear", dot_pred_rel, 'c' },
4784 { "pred.rel.imply", dot_pred_rel, 'i' },
4785 { "pred.rel.mutex", dot_pred_rel, 'm' },
4786 { "pred.safe_across_calls", dot_pred_rel, 's' },
2434f565 4787 { "reg.val", dot_reg_val, 0 },
800eeca4
JW
4788 { "auto", dot_dv_mode, 'a' },
4789 { "explicit", dot_dv_mode, 'e' },
4790 { "default", dot_dv_mode, 'd' },
4791
87885043
JW
4792 /* ??? These are needed to make gas/testsuite/gas/elf/ehopt.s work.
4793 IA-64 aligns data allocation pseudo-ops by default, so we have to
4794 tell it that these ones are supposed to be unaligned. Long term,
4795 should rewrite so that only IA-64 specific data allocation pseudo-ops
4796 are aligned by default. */
4797 {"2byte", stmt_cons_ua, 2},
4798 {"4byte", stmt_cons_ua, 4},
4799 {"8byte", stmt_cons_ua, 8},
4800
800eeca4
JW
4801 { NULL, 0, 0 }
4802 };
4803
4804static const struct pseudo_opcode
4805 {
4806 const char *name;
4807 void (*handler) (int);
4808 int arg;
4809 }
4810pseudo_opcode[] =
4811 {
4812 /* these are more like pseudo-ops, but don't start with a dot */
4813 { "data1", cons, 1 },
4814 { "data2", cons, 2 },
4815 { "data4", cons, 4 },
4816 { "data8", cons, 8 },
3969b680 4817 { "data16", cons, 16 },
800eeca4
JW
4818 { "real4", stmt_float_cons, 'f' },
4819 { "real8", stmt_float_cons, 'd' },
4820 { "real10", stmt_float_cons, 'x' },
4821 { "string", stringer, 0 },
4822 { "stringz", stringer, 1 },
4823
542d6675 4824 /* unaligned versions: */
800eeca4
JW
4825 { "data2.ua", stmt_cons_ua, 2 },
4826 { "data4.ua", stmt_cons_ua, 4 },
4827 { "data8.ua", stmt_cons_ua, 8 },
3969b680 4828 { "data16.ua", stmt_cons_ua, 16 },
800eeca4
JW
4829 { "real4.ua", float_cons, 'f' },
4830 { "real8.ua", float_cons, 'd' },
4831 { "real10.ua", float_cons, 'x' },
4832 };
4833
4834/* Declare a register by creating a symbol for it and entering it in
4835 the symbol table. */
542d6675
KH
4836
4837static symbolS *
800eeca4
JW
4838declare_register (name, regnum)
4839 const char *name;
4840 int regnum;
4841{
4842 const char *err;
4843 symbolS *sym;
4844
4845 sym = symbol_new (name, reg_section, regnum, &zero_address_frag);
4846
4847 err = hash_insert (md.reg_hash, S_GET_NAME (sym), (PTR) sym);
4848 if (err)
4849 as_fatal ("Inserting \"%s\" into register table failed: %s",
4850 name, err);
4851
4852 return sym;
4853}
4854
4855static void
4856declare_register_set (prefix, num_regs, base_regnum)
4857 const char *prefix;
4858 int num_regs;
4859 int base_regnum;
4860{
4861 char name[8];
4862 int i;
4863
4864 for (i = 0; i < num_regs; ++i)
4865 {
4866 sprintf (name, "%s%u", prefix, i);
4867 declare_register (name, base_regnum + i);
4868 }
4869}
4870
4871static unsigned int
4872operand_width (opnd)
4873 enum ia64_opnd opnd;
4874{
4875 const struct ia64_operand *odesc = &elf64_ia64_operands[opnd];
4876 unsigned int bits = 0;
4877 int i;
4878
4879 bits = 0;
4880 for (i = 0; i < NELEMS (odesc->field) && odesc->field[i].bits; ++i)
4881 bits += odesc->field[i].bits;
4882
4883 return bits;
4884}
4885
87f8eb97 4886static enum operand_match_result
800eeca4
JW
4887operand_match (idesc, index, e)
4888 const struct ia64_opcode *idesc;
4889 int index;
4890 expressionS *e;
4891{
4892 enum ia64_opnd opnd = idesc->operands[index];
4893 int bits, relocatable = 0;
4894 struct insn_fix *fix;
4895 bfd_signed_vma val;
4896
4897 switch (opnd)
4898 {
542d6675 4899 /* constants: */
800eeca4
JW
4900
4901 case IA64_OPND_AR_CCV:
4902 if (e->X_op == O_register && e->X_add_number == REG_AR + 32)
87f8eb97 4903 return OPERAND_MATCH;
800eeca4
JW
4904 break;
4905
4906 case IA64_OPND_AR_PFS:
4907 if (e->X_op == O_register && e->X_add_number == REG_AR + 64)
87f8eb97 4908 return OPERAND_MATCH;
800eeca4
JW
4909 break;
4910
4911 case IA64_OPND_GR0:
4912 if (e->X_op == O_register && e->X_add_number == REG_GR + 0)
87f8eb97 4913 return OPERAND_MATCH;
800eeca4
JW
4914 break;
4915
4916 case IA64_OPND_IP:
4917 if (e->X_op == O_register && e->X_add_number == REG_IP)
87f8eb97 4918 return OPERAND_MATCH;
800eeca4
JW
4919 break;
4920
4921 case IA64_OPND_PR:
4922 if (e->X_op == O_register && e->X_add_number == REG_PR)
87f8eb97 4923 return OPERAND_MATCH;
800eeca4
JW
4924 break;
4925
4926 case IA64_OPND_PR_ROT:
4927 if (e->X_op == O_register && e->X_add_number == REG_PR_ROT)
87f8eb97 4928 return OPERAND_MATCH;
800eeca4
JW
4929 break;
4930
4931 case IA64_OPND_PSR:
4932 if (e->X_op == O_register && e->X_add_number == REG_PSR)
87f8eb97 4933 return OPERAND_MATCH;
800eeca4
JW
4934 break;
4935
4936 case IA64_OPND_PSR_L:
4937 if (e->X_op == O_register && e->X_add_number == REG_PSR_L)
87f8eb97 4938 return OPERAND_MATCH;
800eeca4
JW
4939 break;
4940
4941 case IA64_OPND_PSR_UM:
4942 if (e->X_op == O_register && e->X_add_number == REG_PSR_UM)
87f8eb97 4943 return OPERAND_MATCH;
800eeca4
JW
4944 break;
4945
4946 case IA64_OPND_C1:
87f8eb97
JW
4947 if (e->X_op == O_constant)
4948 {
4949 if (e->X_add_number == 1)
4950 return OPERAND_MATCH;
4951 else
4952 return OPERAND_OUT_OF_RANGE;
4953 }
800eeca4
JW
4954 break;
4955
4956 case IA64_OPND_C8:
87f8eb97
JW
4957 if (e->X_op == O_constant)
4958 {
4959 if (e->X_add_number == 8)
4960 return OPERAND_MATCH;
4961 else
4962 return OPERAND_OUT_OF_RANGE;
4963 }
800eeca4
JW
4964 break;
4965
4966 case IA64_OPND_C16:
87f8eb97
JW
4967 if (e->X_op == O_constant)
4968 {
4969 if (e->X_add_number == 16)
4970 return OPERAND_MATCH;
4971 else
4972 return OPERAND_OUT_OF_RANGE;
4973 }
800eeca4
JW
4974 break;
4975
542d6675 4976 /* register operands: */
800eeca4
JW
4977
4978 case IA64_OPND_AR3:
4979 if (e->X_op == O_register && e->X_add_number >= REG_AR
4980 && e->X_add_number < REG_AR + 128)
87f8eb97 4981 return OPERAND_MATCH;
800eeca4
JW
4982 break;
4983
4984 case IA64_OPND_B1:
4985 case IA64_OPND_B2:
4986 if (e->X_op == O_register && e->X_add_number >= REG_BR
4987 && e->X_add_number < REG_BR + 8)
87f8eb97 4988 return OPERAND_MATCH;
800eeca4
JW
4989 break;
4990
4991 case IA64_OPND_CR3:
4992 if (e->X_op == O_register && e->X_add_number >= REG_CR
4993 && e->X_add_number < REG_CR + 128)
87f8eb97 4994 return OPERAND_MATCH;
800eeca4
JW
4995 break;
4996
4997 case IA64_OPND_F1:
4998 case IA64_OPND_F2:
4999 case IA64_OPND_F3:
5000 case IA64_OPND_F4:
5001 if (e->X_op == O_register && e->X_add_number >= REG_FR
5002 && e->X_add_number < REG_FR + 128)
87f8eb97 5003 return OPERAND_MATCH;
800eeca4
JW
5004 break;
5005
5006 case IA64_OPND_P1:
5007 case IA64_OPND_P2:
5008 if (e->X_op == O_register && e->X_add_number >= REG_P
5009 && e->X_add_number < REG_P + 64)
87f8eb97 5010 return OPERAND_MATCH;
800eeca4
JW
5011 break;
5012
5013 case IA64_OPND_R1:
5014 case IA64_OPND_R2:
5015 case IA64_OPND_R3:
5016 if (e->X_op == O_register && e->X_add_number >= REG_GR
5017 && e->X_add_number < REG_GR + 128)
87f8eb97 5018 return OPERAND_MATCH;
800eeca4
JW
5019 break;
5020
5021 case IA64_OPND_R3_2:
87f8eb97
JW
5022 if (e->X_op == O_register && e->X_add_number >= REG_GR)
5023 {
5024 if (e->X_add_number < REG_GR + 4)
5025 return OPERAND_MATCH;
5026 else if (e->X_add_number < REG_GR + 128)
5027 return OPERAND_OUT_OF_RANGE;
5028 }
800eeca4
JW
5029 break;
5030
542d6675 5031 /* indirect operands: */
800eeca4
JW
5032 case IA64_OPND_CPUID_R3:
5033 case IA64_OPND_DBR_R3:
5034 case IA64_OPND_DTR_R3:
5035 case IA64_OPND_ITR_R3:
5036 case IA64_OPND_IBR_R3:
5037 case IA64_OPND_MSR_R3:
5038 case IA64_OPND_PKR_R3:
5039 case IA64_OPND_PMC_R3:
5040 case IA64_OPND_PMD_R3:
5041 case IA64_OPND_RR_R3:
5042 if (e->X_op == O_index && e->X_op_symbol
5043 && (S_GET_VALUE (e->X_op_symbol) - IND_CPUID
5044 == opnd - IA64_OPND_CPUID_R3))
87f8eb97 5045 return OPERAND_MATCH;
800eeca4
JW
5046 break;
5047
5048 case IA64_OPND_MR3:
5049 if (e->X_op == O_index && !e->X_op_symbol)
87f8eb97 5050 return OPERAND_MATCH;
800eeca4
JW
5051 break;
5052
542d6675 5053 /* immediate operands: */
800eeca4
JW
5054 case IA64_OPND_CNT2a:
5055 case IA64_OPND_LEN4:
5056 case IA64_OPND_LEN6:
5057 bits = operand_width (idesc->operands[index]);
87f8eb97
JW
5058 if (e->X_op == O_constant)
5059 {
5060 if ((bfd_vma) (e->X_add_number - 1) < ((bfd_vma) 1 << bits))
5061 return OPERAND_MATCH;
5062 else
5063 return OPERAND_OUT_OF_RANGE;
5064 }
800eeca4
JW
5065 break;
5066
5067 case IA64_OPND_CNT2b:
87f8eb97
JW
5068 if (e->X_op == O_constant)
5069 {
5070 if ((bfd_vma) (e->X_add_number - 1) < 3)
5071 return OPERAND_MATCH;
5072 else
5073 return OPERAND_OUT_OF_RANGE;
5074 }
800eeca4
JW
5075 break;
5076
5077 case IA64_OPND_CNT2c:
5078 val = e->X_add_number;
87f8eb97
JW
5079 if (e->X_op == O_constant)
5080 {
5081 if ((val == 0 || val == 7 || val == 15 || val == 16))
5082 return OPERAND_MATCH;
5083 else
5084 return OPERAND_OUT_OF_RANGE;
5085 }
800eeca4
JW
5086 break;
5087
5088 case IA64_OPND_SOR:
5089 /* SOR must be an integer multiple of 8 */
87f8eb97
JW
5090 if (e->X_op == O_constant && e->X_add_number & 0x7)
5091 return OPERAND_OUT_OF_RANGE;
800eeca4
JW
5092 case IA64_OPND_SOF:
5093 case IA64_OPND_SOL:
87f8eb97
JW
5094 if (e->X_op == O_constant)
5095 {
5096 if ((bfd_vma) e->X_add_number <= 96)
5097 return OPERAND_MATCH;
5098 else
5099 return OPERAND_OUT_OF_RANGE;
5100 }
800eeca4
JW
5101 break;
5102
5103 case IA64_OPND_IMMU62:
5104 if (e->X_op == O_constant)
542d6675 5105 {
800eeca4 5106 if ((bfd_vma) e->X_add_number < ((bfd_vma) 1 << 62))
87f8eb97
JW
5107 return OPERAND_MATCH;
5108 else
5109 return OPERAND_OUT_OF_RANGE;
542d6675 5110 }
197865e8 5111 else
542d6675
KH
5112 {
5113 /* FIXME -- need 62-bit relocation type */
5114 as_bad (_("62-bit relocation not yet implemented"));
5115 }
800eeca4
JW
5116 break;
5117
5118 case IA64_OPND_IMMU64:
5119 if (e->X_op == O_symbol || e->X_op == O_pseudo_fixup
5120 || e->X_op == O_subtract)
5121 {
5122 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
5123 fix->code = BFD_RELOC_IA64_IMM64;
5124 if (e->X_op != O_subtract)
5125 {
5126 fix->code = ia64_gen_real_reloc_type (e->X_op_symbol, fix->code);
5127 if (e->X_op == O_pseudo_fixup)
5128 e->X_op = O_symbol;
5129 }
5130
5131 fix->opnd = idesc->operands[index];
5132 fix->expr = *e;
5133 fix->is_pcrel = 0;
5134 ++CURR_SLOT.num_fixups;
87f8eb97 5135 return OPERAND_MATCH;
800eeca4
JW
5136 }
5137 else if (e->X_op == O_constant)
87f8eb97 5138 return OPERAND_MATCH;
800eeca4
JW
5139 break;
5140
5141 case IA64_OPND_CCNT5:
5142 case IA64_OPND_CNT5:
5143 case IA64_OPND_CNT6:
5144 case IA64_OPND_CPOS6a:
5145 case IA64_OPND_CPOS6b:
5146 case IA64_OPND_CPOS6c:
5147 case IA64_OPND_IMMU2:
5148 case IA64_OPND_IMMU7a:
5149 case IA64_OPND_IMMU7b:
800eeca4
JW
5150 case IA64_OPND_IMMU21:
5151 case IA64_OPND_IMMU24:
5152 case IA64_OPND_MBTYPE4:
5153 case IA64_OPND_MHTYPE8:
5154 case IA64_OPND_POS6:
5155 bits = operand_width (idesc->operands[index]);
87f8eb97
JW
5156 if (e->X_op == O_constant)
5157 {
5158 if ((bfd_vma) e->X_add_number < ((bfd_vma) 1 << bits))
5159 return OPERAND_MATCH;
5160 else
5161 return OPERAND_OUT_OF_RANGE;
5162 }
800eeca4
JW
5163 break;
5164
bf3ca999
TW
5165 case IA64_OPND_IMMU9:
5166 bits = operand_width (idesc->operands[index]);
87f8eb97 5167 if (e->X_op == O_constant)
542d6675 5168 {
87f8eb97
JW
5169 if ((bfd_vma) e->X_add_number < ((bfd_vma) 1 << bits))
5170 {
5171 int lobits = e->X_add_number & 0x3;
5172 if (((bfd_vma) e->X_add_number & 0x3C) != 0 && lobits == 0)
5173 e->X_add_number |= (bfd_vma) 0x3;
5174 return OPERAND_MATCH;
5175 }
5176 else
5177 return OPERAND_OUT_OF_RANGE;
542d6675 5178 }
bf3ca999
TW
5179 break;
5180
800eeca4
JW
5181 case IA64_OPND_IMM44:
5182 /* least 16 bits must be zero */
5183 if ((e->X_add_number & 0xffff) != 0)
87f8eb97
JW
5184 /* XXX technically, this is wrong: we should not be issuing warning
5185 messages until we're sure this instruction pattern is going to
5186 be used! */
542d6675 5187 as_warn (_("lower 16 bits of mask ignored"));
800eeca4 5188
87f8eb97 5189 if (e->X_op == O_constant)
542d6675 5190 {
87f8eb97
JW
5191 if (((e->X_add_number >= 0
5192 && (bfd_vma) e->X_add_number < ((bfd_vma) 1 << 44))
5193 || (e->X_add_number < 0
5194 && (bfd_vma) -e->X_add_number <= ((bfd_vma) 1 << 44))))
542d6675 5195 {
87f8eb97
JW
5196 /* sign-extend */
5197 if (e->X_add_number >= 0
5198 && (e->X_add_number & ((bfd_vma) 1 << 43)) != 0)
5199 {
5200 e->X_add_number |= ~(((bfd_vma) 1 << 44) - 1);
5201 }
5202 return OPERAND_MATCH;
542d6675 5203 }
87f8eb97
JW
5204 else
5205 return OPERAND_OUT_OF_RANGE;
542d6675 5206 }
800eeca4
JW
5207 break;
5208
5209 case IA64_OPND_IMM17:
5210 /* bit 0 is a don't care (pr0 is hardwired to 1) */
87f8eb97 5211 if (e->X_op == O_constant)
542d6675 5212 {
87f8eb97
JW
5213 if (((e->X_add_number >= 0
5214 && (bfd_vma) e->X_add_number < ((bfd_vma) 1 << 17))
5215 || (e->X_add_number < 0
5216 && (bfd_vma) -e->X_add_number <= ((bfd_vma) 1 << 17))))
542d6675 5217 {
87f8eb97
JW
5218 /* sign-extend */
5219 if (e->X_add_number >= 0
5220 && (e->X_add_number & ((bfd_vma) 1 << 16)) != 0)
5221 {
5222 e->X_add_number |= ~(((bfd_vma) 1 << 17) - 1);
5223 }
5224 return OPERAND_MATCH;
542d6675 5225 }
87f8eb97
JW
5226 else
5227 return OPERAND_OUT_OF_RANGE;
542d6675 5228 }
800eeca4
JW
5229 break;
5230
5231 case IA64_OPND_IMM14:
5232 case IA64_OPND_IMM22:
5233 relocatable = 1;
5234 case IA64_OPND_IMM1:
5235 case IA64_OPND_IMM8:
5236 case IA64_OPND_IMM8U4:
5237 case IA64_OPND_IMM8M1:
5238 case IA64_OPND_IMM8M1U4:
5239 case IA64_OPND_IMM8M1U8:
5240 case IA64_OPND_IMM9a:
5241 case IA64_OPND_IMM9b:
5242 bits = operand_width (idesc->operands[index]);
5243 if (relocatable && (e->X_op == O_symbol
5244 || e->X_op == O_subtract
5245 || e->X_op == O_pseudo_fixup))
5246 {
5247 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
5248
5249 if (idesc->operands[index] == IA64_OPND_IMM14)
5250 fix->code = BFD_RELOC_IA64_IMM14;
5251 else
5252 fix->code = BFD_RELOC_IA64_IMM22;
5253
5254 if (e->X_op != O_subtract)
5255 {
5256 fix->code = ia64_gen_real_reloc_type (e->X_op_symbol, fix->code);
5257 if (e->X_op == O_pseudo_fixup)
5258 e->X_op = O_symbol;
5259 }
5260
5261 fix->opnd = idesc->operands[index];
5262 fix->expr = *e;
5263 fix->is_pcrel = 0;
5264 ++CURR_SLOT.num_fixups;
87f8eb97 5265 return OPERAND_MATCH;
800eeca4
JW
5266 }
5267 else if (e->X_op != O_constant
5268 && ! (e->X_op == O_big && opnd == IA64_OPND_IMM8M1U8))
87f8eb97 5269 return OPERAND_MISMATCH;
800eeca4
JW
5270
5271 if (opnd == IA64_OPND_IMM8M1U4)
5272 {
5273 /* Zero is not valid for unsigned compares that take an adjusted
5274 constant immediate range. */
5275 if (e->X_add_number == 0)
87f8eb97 5276 return OPERAND_OUT_OF_RANGE;
800eeca4
JW
5277
5278 /* Sign-extend 32-bit unsigned numbers, so that the following range
5279 checks will work. */
5280 val = e->X_add_number;
197865e8
KH
5281 if (((val & (~(bfd_vma) 0 << 32)) == 0)
5282 && ((val & ((bfd_vma) 1 << 31)) != 0))
800eeca4
JW
5283 val = ((val << 32) >> 32);
5284
5285 /* Check for 0x100000000. This is valid because
5286 0x100000000-1 is the same as ((uint32_t) -1). */
5287 if (val == ((bfd_signed_vma) 1 << 32))
87f8eb97 5288 return OPERAND_MATCH;
800eeca4
JW
5289
5290 val = val - 1;
5291 }
5292 else if (opnd == IA64_OPND_IMM8M1U8)
5293 {
5294 /* Zero is not valid for unsigned compares that take an adjusted
5295 constant immediate range. */
5296 if (e->X_add_number == 0)
87f8eb97 5297 return OPERAND_OUT_OF_RANGE;
800eeca4
JW
5298
5299 /* Check for 0x10000000000000000. */
5300 if (e->X_op == O_big)
5301 {
5302 if (generic_bignum[0] == 0
5303 && generic_bignum[1] == 0
5304 && generic_bignum[2] == 0
5305 && generic_bignum[3] == 0
5306 && generic_bignum[4] == 1)
87f8eb97 5307 return OPERAND_MATCH;
800eeca4 5308 else
87f8eb97 5309 return OPERAND_OUT_OF_RANGE;
800eeca4
JW
5310 }
5311 else
5312 val = e->X_add_number - 1;
5313 }
5314 else if (opnd == IA64_OPND_IMM8M1)
5315 val = e->X_add_number - 1;
5316 else if (opnd == IA64_OPND_IMM8U4)
5317 {
5318 /* Sign-extend 32-bit unsigned numbers, so that the following range
5319 checks will work. */
5320 val = e->X_add_number;
197865e8
KH
5321 if (((val & (~(bfd_vma) 0 << 32)) == 0)
5322 && ((val & ((bfd_vma) 1 << 31)) != 0))
800eeca4
JW
5323 val = ((val << 32) >> 32);
5324 }
5325 else
5326 val = e->X_add_number;
5327
2434f565
JW
5328 if ((val >= 0 && (bfd_vma) val < ((bfd_vma) 1 << (bits - 1)))
5329 || (val < 0 && (bfd_vma) -val <= ((bfd_vma) 1 << (bits - 1))))
87f8eb97
JW
5330 return OPERAND_MATCH;
5331 else
5332 return OPERAND_OUT_OF_RANGE;
800eeca4
JW
5333
5334 case IA64_OPND_INC3:
5335 /* +/- 1, 4, 8, 16 */
5336 val = e->X_add_number;
5337 if (val < 0)
5338 val = -val;
87f8eb97
JW
5339 if (e->X_op == O_constant)
5340 {
5341 if ((val == 1 || val == 4 || val == 8 || val == 16))
5342 return OPERAND_MATCH;
5343 else
5344 return OPERAND_OUT_OF_RANGE;
5345 }
800eeca4
JW
5346 break;
5347
5348 case IA64_OPND_TGT25:
5349 case IA64_OPND_TGT25b:
5350 case IA64_OPND_TGT25c:
5351 case IA64_OPND_TGT64:
5352 if (e->X_op == O_symbol)
5353 {
5354 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
5355 if (opnd == IA64_OPND_TGT25)
5356 fix->code = BFD_RELOC_IA64_PCREL21F;
5357 else if (opnd == IA64_OPND_TGT25b)
5358 fix->code = BFD_RELOC_IA64_PCREL21M;
5359 else if (opnd == IA64_OPND_TGT25c)
5360 fix->code = BFD_RELOC_IA64_PCREL21B;
542d6675 5361 else if (opnd == IA64_OPND_TGT64)
c67e42c9
RH
5362 fix->code = BFD_RELOC_IA64_PCREL60B;
5363 else
5364 abort ();
5365
800eeca4
JW
5366 fix->code = ia64_gen_real_reloc_type (e->X_op_symbol, fix->code);
5367 fix->opnd = idesc->operands[index];
5368 fix->expr = *e;
5369 fix->is_pcrel = 1;
5370 ++CURR_SLOT.num_fixups;
87f8eb97 5371 return OPERAND_MATCH;
800eeca4
JW
5372 }
5373 case IA64_OPND_TAG13:
5374 case IA64_OPND_TAG13b:
5375 switch (e->X_op)
5376 {
5377 case O_constant:
87f8eb97 5378 return OPERAND_MATCH;
800eeca4
JW
5379
5380 case O_symbol:
5381 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
fa1cb89c
JW
5382 /* There are no external relocs for TAG13/TAG13b fields, so we
5383 create a dummy reloc. This will not live past md_apply_fix3. */
5384 fix->code = BFD_RELOC_UNUSED;
5385 fix->code = ia64_gen_real_reloc_type (e->X_op_symbol, fix->code);
800eeca4
JW
5386 fix->opnd = idesc->operands[index];
5387 fix->expr = *e;
5388 fix->is_pcrel = 1;
5389 ++CURR_SLOT.num_fixups;
87f8eb97 5390 return OPERAND_MATCH;
800eeca4
JW
5391
5392 default:
5393 break;
5394 }
5395 break;
5396
5397 default:
5398 break;
5399 }
87f8eb97 5400 return OPERAND_MISMATCH;
800eeca4
JW
5401}
5402
5403static int
5404parse_operand (e)
5405 expressionS *e;
5406{
5407 int sep = '\0';
5408
5409 memset (e, 0, sizeof (*e));
5410 e->X_op = O_absent;
5411 SKIP_WHITESPACE ();
5412 if (*input_line_pointer != '}')
5413 expression (e);
5414 sep = *input_line_pointer++;
5415
5416 if (sep == '}')
5417 {
5418 if (!md.manual_bundling)
5419 as_warn ("Found '}' when manual bundling is off");
5420 else
5421 CURR_SLOT.manual_bundling_off = 1;
5422 md.manual_bundling = 0;
5423 sep = '\0';
5424 }
5425 return sep;
5426}
5427
5428/* Returns the next entry in the opcode table that matches the one in
5429 IDESC, and frees the entry in IDESC. If no matching entry is
197865e8 5430 found, NULL is returned instead. */
800eeca4
JW
5431
5432static struct ia64_opcode *
5433get_next_opcode (struct ia64_opcode *idesc)
5434{
5435 struct ia64_opcode *next = ia64_find_next_opcode (idesc);
5436 ia64_free_opcode (idesc);
5437 return next;
5438}
5439
5440/* Parse the operands for the opcode and find the opcode variant that
5441 matches the specified operands, or NULL if no match is possible. */
542d6675
KH
5442
5443static struct ia64_opcode *
800eeca4
JW
5444parse_operands (idesc)
5445 struct ia64_opcode *idesc;
5446{
5447 int i = 0, highest_unmatched_operand, num_operands = 0, num_outputs = 0;
87f8eb97 5448 int error_pos, out_of_range_pos, curr_out_of_range_pos, sep = 0;
800eeca4 5449 enum ia64_opnd expected_operand = IA64_OPND_NIL;
87f8eb97 5450 enum operand_match_result result;
800eeca4
JW
5451 char mnemonic[129];
5452 char *first_arg = 0, *end, *saved_input_pointer;
5453 unsigned int sof;
5454
5455 assert (strlen (idesc->name) <= 128);
5456
5457 strcpy (mnemonic, idesc->name);
5458 if (idesc->operands[2] == IA64_OPND_SOF)
5459 {
5460 /* To make the common idiom "alloc loc?=ar.pfs,0,1,0,0" work, we
5461 can't parse the first operand until we have parsed the
5462 remaining operands of the "alloc" instruction. */
5463 SKIP_WHITESPACE ();
5464 first_arg = input_line_pointer;
5465 end = strchr (input_line_pointer, '=');
5466 if (!end)
5467 {
5468 as_bad ("Expected separator `='");
5469 return 0;
5470 }
5471 input_line_pointer = end + 1;
5472 ++i;
5473 ++num_outputs;
5474 }
5475
5476 for (; i < NELEMS (CURR_SLOT.opnd); ++i)
5477 {
5478 sep = parse_operand (CURR_SLOT.opnd + i);
5479 if (CURR_SLOT.opnd[i].X_op == O_absent)
5480 break;
5481
5482 ++num_operands;
5483
5484 if (sep != '=' && sep != ',')
5485 break;
5486
5487 if (sep == '=')
5488 {
5489 if (num_outputs > 0)
5490 as_bad ("Duplicate equal sign (=) in instruction");
5491 else
5492 num_outputs = i + 1;
5493 }
5494 }
5495 if (sep != '\0')
5496 {
5497 as_bad ("Illegal operand separator `%c'", sep);
5498 return 0;
5499 }
197865e8 5500
800eeca4
JW
5501 if (idesc->operands[2] == IA64_OPND_SOF)
5502 {
5503 /* map alloc r1=ar.pfs,i,l,o,r to alloc r1=ar.pfs,(i+l+o),(i+l),r */
5504 know (strcmp (idesc->name, "alloc") == 0);
5505 if (num_operands == 5 /* first_arg not included in this count! */
5506 && CURR_SLOT.opnd[2].X_op == O_constant
5507 && CURR_SLOT.opnd[3].X_op == O_constant
5508 && CURR_SLOT.opnd[4].X_op == O_constant
5509 && CURR_SLOT.opnd[5].X_op == O_constant)
5510 {
5511 sof = set_regstack (CURR_SLOT.opnd[2].X_add_number,
5512 CURR_SLOT.opnd[3].X_add_number,
5513 CURR_SLOT.opnd[4].X_add_number,
5514 CURR_SLOT.opnd[5].X_add_number);
5515
542d6675 5516 /* now we can parse the first arg: */
800eeca4
JW
5517 saved_input_pointer = input_line_pointer;
5518 input_line_pointer = first_arg;
5519 sep = parse_operand (CURR_SLOT.opnd + 0);
5520 if (sep != '=')
5521 --num_outputs; /* force error */
5522 input_line_pointer = saved_input_pointer;
5523
5524 CURR_SLOT.opnd[2].X_add_number = sof;
5525 CURR_SLOT.opnd[3].X_add_number
5526 = sof - CURR_SLOT.opnd[4].X_add_number;
5527 CURR_SLOT.opnd[4] = CURR_SLOT.opnd[5];
5528 }
5529 }
5530
5531 highest_unmatched_operand = 0;
87f8eb97
JW
5532 curr_out_of_range_pos = -1;
5533 error_pos = 0;
800eeca4
JW
5534 expected_operand = idesc->operands[0];
5535 for (; idesc; idesc = get_next_opcode (idesc))
5536 {
5537 if (num_outputs != idesc->num_outputs)
5538 continue; /* mismatch in # of outputs */
5539
5540 CURR_SLOT.num_fixups = 0;
87f8eb97
JW
5541
5542 /* Try to match all operands. If we see an out-of-range operand,
5543 then continue trying to match the rest of the operands, since if
5544 the rest match, then this idesc will give the best error message. */
5545
5546 out_of_range_pos = -1;
800eeca4 5547 for (i = 0; i < num_operands && idesc->operands[i]; ++i)
87f8eb97
JW
5548 {
5549 result = operand_match (idesc, i, CURR_SLOT.opnd + i);
5550 if (result != OPERAND_MATCH)
5551 {
5552 if (result != OPERAND_OUT_OF_RANGE)
5553 break;
5554 if (out_of_range_pos < 0)
5555 /* remember position of the first out-of-range operand: */
5556 out_of_range_pos = i;
5557 }
5558 }
800eeca4 5559
87f8eb97
JW
5560 /* If we did not match all operands, or if at least one operand was
5561 out-of-range, then this idesc does not match. Keep track of which
5562 idesc matched the most operands before failing. If we have two
5563 idescs that failed at the same position, and one had an out-of-range
5564 operand, then prefer the out-of-range operand. Thus if we have
5565 "add r0=0x1000000,r1" we get an error saying the constant is out
5566 of range instead of an error saying that the constant should have been
5567 a register. */
5568
5569 if (i != num_operands || out_of_range_pos >= 0)
800eeca4 5570 {
87f8eb97
JW
5571 if (i > highest_unmatched_operand
5572 || (i == highest_unmatched_operand
5573 && out_of_range_pos > curr_out_of_range_pos))
800eeca4
JW
5574 {
5575 highest_unmatched_operand = i;
87f8eb97
JW
5576 if (out_of_range_pos >= 0)
5577 {
5578 expected_operand = idesc->operands[out_of_range_pos];
5579 error_pos = out_of_range_pos;
5580 }
5581 else
5582 {
5583 expected_operand = idesc->operands[i];
5584 error_pos = i;
5585 }
5586 curr_out_of_range_pos = out_of_range_pos;
800eeca4
JW
5587 }
5588 continue;
5589 }
5590
5591 if (num_operands < NELEMS (idesc->operands)
5592 && idesc->operands[num_operands])
5593 continue; /* mismatch in number of arguments */
5594
5595 break;
5596 }
5597 if (!idesc)
5598 {
5599 if (expected_operand)
5600 as_bad ("Operand %u of `%s' should be %s",
87f8eb97 5601 error_pos + 1, mnemonic,
800eeca4
JW
5602 elf64_ia64_operands[expected_operand].desc);
5603 else
5604 as_bad ("Operand mismatch");
5605 return 0;
5606 }
5607 return idesc;
5608}
5609
88be23ec
BS
5610/* Keep track of state necessary to determine whether a NOP is necessary
5611 to avoid an erratum in A and B step Itanium chips, and return 1 if we
5612 detect a case where additional NOPs may be necessary. */
5613static int
5614errata_nop_necessary_p (slot, insn_unit)
5615 struct slot *slot;
5616 enum ia64_unit insn_unit;
5617{
5618 int i;
5619 struct group *this_group = md.last_groups + md.group_idx;
5620 struct group *prev_group = md.last_groups + (md.group_idx + 2) % 3;
5621 struct ia64_opcode *idesc = slot->idesc;
5622
5623 /* Test whether this could be the first insn in a problematic sequence. */
5624 if (insn_unit == IA64_UNIT_F)
5625 {
5626 for (i = 0; i < idesc->num_outputs; i++)
5627 if (idesc->operands[i] == IA64_OPND_P1
5628 || idesc->operands[i] == IA64_OPND_P2)
5629 {
5630 int regno = slot->opnd[i].X_add_number - REG_P;
3557da92 5631 /* Ignore invalid operands; they generate errors elsewhere. */
ca683b78 5632 if (regno >= 64)
3557da92 5633 return 0;
88be23ec
BS
5634 this_group->p_reg_set[regno] = 1;
5635 }
5636 }
5637
5638 /* Test whether this could be the second insn in a problematic sequence. */
5639 if (insn_unit == IA64_UNIT_M && slot->qp_regno > 0
5640 && prev_group->p_reg_set[slot->qp_regno])
5641 {
5642 for (i = 0; i < idesc->num_outputs; i++)
5643 if (idesc->operands[i] == IA64_OPND_R1
5644 || idesc->operands[i] == IA64_OPND_R2
5645 || idesc->operands[i] == IA64_OPND_R3)
5646 {
5647 int regno = slot->opnd[i].X_add_number - REG_GR;
3557da92 5648 /* Ignore invalid operands; they generate errors elsewhere. */
ca683b78 5649 if (regno >= 128)
3557da92 5650 return 0;
88be23ec
BS
5651 if (strncmp (idesc->name, "add", 3) != 0
5652 && strncmp (idesc->name, "sub", 3) != 0
5653 && strncmp (idesc->name, "shladd", 6) != 0
5654 && (idesc->flags & IA64_OPCODE_POSTINC) == 0)
5655 this_group->g_reg_set_conditionally[regno] = 1;
5656 }
5657 }
5658
5659 /* Test whether this could be the third insn in a problematic sequence. */
5660 for (i = 0; i < NELEMS (idesc->operands) && idesc->operands[i]; i++)
5661 {
5662 if (/* For fc, ptc, ptr, tak, thash, tpa, ttag, probe, ptr, ptc. */
5663 idesc->operands[i] == IA64_OPND_R3
5664 /* For mov indirect. */
5665 || idesc->operands[i] == IA64_OPND_RR_R3
5666 || idesc->operands[i] == IA64_OPND_DBR_R3
5667 || idesc->operands[i] == IA64_OPND_IBR_R3
5668 || idesc->operands[i] == IA64_OPND_PKR_R3
5669 || idesc->operands[i] == IA64_OPND_PMC_R3
5670 || idesc->operands[i] == IA64_OPND_PMD_R3
5671 || idesc->operands[i] == IA64_OPND_MSR_R3
5672 || idesc->operands[i] == IA64_OPND_CPUID_R3
5673 /* For itr. */
5674 || idesc->operands[i] == IA64_OPND_ITR_R3
5675 || idesc->operands[i] == IA64_OPND_DTR_R3
5676 /* Normal memory addresses (load, store, xchg, cmpxchg, etc.). */
5677 || idesc->operands[i] == IA64_OPND_MR3)
5678 {
5679 int regno = slot->opnd[i].X_add_number - REG_GR;
3557da92 5680 /* Ignore invalid operands; they generate errors elsewhere. */
ca683b78 5681 if (regno >= 128)
3557da92 5682 return 0;
88be23ec
BS
5683 if (idesc->operands[i] == IA64_OPND_R3)
5684 {
5685 if (strcmp (idesc->name, "fc") != 0
5686 && strcmp (idesc->name, "tak") != 0
5687 && strcmp (idesc->name, "thash") != 0
5688 && strcmp (idesc->name, "tpa") != 0
5689 && strcmp (idesc->name, "ttag") != 0
5690 && strncmp (idesc->name, "ptr", 3) != 0
5691 && strncmp (idesc->name, "ptc", 3) != 0
5692 && strncmp (idesc->name, "probe", 5) != 0)
5693 return 0;
5694 }
bc805888 5695 if (prev_group->g_reg_set_conditionally[regno])
88be23ec
BS
5696 return 1;
5697 }
5698 }
5699 return 0;
5700}
5701
800eeca4
JW
5702static void
5703build_insn (slot, insnp)
5704 struct slot *slot;
5705 bfd_vma *insnp;
5706{
5707 const struct ia64_operand *odesc, *o2desc;
5708 struct ia64_opcode *idesc = slot->idesc;
5709 bfd_signed_vma insn, val;
5710 const char *err;
5711 int i;
5712
5713 insn = idesc->opcode | slot->qp_regno;
5714
5715 for (i = 0; i < NELEMS (idesc->operands) && idesc->operands[i]; ++i)
5716 {
c67e42c9
RH
5717 if (slot->opnd[i].X_op == O_register
5718 || slot->opnd[i].X_op == O_constant
5719 || slot->opnd[i].X_op == O_index)
5720 val = slot->opnd[i].X_add_number;
5721 else if (slot->opnd[i].X_op == O_big)
800eeca4 5722 {
c67e42c9
RH
5723 /* This must be the value 0x10000000000000000. */
5724 assert (idesc->operands[i] == IA64_OPND_IMM8M1U8);
5725 val = 0;
5726 }
5727 else
5728 val = 0;
5729
5730 switch (idesc->operands[i])
5731 {
5732 case IA64_OPND_IMMU64:
800eeca4
JW
5733 *insnp++ = (val >> 22) & 0x1ffffffffffLL;
5734 insn |= (((val & 0x7f) << 13) | (((val >> 7) & 0x1ff) << 27)
5735 | (((val >> 16) & 0x1f) << 22) | (((val >> 21) & 0x1) << 21)
5736 | (((val >> 63) & 0x1) << 36));
c67e42c9
RH
5737 continue;
5738
5739 case IA64_OPND_IMMU62:
542d6675
KH
5740 val &= 0x3fffffffffffffffULL;
5741 if (val != slot->opnd[i].X_add_number)
5742 as_warn (_("Value truncated to 62 bits"));
5743 *insnp++ = (val >> 21) & 0x1ffffffffffLL;
5744 insn |= (((val & 0xfffff) << 6) | (((val >> 20) & 0x1) << 36));
c67e42c9 5745 continue;
800eeca4 5746
c67e42c9
RH
5747 case IA64_OPND_TGT64:
5748 val >>= 4;
5749 *insnp++ = ((val >> 20) & 0x7fffffffffLL) << 2;
5750 insn |= ((((val >> 59) & 0x1) << 36)
5751 | (((val >> 0) & 0xfffff) << 13));
5752 continue;
800eeca4 5753
c67e42c9
RH
5754 case IA64_OPND_AR3:
5755 val -= REG_AR;
5756 break;
5757
5758 case IA64_OPND_B1:
5759 case IA64_OPND_B2:
5760 val -= REG_BR;
5761 break;
5762
5763 case IA64_OPND_CR3:
5764 val -= REG_CR;
5765 break;
5766
5767 case IA64_OPND_F1:
5768 case IA64_OPND_F2:
5769 case IA64_OPND_F3:
5770 case IA64_OPND_F4:
5771 val -= REG_FR;
5772 break;
5773
5774 case IA64_OPND_P1:
5775 case IA64_OPND_P2:
5776 val -= REG_P;
5777 break;
5778
5779 case IA64_OPND_R1:
5780 case IA64_OPND_R2:
5781 case IA64_OPND_R3:
5782 case IA64_OPND_R3_2:
5783 case IA64_OPND_CPUID_R3:
5784 case IA64_OPND_DBR_R3:
5785 case IA64_OPND_DTR_R3:
5786 case IA64_OPND_ITR_R3:
5787 case IA64_OPND_IBR_R3:
5788 case IA64_OPND_MR3:
5789 case IA64_OPND_MSR_R3:
5790 case IA64_OPND_PKR_R3:
5791 case IA64_OPND_PMC_R3:
5792 case IA64_OPND_PMD_R3:
197865e8 5793 case IA64_OPND_RR_R3:
c67e42c9
RH
5794 val -= REG_GR;
5795 break;
5796
5797 default:
5798 break;
5799 }
5800
5801 odesc = elf64_ia64_operands + idesc->operands[i];
5802 err = (*odesc->insert) (odesc, val, &insn);
5803 if (err)
5804 as_bad_where (slot->src_file, slot->src_line,
5805 "Bad operand value: %s", err);
5806 if (idesc->flags & IA64_OPCODE_PSEUDO)
5807 {
5808 if ((idesc->flags & IA64_OPCODE_F2_EQ_F3)
5809 && odesc == elf64_ia64_operands + IA64_OPND_F3)
5810 {
5811 o2desc = elf64_ia64_operands + IA64_OPND_F2;
5812 (*o2desc->insert) (o2desc, val, &insn);
800eeca4 5813 }
c67e42c9
RH
5814 if ((idesc->flags & IA64_OPCODE_LEN_EQ_64MCNT)
5815 && (odesc == elf64_ia64_operands + IA64_OPND_CPOS6a
5816 || odesc == elf64_ia64_operands + IA64_OPND_POS6))
800eeca4 5817 {
c67e42c9
RH
5818 o2desc = elf64_ia64_operands + IA64_OPND_LEN6;
5819 (*o2desc->insert) (o2desc, 64 - val, &insn);
800eeca4
JW
5820 }
5821 }
5822 }
5823 *insnp = insn;
5824}
5825
5826static void
5827emit_one_bundle ()
5828{
5829 unsigned int manual_bundling_on = 0, manual_bundling_off = 0;
5830 unsigned int manual_bundling = 0;
5831 enum ia64_unit required_unit, insn_unit = 0;
5832 enum ia64_insn_type type[3], insn_type;
5833 unsigned int template, orig_template;
542d6675 5834 bfd_vma insn[3] = { -1, -1, -1 };
800eeca4
JW
5835 struct ia64_opcode *idesc;
5836 int end_of_insn_group = 0, user_template = -1;
5837 int n, i, j, first, curr;
2434f565 5838 unw_rec_list *ptr;
800eeca4
JW
5839 bfd_vma t0 = 0, t1 = 0;
5840 struct label_fix *lfix;
5841 struct insn_fix *ifix;
5842 char mnemonic[16];
5843 fixS *fix;
5844 char *f;
5845
5846 first = (md.curr_slot + NUM_SLOTS - md.num_slots_in_use) % NUM_SLOTS;
5847 know (first >= 0 & first < NUM_SLOTS);
5848 n = MIN (3, md.num_slots_in_use);
5849
5850 /* Determine template: user user_template if specified, best match
542d6675 5851 otherwise: */
800eeca4
JW
5852
5853 if (md.slot[first].user_template >= 0)
5854 user_template = template = md.slot[first].user_template;
5855 else
5856 {
032efc85 5857 /* Auto select appropriate template. */
800eeca4
JW
5858 memset (type, 0, sizeof (type));
5859 curr = first;
5860 for (i = 0; i < n; ++i)
5861 {
032efc85
RH
5862 if (md.slot[curr].label_fixups && i != 0)
5863 break;
800eeca4
JW
5864 type[i] = md.slot[curr].idesc->type;
5865 curr = (curr + 1) % NUM_SLOTS;
5866 }
5867 template = best_template[type[0]][type[1]][type[2]];
5868 }
5869
542d6675 5870 /* initialize instructions with appropriate nops: */
800eeca4
JW
5871 for (i = 0; i < 3; ++i)
5872 insn[i] = nop[ia64_templ_desc[template].exec_unit[i]];
5873
5874 f = frag_more (16);
5875
542d6675 5876 /* now fill in slots with as many insns as possible: */
800eeca4
JW
5877 curr = first;
5878 idesc = md.slot[curr].idesc;
5879 end_of_insn_group = 0;
5880 for (i = 0; i < 3 && md.num_slots_in_use > 0; ++i)
5881 {
e0c9811a
JW
5882 /* Set the slot number for prologue/body records now as those
5883 refer to the current point, not the point after the
542d6675 5884 instruction has been issued: */
10850f29
JW
5885 /* Don't try to delete prologue/body records here, as that will cause
5886 them to also be deleted from the master list of unwind records. */
e0c9811a 5887 for (ptr = md.slot[curr].unwind_record; ptr; ptr = ptr->next)
10850f29
JW
5888 if (ptr->r.type == prologue || ptr->r.type == prologue_gr
5889 || ptr->r.type == body)
f5a30c2e
JW
5890 {
5891 ptr->slot_number = (unsigned long) f + i;
5892 ptr->slot_frag = frag_now;
5893 }
e0c9811a 5894
800eeca4
JW
5895 if (idesc->flags & IA64_OPCODE_SLOT2)
5896 {
5897 if (manual_bundling && i != 2)
5898 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
5899 "`%s' must be last in bundle", idesc->name);
5900 else
5901 i = 2;
5902 }
5903 if (idesc->flags & IA64_OPCODE_LAST)
5904 {
2434f565
JW
5905 int required_slot;
5906 unsigned int required_template;
800eeca4
JW
5907
5908 /* If we need a stop bit after an M slot, our only choice is
5909 template 5 (M;;MI). If we need a stop bit after a B
5910 slot, our only choice is to place it at the end of the
5911 bundle, because the only available templates are MIB,
5912 MBB, BBB, MMB, and MFB. We don't handle anything other
5913 than M and B slots because these are the only kind of
5914 instructions that can have the IA64_OPCODE_LAST bit set. */
5915 required_template = template;
5916 switch (idesc->type)
5917 {
5918 case IA64_TYPE_M:
5919 required_slot = 0;
5920 required_template = 5;
5921 break;
5922
5923 case IA64_TYPE_B:
5924 required_slot = 2;
5925 break;
5926
5927 default:
5928 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
5929 "Internal error: don't know how to force %s to end"
5930 "of instruction group", idesc->name);
5931 required_slot = i;
5932 break;
5933 }
5934 if (manual_bundling && i != required_slot)
5935 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
5936 "`%s' must be last in instruction group",
5937 idesc->name);
5938 if (required_slot < i)
5939 /* Can't fit this instruction. */
5940 break;
5941
5942 i = required_slot;
5943 if (required_template != template)
5944 {
5945 /* If we switch the template, we need to reset the NOPs
5946 after slot i. The slot-types of the instructions ahead
5947 of i never change, so we don't need to worry about
5948 changing NOPs in front of this slot. */
5949 for (j = i; j < 3; ++j)
5950 insn[j] = nop[ia64_templ_desc[required_template].exec_unit[j]];
5951 }
5952 template = required_template;
5953 }
5954 if (curr != first && md.slot[curr].label_fixups)
5955 {
5956 if (manual_bundling_on)
5957 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
5958 "Label must be first in a bundle");
5959 /* This insn must go into the first slot of a bundle. */
5960 break;
5961 }
5962
5963 manual_bundling_on = md.slot[curr].manual_bundling_on;
5964 manual_bundling_off = md.slot[curr].manual_bundling_off;
5965
5966 if (manual_bundling_on)
5967 {
5968 if (curr == first)
5969 manual_bundling = 1;
5970 else
5971 break; /* need to start a new bundle */
5972 }
5973
5974 if (end_of_insn_group && md.num_slots_in_use >= 1)
5975 {
5976 /* We need an instruction group boundary in the middle of a
5977 bundle. See if we can switch to an other template with
5978 an appropriate boundary. */
5979
5980 orig_template = template;
5981 if (i == 1 && (user_template == 4
5982 || (user_template < 0
5983 && (ia64_templ_desc[template].exec_unit[0]
5984 == IA64_UNIT_M))))
5985 {
5986 template = 5;
5987 end_of_insn_group = 0;
5988 }
5989 else if (i == 2 && (user_template == 0
5990 || (user_template < 0
5991 && (ia64_templ_desc[template].exec_unit[1]
5992 == IA64_UNIT_I)))
5993 /* This test makes sure we don't switch the template if
5994 the next instruction is one that needs to be first in
5995 an instruction group. Since all those instructions are
5996 in the M group, there is no way such an instruction can
5997 fit in this bundle even if we switch the template. The
5998 reason we have to check for this is that otherwise we
5999 may end up generating "MI;;I M.." which has the deadly
6000 effect that the second M instruction is no longer the
6001 first in the bundle! --davidm 99/12/16 */
6002 && (idesc->flags & IA64_OPCODE_FIRST) == 0)
6003 {
6004 template = 1;
6005 end_of_insn_group = 0;
6006 }
6007 else if (curr != first)
6008 /* can't fit this insn */
6009 break;
6010
6011 if (template != orig_template)
6012 /* if we switch the template, we need to reset the NOPs
6013 after slot i. The slot-types of the instructions ahead
6014 of i never change, so we don't need to worry about
6015 changing NOPs in front of this slot. */
6016 for (j = i; j < 3; ++j)
6017 insn[j] = nop[ia64_templ_desc[template].exec_unit[j]];
6018 }
6019 required_unit = ia64_templ_desc[template].exec_unit[i];
6020
542d6675 6021 /* resolve dynamic opcodes such as "break" and "nop": */
800eeca4
JW
6022 if (idesc->type == IA64_TYPE_DYN)
6023 {
6024 if ((strcmp (idesc->name, "nop") == 0)
6025 || (strcmp (idesc->name, "break") == 0))
6026 insn_unit = required_unit;
6027 else if (strcmp (idesc->name, "chk.s") == 0)
6028 {
6029 insn_unit = IA64_UNIT_M;
6030 if (required_unit == IA64_UNIT_I)
6031 insn_unit = IA64_UNIT_I;
6032 }
6033 else
6034 as_fatal ("emit_one_bundle: unexpected dynamic op");
6035
6036 sprintf (mnemonic, "%s.%c", idesc->name, "?imbf??"[insn_unit]);
3d56ab85 6037 ia64_free_opcode (idesc);
800eeca4
JW
6038 md.slot[curr].idesc = idesc = ia64_find_opcode (mnemonic);
6039#if 0
6040 know (!idesc->next); /* no resolved dynamic ops have collisions */
6041#endif
6042 }
6043 else
6044 {
6045 insn_type = idesc->type;
6046 insn_unit = IA64_UNIT_NIL;
6047 switch (insn_type)
6048 {
6049 case IA64_TYPE_A:
6050 if (required_unit == IA64_UNIT_I || required_unit == IA64_UNIT_M)
6051 insn_unit = required_unit;
6052 break;
542d6675 6053 case IA64_TYPE_X: insn_unit = IA64_UNIT_L; break;
800eeca4
JW
6054 case IA64_TYPE_I: insn_unit = IA64_UNIT_I; break;
6055 case IA64_TYPE_M: insn_unit = IA64_UNIT_M; break;
6056 case IA64_TYPE_B: insn_unit = IA64_UNIT_B; break;
6057 case IA64_TYPE_F: insn_unit = IA64_UNIT_F; break;
6058 default: break;
6059 }
6060 }
6061
6062 if (insn_unit != required_unit)
6063 {
6064 if (required_unit == IA64_UNIT_L
542d6675 6065 && insn_unit == IA64_UNIT_I
800eeca4
JW
6066 && !(idesc->flags & IA64_OPCODE_X_IN_MLX))
6067 {
6068 /* we got ourselves an MLX template but the current
197865e8 6069 instruction isn't an X-unit, or an I-unit instruction
800eeca4
JW
6070 that can go into the X slot of an MLX template. Duh. */
6071 if (md.num_slots_in_use >= NUM_SLOTS)
6072 {
6073 as_bad_where (md.slot[curr].src_file,
6074 md.slot[curr].src_line,
6075 "`%s' can't go in X slot of "
6076 "MLX template", idesc->name);
542d6675 6077 /* drop this insn so we don't livelock: */
800eeca4
JW
6078 --md.num_slots_in_use;
6079 }
6080 break;
6081 }
6082 continue; /* try next slot */
6083 }
6084
800eeca4
JW
6085 {
6086 bfd_vma addr;
6087
f1bcba5b 6088 addr = frag_now->fr_address + frag_now_fix () - 16 + i;
800eeca4
JW
6089 dwarf2_gen_line_info (addr, &md.slot[curr].debug_line);
6090 }
6091
88be23ec
BS
6092 if (errata_nop_necessary_p (md.slot + curr, insn_unit))
6093 as_warn (_("Additional NOP may be necessary to workaround Itanium processor A/B step errata"));
6094
800eeca4
JW
6095 build_insn (md.slot + curr, insn + i);
6096
10850f29
JW
6097 /* Set slot counts for non prologue/body unwind records. */
6098 for (ptr = md.slot[curr].unwind_record; ptr; ptr = ptr->next)
6099 if (ptr->r.type != prologue && ptr->r.type != prologue_gr
6100 && ptr->r.type != body)
f5a30c2e
JW
6101 {
6102 ptr->slot_number = (unsigned long) f + i;
6103 ptr->slot_frag = frag_now;
6104 }
10850f29 6105 md.slot[curr].unwind_record = NULL;
10850f29 6106
800eeca4
JW
6107 if (required_unit == IA64_UNIT_L)
6108 {
6109 know (i == 1);
6110 /* skip one slot for long/X-unit instructions */
6111 ++i;
6112 }
6113 --md.num_slots_in_use;
6114
542d6675 6115 /* now is a good time to fix up the labels for this insn: */
800eeca4
JW
6116 for (lfix = md.slot[curr].label_fixups; lfix; lfix = lfix->next)
6117 {
6118 S_SET_VALUE (lfix->sym, frag_now_fix () - 16);
6119 symbol_set_frag (lfix->sym, frag_now);
6120 }
f1bcba5b
JW
6121 /* and fix up the tags also. */
6122 for (lfix = md.slot[curr].tag_fixups; lfix; lfix = lfix->next)
6123 {
6124 S_SET_VALUE (lfix->sym, frag_now_fix () - 16 + i);
6125 symbol_set_frag (lfix->sym, frag_now);
6126 }
800eeca4
JW
6127
6128 for (j = 0; j < md.slot[curr].num_fixups; ++j)
6129 {
6130 ifix = md.slot[curr].fixup + j;
5a080f89 6131 fix = fix_new_exp (frag_now, frag_now_fix () - 16 + i, 8,
800eeca4
JW
6132 &ifix->expr, ifix->is_pcrel, ifix->code);
6133 fix->tc_fix_data.opnd = ifix->opnd;
6134 fix->fx_plt = (fix->fx_r_type == BFD_RELOC_IA64_PLTOFF22);
6135 fix->fx_file = md.slot[curr].src_file;
6136 fix->fx_line = md.slot[curr].src_line;
6137 }
6138
6139 end_of_insn_group = md.slot[curr].end_of_insn_group;
6140
88be23ec
BS
6141 if (end_of_insn_group)
6142 {
6143 md.group_idx = (md.group_idx + 1) % 3;
6144 memset (md.last_groups + md.group_idx, 0, sizeof md.last_groups[0]);
6145 }
6146
542d6675 6147 /* clear slot: */
800eeca4
JW
6148 ia64_free_opcode (md.slot[curr].idesc);
6149 memset (md.slot + curr, 0, sizeof (md.slot[curr]));
6150 md.slot[curr].user_template = -1;
6151
6152 if (manual_bundling_off)
6153 {
6154 manual_bundling = 0;
6155 break;
6156 }
6157 curr = (curr + 1) % NUM_SLOTS;
6158 idesc = md.slot[curr].idesc;
6159 }
6160 if (manual_bundling)
6161 {
6162 if (md.num_slots_in_use > 0)
6163 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
6164 "`%s' does not fit into %s template",
6165 idesc->name, ia64_templ_desc[template].name);
6166 else
6167 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
6168 "Missing '}' at end of file");
6169 }
6170 know (md.num_slots_in_use < NUM_SLOTS);
6171
6172 t0 = end_of_insn_group | (template << 1) | (insn[0] << 5) | (insn[1] << 46);
6173 t1 = ((insn[1] >> 18) & 0x7fffff) | (insn[2] << 23);
6174
44f5c83a
JW
6175 number_to_chars_littleendian (f + 0, t0, 8);
6176 number_to_chars_littleendian (f + 8, t1, 8);
f5a30c2e
JW
6177
6178 unwind.next_slot_number = (unsigned long) f + 16;
6179 unwind.next_slot_frag = frag_now;
800eeca4
JW
6180}
6181
6182int
6183md_parse_option (c, arg)
6184 int c;
6185 char *arg;
6186{
7463c317 6187
800eeca4
JW
6188 switch (c)
6189 {
c43c2cc5 6190 /* Switches from the Intel assembler. */
44f5c83a 6191 case 'm':
800eeca4
JW
6192 if (strcmp (arg, "ilp64") == 0
6193 || strcmp (arg, "lp64") == 0
6194 || strcmp (arg, "p64") == 0)
6195 {
6196 md.flags |= EF_IA_64_ABI64;
6197 }
6198 else if (strcmp (arg, "ilp32") == 0)
6199 {
6200 md.flags &= ~EF_IA_64_ABI64;
6201 }
6202 else if (strcmp (arg, "le") == 0)
6203 {
6204 md.flags &= ~EF_IA_64_BE;
6205 }
6206 else if (strcmp (arg, "be") == 0)
6207 {
6208 md.flags |= EF_IA_64_BE;
6209 }
6210 else
6211 return 0;
6212 break;
6213
6214 case 'N':
6215 if (strcmp (arg, "so") == 0)
6216 {
542d6675 6217 /* Suppress signon message. */
800eeca4
JW
6218 }
6219 else if (strcmp (arg, "pi") == 0)
6220 {
6221 /* Reject privileged instructions. FIXME */
6222 }
6223 else if (strcmp (arg, "us") == 0)
6224 {
6225 /* Allow union of signed and unsigned range. FIXME */
6226 }
6227 else if (strcmp (arg, "close_fcalls") == 0)
6228 {
6229 /* Do not resolve global function calls. */
6230 }
6231 else
6232 return 0;
6233 break;
6234
6235 case 'C':
6236 /* temp[="prefix"] Insert temporary labels into the object file
6237 symbol table prefixed by "prefix".
6238 Default prefix is ":temp:".
6239 */
6240 break;
6241
6242 case 'a':
800eeca4
JW
6243 /* indirect=<tgt> Assume unannotated indirect branches behavior
6244 according to <tgt> --
6245 exit: branch out from the current context (default)
6246 labels: all labels in context may be branch targets
6247 */
85b40035
L
6248 if (strncmp (arg, "indirect=", 9) != 0)
6249 return 0;
800eeca4
JW
6250 break;
6251
6252 case 'x':
6253 /* -X conflicts with an ignored option, use -x instead */
6254 md.detect_dv = 1;
6255 if (!arg || strcmp (arg, "explicit") == 0)
542d6675
KH
6256 {
6257 /* set default mode to explicit */
6258 md.default_explicit_mode = 1;
6259 break;
6260 }
800eeca4 6261 else if (strcmp (arg, "auto") == 0)
542d6675
KH
6262 {
6263 md.default_explicit_mode = 0;
6264 }
800eeca4 6265 else if (strcmp (arg, "debug") == 0)
542d6675
KH
6266 {
6267 md.debug_dv = 1;
6268 }
800eeca4 6269 else if (strcmp (arg, "debugx") == 0)
542d6675
KH
6270 {
6271 md.default_explicit_mode = 1;
6272 md.debug_dv = 1;
6273 }
800eeca4 6274 else
542d6675
KH
6275 {
6276 as_bad (_("Unrecognized option '-x%s'"), arg);
6277 }
800eeca4
JW
6278 break;
6279
6280 case 'S':
6281 /* nops Print nops statistics. */
6282 break;
6283
c43c2cc5
JW
6284 /* GNU specific switches for gcc. */
6285 case OPTION_MCONSTANT_GP:
6286 md.flags |= EF_IA_64_CONS_GP;
6287 break;
6288
6289 case OPTION_MAUTO_PIC:
6290 md.flags |= EF_IA_64_NOFUNCDESC_CONS_GP;
6291 break;
6292
800eeca4
JW
6293 default:
6294 return 0;
6295 }
6296
6297 return 1;
6298}
6299
6300void
6301md_show_usage (stream)
6302 FILE *stream;
6303{
542d6675 6304 fputs (_("\
800eeca4 6305IA-64 options:\n\
44f5c83a
JW
6306 -milp32|-milp64|-mlp64|-mp64 select data model (default -mlp64)\n\
6307 -mle | -mbe select little- or big-endian byte order (default -mle)\n\
800eeca4
JW
6308 -x | -xexplicit turn on dependency violation checking (default)\n\
6309 -xauto automagically remove dependency violations\n\
6310 -xdebug debug dependency violation checker\n"),
6311 stream);
6312}
6313
acebd4ce
AS
6314void
6315ia64_after_parse_args ()
6316{
6317 if (debug_type == DEBUG_STABS)
6318 as_fatal (_("--gstabs is not supported for ia64"));
6319}
6320
44576e1f
RH
6321/* Return true if TYPE fits in TEMPL at SLOT. */
6322
6323static int
800eeca4
JW
6324match (int templ, int type, int slot)
6325{
6326 enum ia64_unit unit;
6327 int result;
6328
6329 unit = ia64_templ_desc[templ].exec_unit[slot];
6330 switch (type)
6331 {
6332 case IA64_TYPE_DYN: result = 1; break; /* for nop and break */
6333 case IA64_TYPE_A:
6334 result = (unit == IA64_UNIT_I || unit == IA64_UNIT_M);
6335 break;
6336 case IA64_TYPE_X: result = (unit == IA64_UNIT_L); break;
6337 case IA64_TYPE_I: result = (unit == IA64_UNIT_I); break;
6338 case IA64_TYPE_M: result = (unit == IA64_UNIT_M); break;
6339 case IA64_TYPE_B: result = (unit == IA64_UNIT_B); break;
6340 case IA64_TYPE_F: result = (unit == IA64_UNIT_F); break;
6341 default: result = 0; break;
6342 }
6343 return result;
6344}
6345
44576e1f
RH
6346/* Add a bit of extra goodness if a nop of type F or B would fit
6347 in TEMPL at SLOT. */
6348
6349static inline int
6350extra_goodness (int templ, int slot)
6351{
ebeeafe6 6352 if (slot == 1 && match (templ, IA64_TYPE_F, slot))
44576e1f 6353 return 2;
ebeeafe6 6354 if (slot == 2 && match (templ, IA64_TYPE_B, slot))
44576e1f
RH
6355 return 1;
6356 return 0;
6357}
6358
800eeca4
JW
6359/* This function is called once, at assembler startup time. It sets
6360 up all the tables, etc. that the MD part of the assembler will need
6361 that can be determined before arguments are parsed. */
6362void
6363md_begin ()
6364{
44f5c83a 6365 int i, j, k, t, total, ar_base, cr_base, goodness, best, regnum, ok;
800eeca4
JW
6366 const char *err;
6367 char name[8];
6368
6369 md.auto_align = 1;
6370 md.explicit_mode = md.default_explicit_mode;
6371
6372 bfd_set_section_alignment (stdoutput, text_section, 4);
6373
44f5c83a 6374 target_big_endian = TARGET_BYTES_BIG_ENDIAN;
800eeca4 6375 pseudo_func[FUNC_FPTR_RELATIVE].u.sym =
542d6675
KH
6376 symbol_new (".<fptr>", undefined_section, FUNC_FPTR_RELATIVE,
6377 &zero_address_frag);
800eeca4
JW
6378
6379 pseudo_func[FUNC_GP_RELATIVE].u.sym =
542d6675
KH
6380 symbol_new (".<gprel>", undefined_section, FUNC_GP_RELATIVE,
6381 &zero_address_frag);
800eeca4
JW
6382
6383 pseudo_func[FUNC_LT_RELATIVE].u.sym =
542d6675
KH
6384 symbol_new (".<ltoff>", undefined_section, FUNC_LT_RELATIVE,
6385 &zero_address_frag);
800eeca4 6386
c67e42c9 6387 pseudo_func[FUNC_PC_RELATIVE].u.sym =
542d6675
KH
6388 symbol_new (".<pcrel>", undefined_section, FUNC_PC_RELATIVE,
6389 &zero_address_frag);
c67e42c9 6390
800eeca4 6391 pseudo_func[FUNC_PLT_RELATIVE].u.sym =
542d6675
KH
6392 symbol_new (".<pltoff>", undefined_section, FUNC_PLT_RELATIVE,
6393 &zero_address_frag);
800eeca4
JW
6394
6395 pseudo_func[FUNC_SEC_RELATIVE].u.sym =
542d6675
KH
6396 symbol_new (".<secrel>", undefined_section, FUNC_SEC_RELATIVE,
6397 &zero_address_frag);
800eeca4
JW
6398
6399 pseudo_func[FUNC_SEG_RELATIVE].u.sym =
542d6675
KH
6400 symbol_new (".<segrel>", undefined_section, FUNC_SEG_RELATIVE,
6401 &zero_address_frag);
800eeca4
JW
6402
6403 pseudo_func[FUNC_LTV_RELATIVE].u.sym =
542d6675
KH
6404 symbol_new (".<ltv>", undefined_section, FUNC_LTV_RELATIVE,
6405 &zero_address_frag);
800eeca4
JW
6406
6407 pseudo_func[FUNC_LT_FPTR_RELATIVE].u.sym =
542d6675
KH
6408 symbol_new (".<ltoff.fptr>", undefined_section, FUNC_LT_FPTR_RELATIVE,
6409 &zero_address_frag);
800eeca4 6410
3969b680
RH
6411 pseudo_func[FUNC_IPLT_RELOC].u.sym =
6412 symbol_new (".<iplt>", undefined_section, FUNC_IPLT_RELOC,
6413 &zero_address_frag);
6414
197865e8 6415 /* Compute the table of best templates. We compute goodness as a
44576e1f
RH
6416 base 4 value, in which each match counts for 3, each F counts
6417 for 2, each B counts for 1. This should maximize the number of
6418 F and B nops in the chosen bundles, which is good because these
6419 pipelines are least likely to be overcommitted. */
800eeca4
JW
6420 for (i = 0; i < IA64_NUM_TYPES; ++i)
6421 for (j = 0; j < IA64_NUM_TYPES; ++j)
6422 for (k = 0; k < IA64_NUM_TYPES; ++k)
6423 {
6424 best = 0;
6425 for (t = 0; t < NELEMS (ia64_templ_desc); ++t)
6426 {
6427 goodness = 0;
6428 if (match (t, i, 0))
6429 {
6430 if (match (t, j, 1))
6431 {
6432 if (match (t, k, 2))
44576e1f 6433 goodness = 3 + 3 + 3;
800eeca4 6434 else
44576e1f 6435 goodness = 3 + 3 + extra_goodness (t, 2);
800eeca4
JW
6436 }
6437 else if (match (t, j, 2))
44576e1f 6438 goodness = 3 + 3 + extra_goodness (t, 1);
800eeca4 6439 else
44576e1f
RH
6440 {
6441 goodness = 3;
6442 goodness += extra_goodness (t, 1);
6443 goodness += extra_goodness (t, 2);
6444 }
800eeca4
JW
6445 }
6446 else if (match (t, i, 1))
6447 {
6448 if (match (t, j, 2))
44576e1f 6449 goodness = 3 + 3;
800eeca4 6450 else
44576e1f 6451 goodness = 3 + extra_goodness (t, 2);
800eeca4
JW
6452 }
6453 else if (match (t, i, 2))
44576e1f 6454 goodness = 3 + extra_goodness (t, 1);
800eeca4
JW
6455
6456 if (goodness > best)
6457 {
6458 best = goodness;
6459 best_template[i][j][k] = t;
6460 }
6461 }
6462 }
6463
6464 for (i = 0; i < NUM_SLOTS; ++i)
6465 md.slot[i].user_template = -1;
6466
6467 md.pseudo_hash = hash_new ();
6468 for (i = 0; i < NELEMS (pseudo_opcode); ++i)
6469 {
6470 err = hash_insert (md.pseudo_hash, pseudo_opcode[i].name,
6471 (void *) (pseudo_opcode + i));
6472 if (err)
6473 as_fatal ("ia64.md_begin: can't hash `%s': %s",
6474 pseudo_opcode[i].name, err);
6475 }
6476
6477 md.reg_hash = hash_new ();
6478 md.dynreg_hash = hash_new ();
6479 md.const_hash = hash_new ();
6480 md.entry_hash = hash_new ();
6481
542d6675 6482 /* general registers: */
800eeca4
JW
6483
6484 total = 128;
6485 for (i = 0; i < total; ++i)
6486 {
6487 sprintf (name, "r%d", i - REG_GR);
6488 md.regsym[i] = declare_register (name, i);
6489 }
6490
542d6675 6491 /* floating point registers: */
800eeca4
JW
6492 total += 128;
6493 for (; i < total; ++i)
6494 {
6495 sprintf (name, "f%d", i - REG_FR);
6496 md.regsym[i] = declare_register (name, i);
6497 }
6498
542d6675 6499 /* application registers: */
800eeca4
JW
6500 total += 128;
6501 ar_base = i;
6502 for (; i < total; ++i)
6503 {
6504 sprintf (name, "ar%d", i - REG_AR);
6505 md.regsym[i] = declare_register (name, i);
6506 }
6507
542d6675 6508 /* control registers: */
800eeca4
JW
6509 total += 128;
6510 cr_base = i;
6511 for (; i < total; ++i)
6512 {
6513 sprintf (name, "cr%d", i - REG_CR);
6514 md.regsym[i] = declare_register (name, i);
6515 }
6516
542d6675 6517 /* predicate registers: */
800eeca4
JW
6518 total += 64;
6519 for (; i < total; ++i)
6520 {
6521 sprintf (name, "p%d", i - REG_P);
6522 md.regsym[i] = declare_register (name, i);
6523 }
6524
542d6675 6525 /* branch registers: */
800eeca4
JW
6526 total += 8;
6527 for (; i < total; ++i)
6528 {
6529 sprintf (name, "b%d", i - REG_BR);
6530 md.regsym[i] = declare_register (name, i);
6531 }
6532
6533 md.regsym[REG_IP] = declare_register ("ip", REG_IP);
6534 md.regsym[REG_CFM] = declare_register ("cfm", REG_CFM);
6535 md.regsym[REG_PR] = declare_register ("pr", REG_PR);
6536 md.regsym[REG_PR_ROT] = declare_register ("pr.rot", REG_PR_ROT);
6537 md.regsym[REG_PSR] = declare_register ("psr", REG_PSR);
6538 md.regsym[REG_PSR_L] = declare_register ("psr.l", REG_PSR_L);
6539 md.regsym[REG_PSR_UM] = declare_register ("psr.um", REG_PSR_UM);
6540
6541 for (i = 0; i < NELEMS (indirect_reg); ++i)
6542 {
6543 regnum = indirect_reg[i].regnum;
6544 md.regsym[regnum] = declare_register (indirect_reg[i].name, regnum);
6545 }
6546
542d6675 6547 /* define synonyms for application registers: */
800eeca4
JW
6548 for (i = REG_AR; i < REG_AR + NELEMS (ar); ++i)
6549 md.regsym[i] = declare_register (ar[i - REG_AR].name,
6550 REG_AR + ar[i - REG_AR].regnum);
6551
542d6675 6552 /* define synonyms for control registers: */
800eeca4
JW
6553 for (i = REG_CR; i < REG_CR + NELEMS (cr); ++i)
6554 md.regsym[i] = declare_register (cr[i - REG_CR].name,
6555 REG_CR + cr[i - REG_CR].regnum);
6556
6557 declare_register ("gp", REG_GR + 1);
6558 declare_register ("sp", REG_GR + 12);
6559 declare_register ("rp", REG_BR + 0);
6560
542d6675 6561 /* pseudo-registers used to specify unwind info: */
e0c9811a
JW
6562 declare_register ("psp", REG_PSP);
6563
800eeca4
JW
6564 declare_register_set ("ret", 4, REG_GR + 8);
6565 declare_register_set ("farg", 8, REG_FR + 8);
6566 declare_register_set ("fret", 8, REG_FR + 8);
6567
6568 for (i = 0; i < NELEMS (const_bits); ++i)
6569 {
6570 err = hash_insert (md.const_hash, const_bits[i].name,
6571 (PTR) (const_bits + i));
6572 if (err)
6573 as_fatal ("Inserting \"%s\" into constant hash table failed: %s",
6574 name, err);
6575 }
6576
44f5c83a
JW
6577 /* Set the architecture and machine depending on defaults and command line
6578 options. */
6579 if (md.flags & EF_IA_64_ABI64)
6580 ok = bfd_set_arch_mach (stdoutput, bfd_arch_ia64, bfd_mach_ia64_elf64);
6581 else
6582 ok = bfd_set_arch_mach (stdoutput, bfd_arch_ia64, bfd_mach_ia64_elf32);
6583
6584 if (! ok)
6585 as_warn (_("Could not set architecture and machine"));
800eeca4 6586
557debba
JW
6587 /* Set the pointer size and pointer shift size depending on md.flags */
6588
6589 if (md.flags & EF_IA_64_ABI64)
6590 {
6591 md.pointer_size = 8; /* pointers are 8 bytes */
6592 md.pointer_size_shift = 3; /* alignment is 8 bytes = 2^2 */
6593 }
6594 else
6595 {
6596 md.pointer_size = 4; /* pointers are 4 bytes */
6597 md.pointer_size_shift = 2; /* alignment is 4 bytes = 2^2 */
6598 }
6599
800eeca4
JW
6600 md.mem_offset.hint = 0;
6601 md.path = 0;
6602 md.maxpaths = 0;
6603 md.entry_labels = NULL;
6604}
6605
44f5c83a
JW
6606/* Set the elf type to 64 bit ABI by default. Cannot do this in md_begin
6607 because that is called after md_parse_option which is where we do the
6608 dynamic changing of md.flags based on -mlp64 or -milp32. Also, set the
6609 default endianness. */
6610
6611void
6612ia64_init (argc, argv)
2434f565
JW
6613 int argc ATTRIBUTE_UNUSED;
6614 char **argv ATTRIBUTE_UNUSED;
44f5c83a
JW
6615{
6616 md.flags = EF_IA_64_ABI64;
6617 if (TARGET_BYTES_BIG_ENDIAN)
6618 md.flags |= EF_IA_64_BE;
6619}
6620
6621/* Return a string for the target object file format. */
6622
6623const char *
6624ia64_target_format ()
6625{
6626 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
6627 {
72a76794
JW
6628 if (md.flags & EF_IA_64_BE)
6629 {
6630 if (md.flags & EF_IA_64_ABI64)
7463c317
TW
6631#ifdef TE_AIX50
6632 return "elf64-ia64-aix-big";
6633#else
72a76794 6634 return "elf64-ia64-big";
7463c317 6635#endif
72a76794 6636 else
7463c317
TW
6637#ifdef TE_AIX50
6638 return "elf32-ia64-aix-big";
6639#else
72a76794 6640 return "elf32-ia64-big";
7463c317 6641#endif
72a76794 6642 }
44f5c83a 6643 else
72a76794
JW
6644 {
6645 if (md.flags & EF_IA_64_ABI64)
7463c317
TW
6646#ifdef TE_AIX50
6647 return "elf64-ia64-aix-little";
6648#else
72a76794 6649 return "elf64-ia64-little";
7463c317 6650#endif
72a76794 6651 else
7463c317
TW
6652#ifdef TE_AIX50
6653 return "elf32-ia64-aix-little";
6654#else
72a76794 6655 return "elf32-ia64-little";
7463c317 6656#endif
72a76794 6657 }
44f5c83a
JW
6658 }
6659 else
6660 return "unknown-format";
6661}
6662
800eeca4
JW
6663void
6664ia64_end_of_source ()
6665{
542d6675 6666 /* terminate insn group upon reaching end of file: */
800eeca4
JW
6667 insn_group_break (1, 0, 0);
6668
542d6675 6669 /* emits slots we haven't written yet: */
800eeca4
JW
6670 ia64_flush_insns ();
6671
6672 bfd_set_private_flags (stdoutput, md.flags);
6673
800eeca4
JW
6674 md.mem_offset.hint = 0;
6675}
6676
6677void
6678ia64_start_line ()
6679{
f1bcba5b
JW
6680 if (md.qp.X_op == O_register)
6681 as_bad ("qualifying predicate not followed by instruction");
800eeca4
JW
6682 md.qp.X_op = O_absent;
6683
6684 if (ignore_input ())
6685 return;
6686
6687 if (input_line_pointer[0] == ';' && input_line_pointer[-1] == ';')
6688 {
6689 if (md.detect_dv && !md.explicit_mode)
542d6675 6690 as_warn (_("Explicit stops are ignored in auto mode"));
800eeca4 6691 else
542d6675 6692 insn_group_break (1, 0, 0);
800eeca4
JW
6693 }
6694}
6695
f1bcba5b
JW
6696/* This is a hook for ia64_frob_label, so that it can distinguish tags from
6697 labels. */
6698static int defining_tag = 0;
6699
800eeca4
JW
6700int
6701ia64_unrecognized_line (ch)
6702 int ch;
6703{
6704 switch (ch)
6705 {
6706 case '(':
6707 expression (&md.qp);
6708 if (*input_line_pointer++ != ')')
6709 {
6710 as_bad ("Expected ')'");
6711 return 0;
6712 }
6713 if (md.qp.X_op != O_register)
6714 {
6715 as_bad ("Qualifying predicate expected");
6716 return 0;
6717 }
6718 if (md.qp.X_add_number < REG_P || md.qp.X_add_number >= REG_P + 64)
6719 {
6720 as_bad ("Predicate register expected");
6721 return 0;
6722 }
6723 return 1;
6724
6725 case '{':
6726 if (md.manual_bundling)
6727 as_warn ("Found '{' when manual bundling is already turned on");
6728 else
6729 CURR_SLOT.manual_bundling_on = 1;
6730 md.manual_bundling = 1;
6731
542d6675
KH
6732 /* Bundling is only acceptable in explicit mode
6733 or when in default automatic mode. */
800eeca4 6734 if (md.detect_dv && !md.explicit_mode)
542d6675
KH
6735 {
6736 if (!md.mode_explicitly_set
6737 && !md.default_explicit_mode)
6738 dot_dv_mode ('E');
6739 else
6740 as_warn (_("Found '{' after explicit switch to automatic mode"));
6741 }
800eeca4
JW
6742 return 1;
6743
6744 case '}':
6745 if (!md.manual_bundling)
6746 as_warn ("Found '}' when manual bundling is off");
6747 else
6748 PREV_SLOT.manual_bundling_off = 1;
6749 md.manual_bundling = 0;
6750
6751 /* switch back to automatic mode, if applicable */
197865e8 6752 if (md.detect_dv
542d6675
KH
6753 && md.explicit_mode
6754 && !md.mode_explicitly_set
6755 && !md.default_explicit_mode)
6756 dot_dv_mode ('A');
800eeca4
JW
6757
6758 /* Allow '{' to follow on the same line. We also allow ";;", but that
6759 happens automatically because ';' is an end of line marker. */
6760 SKIP_WHITESPACE ();
6761 if (input_line_pointer[0] == '{')
6762 {
6763 input_line_pointer++;
6764 return ia64_unrecognized_line ('{');
6765 }
6766
6767 demand_empty_rest_of_line ();
6768 return 1;
6769
f1bcba5b
JW
6770 case '[':
6771 {
6772 char *s;
6773 char c;
6774 symbolS *tag;
4d5a53ff 6775 int temp;
f1bcba5b
JW
6776
6777 if (md.qp.X_op == O_register)
6778 {
6779 as_bad ("Tag must come before qualifying predicate.");
6780 return 0;
6781 }
4d5a53ff
JW
6782
6783 /* This implements just enough of read_a_source_file in read.c to
6784 recognize labels. */
6785 if (is_name_beginner (*input_line_pointer))
6786 {
6787 s = input_line_pointer;
6788 c = get_symbol_end ();
6789 }
6790 else if (LOCAL_LABELS_FB
3882b010 6791 && ISDIGIT (*input_line_pointer))
4d5a53ff
JW
6792 {
6793 temp = 0;
3882b010 6794 while (ISDIGIT (*input_line_pointer))
4d5a53ff
JW
6795 temp = (temp * 10) + *input_line_pointer++ - '0';
6796 fb_label_instance_inc (temp);
6797 s = fb_label_name (temp, 0);
6798 c = *input_line_pointer;
6799 }
6800 else
6801 {
6802 s = NULL;
6803 c = '\0';
6804 }
f1bcba5b
JW
6805 if (c != ':')
6806 {
6807 /* Put ':' back for error messages' sake. */
6808 *input_line_pointer++ = ':';
6809 as_bad ("Expected ':'");
6810 return 0;
6811 }
4d5a53ff 6812
f1bcba5b
JW
6813 defining_tag = 1;
6814 tag = colon (s);
6815 defining_tag = 0;
6816 /* Put ':' back for error messages' sake. */
6817 *input_line_pointer++ = ':';
6818 if (*input_line_pointer++ != ']')
6819 {
6820 as_bad ("Expected ']'");
6821 return 0;
6822 }
6823 if (! tag)
6824 {
6825 as_bad ("Tag name expected");
6826 return 0;
6827 }
6828 return 1;
6829 }
6830
800eeca4
JW
6831 default:
6832 break;
6833 }
542d6675
KH
6834
6835 /* Not a valid line. */
6836 return 0;
800eeca4
JW
6837}
6838
6839void
6840ia64_frob_label (sym)
6841 struct symbol *sym;
6842{
6843 struct label_fix *fix;
6844
f1bcba5b
JW
6845 /* Tags need special handling since they are not bundle breaks like
6846 labels. */
6847 if (defining_tag)
6848 {
6849 fix = obstack_alloc (&notes, sizeof (*fix));
6850 fix->sym = sym;
6851 fix->next = CURR_SLOT.tag_fixups;
6852 CURR_SLOT.tag_fixups = fix;
6853
6854 return;
6855 }
6856
800eeca4
JW
6857 if (bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE)
6858 {
6859 md.last_text_seg = now_seg;
6860 fix = obstack_alloc (&notes, sizeof (*fix));
6861 fix->sym = sym;
6862 fix->next = CURR_SLOT.label_fixups;
6863 CURR_SLOT.label_fixups = fix;
6864
542d6675 6865 /* Keep track of how many code entry points we've seen. */
800eeca4 6866 if (md.path == md.maxpaths)
542d6675
KH
6867 {
6868 md.maxpaths += 20;
6869 md.entry_labels = (const char **)
6870 xrealloc ((void *) md.entry_labels,
6871 md.maxpaths * sizeof (char *));
6872 }
800eeca4
JW
6873 md.entry_labels[md.path++] = S_GET_NAME (sym);
6874 }
6875}
6876
6877void
6878ia64_flush_pending_output ()
6879{
4d5a53ff
JW
6880 if (!md.keep_pending_output
6881 && bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE)
800eeca4
JW
6882 {
6883 /* ??? This causes many unnecessary stop bits to be emitted.
6884 Unfortunately, it isn't clear if it is safe to remove this. */
6885 insn_group_break (1, 0, 0);
6886 ia64_flush_insns ();
6887 }
6888}
6889
6890/* Do ia64-specific expression optimization. All that's done here is
6891 to transform index expressions that are either due to the indexing
6892 of rotating registers or due to the indexing of indirect register
6893 sets. */
6894int
6895ia64_optimize_expr (l, op, r)
6896 expressionS *l;
6897 operatorT op;
6898 expressionS *r;
6899{
6900 unsigned num_regs;
6901
6902 if (op == O_index)
6903 {
6904 if (l->X_op == O_register && r->X_op == O_constant)
6905 {
6906 num_regs = (l->X_add_number >> 16);
6907 if ((unsigned) r->X_add_number >= num_regs)
6908 {
6909 if (!num_regs)
6910 as_bad ("No current frame");
6911 else
6912 as_bad ("Index out of range 0..%u", num_regs - 1);
6913 r->X_add_number = 0;
6914 }
6915 l->X_add_number = (l->X_add_number & 0xffff) + r->X_add_number;
6916 return 1;
6917 }
6918 else if (l->X_op == O_register && r->X_op == O_register)
6919 {
6920 if (l->X_add_number < IND_CPUID || l->X_add_number > IND_RR
6921 || l->X_add_number == IND_MEM)
6922 {
6923 as_bad ("Indirect register set name expected");
6924 l->X_add_number = IND_CPUID;
6925 }
6926 l->X_op = O_index;
6927 l->X_op_symbol = md.regsym[l->X_add_number];
6928 l->X_add_number = r->X_add_number;
6929 return 1;
6930 }
6931 }
6932 return 0;
6933}
6934
6935int
6936ia64_parse_name (name, e)
6937 char *name;
6938 expressionS *e;
6939{
6940 struct const_desc *cdesc;
6941 struct dynreg *dr = 0;
6942 unsigned int regnum;
6943 struct symbol *sym;
6944 char *end;
6945
542d6675 6946 /* first see if NAME is a known register name: */
800eeca4
JW
6947 sym = hash_find (md.reg_hash, name);
6948 if (sym)
6949 {
6950 e->X_op = O_register;
6951 e->X_add_number = S_GET_VALUE (sym);
6952 return 1;
6953 }
6954
6955 cdesc = hash_find (md.const_hash, name);
6956 if (cdesc)
6957 {
6958 e->X_op = O_constant;
6959 e->X_add_number = cdesc->value;
6960 return 1;
6961 }
6962
542d6675 6963 /* check for inN, locN, or outN: */
800eeca4
JW
6964 switch (name[0])
6965 {
6966 case 'i':
3882b010 6967 if (name[1] == 'n' && ISDIGIT (name[2]))
800eeca4
JW
6968 {
6969 dr = &md.in;
6970 name += 2;
6971 }
6972 break;
6973
6974 case 'l':
3882b010 6975 if (name[1] == 'o' && name[2] == 'c' && ISDIGIT (name[3]))
800eeca4
JW
6976 {
6977 dr = &md.loc;
6978 name += 3;
6979 }
6980 break;
6981
6982 case 'o':
3882b010 6983 if (name[1] == 'u' && name[2] == 't' && ISDIGIT (name[3]))
800eeca4
JW
6984 {
6985 dr = &md.out;
6986 name += 3;
6987 }
6988 break;
6989
6990 default:
6991 break;
6992 }
6993
6994 if (dr)
6995 {
542d6675 6996 /* The name is inN, locN, or outN; parse the register number. */
800eeca4
JW
6997 regnum = strtoul (name, &end, 10);
6998 if (end > name && *end == '\0')
6999 {
7000 if ((unsigned) regnum >= dr->num_regs)
7001 {
7002 if (!dr->num_regs)
7003 as_bad ("No current frame");
7004 else
542d6675
KH
7005 as_bad ("Register number out of range 0..%u",
7006 dr->num_regs - 1);
800eeca4
JW
7007 regnum = 0;
7008 }
7009 e->X_op = O_register;
7010 e->X_add_number = dr->base + regnum;
7011 return 1;
7012 }
7013 }
7014
7015 if ((dr = hash_find (md.dynreg_hash, name)))
7016 {
7017 /* We've got ourselves the name of a rotating register set.
542d6675
KH
7018 Store the base register number in the low 16 bits of
7019 X_add_number and the size of the register set in the top 16
7020 bits. */
800eeca4
JW
7021 e->X_op = O_register;
7022 e->X_add_number = dr->base | (dr->num_regs << 16);
7023 return 1;
7024 }
7025 return 0;
7026}
7027
7028/* Remove the '#' suffix that indicates a symbol as opposed to a register. */
7029
7030char *
7031ia64_canonicalize_symbol_name (name)
7032 char *name;
7033{
542d6675
KH
7034 size_t len = strlen (name);
7035 if (len > 1 && name[len - 1] == '#')
7036 name[len - 1] = '\0';
800eeca4
JW
7037 return name;
7038}
7039
3e37788f
JW
7040/* Return true if idesc is a conditional branch instruction. This excludes
7041 the modulo scheduled branches, and br.ia. Mod-sched branches are excluded
7042 because they always read/write resources regardless of the value of the
7043 qualifying predicate. br.ia must always use p0, and hence is always
7044 taken. Thus this function returns true for branches which can fall
7045 through, and which use no resources if they do fall through. */
1deb8127 7046
800eeca4
JW
7047static int
7048is_conditional_branch (idesc)
542d6675 7049 struct ia64_opcode *idesc;
800eeca4 7050{
1deb8127 7051 /* br is a conditional branch. Everything that starts with br. except
3e37788f
JW
7052 br.ia, br.c{loop,top,exit}, and br.w{top,exit} is a conditional branch.
7053 Everything that starts with brl is a conditional branch. */
1deb8127
JW
7054 return (idesc->name[0] == 'b' && idesc->name[1] == 'r'
7055 && (idesc->name[2] == '\0'
3e37788f
JW
7056 || (idesc->name[2] == '.' && idesc->name[3] != 'i'
7057 && idesc->name[3] != 'c' && idesc->name[3] != 'w')
7058 || idesc->name[2] == 'l'
7059 /* br.cond, br.call, br.clr */
7060 || (idesc->name[2] == '.' && idesc->name[3] == 'c'
7061 && (idesc->name[4] == 'a' || idesc->name[4] == 'o'
7062 || (idesc->name[4] == 'l' && idesc->name[5] == 'r')))));
800eeca4
JW
7063}
7064
7065/* Return whether the given opcode is a taken branch. If there's any doubt,
542d6675
KH
7066 returns zero. */
7067
800eeca4
JW
7068static int
7069is_taken_branch (idesc)
542d6675 7070 struct ia64_opcode *idesc;
800eeca4
JW
7071{
7072 return ((is_conditional_branch (idesc) && CURR_SLOT.qp_regno == 0)
542d6675 7073 || strncmp (idesc->name, "br.ia", 5) == 0);
800eeca4
JW
7074}
7075
7076/* Return whether the given opcode is an interruption or rfi. If there's any
542d6675
KH
7077 doubt, returns zero. */
7078
800eeca4
JW
7079static int
7080is_interruption_or_rfi (idesc)
542d6675 7081 struct ia64_opcode *idesc;
800eeca4
JW
7082{
7083 if (strcmp (idesc->name, "rfi") == 0)
7084 return 1;
7085 return 0;
7086}
7087
7088/* Returns the index of the given dependency in the opcode's list of chks, or
7089 -1 if there is no dependency. */
542d6675 7090
800eeca4
JW
7091static int
7092depends_on (depind, idesc)
542d6675
KH
7093 int depind;
7094 struct ia64_opcode *idesc;
800eeca4
JW
7095{
7096 int i;
7097 const struct ia64_opcode_dependency *dep = idesc->dependencies;
542d6675 7098 for (i = 0; i < dep->nchks; i++)
800eeca4 7099 {
542d6675
KH
7100 if (depind == DEP (dep->chks[i]))
7101 return i;
800eeca4
JW
7102 }
7103 return -1;
7104}
7105
7106/* Determine a set of specific resources used for a particular resource
7107 class. Returns the number of specific resources identified For those
7108 cases which are not determinable statically, the resource returned is
197865e8 7109 marked nonspecific.
800eeca4
JW
7110
7111 Meanings of value in 'NOTE':
7112 1) only read/write when the register number is explicitly encoded in the
7113 insn.
7114 2) only read CFM when accessing a rotating GR, FR, or PR. mov pr only
197865e8 7115 accesses CFM when qualifying predicate is in the rotating region.
800eeca4
JW
7116 3) general register value is used to specify an indirect register; not
7117 determinable statically.
7118 4) only read the given resource when bits 7:0 of the indirect index
7119 register value does not match the register number of the resource; not
7120 determinable statically.
7121 5) all rules are implementation specific.
7122 6) only when both the index specified by the reader and the index specified
7123 by the writer have the same value in bits 63:61; not determinable
197865e8 7124 statically.
800eeca4 7125 7) only access the specified resource when the corresponding mask bit is
197865e8 7126 set
800eeca4
JW
7127 8) PSR.dfh is only read when these insns reference FR32-127. PSR.dfl is
7128 only read when these insns reference FR2-31
7129 9) PSR.mfl is only written when these insns write FR2-31. PSR.mfh is only
7130 written when these insns write FR32-127
7131 10) The PSR.bn bit is only accessed when one of GR16-31 is specified in the
7132 instruction
7133 11) The target predicates are written independently of PR[qp], but source
7134 registers are only read if PR[qp] is true. Since the state of PR[qp]
7135 cannot statically be determined, all source registers are marked used.
7136 12) This insn only reads the specified predicate register when that
7137 register is the PR[qp].
7138 13) This reference to ld-c only applies to teh GR whose value is loaded
197865e8 7139 with data returned from memory, not the post-incremented address register.
800eeca4
JW
7140 14) The RSE resource includes the implementation-specific RSE internal
7141 state resources. At least one (and possibly more) of these resources are
7142 read by each instruction listed in IC:rse-readers. At least one (and
7143 possibly more) of these resources are written by each insn listed in
197865e8 7144 IC:rse-writers.
800eeca4 7145 15+16) Represents reserved instructions, which the assembler does not
197865e8 7146 generate.
800eeca4
JW
7147
7148 Memory resources (i.e. locations in memory) are *not* marked or tracked by
7149 this code; there are no dependency violations based on memory access.
800eeca4
JW
7150*/
7151
7152#define MAX_SPECS 256
7153#define DV_CHK 1
7154#define DV_REG 0
7155
7156static int
7157specify_resource (dep, idesc, type, specs, note, path)
542d6675
KH
7158 const struct ia64_dependency *dep;
7159 struct ia64_opcode *idesc;
7160 int type; /* is this a DV chk or a DV reg? */
7161 struct rsrc specs[MAX_SPECS]; /* returned specific resources */
7162 int note; /* resource note for this insn's usage */
7163 int path; /* which execution path to examine */
800eeca4
JW
7164{
7165 int count = 0;
7166 int i;
7167 int rsrc_write = 0;
7168 struct rsrc tmpl;
197865e8 7169
800eeca4
JW
7170 if (dep->mode == IA64_DV_WAW
7171 || (dep->mode == IA64_DV_RAW && type == DV_REG)
7172 || (dep->mode == IA64_DV_WAR && type == DV_CHK))
7173 rsrc_write = 1;
7174
7175 /* template for any resources we identify */
7176 tmpl.dependency = dep;
7177 tmpl.note = note;
7178 tmpl.insn_srlz = tmpl.data_srlz = 0;
7179 tmpl.qp_regno = CURR_SLOT.qp_regno;
7180 tmpl.link_to_qp_branch = 1;
7181 tmpl.mem_offset.hint = 0;
7182 tmpl.specific = 1;
7183 tmpl.index = 0;
7484b8e6 7184 tmpl.cmp_type = CMP_NONE;
800eeca4
JW
7185
7186#define UNHANDLED \
7187as_warn (_("Unhandled dependency %s for %s (%s), note %d"), \
7188dep->name, idesc->name, (rsrc_write?"write":"read"), note)
7189#define KNOWN(REG) (gr_values[REG].known && gr_values[REG].path >= path)
7190
7191 /* we don't need to track these */
7192 if (dep->semantics == IA64_DVS_NONE)
7193 return 0;
7194
7195 switch (dep->specifier)
7196 {
7197 case IA64_RS_AR_K:
7198 if (note == 1)
542d6675
KH
7199 {
7200 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
7201 {
7202 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
7203 if (regno >= 0 && regno <= 7)
7204 {
7205 specs[count] = tmpl;
7206 specs[count++].index = regno;
7207 }
7208 }
7209 }
800eeca4 7210 else if (note == 0)
542d6675
KH
7211 {
7212 for (i = 0; i < 8; i++)
7213 {
7214 specs[count] = tmpl;
7215 specs[count++].index = i;
7216 }
7217 }
800eeca4 7218 else
542d6675
KH
7219 {
7220 UNHANDLED;
7221 }
800eeca4
JW
7222 break;
7223
7224 case IA64_RS_AR_UNAT:
7225 /* This is a mov =AR or mov AR= instruction. */
7226 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
7227 {
7228 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
7229 if (regno == AR_UNAT)
7230 {
7231 specs[count++] = tmpl;
7232 }
7233 }
7234 else
7235 {
7236 /* This is a spill/fill, or other instruction that modifies the
7237 unat register. */
7238
7239 /* Unless we can determine the specific bits used, mark the whole
7240 thing; bits 8:3 of the memory address indicate the bit used in
7241 UNAT. The .mem.offset hint may be used to eliminate a small
7242 subset of conflicts. */
7243 specs[count] = tmpl;
7244 if (md.mem_offset.hint)
7245 {
542d6675
KH
7246 if (md.debug_dv)
7247 fprintf (stderr, " Using hint for spill/fill\n");
7248 /* The index isn't actually used, just set it to something
7249 approximating the bit index. */
800eeca4
JW
7250 specs[count].index = (md.mem_offset.offset >> 3) & 0x3F;
7251 specs[count].mem_offset.hint = 1;
7252 specs[count].mem_offset.offset = md.mem_offset.offset;
7253 specs[count++].mem_offset.base = md.mem_offset.base;
7254 }
7255 else
7256 {
7257 specs[count++].specific = 0;
7258 }
7259 }
7260 break;
7261
7262 case IA64_RS_AR:
7263 if (note == 1)
542d6675
KH
7264 {
7265 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
7266 {
7267 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
7268 if ((regno >= 8 && regno <= 15)
7269 || (regno >= 20 && regno <= 23)
7270 || (regno >= 31 && regno <= 39)
7271 || (regno >= 41 && regno <= 47)
7272 || (regno >= 67 && regno <= 111))
7273 {
7274 specs[count] = tmpl;
7275 specs[count++].index = regno;
7276 }
7277 }
7278 }
800eeca4 7279 else
542d6675
KH
7280 {
7281 UNHANDLED;
7282 }
800eeca4
JW
7283 break;
7284
7285 case IA64_RS_ARb:
7286 if (note == 1)
542d6675
KH
7287 {
7288 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
7289 {
7290 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
7291 if ((regno >= 48 && regno <= 63)
7292 || (regno >= 112 && regno <= 127))
7293 {
7294 specs[count] = tmpl;
7295 specs[count++].index = regno;
7296 }
7297 }
7298 }
800eeca4 7299 else if (note == 0)
542d6675
KH
7300 {
7301 for (i = 48; i < 64; i++)
7302 {
7303 specs[count] = tmpl;
7304 specs[count++].index = i;
7305 }
7306 for (i = 112; i < 128; i++)
7307 {
7308 specs[count] = tmpl;
7309 specs[count++].index = i;
7310 }
7311 }
197865e8 7312 else
542d6675
KH
7313 {
7314 UNHANDLED;
7315 }
800eeca4
JW
7316 break;
7317
7318 case IA64_RS_BR:
7319 if (note != 1)
542d6675
KH
7320 {
7321 UNHANDLED;
7322 }
800eeca4 7323 else
542d6675
KH
7324 {
7325 if (rsrc_write)
7326 {
7327 for (i = 0; i < idesc->num_outputs; i++)
7328 if (idesc->operands[i] == IA64_OPND_B1
7329 || idesc->operands[i] == IA64_OPND_B2)
7330 {
7331 specs[count] = tmpl;
7332 specs[count++].index =
7333 CURR_SLOT.opnd[i].X_add_number - REG_BR;
7334 }
7335 }
7336 else
7337 {
7338 for (i = idesc->num_outputs;i < NELEMS (idesc->operands); i++)
7339 if (idesc->operands[i] == IA64_OPND_B1
7340 || idesc->operands[i] == IA64_OPND_B2)
7341 {
7342 specs[count] = tmpl;
7343 specs[count++].index =
7344 CURR_SLOT.opnd[i].X_add_number - REG_BR;
7345 }
7346 }
7347 }
800eeca4
JW
7348 break;
7349
7350 case IA64_RS_CPUID: /* four or more registers */
7351 if (note == 3)
542d6675
KH
7352 {
7353 if (idesc->operands[!rsrc_write] == IA64_OPND_CPUID_R3)
7354 {
7355 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
7356 if (regno >= 0 && regno < NELEMS (gr_values)
7357 && KNOWN (regno))
7358 {
7359 specs[count] = tmpl;
7360 specs[count++].index = gr_values[regno].value & 0xFF;
7361 }
7362 else
7363 {
7364 specs[count] = tmpl;
7365 specs[count++].specific = 0;
7366 }
7367 }
7368 }
800eeca4 7369 else
542d6675
KH
7370 {
7371 UNHANDLED;
7372 }
800eeca4
JW
7373 break;
7374
7375 case IA64_RS_DBR: /* four or more registers */
7376 if (note == 3)
542d6675
KH
7377 {
7378 if (idesc->operands[!rsrc_write] == IA64_OPND_DBR_R3)
7379 {
7380 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
7381 if (regno >= 0 && regno < NELEMS (gr_values)
7382 && KNOWN (regno))
7383 {
7384 specs[count] = tmpl;
7385 specs[count++].index = gr_values[regno].value & 0xFF;
7386 }
7387 else
7388 {
7389 specs[count] = tmpl;
7390 specs[count++].specific = 0;
7391 }
7392 }
7393 }
800eeca4 7394 else if (note == 0 && !rsrc_write)
542d6675
KH
7395 {
7396 specs[count] = tmpl;
7397 specs[count++].specific = 0;
7398 }
800eeca4 7399 else
542d6675
KH
7400 {
7401 UNHANDLED;
7402 }
800eeca4
JW
7403 break;
7404
7405 case IA64_RS_IBR: /* four or more registers */
7406 if (note == 3)
542d6675
KH
7407 {
7408 if (idesc->operands[!rsrc_write] == IA64_OPND_IBR_R3)
7409 {
7410 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
7411 if (regno >= 0 && regno < NELEMS (gr_values)
7412 && KNOWN (regno))
7413 {
7414 specs[count] = tmpl;
7415 specs[count++].index = gr_values[regno].value & 0xFF;
7416 }
7417 else
7418 {
7419 specs[count] = tmpl;
7420 specs[count++].specific = 0;
7421 }
7422 }
7423 }
800eeca4 7424 else
542d6675
KH
7425 {
7426 UNHANDLED;
7427 }
800eeca4
JW
7428 break;
7429
7430 case IA64_RS_MSR:
7431 if (note == 5)
7432 {
7433 /* These are implementation specific. Force all references to
7434 conflict with all other references. */
7435 specs[count] = tmpl;
7436 specs[count++].specific = 0;
7437 }
7438 else
7439 {
7440 UNHANDLED;
7441 }
7442 break;
7443
7444 case IA64_RS_PKR: /* 16 or more registers */
7445 if (note == 3 || note == 4)
542d6675
KH
7446 {
7447 if (idesc->operands[!rsrc_write] == IA64_OPND_PKR_R3)
7448 {
7449 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
7450 if (regno >= 0 && regno < NELEMS (gr_values)
7451 && KNOWN (regno))
7452 {
7453 if (note == 3)
7454 {
7455 specs[count] = tmpl;
7456 specs[count++].index = gr_values[regno].value & 0xFF;
7457 }
7458 else
7459 for (i = 0; i < NELEMS (gr_values); i++)
7460 {
7461 /* Uses all registers *except* the one in R3. */
2434f565 7462 if ((unsigned)i != (gr_values[regno].value & 0xFF))
542d6675
KH
7463 {
7464 specs[count] = tmpl;
7465 specs[count++].index = i;
7466 }
7467 }
7468 }
7469 else
7470 {
7471 specs[count] = tmpl;
7472 specs[count++].specific = 0;
7473 }
7474 }
7475 }
7476 else if (note == 0)
7477 {
7478 /* probe et al. */
7479 specs[count] = tmpl;
7480 specs[count++].specific = 0;
7481 }
7482 break;
7483
7484 case IA64_RS_PMC: /* four or more registers */
7485 if (note == 3)
7486 {
7487 if (idesc->operands[!rsrc_write] == IA64_OPND_PMC_R3
7488 || (!rsrc_write && idesc->operands[1] == IA64_OPND_PMD_R3))
7489
7490 {
7491 int index = ((idesc->operands[1] == IA64_OPND_R3 && !rsrc_write)
7492 ? 1 : !rsrc_write);
7493 int regno = CURR_SLOT.opnd[index].X_add_number - REG_GR;
7494 if (regno >= 0 && regno < NELEMS (gr_values)
7495 && KNOWN (regno))
7496 {
7497 specs[count] = tmpl;
7498 specs[count++].index = gr_values[regno].value & 0xFF;
7499 }
7500 else
7501 {
7502 specs[count] = tmpl;
7503 specs[count++].specific = 0;
7504 }
7505 }
7506 }
7507 else
7508 {
7509 UNHANDLED;
7510 }
800eeca4
JW
7511 break;
7512
7513 case IA64_RS_PMD: /* four or more registers */
7514 if (note == 3)
542d6675
KH
7515 {
7516 if (idesc->operands[!rsrc_write] == IA64_OPND_PMD_R3)
7517 {
7518 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
7519 if (regno >= 0 && regno < NELEMS (gr_values)
7520 && KNOWN (regno))
7521 {
7522 specs[count] = tmpl;
7523 specs[count++].index = gr_values[regno].value & 0xFF;
7524 }
7525 else
7526 {
7527 specs[count] = tmpl;
7528 specs[count++].specific = 0;
7529 }
7530 }
7531 }
800eeca4 7532 else
542d6675
KH
7533 {
7534 UNHANDLED;
7535 }
800eeca4
JW
7536 break;
7537
7538 case IA64_RS_RR: /* eight registers */
7539 if (note == 6)
542d6675
KH
7540 {
7541 if (idesc->operands[!rsrc_write] == IA64_OPND_RR_R3)
7542 {
7543 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
7544 if (regno >= 0 && regno < NELEMS (gr_values)
7545 && KNOWN (regno))
7546 {
7547 specs[count] = tmpl;
7548 specs[count++].index = (gr_values[regno].value >> 61) & 0x7;
7549 }
7550 else
7551 {
7552 specs[count] = tmpl;
7553 specs[count++].specific = 0;
7554 }
7555 }
7556 }
800eeca4 7557 else if (note == 0 && !rsrc_write)
542d6675
KH
7558 {
7559 specs[count] = tmpl;
7560 specs[count++].specific = 0;
7561 }
197865e8 7562 else
542d6675
KH
7563 {
7564 UNHANDLED;
7565 }
800eeca4
JW
7566 break;
7567
7568 case IA64_RS_CR_IRR:
197865e8 7569 if (note == 0)
542d6675
KH
7570 {
7571 /* handle mov-from-CR-IVR; it's a read that writes CR[IRR] */
7572 int regno = CURR_SLOT.opnd[1].X_add_number - REG_CR;
7573 if (rsrc_write
7574 && idesc->operands[1] == IA64_OPND_CR3
7575 && regno == CR_IVR)
7576 {
7577 for (i = 0; i < 4; i++)
7578 {
7579 specs[count] = tmpl;
7580 specs[count++].index = CR_IRR0 + i;
7581 }
7582 }
7583 }
800eeca4 7584 else if (note == 1)
542d6675
KH
7585 {
7586 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_CR;
7587 if (idesc->operands[!rsrc_write] == IA64_OPND_CR3
7588 && regno >= CR_IRR0
7589 && regno <= CR_IRR3)
7590 {
7591 specs[count] = tmpl;
7592 specs[count++].index = regno;
7593 }
7594 }
800eeca4 7595 else
542d6675
KH
7596 {
7597 UNHANDLED;
7598 }
800eeca4
JW
7599 break;
7600
7601 case IA64_RS_CR_LRR:
7602 if (note != 1)
542d6675
KH
7603 {
7604 UNHANDLED;
7605 }
197865e8 7606 else
542d6675
KH
7607 {
7608 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_CR;
7609 if (idesc->operands[!rsrc_write] == IA64_OPND_CR3
7610 && (regno == CR_LRR0 || regno == CR_LRR1))
7611 {
7612 specs[count] = tmpl;
7613 specs[count++].index = regno;
7614 }
7615 }
800eeca4
JW
7616 break;
7617
7618 case IA64_RS_CR:
7619 if (note == 1)
542d6675
KH
7620 {
7621 if (idesc->operands[!rsrc_write] == IA64_OPND_CR3)
7622 {
7623 specs[count] = tmpl;
7624 specs[count++].index =
7625 CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_CR;
7626 }
7627 }
800eeca4 7628 else
542d6675
KH
7629 {
7630 UNHANDLED;
7631 }
800eeca4
JW
7632 break;
7633
7634 case IA64_RS_FR:
7635 case IA64_RS_FRb:
7636 if (note != 1)
542d6675
KH
7637 {
7638 UNHANDLED;
7639 }
800eeca4 7640 else if (rsrc_write)
542d6675
KH
7641 {
7642 if (dep->specifier == IA64_RS_FRb
7643 && idesc->operands[0] == IA64_OPND_F1)
7644 {
7645 specs[count] = tmpl;
7646 specs[count++].index = CURR_SLOT.opnd[0].X_add_number - REG_FR;
7647 }
7648 }
800eeca4 7649 else
542d6675
KH
7650 {
7651 for (i = idesc->num_outputs; i < NELEMS (idesc->operands); i++)
7652 {
7653 if (idesc->operands[i] == IA64_OPND_F2
7654 || idesc->operands[i] == IA64_OPND_F3
7655 || idesc->operands[i] == IA64_OPND_F4)
7656 {
7657 specs[count] = tmpl;
7658 specs[count++].index =
7659 CURR_SLOT.opnd[i].X_add_number - REG_FR;
7660 }
7661 }
7662 }
800eeca4
JW
7663 break;
7664
7665 case IA64_RS_GR:
7666 if (note == 13)
542d6675
KH
7667 {
7668 /* This reference applies only to the GR whose value is loaded with
7669 data returned from memory. */
7670 specs[count] = tmpl;
7671 specs[count++].index = CURR_SLOT.opnd[0].X_add_number - REG_GR;
7672 }
800eeca4 7673 else if (note == 1)
542d6675
KH
7674 {
7675 if (rsrc_write)
7676 {
7677 for (i = 0; i < idesc->num_outputs; i++)
50b81f19
JW
7678 if (idesc->operands[i] == IA64_OPND_R1
7679 || idesc->operands[i] == IA64_OPND_R2
7680 || idesc->operands[i] == IA64_OPND_R3)
7681 {
7682 specs[count] = tmpl;
197865e8 7683 specs[count++].index =
50b81f19
JW
7684 CURR_SLOT.opnd[i].X_add_number - REG_GR;
7685 }
7686 if (idesc->flags & IA64_OPCODE_POSTINC)
7687 for (i = 0; i < NELEMS (idesc->operands); i++)
7688 if (idesc->operands[i] == IA64_OPND_MR3)
7689 {
7690 specs[count] = tmpl;
7691 specs[count++].index =
7692 CURR_SLOT.opnd[i].X_add_number - REG_GR;
7693 }
542d6675
KH
7694 }
7695 else
7696 {
7697 /* Look for anything that reads a GR. */
7698 for (i = 0; i < NELEMS (idesc->operands); i++)
7699 {
7700 if (idesc->operands[i] == IA64_OPND_MR3
7701 || idesc->operands[i] == IA64_OPND_CPUID_R3
7702 || idesc->operands[i] == IA64_OPND_DBR_R3
7703 || idesc->operands[i] == IA64_OPND_IBR_R3
800eeca4 7704 || idesc->operands[i] == IA64_OPND_MSR_R3
542d6675
KH
7705 || idesc->operands[i] == IA64_OPND_PKR_R3
7706 || idesc->operands[i] == IA64_OPND_PMC_R3
7707 || idesc->operands[i] == IA64_OPND_PMD_R3
7708 || idesc->operands[i] == IA64_OPND_RR_R3
7709 || ((i >= idesc->num_outputs)
7710 && (idesc->operands[i] == IA64_OPND_R1
7711 || idesc->operands[i] == IA64_OPND_R2
7712 || idesc->operands[i] == IA64_OPND_R3
50b81f19
JW
7713 /* addl source register. */
7714 || idesc->operands[i] == IA64_OPND_R3_2)))
542d6675
KH
7715 {
7716 specs[count] = tmpl;
7717 specs[count++].index =
7718 CURR_SLOT.opnd[i].X_add_number - REG_GR;
7719 }
7720 }
7721 }
7722 }
197865e8 7723 else
542d6675
KH
7724 {
7725 UNHANDLED;
7726 }
800eeca4
JW
7727 break;
7728
139368c9
JW
7729 /* This is the same as IA64_RS_PRr, except that the register range is
7730 from 1 - 15, and there are no rotating register reads/writes here. */
800eeca4
JW
7731 case IA64_RS_PR:
7732 if (note == 0)
542d6675 7733 {
139368c9 7734 for (i = 1; i < 16; i++)
542d6675 7735 {
139368c9
JW
7736 specs[count] = tmpl;
7737 specs[count++].index = i;
7738 }
7739 }
7740 else if (note == 7)
7741 {
7742 valueT mask = 0;
7743 /* Mark only those registers indicated by the mask. */
7744 if (rsrc_write)
7745 {
7746 mask = CURR_SLOT.opnd[2].X_add_number;
7747 for (i = 1; i < 16; i++)
7748 if (mask & ((valueT) 1 << i))
7749 {
7750 specs[count] = tmpl;
7751 specs[count++].index = i;
7752 }
7753 }
7754 else
7755 {
7756 UNHANDLED;
7757 }
7758 }
7759 else if (note == 11) /* note 11 implies note 1 as well */
7760 {
7761 if (rsrc_write)
7762 {
7763 for (i = 0; i < idesc->num_outputs; i++)
7764 {
7765 if (idesc->operands[i] == IA64_OPND_P1
7766 || idesc->operands[i] == IA64_OPND_P2)
7767 {
7768 int regno = CURR_SLOT.opnd[i].X_add_number - REG_P;
7769 if (regno >= 1 && regno < 16)
7770 {
7771 specs[count] = tmpl;
7772 specs[count++].index = regno;
7773 }
7774 }
7775 }
7776 }
7777 else
7778 {
7779 UNHANDLED;
7780 }
7781 }
7782 else if (note == 12)
7783 {
7784 if (CURR_SLOT.qp_regno >= 1 && CURR_SLOT.qp_regno < 16)
7785 {
7786 specs[count] = tmpl;
7787 specs[count++].index = CURR_SLOT.qp_regno;
7788 }
7789 }
7790 else if (note == 1)
7791 {
7792 if (rsrc_write)
7793 {
7794 int p1 = CURR_SLOT.opnd[0].X_add_number - REG_P;
7795 int p2 = CURR_SLOT.opnd[1].X_add_number - REG_P;
07726851
KH
7796 int or_andcm = strstr (idesc->name, "or.andcm") != NULL;
7797 int and_orcm = strstr (idesc->name, "and.orcm") != NULL;
139368c9
JW
7798
7799 if ((idesc->operands[0] == IA64_OPND_P1
7800 || idesc->operands[0] == IA64_OPND_P2)
7801 && p1 >= 1 && p1 < 16)
542d6675
KH
7802 {
7803 specs[count] = tmpl;
139368c9
JW
7804 specs[count].cmp_type =
7805 (or_andcm ? CMP_OR : (and_orcm ? CMP_AND : CMP_NONE));
7806 specs[count++].index = p1;
7807 }
7808 if ((idesc->operands[1] == IA64_OPND_P1
7809 || idesc->operands[1] == IA64_OPND_P2)
7810 && p2 >= 1 && p2 < 16)
7811 {
7812 specs[count] = tmpl;
7813 specs[count].cmp_type =
7814 (or_andcm ? CMP_AND : (and_orcm ? CMP_OR : CMP_NONE));
7815 specs[count++].index = p2;
542d6675
KH
7816 }
7817 }
7818 else
7819 {
139368c9 7820 if (CURR_SLOT.qp_regno >= 1 && CURR_SLOT.qp_regno < 16)
542d6675
KH
7821 {
7822 specs[count] = tmpl;
139368c9
JW
7823 specs[count++].index = CURR_SLOT.qp_regno;
7824 }
7825 if (idesc->operands[1] == IA64_OPND_PR)
7826 {
7827 for (i = 1; i < 16; i++)
7828 {
7829 specs[count] = tmpl;
7830 specs[count++].index = i;
7831 }
542d6675
KH
7832 }
7833 }
7834 }
139368c9
JW
7835 else
7836 {
7837 UNHANDLED;
7838 }
7839 break;
7840
7841 /* This is the general case for PRs. IA64_RS_PR and IA64_RS_PR63 are
7842 simplified cases of this. */
7843 case IA64_RS_PRr:
7844 if (note == 0)
7845 {
7846 for (i = 16; i < 63; i++)
7847 {
7848 specs[count] = tmpl;
7849 specs[count++].index = i;
7850 }
7851 }
800eeca4 7852 else if (note == 7)
542d6675
KH
7853 {
7854 valueT mask = 0;
7855 /* Mark only those registers indicated by the mask. */
7856 if (rsrc_write
7857 && idesc->operands[0] == IA64_OPND_PR)
7858 {
7859 mask = CURR_SLOT.opnd[2].X_add_number;
139368c9
JW
7860 if (mask & ((valueT) 1<<16))
7861 for (i = 16; i < 63; i++)
7862 {
7863 specs[count] = tmpl;
7864 specs[count++].index = i;
7865 }
542d6675
KH
7866 }
7867 else if (rsrc_write
7868 && idesc->operands[0] == IA64_OPND_PR_ROT)
7869 {
7870 for (i = 16; i < 63; i++)
7871 {
7872 specs[count] = tmpl;
7873 specs[count++].index = i;
7874 }
7875 }
7876 else
7877 {
7878 UNHANDLED;
7879 }
7880 }
800eeca4 7881 else if (note == 11) /* note 11 implies note 1 as well */
542d6675
KH
7882 {
7883 if (rsrc_write)
7884 {
7885 for (i = 0; i < idesc->num_outputs; i++)
7886 {
7887 if (idesc->operands[i] == IA64_OPND_P1
7888 || idesc->operands[i] == IA64_OPND_P2)
7889 {
7890 int regno = CURR_SLOT.opnd[i].X_add_number - REG_P;
139368c9 7891 if (regno >= 16 && regno < 63)
542d6675
KH
7892 {
7893 specs[count] = tmpl;
7894 specs[count++].index = regno;
7895 }
7896 }
7897 }
7898 }
7899 else
7900 {
7901 UNHANDLED;
7902 }
7903 }
800eeca4 7904 else if (note == 12)
542d6675 7905 {
139368c9 7906 if (CURR_SLOT.qp_regno >= 16 && CURR_SLOT.qp_regno < 63)
542d6675
KH
7907 {
7908 specs[count] = tmpl;
7909 specs[count++].index = CURR_SLOT.qp_regno;
7910 }
7911 }
800eeca4 7912 else if (note == 1)
542d6675
KH
7913 {
7914 if (rsrc_write)
7915 {
7916 int p1 = CURR_SLOT.opnd[0].X_add_number - REG_P;
7917 int p2 = CURR_SLOT.opnd[1].X_add_number - REG_P;
07726851
KH
7918 int or_andcm = strstr (idesc->name, "or.andcm") != NULL;
7919 int and_orcm = strstr (idesc->name, "and.orcm") != NULL;
7484b8e6 7920
542d6675
KH
7921 if ((idesc->operands[0] == IA64_OPND_P1
7922 || idesc->operands[0] == IA64_OPND_P2)
139368c9 7923 && p1 >= 16 && p1 < 63)
542d6675
KH
7924 {
7925 specs[count] = tmpl;
4a4f25cf 7926 specs[count].cmp_type =
7484b8e6 7927 (or_andcm ? CMP_OR : (and_orcm ? CMP_AND : CMP_NONE));
542d6675
KH
7928 specs[count++].index = p1;
7929 }
7930 if ((idesc->operands[1] == IA64_OPND_P1
7931 || idesc->operands[1] == IA64_OPND_P2)
139368c9 7932 && p2 >= 16 && p2 < 63)
542d6675
KH
7933 {
7934 specs[count] = tmpl;
4a4f25cf 7935 specs[count].cmp_type =
7484b8e6 7936 (or_andcm ? CMP_AND : (and_orcm ? CMP_OR : CMP_NONE));
542d6675
KH
7937 specs[count++].index = p2;
7938 }
7939 }
7940 else
7941 {
139368c9 7942 if (CURR_SLOT.qp_regno >= 16 && CURR_SLOT.qp_regno < 63)
542d6675
KH
7943 {
7944 specs[count] = tmpl;
7945 specs[count++].index = CURR_SLOT.qp_regno;
7946 }
7947 if (idesc->operands[1] == IA64_OPND_PR)
7948 {
139368c9 7949 for (i = 16; i < 63; i++)
542d6675
KH
7950 {
7951 specs[count] = tmpl;
7952 specs[count++].index = i;
7953 }
7954 }
7955 }
7956 }
197865e8 7957 else
542d6675
KH
7958 {
7959 UNHANDLED;
7960 }
800eeca4
JW
7961 break;
7962
7963 case IA64_RS_PSR:
197865e8 7964 /* Verify that the instruction is using the PSR bit indicated in
542d6675 7965 dep->regindex. */
800eeca4 7966 if (note == 0)
542d6675
KH
7967 {
7968 if (idesc->operands[!rsrc_write] == IA64_OPND_PSR_UM)
7969 {
7970 if (dep->regindex < 6)
7971 {
7972 specs[count++] = tmpl;
7973 }
7974 }
7975 else if (idesc->operands[!rsrc_write] == IA64_OPND_PSR)
7976 {
7977 if (dep->regindex < 32
7978 || dep->regindex == 35
7979 || dep->regindex == 36
7980 || (!rsrc_write && dep->regindex == PSR_CPL))
7981 {
7982 specs[count++] = tmpl;
7983 }
7984 }
7985 else if (idesc->operands[!rsrc_write] == IA64_OPND_PSR_L)
7986 {
7987 if (dep->regindex < 32
7988 || dep->regindex == 35
7989 || dep->regindex == 36
7990 || (rsrc_write && dep->regindex == PSR_CPL))
7991 {
7992 specs[count++] = tmpl;
7993 }
7994 }
7995 else
7996 {
7997 /* Several PSR bits have very specific dependencies. */
7998 switch (dep->regindex)
7999 {
8000 default:
8001 specs[count++] = tmpl;
8002 break;
8003 case PSR_IC:
8004 if (rsrc_write)
8005 {
8006 specs[count++] = tmpl;
8007 }
8008 else
8009 {
8010 /* Only certain CR accesses use PSR.ic */
8011 if (idesc->operands[0] == IA64_OPND_CR3
8012 || idesc->operands[1] == IA64_OPND_CR3)
8013 {
8014 int index =
8015 ((idesc->operands[0] == IA64_OPND_CR3)
8016 ? 0 : 1);
8017 int regno =
8018 CURR_SLOT.opnd[index].X_add_number - REG_CR;
8019
8020 switch (regno)
8021 {
8022 default:
8023 break;
8024 case CR_ITIR:
8025 case CR_IFS:
8026 case CR_IIM:
8027 case CR_IIP:
8028 case CR_IPSR:
8029 case CR_ISR:
8030 case CR_IFA:
8031 case CR_IHA:
8032 case CR_IIPA:
8033 specs[count++] = tmpl;
8034 break;
8035 }
8036 }
8037 }
8038 break;
8039 case PSR_CPL:
8040 if (rsrc_write)
8041 {
8042 specs[count++] = tmpl;
8043 }
8044 else
8045 {
8046 /* Only some AR accesses use cpl */
8047 if (idesc->operands[0] == IA64_OPND_AR3
8048 || idesc->operands[1] == IA64_OPND_AR3)
8049 {
8050 int index =
8051 ((idesc->operands[0] == IA64_OPND_AR3)
8052 ? 0 : 1);
8053 int regno =
8054 CURR_SLOT.opnd[index].X_add_number - REG_AR;
8055
8056 if (regno == AR_ITC
8057 || (index == 0
8058 && (regno == AR_ITC
8059 || regno == AR_RSC
8060 || (regno >= AR_K0
8061 && regno <= AR_K7))))
8062 {
8063 specs[count++] = tmpl;
8064 }
8065 }
8066 else
8067 {
8068 specs[count++] = tmpl;
8069 }
8070 break;
8071 }
8072 }
8073 }
8074 }
800eeca4 8075 else if (note == 7)
542d6675
KH
8076 {
8077 valueT mask = 0;
8078 if (idesc->operands[0] == IA64_OPND_IMMU24)
8079 {
8080 mask = CURR_SLOT.opnd[0].X_add_number;
8081 }
8082 else
8083 {
8084 UNHANDLED;
8085 }
8086 if (mask & ((valueT) 1 << dep->regindex))
8087 {
8088 specs[count++] = tmpl;
8089 }
8090 }
800eeca4 8091 else if (note == 8)
542d6675
KH
8092 {
8093 int min = dep->regindex == PSR_DFL ? 2 : 32;
8094 int max = dep->regindex == PSR_DFL ? 31 : 127;
8095 /* dfh is read on FR32-127; dfl is read on FR2-31 */
8096 for (i = 0; i < NELEMS (idesc->operands); i++)
8097 {
8098 if (idesc->operands[i] == IA64_OPND_F1
8099 || idesc->operands[i] == IA64_OPND_F2
8100 || idesc->operands[i] == IA64_OPND_F3
8101 || idesc->operands[i] == IA64_OPND_F4)
8102 {
8103 int reg = CURR_SLOT.opnd[i].X_add_number - REG_FR;
8104 if (reg >= min && reg <= max)
8105 {
8106 specs[count++] = tmpl;
8107 }
8108 }
8109 }
8110 }
800eeca4 8111 else if (note == 9)
542d6675
KH
8112 {
8113 int min = dep->regindex == PSR_MFL ? 2 : 32;
8114 int max = dep->regindex == PSR_MFL ? 31 : 127;
8115 /* mfh is read on writes to FR32-127; mfl is read on writes to
8116 FR2-31 */
8117 for (i = 0; i < idesc->num_outputs; i++)
8118 {
8119 if (idesc->operands[i] == IA64_OPND_F1)
8120 {
8121 int reg = CURR_SLOT.opnd[i].X_add_number - REG_FR;
8122 if (reg >= min && reg <= max)
8123 {
8124 specs[count++] = tmpl;
8125 }
8126 }
8127 }
8128 }
800eeca4 8129 else if (note == 10)
542d6675
KH
8130 {
8131 for (i = 0; i < NELEMS (idesc->operands); i++)
8132 {
8133 if (idesc->operands[i] == IA64_OPND_R1
8134 || idesc->operands[i] == IA64_OPND_R2
8135 || idesc->operands[i] == IA64_OPND_R3)
8136 {
8137 int regno = CURR_SLOT.opnd[i].X_add_number - REG_GR;
8138 if (regno >= 16 && regno <= 31)
8139 {
8140 specs[count++] = tmpl;
8141 }
8142 }
8143 }
8144 }
800eeca4 8145 else
542d6675
KH
8146 {
8147 UNHANDLED;
8148 }
800eeca4
JW
8149 break;
8150
8151 case IA64_RS_AR_FPSR:
8152 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
542d6675
KH
8153 {
8154 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
8155 if (regno == AR_FPSR)
8156 {
8157 specs[count++] = tmpl;
8158 }
8159 }
800eeca4 8160 else
542d6675
KH
8161 {
8162 specs[count++] = tmpl;
8163 }
800eeca4
JW
8164 break;
8165
197865e8 8166 case IA64_RS_ARX:
800eeca4
JW
8167 /* Handle all AR[REG] resources */
8168 if (note == 0 || note == 1)
542d6675
KH
8169 {
8170 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
8171 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3
8172 && regno == dep->regindex)
8173 {
8174 specs[count++] = tmpl;
8175 }
8176 /* other AR[REG] resources may be affected by AR accesses */
8177 else if (idesc->operands[0] == IA64_OPND_AR3)
8178 {
8179 /* AR[] writes */
8180 regno = CURR_SLOT.opnd[0].X_add_number - REG_AR;
8181 switch (dep->regindex)
8182 {
8183 default:
8184 break;
8185 case AR_BSP:
8186 case AR_RNAT:
8187 if (regno == AR_BSPSTORE)
8188 {
8189 specs[count++] = tmpl;
8190 }
8191 case AR_RSC:
8192 if (!rsrc_write &&
8193 (regno == AR_BSPSTORE
8194 || regno == AR_RNAT))
8195 {
8196 specs[count++] = tmpl;
8197 }
8198 break;
8199 }
8200 }
8201 else if (idesc->operands[1] == IA64_OPND_AR3)
8202 {
8203 /* AR[] reads */
8204 regno = CURR_SLOT.opnd[1].X_add_number - REG_AR;
8205 switch (dep->regindex)
8206 {
8207 default:
8208 break;
8209 case AR_RSC:
8210 if (regno == AR_BSPSTORE || regno == AR_RNAT)
8211 {
8212 specs[count++] = tmpl;
8213 }
8214 break;
8215 }
8216 }
8217 else
8218 {
8219 specs[count++] = tmpl;
8220 }
8221 }
800eeca4 8222 else
542d6675
KH
8223 {
8224 UNHANDLED;
8225 }
800eeca4
JW
8226 break;
8227
8228 case IA64_RS_CRX:
8229 /* Handle all CR[REG] resources */
8230 if (note == 0 || note == 1)
542d6675
KH
8231 {
8232 if (idesc->operands[!rsrc_write] == IA64_OPND_CR3)
8233 {
8234 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_CR;
8235 if (regno == dep->regindex)
8236 {
8237 specs[count++] = tmpl;
8238 }
8239 else if (!rsrc_write)
8240 {
8241 /* Reads from CR[IVR] affect other resources. */
8242 if (regno == CR_IVR)
8243 {
8244 if ((dep->regindex >= CR_IRR0
8245 && dep->regindex <= CR_IRR3)
8246 || dep->regindex == CR_TPR)
8247 {
8248 specs[count++] = tmpl;
8249 }
8250 }
8251 }
8252 }
8253 else
8254 {
8255 specs[count++] = tmpl;
8256 }
8257 }
800eeca4 8258 else
542d6675
KH
8259 {
8260 UNHANDLED;
8261 }
800eeca4
JW
8262 break;
8263
8264 case IA64_RS_INSERVICE:
8265 /* look for write of EOI (67) or read of IVR (65) */
8266 if ((idesc->operands[0] == IA64_OPND_CR3
542d6675
KH
8267 && CURR_SLOT.opnd[0].X_add_number - REG_CR == CR_EOI)
8268 || (idesc->operands[1] == IA64_OPND_CR3
8269 && CURR_SLOT.opnd[1].X_add_number - REG_CR == CR_IVR))
8270 {
8271 specs[count++] = tmpl;
8272 }
800eeca4
JW
8273 break;
8274
8275 case IA64_RS_GR0:
8276 if (note == 1)
542d6675
KH
8277 {
8278 specs[count++] = tmpl;
8279 }
800eeca4 8280 else
542d6675
KH
8281 {
8282 UNHANDLED;
8283 }
800eeca4
JW
8284 break;
8285
8286 case IA64_RS_CFM:
8287 if (note != 2)
542d6675
KH
8288 {
8289 specs[count++] = tmpl;
8290 }
800eeca4 8291 else
542d6675
KH
8292 {
8293 /* Check if any of the registers accessed are in the rotating region.
8294 mov to/from pr accesses CFM only when qp_regno is in the rotating
8295 region */
8296 for (i = 0; i < NELEMS (idesc->operands); i++)
8297 {
8298 if (idesc->operands[i] == IA64_OPND_R1
8299 || idesc->operands[i] == IA64_OPND_R2
8300 || idesc->operands[i] == IA64_OPND_R3)
8301 {
8302 int num = CURR_SLOT.opnd[i].X_add_number - REG_GR;
8303 /* Assumes that md.rot.num_regs is always valid */
8304 if (md.rot.num_regs > 0
8305 && num > 31
8306 && num < 31 + md.rot.num_regs)
8307 {
8308 specs[count] = tmpl;
8309 specs[count++].specific = 0;
8310 }
8311 }
8312 else if (idesc->operands[i] == IA64_OPND_F1
8313 || idesc->operands[i] == IA64_OPND_F2
8314 || idesc->operands[i] == IA64_OPND_F3
8315 || idesc->operands[i] == IA64_OPND_F4)
8316 {
8317 int num = CURR_SLOT.opnd[i].X_add_number - REG_FR;
8318 if (num > 31)
8319 {
8320 specs[count] = tmpl;
8321 specs[count++].specific = 0;
8322 }
8323 }
8324 else if (idesc->operands[i] == IA64_OPND_P1
8325 || idesc->operands[i] == IA64_OPND_P2)
8326 {
8327 int num = CURR_SLOT.opnd[i].X_add_number - REG_P;
8328 if (num > 15)
8329 {
8330 specs[count] = tmpl;
8331 specs[count++].specific = 0;
8332 }
8333 }
8334 }
8335 if (CURR_SLOT.qp_regno > 15)
8336 {
8337 specs[count] = tmpl;
8338 specs[count++].specific = 0;
8339 }
8340 }
800eeca4
JW
8341 break;
8342
139368c9
JW
8343 /* This is the same as IA64_RS_PRr, except simplified to account for
8344 the fact that there is only one register. */
800eeca4
JW
8345 case IA64_RS_PR63:
8346 if (note == 0)
542d6675
KH
8347 {
8348 specs[count++] = tmpl;
8349 }
139368c9
JW
8350 else if (note == 7)
8351 {
8352 valueT mask = 0;
8353 if (idesc->operands[2] == IA64_OPND_IMM17)
8354 mask = CURR_SLOT.opnd[2].X_add_number;
8355 if (mask & ((valueT) 1 << 63))
8356 specs[count++] = tmpl;
8357 }
800eeca4 8358 else if (note == 11)
542d6675
KH
8359 {
8360 if ((idesc->operands[0] == IA64_OPND_P1
8361 && CURR_SLOT.opnd[0].X_add_number - REG_P == 63)
8362 || (idesc->operands[1] == IA64_OPND_P2
8363 && CURR_SLOT.opnd[1].X_add_number - REG_P == 63))
8364 {
8365 specs[count++] = tmpl;
8366 }
8367 }
800eeca4 8368 else if (note == 12)
542d6675
KH
8369 {
8370 if (CURR_SLOT.qp_regno == 63)
8371 {
8372 specs[count++] = tmpl;
8373 }
8374 }
800eeca4 8375 else if (note == 1)
542d6675
KH
8376 {
8377 if (rsrc_write)
8378 {
7484b8e6
TW
8379 int p1 = CURR_SLOT.opnd[0].X_add_number - REG_P;
8380 int p2 = CURR_SLOT.opnd[1].X_add_number - REG_P;
07726851
KH
8381 int or_andcm = strstr (idesc->name, "or.andcm") != NULL;
8382 int and_orcm = strstr (idesc->name, "and.orcm") != NULL;
7484b8e6 8383
4a4f25cf 8384 if (p1 == 63
7484b8e6
TW
8385 && (idesc->operands[0] == IA64_OPND_P1
8386 || idesc->operands[0] == IA64_OPND_P2))
8387 {
8388 specs[count] = tmpl;
4a4f25cf 8389 specs[count++].cmp_type =
7484b8e6
TW
8390 (or_andcm ? CMP_OR : (and_orcm ? CMP_AND : CMP_NONE));
8391 }
8392 if (p2 == 63
8393 && (idesc->operands[1] == IA64_OPND_P1
8394 || idesc->operands[1] == IA64_OPND_P2))
8395 {
8396 specs[count] = tmpl;
4a4f25cf 8397 specs[count++].cmp_type =
7484b8e6
TW
8398 (or_andcm ? CMP_AND : (and_orcm ? CMP_OR : CMP_NONE));
8399 }
542d6675
KH
8400 }
8401 else
8402 {
8403 if (CURR_SLOT.qp_regno == 63)
8404 {
8405 specs[count++] = tmpl;
8406 }
8407 }
8408 }
800eeca4 8409 else
542d6675
KH
8410 {
8411 UNHANDLED;
8412 }
800eeca4
JW
8413 break;
8414
8415 case IA64_RS_RSE:
8416 /* FIXME we can identify some individual RSE written resources, but RSE
542d6675
KH
8417 read resources have not yet been completely identified, so for now
8418 treat RSE as a single resource */
800eeca4 8419 if (strncmp (idesc->name, "mov", 3) == 0)
542d6675
KH
8420 {
8421 if (rsrc_write)
8422 {
8423 if (idesc->operands[0] == IA64_OPND_AR3
8424 && CURR_SLOT.opnd[0].X_add_number - REG_AR == AR_BSPSTORE)
8425 {
8426 specs[count] = tmpl;
8427 specs[count++].index = 0; /* IA64_RSE_BSPLOAD/RNATBITINDEX */
8428 }
8429 }
8430 else
8431 {
8432 if (idesc->operands[0] == IA64_OPND_AR3)
8433 {
8434 if (CURR_SLOT.opnd[0].X_add_number - REG_AR == AR_BSPSTORE
8435 || CURR_SLOT.opnd[0].X_add_number - REG_AR == AR_RNAT)
8436 {
8437 specs[count++] = tmpl;
8438 }
8439 }
8440 else if (idesc->operands[1] == IA64_OPND_AR3)
8441 {
8442 if (CURR_SLOT.opnd[1].X_add_number - REG_AR == AR_BSP
8443 || CURR_SLOT.opnd[1].X_add_number - REG_AR == AR_BSPSTORE
8444 || CURR_SLOT.opnd[1].X_add_number - REG_AR == AR_RNAT)
8445 {
8446 specs[count++] = tmpl;
8447 }
8448 }
8449 }
8450 }
197865e8 8451 else
542d6675
KH
8452 {
8453 specs[count++] = tmpl;
8454 }
800eeca4
JW
8455 break;
8456
8457 case IA64_RS_ANY:
8458 /* FIXME -- do any of these need to be non-specific? */
8459 specs[count++] = tmpl;
8460 break;
8461
8462 default:
8463 as_bad (_("Unrecognized dependency specifier %d\n"), dep->specifier);
8464 break;
8465 }
8466
8467 return count;
8468}
8469
8470/* Clear branch flags on marked resources. This breaks the link between the
542d6675
KH
8471 QP of the marking instruction and a subsequent branch on the same QP. */
8472
800eeca4
JW
8473static void
8474clear_qp_branch_flag (mask)
542d6675 8475 valueT mask;
800eeca4
JW
8476{
8477 int i;
542d6675 8478 for (i = 0; i < regdepslen; i++)
800eeca4 8479 {
197865e8 8480 valueT bit = ((valueT) 1 << regdeps[i].qp_regno);
800eeca4 8481 if ((bit & mask) != 0)
542d6675
KH
8482 {
8483 regdeps[i].link_to_qp_branch = 0;
8484 }
800eeca4
JW
8485 }
8486}
8487
197865e8 8488/* Remove any mutexes which contain any of the PRs indicated in the mask.
800eeca4 8489
542d6675
KH
8490 Any changes to a PR clears the mutex relations which include that PR. */
8491
800eeca4
JW
8492static void
8493clear_qp_mutex (mask)
542d6675 8494 valueT mask;
800eeca4
JW
8495{
8496 int i;
8497
8498 i = 0;
8499 while (i < qp_mutexeslen)
8500 {
8501 if ((qp_mutexes[i].prmask & mask) != 0)
542d6675
KH
8502 {
8503 if (md.debug_dv)
8504 {
8505 fprintf (stderr, " Clearing mutex relation");
8506 print_prmask (qp_mutexes[i].prmask);
8507 fprintf (stderr, "\n");
8508 }
8509 qp_mutexes[i] = qp_mutexes[--qp_mutexeslen];
8510 }
800eeca4 8511 else
542d6675 8512 ++i;
800eeca4
JW
8513 }
8514}
8515
8516/* Clear implies relations which contain PRs in the given masks.
8517 P1_MASK indicates the source of the implies relation, while P2_MASK
542d6675
KH
8518 indicates the implied PR. */
8519
800eeca4
JW
8520static void
8521clear_qp_implies (p1_mask, p2_mask)
542d6675
KH
8522 valueT p1_mask;
8523 valueT p2_mask;
800eeca4
JW
8524{
8525 int i;
8526
8527 i = 0;
8528 while (i < qp_implieslen)
8529 {
197865e8 8530 if ((((valueT) 1 << qp_implies[i].p1) & p1_mask) != 0
542d6675
KH
8531 || (((valueT) 1 << qp_implies[i].p2) & p2_mask) != 0)
8532 {
8533 if (md.debug_dv)
8534 fprintf (stderr, "Clearing implied relation PR%d->PR%d\n",
8535 qp_implies[i].p1, qp_implies[i].p2);
8536 qp_implies[i] = qp_implies[--qp_implieslen];
8537 }
197865e8 8538 else
542d6675 8539 ++i;
800eeca4
JW
8540 }
8541}
8542
542d6675
KH
8543/* Add the PRs specified to the list of implied relations. */
8544
800eeca4
JW
8545static void
8546add_qp_imply (p1, p2)
542d6675 8547 int p1, p2;
800eeca4
JW
8548{
8549 valueT mask;
8550 valueT bit;
8551 int i;
8552
542d6675 8553 /* p0 is not meaningful here. */
800eeca4
JW
8554 if (p1 == 0 || p2 == 0)
8555 abort ();
8556
8557 if (p1 == p2)
8558 return;
8559
542d6675
KH
8560 /* If it exists already, ignore it. */
8561 for (i = 0; i < qp_implieslen; i++)
800eeca4 8562 {
197865e8 8563 if (qp_implies[i].p1 == p1
542d6675
KH
8564 && qp_implies[i].p2 == p2
8565 && qp_implies[i].path == md.path
8566 && !qp_implies[i].p2_branched)
8567 return;
800eeca4
JW
8568 }
8569
8570 if (qp_implieslen == qp_impliestotlen)
8571 {
8572 qp_impliestotlen += 20;
8573 qp_implies = (struct qp_imply *)
542d6675
KH
8574 xrealloc ((void *) qp_implies,
8575 qp_impliestotlen * sizeof (struct qp_imply));
800eeca4
JW
8576 }
8577 if (md.debug_dv)
8578 fprintf (stderr, " Registering PR%d implies PR%d\n", p1, p2);
8579 qp_implies[qp_implieslen].p1 = p1;
8580 qp_implies[qp_implieslen].p2 = p2;
8581 qp_implies[qp_implieslen].path = md.path;
8582 qp_implies[qp_implieslen++].p2_branched = 0;
8583
8584 /* Add in the implied transitive relations; for everything that p2 implies,
8585 make p1 imply that, too; for everything that implies p1, make it imply p2
197865e8 8586 as well. */
542d6675 8587 for (i = 0; i < qp_implieslen; i++)
800eeca4
JW
8588 {
8589 if (qp_implies[i].p1 == p2)
542d6675 8590 add_qp_imply (p1, qp_implies[i].p2);
800eeca4 8591 if (qp_implies[i].p2 == p1)
542d6675 8592 add_qp_imply (qp_implies[i].p1, p2);
800eeca4
JW
8593 }
8594 /* Add in mutex relations implied by this implies relation; for each mutex
197865e8
KH
8595 relation containing p2, duplicate it and replace p2 with p1. */
8596 bit = (valueT) 1 << p1;
8597 mask = (valueT) 1 << p2;
542d6675 8598 for (i = 0; i < qp_mutexeslen; i++)
800eeca4
JW
8599 {
8600 if (qp_mutexes[i].prmask & mask)
542d6675 8601 add_qp_mutex ((qp_mutexes[i].prmask & ~mask) | bit);
800eeca4
JW
8602 }
8603}
8604
800eeca4
JW
8605/* Add the PRs specified in the mask to the mutex list; this means that only
8606 one of the PRs can be true at any time. PR0 should never be included in
8607 the mask. */
542d6675 8608
800eeca4
JW
8609static void
8610add_qp_mutex (mask)
542d6675 8611 valueT mask;
800eeca4
JW
8612{
8613 if (mask & 0x1)
8614 abort ();
8615
8616 if (qp_mutexeslen == qp_mutexestotlen)
8617 {
8618 qp_mutexestotlen += 20;
8619 qp_mutexes = (struct qpmutex *)
542d6675
KH
8620 xrealloc ((void *) qp_mutexes,
8621 qp_mutexestotlen * sizeof (struct qpmutex));
800eeca4
JW
8622 }
8623 if (md.debug_dv)
8624 {
8625 fprintf (stderr, " Registering mutex on");
8626 print_prmask (mask);
8627 fprintf (stderr, "\n");
8628 }
8629 qp_mutexes[qp_mutexeslen].path = md.path;
8630 qp_mutexes[qp_mutexeslen++].prmask = mask;
8631}
8632
8633static void
8634clear_register_values ()
8635{
8636 int i;
8637 if (md.debug_dv)
8638 fprintf (stderr, " Clearing register values\n");
542d6675 8639 for (i = 1; i < NELEMS (gr_values); i++)
800eeca4
JW
8640 gr_values[i].known = 0;
8641}
8642
8643/* Keep track of register values/changes which affect DV tracking.
8644
8645 optimization note: should add a flag to classes of insns where otherwise we
542d6675 8646 have to examine a group of strings to identify them. */
800eeca4 8647
800eeca4
JW
8648static void
8649note_register_values (idesc)
542d6675 8650 struct ia64_opcode *idesc;
800eeca4
JW
8651{
8652 valueT qp_changemask = 0;
8653 int i;
8654
542d6675
KH
8655 /* Invalidate values for registers being written to. */
8656 for (i = 0; i < idesc->num_outputs; i++)
800eeca4 8657 {
197865e8 8658 if (idesc->operands[i] == IA64_OPND_R1
542d6675
KH
8659 || idesc->operands[i] == IA64_OPND_R2
8660 || idesc->operands[i] == IA64_OPND_R3)
8661 {
8662 int regno = CURR_SLOT.opnd[i].X_add_number - REG_GR;
8663 if (regno > 0 && regno < NELEMS (gr_values))
8664 gr_values[regno].known = 0;
8665 }
50b81f19
JW
8666 else if (idesc->operands[i] == IA64_OPND_R3_2)
8667 {
8668 int regno = CURR_SLOT.opnd[i].X_add_number - REG_GR;
8669 if (regno > 0 && regno < 4)
8670 gr_values[regno].known = 0;
8671 }
197865e8 8672 else if (idesc->operands[i] == IA64_OPND_P1
542d6675
KH
8673 || idesc->operands[i] == IA64_OPND_P2)
8674 {
8675 int regno = CURR_SLOT.opnd[i].X_add_number - REG_P;
8676 qp_changemask |= (valueT) 1 << regno;
8677 }
800eeca4 8678 else if (idesc->operands[i] == IA64_OPND_PR)
542d6675
KH
8679 {
8680 if (idesc->operands[2] & (valueT) 0x10000)
8681 qp_changemask = ~(valueT) 0x1FFFF | idesc->operands[2];
8682 else
8683 qp_changemask = idesc->operands[2];
8684 break;
8685 }
800eeca4 8686 else if (idesc->operands[i] == IA64_OPND_PR_ROT)
542d6675
KH
8687 {
8688 if (idesc->operands[1] & ((valueT) 1 << 43))
8689 qp_changemask = ~(valueT) 0xFFFFFFFFFFF | idesc->operands[1];
8690 else
8691 qp_changemask = idesc->operands[1];
8692 qp_changemask &= ~(valueT) 0xFFFF;
8693 break;
8694 }
8695 }
8696
8697 /* Always clear qp branch flags on any PR change. */
8698 /* FIXME there may be exceptions for certain compares. */
800eeca4
JW
8699 clear_qp_branch_flag (qp_changemask);
8700
542d6675 8701 /* Invalidate rotating registers on insns which affect RRBs in CFM. */
800eeca4
JW
8702 if (idesc->flags & IA64_OPCODE_MOD_RRBS)
8703 {
197865e8 8704 qp_changemask |= ~(valueT) 0xFFFF;
800eeca4 8705 if (strcmp (idesc->name, "clrrrb.pr") != 0)
542d6675
KH
8706 {
8707 for (i = 32; i < 32 + md.rot.num_regs; i++)
8708 gr_values[i].known = 0;
8709 }
800eeca4
JW
8710 clear_qp_mutex (qp_changemask);
8711 clear_qp_implies (qp_changemask, qp_changemask);
8712 }
542d6675
KH
8713 /* After a call, all register values are undefined, except those marked
8714 as "safe". */
800eeca4 8715 else if (strncmp (idesc->name, "br.call", 6) == 0
542d6675 8716 || strncmp (idesc->name, "brl.call", 7) == 0)
800eeca4 8717 {
56d27c17 8718 /* FIXME keep GR values which are marked as "safe_across_calls" */
800eeca4
JW
8719 clear_register_values ();
8720 clear_qp_mutex (~qp_safe_across_calls);
8721 clear_qp_implies (~qp_safe_across_calls, ~qp_safe_across_calls);
8722 clear_qp_branch_flag (~qp_safe_across_calls);
8723 }
e9718fe1 8724 else if (is_interruption_or_rfi (idesc)
542d6675 8725 || is_taken_branch (idesc))
e9718fe1
TW
8726 {
8727 clear_register_values ();
197865e8
KH
8728 clear_qp_mutex (~(valueT) 0);
8729 clear_qp_implies (~(valueT) 0, ~(valueT) 0);
e9718fe1 8730 }
542d6675 8731 /* Look for mutex and implies relations. */
197865e8 8732 else if ((idesc->operands[0] == IA64_OPND_P1
542d6675
KH
8733 || idesc->operands[0] == IA64_OPND_P2)
8734 && (idesc->operands[1] == IA64_OPND_P1
8735 || idesc->operands[1] == IA64_OPND_P2))
800eeca4
JW
8736 {
8737 int p1 = CURR_SLOT.opnd[0].X_add_number - REG_P;
197865e8
KH
8738 int p2 = CURR_SLOT.opnd[1].X_add_number - REG_P;
8739 valueT p1mask = (valueT) 1 << p1;
8740 valueT p2mask = (valueT) 1 << p2;
800eeca4 8741
542d6675 8742 /* If one of the PRs is PR0, we can't really do anything. */
800eeca4 8743 if (p1 == 0 || p2 == 0)
542d6675
KH
8744 {
8745 if (md.debug_dv)
8746 fprintf (stderr, " Ignoring PRs due to inclusion of p0\n");
8747 }
800eeca4 8748 /* In general, clear mutexes and implies which include P1 or P2,
542d6675 8749 with the following exceptions. */
800eeca4 8750 else if (strstr (idesc->name, ".or.andcm") != NULL)
542d6675
KH
8751 {
8752 add_qp_mutex (p1mask | p2mask);
8753 clear_qp_implies (p2mask, p1mask);
8754 }
800eeca4 8755 else if (strstr (idesc->name, ".and.orcm") != NULL)
542d6675
KH
8756 {
8757 add_qp_mutex (p1mask | p2mask);
8758 clear_qp_implies (p1mask, p2mask);
8759 }
800eeca4 8760 else if (strstr (idesc->name, ".and") != NULL)
542d6675
KH
8761 {
8762 clear_qp_implies (0, p1mask | p2mask);
8763 }
800eeca4 8764 else if (strstr (idesc->name, ".or") != NULL)
542d6675
KH
8765 {
8766 clear_qp_mutex (p1mask | p2mask);
8767 clear_qp_implies (p1mask | p2mask, 0);
8768 }
800eeca4 8769 else
542d6675
KH
8770 {
8771 clear_qp_implies (p1mask | p2mask, p1mask | p2mask);
8772 if (strstr (idesc->name, ".unc") != NULL)
8773 {
8774 add_qp_mutex (p1mask | p2mask);
8775 if (CURR_SLOT.qp_regno != 0)
8776 {
8777 add_qp_imply (CURR_SLOT.opnd[0].X_add_number - REG_P,
8778 CURR_SLOT.qp_regno);
8779 add_qp_imply (CURR_SLOT.opnd[1].X_add_number - REG_P,
8780 CURR_SLOT.qp_regno);
8781 }
8782 }
8783 else if (CURR_SLOT.qp_regno == 0)
8784 {
8785 add_qp_mutex (p1mask | p2mask);
8786 }
8787 else
8788 {
8789 clear_qp_mutex (p1mask | p2mask);
8790 }
8791 }
8792 }
8793 /* Look for mov imm insns into GRs. */
800eeca4 8794 else if (idesc->operands[0] == IA64_OPND_R1
542d6675
KH
8795 && (idesc->operands[1] == IA64_OPND_IMM22
8796 || idesc->operands[1] == IA64_OPND_IMMU64)
8797 && (strcmp (idesc->name, "mov") == 0
8798 || strcmp (idesc->name, "movl") == 0))
800eeca4
JW
8799 {
8800 int regno = CURR_SLOT.opnd[0].X_add_number - REG_GR;
542d6675
KH
8801 if (regno > 0 && regno < NELEMS (gr_values))
8802 {
8803 gr_values[regno].known = 1;
8804 gr_values[regno].value = CURR_SLOT.opnd[1].X_add_number;
8805 gr_values[regno].path = md.path;
8806 if (md.debug_dv)
2434f565
JW
8807 {
8808 fprintf (stderr, " Know gr%d = ", regno);
8809 fprintf_vma (stderr, gr_values[regno].value);
8810 fputs ("\n", stderr);
8811 }
542d6675 8812 }
800eeca4 8813 }
197865e8 8814 else
800eeca4
JW
8815 {
8816 clear_qp_mutex (qp_changemask);
8817 clear_qp_implies (qp_changemask, qp_changemask);
8818 }
8819}
8820
542d6675
KH
8821/* Return whether the given predicate registers are currently mutex. */
8822
800eeca4
JW
8823static int
8824qp_mutex (p1, p2, path)
542d6675
KH
8825 int p1;
8826 int p2;
8827 int path;
800eeca4
JW
8828{
8829 int i;
8830 valueT mask;
8831
8832 if (p1 != p2)
8833 {
542d6675
KH
8834 mask = ((valueT) 1 << p1) | (valueT) 1 << p2;
8835 for (i = 0; i < qp_mutexeslen; i++)
8836 {
8837 if (qp_mutexes[i].path >= path
8838 && (qp_mutexes[i].prmask & mask) == mask)
8839 return 1;
8840 }
800eeca4
JW
8841 }
8842 return 0;
8843}
8844
8845/* Return whether the given resource is in the given insn's list of chks
8846 Return 1 if the conflict is absolutely determined, 2 if it's a potential
542d6675
KH
8847 conflict. */
8848
800eeca4
JW
8849static int
8850resources_match (rs, idesc, note, qp_regno, path)
542d6675
KH
8851 struct rsrc *rs;
8852 struct ia64_opcode *idesc;
8853 int note;
8854 int qp_regno;
8855 int path;
800eeca4
JW
8856{
8857 struct rsrc specs[MAX_SPECS];
8858 int count;
8859
8860 /* If the marked resource's qp_regno and the given qp_regno are mutex,
8861 we don't need to check. One exception is note 11, which indicates that
8862 target predicates are written regardless of PR[qp]. */
197865e8 8863 if (qp_mutex (rs->qp_regno, qp_regno, path)
800eeca4
JW
8864 && note != 11)
8865 return 0;
8866
8867 count = specify_resource (rs->dependency, idesc, DV_CHK, specs, note, path);
8868 while (count-- > 0)
8869 {
8870 /* UNAT checking is a bit more specific than other resources */
8871 if (rs->dependency->specifier == IA64_RS_AR_UNAT
542d6675
KH
8872 && specs[count].mem_offset.hint
8873 && rs->mem_offset.hint)
8874 {
8875 if (rs->mem_offset.base == specs[count].mem_offset.base)
8876 {
8877 if (((rs->mem_offset.offset >> 3) & 0x3F) ==
8878 ((specs[count].mem_offset.offset >> 3) & 0x3F))
8879 return 1;
8880 else
8881 continue;
8882 }
8883 }
800eeca4 8884
7484b8e6 8885 /* Skip apparent PR write conflicts where both writes are an AND or both
4a4f25cf 8886 writes are an OR. */
7484b8e6 8887 if (rs->dependency->specifier == IA64_RS_PR
afa680f8 8888 || rs->dependency->specifier == IA64_RS_PRr
7484b8e6
TW
8889 || rs->dependency->specifier == IA64_RS_PR63)
8890 {
8891 if (specs[count].cmp_type != CMP_NONE
8892 && specs[count].cmp_type == rs->cmp_type)
8893 {
8894 if (md.debug_dv)
8895 fprintf (stderr, " %s on parallel compare allowed (PR%d)\n",
8896 dv_mode[rs->dependency->mode],
afa680f8 8897 rs->dependency->specifier != IA64_RS_PR63 ?
7484b8e6
TW
8898 specs[count].index : 63);
8899 continue;
8900 }
8901 if (md.debug_dv)
4a4f25cf 8902 fprintf (stderr,
7484b8e6
TW
8903 " %s on parallel compare conflict %s vs %s on PR%d\n",
8904 dv_mode[rs->dependency->mode],
4a4f25cf 8905 dv_cmp_type[rs->cmp_type],
7484b8e6 8906 dv_cmp_type[specs[count].cmp_type],
afa680f8 8907 rs->dependency->specifier != IA64_RS_PR63 ?
7484b8e6 8908 specs[count].index : 63);
4a4f25cf 8909
7484b8e6
TW
8910 }
8911
800eeca4 8912 /* If either resource is not specific, conservatively assume a conflict
197865e8 8913 */
800eeca4 8914 if (!specs[count].specific || !rs->specific)
542d6675 8915 return 2;
800eeca4 8916 else if (specs[count].index == rs->index)
542d6675 8917 return 1;
800eeca4
JW
8918 }
8919#if 0
8920 if (md.debug_dv)
8921 fprintf (stderr, " No %s conflicts\n", rs->dependency->name);
8922#endif
8923
8924 return 0;
8925}
8926
8927/* Indicate an instruction group break; if INSERT_STOP is non-zero, then
8928 insert a stop to create the break. Update all resource dependencies
8929 appropriately. If QP_REGNO is non-zero, only apply the break to resources
8930 which use the same QP_REGNO and have the link_to_qp_branch flag set.
8931 If SAVE_CURRENT is non-zero, don't affect resources marked by the current
542d6675 8932 instruction. */
800eeca4
JW
8933
8934static void
8935insn_group_break (insert_stop, qp_regno, save_current)
542d6675
KH
8936 int insert_stop;
8937 int qp_regno;
8938 int save_current;
800eeca4
JW
8939{
8940 int i;
8941
8942 if (insert_stop && md.num_slots_in_use > 0)
8943 PREV_SLOT.end_of_insn_group = 1;
8944
8945 if (md.debug_dv)
8946 {
197865e8 8947 fprintf (stderr, " Insn group break%s",
542d6675 8948 (insert_stop ? " (w/stop)" : ""));
800eeca4 8949 if (qp_regno != 0)
542d6675 8950 fprintf (stderr, " effective for QP=%d", qp_regno);
800eeca4
JW
8951 fprintf (stderr, "\n");
8952 }
8953
8954 i = 0;
8955 while (i < regdepslen)
8956 {
8957 const struct ia64_dependency *dep = regdeps[i].dependency;
8958
8959 if (qp_regno != 0
542d6675
KH
8960 && regdeps[i].qp_regno != qp_regno)
8961 {
8962 ++i;
8963 continue;
8964 }
800eeca4
JW
8965
8966 if (save_current
542d6675
KH
8967 && CURR_SLOT.src_file == regdeps[i].file
8968 && CURR_SLOT.src_line == regdeps[i].line)
8969 {
8970 ++i;
8971 continue;
8972 }
800eeca4
JW
8973
8974 /* clear dependencies which are automatically cleared by a stop, or
542d6675 8975 those that have reached the appropriate state of insn serialization */
800eeca4 8976 if (dep->semantics == IA64_DVS_IMPLIED
542d6675
KH
8977 || dep->semantics == IA64_DVS_IMPLIEDF
8978 || regdeps[i].insn_srlz == STATE_SRLZ)
8979 {
8980 print_dependency ("Removing", i);
8981 regdeps[i] = regdeps[--regdepslen];
8982 }
800eeca4 8983 else
542d6675
KH
8984 {
8985 if (dep->semantics == IA64_DVS_DATA
8986 || dep->semantics == IA64_DVS_INSTR
800eeca4 8987 || dep->semantics == IA64_DVS_SPECIFIC)
542d6675
KH
8988 {
8989 if (regdeps[i].insn_srlz == STATE_NONE)
8990 regdeps[i].insn_srlz = STATE_STOP;
8991 if (regdeps[i].data_srlz == STATE_NONE)
8992 regdeps[i].data_srlz = STATE_STOP;
8993 }
8994 ++i;
8995 }
800eeca4
JW
8996 }
8997}
8998
542d6675
KH
8999/* Add the given resource usage spec to the list of active dependencies. */
9000
197865e8 9001static void
800eeca4 9002mark_resource (idesc, dep, spec, depind, path)
2434f565
JW
9003 struct ia64_opcode *idesc ATTRIBUTE_UNUSED;
9004 const struct ia64_dependency *dep ATTRIBUTE_UNUSED;
542d6675
KH
9005 struct rsrc *spec;
9006 int depind;
9007 int path;
800eeca4
JW
9008{
9009 if (regdepslen == regdepstotlen)
9010 {
9011 regdepstotlen += 20;
9012 regdeps = (struct rsrc *)
542d6675 9013 xrealloc ((void *) regdeps,
bc805888 9014 regdepstotlen * sizeof (struct rsrc));
800eeca4
JW
9015 }
9016
9017 regdeps[regdepslen] = *spec;
9018 regdeps[regdepslen].depind = depind;
9019 regdeps[regdepslen].path = path;
9020 regdeps[regdepslen].file = CURR_SLOT.src_file;
9021 regdeps[regdepslen].line = CURR_SLOT.src_line;
9022
9023 print_dependency ("Adding", regdepslen);
9024
9025 ++regdepslen;
9026}
9027
9028static void
9029print_dependency (action, depind)
542d6675
KH
9030 const char *action;
9031 int depind;
800eeca4
JW
9032{
9033 if (md.debug_dv)
9034 {
197865e8 9035 fprintf (stderr, " %s %s '%s'",
542d6675
KH
9036 action, dv_mode[(regdeps[depind].dependency)->mode],
9037 (regdeps[depind].dependency)->name);
800eeca4 9038 if (regdeps[depind].specific && regdeps[depind].index != 0)
542d6675 9039 fprintf (stderr, " (%d)", regdeps[depind].index);
800eeca4 9040 if (regdeps[depind].mem_offset.hint)
2434f565
JW
9041 {
9042 fputs (" ", stderr);
9043 fprintf_vma (stderr, regdeps[depind].mem_offset.base);
9044 fputs ("+", stderr);
9045 fprintf_vma (stderr, regdeps[depind].mem_offset.offset);
9046 }
800eeca4
JW
9047 fprintf (stderr, "\n");
9048 }
9049}
9050
9051static void
9052instruction_serialization ()
9053{
9054 int i;
9055 if (md.debug_dv)
9056 fprintf (stderr, " Instruction serialization\n");
542d6675 9057 for (i = 0; i < regdepslen; i++)
800eeca4
JW
9058 if (regdeps[i].insn_srlz == STATE_STOP)
9059 regdeps[i].insn_srlz = STATE_SRLZ;
9060}
9061
9062static void
9063data_serialization ()
9064{
9065 int i = 0;
9066 if (md.debug_dv)
9067 fprintf (stderr, " Data serialization\n");
9068 while (i < regdepslen)
9069 {
9070 if (regdeps[i].data_srlz == STATE_STOP
542d6675
KH
9071 /* Note: as of 991210, all "other" dependencies are cleared by a
9072 data serialization. This might change with new tables */
9073 || (regdeps[i].dependency)->semantics == IA64_DVS_OTHER)
9074 {
9075 print_dependency ("Removing", i);
9076 regdeps[i] = regdeps[--regdepslen];
9077 }
800eeca4 9078 else
542d6675 9079 ++i;
800eeca4
JW
9080 }
9081}
9082
542d6675
KH
9083/* Insert stops and serializations as needed to avoid DVs. */
9084
800eeca4
JW
9085static void
9086remove_marked_resource (rs)
542d6675 9087 struct rsrc *rs;
800eeca4
JW
9088{
9089 switch (rs->dependency->semantics)
9090 {
9091 case IA64_DVS_SPECIFIC:
9092 if (md.debug_dv)
9093 fprintf (stderr, "Implementation-specific, assume worst case...\n");
197865e8 9094 /* ...fall through... */
800eeca4
JW
9095 case IA64_DVS_INSTR:
9096 if (md.debug_dv)
542d6675 9097 fprintf (stderr, "Inserting instr serialization\n");
800eeca4 9098 if (rs->insn_srlz < STATE_STOP)
542d6675 9099 insn_group_break (1, 0, 0);
800eeca4 9100 if (rs->insn_srlz < STATE_SRLZ)
542d6675
KH
9101 {
9102 int oldqp = CURR_SLOT.qp_regno;
9103 struct ia64_opcode *oldidesc = CURR_SLOT.idesc;
9104 /* Manually jam a srlz.i insn into the stream */
9105 CURR_SLOT.qp_regno = 0;
9106 CURR_SLOT.idesc = ia64_find_opcode ("srlz.i");
9107 instruction_serialization ();
9108 md.curr_slot = (md.curr_slot + 1) % NUM_SLOTS;
9109 if (++md.num_slots_in_use >= NUM_SLOTS)
9110 emit_one_bundle ();
9111 CURR_SLOT.qp_regno = oldqp;
9112 CURR_SLOT.idesc = oldidesc;
9113 }
800eeca4
JW
9114 insn_group_break (1, 0, 0);
9115 break;
9116 case IA64_DVS_OTHER: /* as of rev2 (991220) of the DV tables, all
542d6675
KH
9117 "other" types of DV are eliminated
9118 by a data serialization */
800eeca4
JW
9119 case IA64_DVS_DATA:
9120 if (md.debug_dv)
542d6675 9121 fprintf (stderr, "Inserting data serialization\n");
800eeca4 9122 if (rs->data_srlz < STATE_STOP)
542d6675 9123 insn_group_break (1, 0, 0);
800eeca4 9124 {
542d6675
KH
9125 int oldqp = CURR_SLOT.qp_regno;
9126 struct ia64_opcode *oldidesc = CURR_SLOT.idesc;
9127 /* Manually jam a srlz.d insn into the stream */
9128 CURR_SLOT.qp_regno = 0;
9129 CURR_SLOT.idesc = ia64_find_opcode ("srlz.d");
9130 data_serialization ();
9131 md.curr_slot = (md.curr_slot + 1) % NUM_SLOTS;
9132 if (++md.num_slots_in_use >= NUM_SLOTS)
9133 emit_one_bundle ();
9134 CURR_SLOT.qp_regno = oldqp;
9135 CURR_SLOT.idesc = oldidesc;
800eeca4
JW
9136 }
9137 break;
9138 case IA64_DVS_IMPLIED:
9139 case IA64_DVS_IMPLIEDF:
9140 if (md.debug_dv)
542d6675 9141 fprintf (stderr, "Inserting stop\n");
800eeca4
JW
9142 insn_group_break (1, 0, 0);
9143 break;
9144 default:
9145 break;
9146 }
9147}
9148
9149/* Check the resources used by the given opcode against the current dependency
197865e8 9150 list.
800eeca4
JW
9151
9152 The check is run once for each execution path encountered. In this case,
9153 a unique execution path is the sequence of instructions following a code
9154 entry point, e.g. the following has three execution paths, one starting
9155 at L0, one at L1, and one at L2.
197865e8 9156
800eeca4
JW
9157 L0: nop
9158 L1: add
9159 L2: add
197865e8 9160 br.ret
800eeca4 9161*/
542d6675 9162
800eeca4
JW
9163static void
9164check_dependencies (idesc)
542d6675 9165 struct ia64_opcode *idesc;
800eeca4
JW
9166{
9167 const struct ia64_opcode_dependency *opdeps = idesc->dependencies;
9168 int path;
9169 int i;
9170
9171 /* Note that the number of marked resources may change within the
197865e8 9172 loop if in auto mode. */
800eeca4
JW
9173 i = 0;
9174 while (i < regdepslen)
9175 {
9176 struct rsrc *rs = &regdeps[i];
9177 const struct ia64_dependency *dep = rs->dependency;
9178 int chkind;
9179 int note;
9180 int start_over = 0;
9181
9182 if (dep->semantics == IA64_DVS_NONE
542d6675
KH
9183 || (chkind = depends_on (rs->depind, idesc)) == -1)
9184 {
9185 ++i;
9186 continue;
9187 }
9188
9189 note = NOTE (opdeps->chks[chkind]);
9190
9191 /* Check this resource against each execution path seen thus far. */
9192 for (path = 0; path <= md.path; path++)
9193 {
9194 int matchtype;
9195
9196 /* If the dependency wasn't on the path being checked, ignore it. */
9197 if (rs->path < path)
9198 continue;
9199
9200 /* If the QP for this insn implies a QP which has branched, don't
9201 bother checking. Ed. NOTE: I don't think this check is terribly
9202 useful; what's the point of generating code which will only be
9203 reached if its QP is zero?
9204 This code was specifically inserted to handle the following code,
9205 based on notes from Intel's DV checking code, where p1 implies p2.
9206
9207 mov r4 = 2
9208 (p2) br.cond L
9209 (p1) mov r4 = 7
9210 */
9211 if (CURR_SLOT.qp_regno != 0)
9212 {
9213 int skip = 0;
9214 int implies;
9215 for (implies = 0; implies < qp_implieslen; implies++)
9216 {
9217 if (qp_implies[implies].path >= path
9218 && qp_implies[implies].p1 == CURR_SLOT.qp_regno
9219 && qp_implies[implies].p2_branched)
9220 {
9221 skip = 1;
9222 break;
9223 }
9224 }
9225 if (skip)
9226 continue;
9227 }
9228
9229 if ((matchtype = resources_match (rs, idesc, note,
9230 CURR_SLOT.qp_regno, path)) != 0)
9231 {
9232 char msg[1024];
9233 char pathmsg[256] = "";
9234 char indexmsg[256] = "";
9235 int certain = (matchtype == 1 && CURR_SLOT.qp_regno == 0);
9236
9237 if (path != 0)
9238 sprintf (pathmsg, " when entry is at label '%s'",
9239 md.entry_labels[path - 1]);
9240 if (rs->specific && rs->index != 0)
9241 sprintf (indexmsg, ", specific resource number is %d",
9242 rs->index);
9243 sprintf (msg, "Use of '%s' %s %s dependency '%s' (%s)%s%s",
9244 idesc->name,
9245 (certain ? "violates" : "may violate"),
9246 dv_mode[dep->mode], dep->name,
9247 dv_sem[dep->semantics],
9248 pathmsg, indexmsg);
9249
9250 if (md.explicit_mode)
9251 {
9252 as_warn ("%s", msg);
9253 if (path < md.path)
9254 as_warn (_("Only the first path encountering the conflict "
9255 "is reported"));
9256 as_warn_where (rs->file, rs->line,
9257 _("This is the location of the "
9258 "conflicting usage"));
9259 /* Don't bother checking other paths, to avoid duplicating
9260 the same warning */
9261 break;
9262 }
9263 else
9264 {
9265 if (md.debug_dv)
9266 fprintf (stderr, "%s @ %s:%d\n", msg, rs->file, rs->line);
9267
9268 remove_marked_resource (rs);
9269
9270 /* since the set of dependencies has changed, start over */
9271 /* FIXME -- since we're removing dvs as we go, we
9272 probably don't really need to start over... */
9273 start_over = 1;
9274 break;
9275 }
9276 }
9277 }
800eeca4 9278 if (start_over)
542d6675 9279 i = 0;
800eeca4 9280 else
542d6675 9281 ++i;
800eeca4
JW
9282 }
9283}
9284
542d6675
KH
9285/* Register new dependencies based on the given opcode. */
9286
800eeca4
JW
9287static void
9288mark_resources (idesc)
542d6675 9289 struct ia64_opcode *idesc;
800eeca4
JW
9290{
9291 int i;
9292 const struct ia64_opcode_dependency *opdeps = idesc->dependencies;
9293 int add_only_qp_reads = 0;
9294
9295 /* A conditional branch only uses its resources if it is taken; if it is
9296 taken, we stop following that path. The other branch types effectively
9297 *always* write their resources. If it's not taken, register only QP
197865e8 9298 reads. */
800eeca4
JW
9299 if (is_conditional_branch (idesc) || is_interruption_or_rfi (idesc))
9300 {
9301 add_only_qp_reads = 1;
9302 }
9303
9304 if (md.debug_dv)
9305 fprintf (stderr, "Registering '%s' resource usage\n", idesc->name);
9306
542d6675 9307 for (i = 0; i < opdeps->nregs; i++)
800eeca4
JW
9308 {
9309 const struct ia64_dependency *dep;
9310 struct rsrc specs[MAX_SPECS];
9311 int note;
9312 int path;
9313 int count;
197865e8 9314
800eeca4 9315 dep = ia64_find_dependency (opdeps->regs[i]);
542d6675 9316 note = NOTE (opdeps->regs[i]);
800eeca4
JW
9317
9318 if (add_only_qp_reads
542d6675
KH
9319 && !(dep->mode == IA64_DV_WAR
9320 && (dep->specifier == IA64_RS_PR
139368c9 9321 || dep->specifier == IA64_RS_PRr
542d6675
KH
9322 || dep->specifier == IA64_RS_PR63)))
9323 continue;
800eeca4
JW
9324
9325 count = specify_resource (dep, idesc, DV_REG, specs, note, md.path);
9326
9327#if 0
9328 if (md.debug_dv && !count)
542d6675
KH
9329 fprintf (stderr, " No %s %s usage found (path %d)\n",
9330 dv_mode[dep->mode], dep->name, md.path);
800eeca4 9331#endif
197865e8 9332
800eeca4 9333 while (count-- > 0)
542d6675
KH
9334 {
9335 mark_resource (idesc, dep, &specs[count],
9336 DEP (opdeps->regs[i]), md.path);
9337 }
800eeca4
JW
9338
9339 /* The execution path may affect register values, which may in turn
542d6675 9340 affect which indirect-access resources are accessed. */
800eeca4 9341 switch (dep->specifier)
542d6675
KH
9342 {
9343 default:
9344 break;
9345 case IA64_RS_CPUID:
9346 case IA64_RS_DBR:
9347 case IA64_RS_IBR:
800eeca4 9348 case IA64_RS_MSR:
542d6675
KH
9349 case IA64_RS_PKR:
9350 case IA64_RS_PMC:
9351 case IA64_RS_PMD:
9352 case IA64_RS_RR:
9353 for (path = 0; path < md.path; path++)
9354 {
9355 count = specify_resource (dep, idesc, DV_REG, specs, note, path);
9356 while (count-- > 0)
9357 mark_resource (idesc, dep, &specs[count],
9358 DEP (opdeps->regs[i]), path);
9359 }
9360 break;
9361 }
9362 }
9363}
9364
9365/* Remove dependencies when they no longer apply. */
9366
800eeca4
JW
9367static void
9368update_dependencies (idesc)
542d6675 9369 struct ia64_opcode *idesc;
800eeca4
JW
9370{
9371 int i;
9372
9373 if (strcmp (idesc->name, "srlz.i") == 0)
9374 {
9375 instruction_serialization ();
9376 }
9377 else if (strcmp (idesc->name, "srlz.d") == 0)
9378 {
9379 data_serialization ();
9380 }
9381 else if (is_interruption_or_rfi (idesc)
542d6675 9382 || is_taken_branch (idesc))
800eeca4 9383 {
542d6675
KH
9384 /* Although technically the taken branch doesn't clear dependencies
9385 which require a srlz.[id], we don't follow the branch; the next
9386 instruction is assumed to start with a clean slate. */
800eeca4 9387 regdepslen = 0;
800eeca4
JW
9388 md.path = 0;
9389 }
9390 else if (is_conditional_branch (idesc)
542d6675 9391 && CURR_SLOT.qp_regno != 0)
800eeca4
JW
9392 {
9393 int is_call = strstr (idesc->name, ".call") != NULL;
9394
542d6675
KH
9395 for (i = 0; i < qp_implieslen; i++)
9396 {
9397 /* If the conditional branch's predicate is implied by the predicate
9398 in an existing dependency, remove that dependency. */
9399 if (qp_implies[i].p2 == CURR_SLOT.qp_regno)
9400 {
9401 int depind = 0;
9402 /* Note that this implied predicate takes a branch so that if
9403 a later insn generates a DV but its predicate implies this
9404 one, we can avoid the false DV warning. */
9405 qp_implies[i].p2_branched = 1;
9406 while (depind < regdepslen)
9407 {
9408 if (regdeps[depind].qp_regno == qp_implies[i].p1)
9409 {
9410 print_dependency ("Removing", depind);
9411 regdeps[depind] = regdeps[--regdepslen];
9412 }
9413 else
9414 ++depind;
9415 }
9416 }
9417 }
800eeca4 9418 /* Any marked resources which have this same predicate should be
542d6675
KH
9419 cleared, provided that the QP hasn't been modified between the
9420 marking instruction and the branch. */
800eeca4 9421 if (is_call)
542d6675
KH
9422 {
9423 insn_group_break (0, CURR_SLOT.qp_regno, 1);
9424 }
800eeca4 9425 else
542d6675
KH
9426 {
9427 i = 0;
9428 while (i < regdepslen)
9429 {
9430 if (regdeps[i].qp_regno == CURR_SLOT.qp_regno
9431 && regdeps[i].link_to_qp_branch
9432 && (regdeps[i].file != CURR_SLOT.src_file
9433 || regdeps[i].line != CURR_SLOT.src_line))
9434 {
9435 /* Treat like a taken branch */
9436 print_dependency ("Removing", i);
9437 regdeps[i] = regdeps[--regdepslen];
9438 }
9439 else
9440 ++i;
9441 }
9442 }
800eeca4
JW
9443 }
9444}
9445
9446/* Examine the current instruction for dependency violations. */
542d6675 9447
800eeca4
JW
9448static int
9449check_dv (idesc)
542d6675 9450 struct ia64_opcode *idesc;
800eeca4
JW
9451{
9452 if (md.debug_dv)
9453 {
197865e8 9454 fprintf (stderr, "Checking %s for violations (line %d, %d/%d)\n",
542d6675
KH
9455 idesc->name, CURR_SLOT.src_line,
9456 idesc->dependencies->nchks,
9457 idesc->dependencies->nregs);
800eeca4
JW
9458 }
9459
197865e8 9460 /* Look through the list of currently marked resources; if the current
800eeca4 9461 instruction has the dependency in its chks list which uses that resource,
542d6675 9462 check against the specific resources used. */
800eeca4
JW
9463 check_dependencies (idesc);
9464
542d6675
KH
9465 /* Look up the instruction's regdeps (RAW writes, WAW writes, and WAR reads),
9466 then add them to the list of marked resources. */
800eeca4
JW
9467 mark_resources (idesc);
9468
9469 /* There are several types of dependency semantics, and each has its own
197865e8
KH
9470 requirements for being cleared
9471
800eeca4
JW
9472 Instruction serialization (insns separated by interruption, rfi, or
9473 writer + srlz.i + reader, all in separate groups) clears DVS_INSTR.
9474
9475 Data serialization (instruction serialization, or writer + srlz.d +
9476 reader, where writer and srlz.d are in separate groups) clears
9477 DVS_DATA. (This also clears DVS_OTHER, but that is not guaranteed to
9478 always be the case).
9479
9480 Instruction group break (groups separated by stop, taken branch,
9481 interruption or rfi) clears DVS_IMPLIED and DVS_IMPLIEDF.
9482 */
9483 update_dependencies (idesc);
9484
9485 /* Sometimes, knowing a register value allows us to avoid giving a false DV
197865e8 9486 warning. Keep track of as many as possible that are useful. */
800eeca4
JW
9487 note_register_values (idesc);
9488
197865e8 9489 /* We don't need or want this anymore. */
800eeca4
JW
9490 md.mem_offset.hint = 0;
9491
9492 return 0;
9493}
9494
9495/* Translate one line of assembly. Pseudo ops and labels do not show
9496 here. */
9497void
9498md_assemble (str)
9499 char *str;
9500{
9501 char *saved_input_line_pointer, *mnemonic;
9502 const struct pseudo_opcode *pdesc;
9503 struct ia64_opcode *idesc;
9504 unsigned char qp_regno;
9505 unsigned int flags;
9506 int ch;
9507
9508 saved_input_line_pointer = input_line_pointer;
9509 input_line_pointer = str;
9510
542d6675 9511 /* extract the opcode (mnemonic): */
800eeca4
JW
9512
9513 mnemonic = input_line_pointer;
9514 ch = get_symbol_end ();
9515 pdesc = (struct pseudo_opcode *) hash_find (md.pseudo_hash, mnemonic);
9516 if (pdesc)
9517 {
9518 *input_line_pointer = ch;
9519 (*pdesc->handler) (pdesc->arg);
9520 goto done;
9521 }
9522
542d6675 9523 /* Find the instruction descriptor matching the arguments. */
800eeca4
JW
9524
9525 idesc = ia64_find_opcode (mnemonic);
9526 *input_line_pointer = ch;
9527 if (!idesc)
9528 {
9529 as_bad ("Unknown opcode `%s'", mnemonic);
9530 goto done;
9531 }
9532
9533 idesc = parse_operands (idesc);
9534 if (!idesc)
9535 goto done;
9536
542d6675 9537 /* Handle the dynamic ops we can handle now: */
800eeca4
JW
9538 if (idesc->type == IA64_TYPE_DYN)
9539 {
9540 if (strcmp (idesc->name, "add") == 0)
9541 {
9542 if (CURR_SLOT.opnd[2].X_op == O_register
9543 && CURR_SLOT.opnd[2].X_add_number < 4)
9544 mnemonic = "addl";
9545 else
9546 mnemonic = "adds";
3d56ab85 9547 ia64_free_opcode (idesc);
800eeca4
JW
9548 idesc = ia64_find_opcode (mnemonic);
9549#if 0
9550 know (!idesc->next);
9551#endif
9552 }
9553 else if (strcmp (idesc->name, "mov") == 0)
9554 {
9555 enum ia64_opnd opnd1, opnd2;
9556 int rop;
9557
9558 opnd1 = idesc->operands[0];
9559 opnd2 = idesc->operands[1];
9560 if (opnd1 == IA64_OPND_AR3)
9561 rop = 0;
9562 else if (opnd2 == IA64_OPND_AR3)
9563 rop = 1;
9564 else
9565 abort ();
9566 if (CURR_SLOT.opnd[rop].X_op == O_register
9567 && ar_is_in_integer_unit (CURR_SLOT.opnd[rop].X_add_number))
9568 mnemonic = "mov.i";
9569 else
9570 mnemonic = "mov.m";
3d56ab85 9571 ia64_free_opcode (idesc);
800eeca4
JW
9572 idesc = ia64_find_opcode (mnemonic);
9573 while (idesc != NULL
9574 && (idesc->operands[0] != opnd1
9575 || idesc->operands[1] != opnd2))
9576 idesc = get_next_opcode (idesc);
9577 }
9578 }
9579
9580 qp_regno = 0;
9581 if (md.qp.X_op == O_register)
f1bcba5b
JW
9582 {
9583 qp_regno = md.qp.X_add_number - REG_P;
9584 md.qp.X_op = O_absent;
9585 }
800eeca4
JW
9586
9587 flags = idesc->flags;
9588
9589 if ((flags & IA64_OPCODE_FIRST) != 0)
9590 insn_group_break (1, 0, 0);
9591
9592 if ((flags & IA64_OPCODE_NO_PRED) != 0 && qp_regno != 0)
9593 {
9594 as_bad ("`%s' cannot be predicated", idesc->name);
9595 goto done;
9596 }
9597
542d6675 9598 /* Build the instruction. */
800eeca4
JW
9599 CURR_SLOT.qp_regno = qp_regno;
9600 CURR_SLOT.idesc = idesc;
9601 as_where (&CURR_SLOT.src_file, &CURR_SLOT.src_line);
4dc7ead9 9602 dwarf2_where (&CURR_SLOT.debug_line);
800eeca4
JW
9603
9604 /* Add unwind entry, if there is one. */
e0c9811a 9605 if (unwind.current_entry)
800eeca4 9606 {
e0c9811a
JW
9607 CURR_SLOT.unwind_record = unwind.current_entry;
9608 unwind.current_entry = NULL;
800eeca4
JW
9609 }
9610
542d6675 9611 /* Check for dependency violations. */
800eeca4 9612 if (md.detect_dv)
542d6675 9613 check_dv (idesc);
800eeca4
JW
9614
9615 md.curr_slot = (md.curr_slot + 1) % NUM_SLOTS;
9616 if (++md.num_slots_in_use >= NUM_SLOTS)
9617 emit_one_bundle ();
9618
9619 if ((flags & IA64_OPCODE_LAST) != 0)
9620 insn_group_break (1, 0, 0);
9621
9622 md.last_text_seg = now_seg;
9623
9624 done:
9625 input_line_pointer = saved_input_line_pointer;
9626}
9627
9628/* Called when symbol NAME cannot be found in the symbol table.
9629 Should be used for dynamic valued symbols only. */
542d6675
KH
9630
9631symbolS *
800eeca4 9632md_undefined_symbol (name)
2434f565 9633 char *name ATTRIBUTE_UNUSED;
800eeca4
JW
9634{
9635 return 0;
9636}
9637
9638/* Called for any expression that can not be recognized. When the
9639 function is called, `input_line_pointer' will point to the start of
9640 the expression. */
542d6675 9641
800eeca4
JW
9642void
9643md_operand (e)
9644 expressionS *e;
9645{
9646 enum pseudo_type pseudo_type;
e0c9811a 9647 const char *name;
800eeca4
JW
9648 size_t len;
9649 int ch, i;
9650
9651 switch (*input_line_pointer)
9652 {
9653 case '@':
542d6675 9654 /* Find what relocation pseudo-function we're dealing with. */
800eeca4
JW
9655 pseudo_type = 0;
9656 ch = *++input_line_pointer;
9657 for (i = 0; i < NELEMS (pseudo_func); ++i)
9658 if (pseudo_func[i].name && pseudo_func[i].name[0] == ch)
9659 {
9660 len = strlen (pseudo_func[i].name);
9661 if (strncmp (pseudo_func[i].name + 1,
9662 input_line_pointer + 1, len - 1) == 0
9663 && !is_part_of_name (input_line_pointer[len]))
9664 {
9665 input_line_pointer += len;
9666 pseudo_type = pseudo_func[i].type;
9667 break;
9668 }
9669 }
9670 switch (pseudo_type)
9671 {
9672 case PSEUDO_FUNC_RELOC:
9673 SKIP_WHITESPACE ();
9674 if (*input_line_pointer != '(')
9675 {
9676 as_bad ("Expected '('");
9677 goto err;
9678 }
542d6675
KH
9679 /* Skip '('. */
9680 ++input_line_pointer;
800eeca4
JW
9681 expression (e);
9682 if (*input_line_pointer++ != ')')
9683 {
9684 as_bad ("Missing ')'");
9685 goto err;
9686 }
9687 if (e->X_op != O_symbol)
9688 {
9689 if (e->X_op != O_pseudo_fixup)
9690 {
9691 as_bad ("Not a symbolic expression");
9692 goto err;
9693 }
9694 if (S_GET_VALUE (e->X_op_symbol) == FUNC_FPTR_RELATIVE
9695 && i == FUNC_LT_RELATIVE)
9696 i = FUNC_LT_FPTR_RELATIVE;
9697 else
9698 {
9699 as_bad ("Illegal combination of relocation functions");
9700 goto err;
9701 }
9702 }
542d6675
KH
9703 /* Make sure gas doesn't get rid of local symbols that are used
9704 in relocs. */
800eeca4
JW
9705 e->X_op = O_pseudo_fixup;
9706 e->X_op_symbol = pseudo_func[i].u.sym;
9707 break;
9708
9709 case PSEUDO_FUNC_CONST:
9710 e->X_op = O_constant;
9711 e->X_add_number = pseudo_func[i].u.ival;
9712 break;
9713
e0c9811a
JW
9714 case PSEUDO_FUNC_REG:
9715 e->X_op = O_register;
9716 e->X_add_number = pseudo_func[i].u.ival;
9717 break;
9718
800eeca4 9719 default:
e0c9811a
JW
9720 name = input_line_pointer - 1;
9721 get_symbol_end ();
9722 as_bad ("Unknown pseudo function `%s'", name);
800eeca4
JW
9723 goto err;
9724 }
9725 break;
9726
9727 case '[':
9728 ++input_line_pointer;
9729 expression (e);
9730 if (*input_line_pointer != ']')
9731 {
9732 as_bad ("Closing bracket misssing");
9733 goto err;
9734 }
9735 else
9736 {
9737 if (e->X_op != O_register)
9738 as_bad ("Register expected as index");
9739
9740 ++input_line_pointer;
9741 e->X_op = O_index;
9742 }
9743 break;
9744
9745 default:
9746 break;
9747 }
9748 return;
9749
9750 err:
9751 ignore_rest_of_line ();
9752}
9753
9754/* Return 1 if it's OK to adjust a reloc by replacing the symbol with
9755 a section symbol plus some offset. For relocs involving @fptr(),
9756 directives we don't want such adjustments since we need to have the
9757 original symbol's name in the reloc. */
9758int
9759ia64_fix_adjustable (fix)
9760 fixS *fix;
9761{
9762 /* Prevent all adjustments to global symbols */
9763 if (S_IS_EXTERN (fix->fx_addsy) || S_IS_WEAK (fix->fx_addsy))
9764 return 0;
9765
9766 switch (fix->fx_r_type)
9767 {
9768 case BFD_RELOC_IA64_FPTR64I:
9769 case BFD_RELOC_IA64_FPTR32MSB:
9770 case BFD_RELOC_IA64_FPTR32LSB:
9771 case BFD_RELOC_IA64_FPTR64MSB:
9772 case BFD_RELOC_IA64_FPTR64LSB:
9773 case BFD_RELOC_IA64_LTOFF_FPTR22:
9774 case BFD_RELOC_IA64_LTOFF_FPTR64I:
9775 return 0;
9776 default:
9777 break;
9778 }
9779
9780 return 1;
9781}
9782
9783int
9784ia64_force_relocation (fix)
9785 fixS *fix;
9786{
9787 switch (fix->fx_r_type)
9788 {
9789 case BFD_RELOC_IA64_FPTR64I:
9790 case BFD_RELOC_IA64_FPTR32MSB:
9791 case BFD_RELOC_IA64_FPTR32LSB:
9792 case BFD_RELOC_IA64_FPTR64MSB:
9793 case BFD_RELOC_IA64_FPTR64LSB:
9794
9795 case BFD_RELOC_IA64_LTOFF22:
9796 case BFD_RELOC_IA64_LTOFF64I:
9797 case BFD_RELOC_IA64_LTOFF_FPTR22:
9798 case BFD_RELOC_IA64_LTOFF_FPTR64I:
9799 case BFD_RELOC_IA64_PLTOFF22:
9800 case BFD_RELOC_IA64_PLTOFF64I:
9801 case BFD_RELOC_IA64_PLTOFF64MSB:
9802 case BFD_RELOC_IA64_PLTOFF64LSB:
9803 return 1;
9804
9805 default:
9806 return 0;
9807 }
9808 return 0;
9809}
9810
9811/* Decide from what point a pc-relative relocation is relative to,
9812 relative to the pc-relative fixup. Er, relatively speaking. */
9813long
9814ia64_pcrel_from_section (fix, sec)
9815 fixS *fix;
9816 segT sec;
9817{
9818 unsigned long off = fix->fx_frag->fr_address + fix->fx_where;
197865e8 9819
800eeca4
JW
9820 if (bfd_get_section_flags (stdoutput, sec) & SEC_CODE)
9821 off &= ~0xfUL;
9822
9823 return off;
9824}
9825
9826/* This is called whenever some data item (not an instruction) needs a
9827 fixup. We pick the right reloc code depending on the byteorder
9828 currently in effect. */
9829void
9830ia64_cons_fix_new (f, where, nbytes, exp)
9831 fragS *f;
9832 int where;
9833 int nbytes;
9834 expressionS *exp;
9835{
9836 bfd_reloc_code_real_type code;
9837 fixS *fix;
9838
9839 switch (nbytes)
9840 {
9841 /* There are no reloc for 8 and 16 bit quantities, but we allow
9842 them here since they will work fine as long as the expression
9843 is fully defined at the end of the pass over the source file. */
9844 case 1: code = BFD_RELOC_8; break;
9845 case 2: code = BFD_RELOC_16; break;
9846 case 4:
9847 if (target_big_endian)
9848 code = BFD_RELOC_IA64_DIR32MSB;
9849 else
9850 code = BFD_RELOC_IA64_DIR32LSB;
9851 break;
9852
9853 case 8:
9854 if (target_big_endian)
9855 code = BFD_RELOC_IA64_DIR64MSB;
9856 else
9857 code = BFD_RELOC_IA64_DIR64LSB;
9858 break;
9859
3969b680
RH
9860 case 16:
9861 if (exp->X_op == O_pseudo_fixup
9862 && exp->X_op_symbol
9863 && S_GET_VALUE (exp->X_op_symbol) == FUNC_IPLT_RELOC)
9864 {
9865 if (target_big_endian)
9866 code = BFD_RELOC_IA64_IPLTMSB;
9867 else
9868 code = BFD_RELOC_IA64_IPLTLSB;
9869
9870 exp->X_op = O_symbol;
9871 break;
9872 }
9873 /* FALLTHRU */
9874
800eeca4
JW
9875 default:
9876 as_bad ("Unsupported fixup size %d", nbytes);
9877 ignore_rest_of_line ();
9878 return;
9879 }
9880 if (exp->X_op == O_pseudo_fixup)
9881 {
9882 /* ??? */
9883 exp->X_op = O_symbol;
9884 code = ia64_gen_real_reloc_type (exp->X_op_symbol, code);
9885 }
3969b680 9886
800eeca4
JW
9887 fix = fix_new_exp (f, where, nbytes, exp, 0, code);
9888 /* We need to store the byte order in effect in case we're going
9889 to fix an 8 or 16 bit relocation (for which there no real
94f592af 9890 relocs available). See md_apply_fix3(). */
800eeca4
JW
9891 fix->tc_fix_data.bigendian = target_big_endian;
9892}
9893
9894/* Return the actual relocation we wish to associate with the pseudo
9895 reloc described by SYM and R_TYPE. SYM should be one of the
197865e8 9896 symbols in the pseudo_func array, or NULL. */
800eeca4
JW
9897
9898static bfd_reloc_code_real_type
9899ia64_gen_real_reloc_type (sym, r_type)
9900 struct symbol *sym;
9901 bfd_reloc_code_real_type r_type;
9902{
9903 bfd_reloc_code_real_type new = 0;
9904
9905 if (sym == NULL)
9906 {
9907 return r_type;
9908 }
9909
9910 switch (S_GET_VALUE (sym))
9911 {
9912 case FUNC_FPTR_RELATIVE:
9913 switch (r_type)
9914 {
9915 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_FPTR64I; break;
9916 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_FPTR32MSB; break;
9917 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_FPTR32LSB; break;
9918 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_FPTR64MSB; break;
9919 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_FPTR64LSB; break;
9920 default: break;
9921 }
9922 break;
9923
9924 case FUNC_GP_RELATIVE:
9925 switch (r_type)
9926 {
9927 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_GPREL22; break;
9928 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_GPREL64I; break;
9929 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_GPREL32MSB; break;
9930 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_GPREL32LSB; break;
9931 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_GPREL64MSB; break;
9932 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_GPREL64LSB; break;
9933 default: break;
9934 }
9935 break;
9936
9937 case FUNC_LT_RELATIVE:
9938 switch (r_type)
9939 {
9940 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_LTOFF22; break;
9941 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_LTOFF64I; break;
9942 default: break;
9943 }
9944 break;
9945
c67e42c9
RH
9946 case FUNC_PC_RELATIVE:
9947 switch (r_type)
9948 {
9949 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_PCREL22; break;
9950 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_PCREL64I; break;
9951 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_PCREL32MSB; break;
9952 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_PCREL32LSB; break;
9953 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_PCREL64MSB; break;
9954 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_PCREL64LSB; break;
9955 default: break;
9956 }
9957 break;
9958
800eeca4
JW
9959 case FUNC_PLT_RELATIVE:
9960 switch (r_type)
9961 {
9962 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_PLTOFF22; break;
9963 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_PLTOFF64I; break;
9964 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_PLTOFF64MSB;break;
9965 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_PLTOFF64LSB;break;
9966 default: break;
9967 }
9968 break;
9969
9970 case FUNC_SEC_RELATIVE:
9971 switch (r_type)
9972 {
9973 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_SECREL32MSB;break;
9974 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_SECREL32LSB;break;
9975 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_SECREL64MSB;break;
9976 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_SECREL64LSB;break;
9977 default: break;
9978 }
9979 break;
9980
9981 case FUNC_SEG_RELATIVE:
9982 switch (r_type)
9983 {
9984 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_SEGREL32MSB;break;
9985 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_SEGREL32LSB;break;
9986 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_SEGREL64MSB;break;
9987 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_SEGREL64LSB;break;
9988 default: break;
9989 }
9990 break;
9991
9992 case FUNC_LTV_RELATIVE:
9993 switch (r_type)
9994 {
9995 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_LTV32MSB; break;
9996 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_LTV32LSB; break;
9997 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_LTV64MSB; break;
9998 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_LTV64LSB; break;
9999 default: break;
10000 }
10001 break;
10002
10003 case FUNC_LT_FPTR_RELATIVE:
10004 switch (r_type)
10005 {
10006 case BFD_RELOC_IA64_IMM22:
10007 new = BFD_RELOC_IA64_LTOFF_FPTR22; break;
10008 case BFD_RELOC_IA64_IMM64:
10009 new = BFD_RELOC_IA64_LTOFF_FPTR64I; break;
10010 default:
10011 break;
10012 }
10013 break;
3969b680 10014
800eeca4
JW
10015 default:
10016 abort ();
10017 }
10018 /* Hmmmm. Should this ever occur? */
10019 if (new)
10020 return new;
10021 else
10022 return r_type;
10023}
10024
10025/* Here is where generate the appropriate reloc for pseudo relocation
10026 functions. */
10027void
10028ia64_validate_fix (fix)
10029 fixS *fix;
10030{
10031 switch (fix->fx_r_type)
10032 {
10033 case BFD_RELOC_IA64_FPTR64I:
10034 case BFD_RELOC_IA64_FPTR32MSB:
10035 case BFD_RELOC_IA64_FPTR64LSB:
10036 case BFD_RELOC_IA64_LTOFF_FPTR22:
10037 case BFD_RELOC_IA64_LTOFF_FPTR64I:
10038 if (fix->fx_offset != 0)
10039 as_bad_where (fix->fx_file, fix->fx_line,
10040 "No addend allowed in @fptr() relocation");
10041 break;
10042 default:
10043 break;
10044 }
10045
10046 return;
10047}
10048
10049static void
10050fix_insn (fix, odesc, value)
10051 fixS *fix;
10052 const struct ia64_operand *odesc;
10053 valueT value;
10054{
10055 bfd_vma insn[3], t0, t1, control_bits;
10056 const char *err;
10057 char *fixpos;
10058 long slot;
10059
10060 slot = fix->fx_where & 0x3;
10061 fixpos = fix->fx_frag->fr_literal + (fix->fx_where - slot);
10062
c67e42c9 10063 /* Bundles are always in little-endian byte order */
800eeca4
JW
10064 t0 = bfd_getl64 (fixpos);
10065 t1 = bfd_getl64 (fixpos + 8);
10066 control_bits = t0 & 0x1f;
10067 insn[0] = (t0 >> 5) & 0x1ffffffffffLL;
10068 insn[1] = ((t0 >> 46) & 0x3ffff) | ((t1 & 0x7fffff) << 18);
10069 insn[2] = (t1 >> 23) & 0x1ffffffffffLL;
10070
c67e42c9
RH
10071 err = NULL;
10072 if (odesc - elf64_ia64_operands == IA64_OPND_IMMU64)
800eeca4 10073 {
c67e42c9
RH
10074 insn[1] = (value >> 22) & 0x1ffffffffffLL;
10075 insn[2] |= (((value & 0x7f) << 13)
10076 | (((value >> 7) & 0x1ff) << 27)
10077 | (((value >> 16) & 0x1f) << 22)
10078 | (((value >> 21) & 0x1) << 21)
10079 | (((value >> 63) & 0x1) << 36));
800eeca4 10080 }
c67e42c9
RH
10081 else if (odesc - elf64_ia64_operands == IA64_OPND_IMMU62)
10082 {
10083 if (value & ~0x3fffffffffffffffULL)
10084 err = "integer operand out of range";
10085 insn[1] = (value >> 21) & 0x1ffffffffffLL;
10086 insn[2] |= (((value & 0xfffff) << 6) | (((value >> 20) & 0x1) << 36));
10087 }
10088 else if (odesc - elf64_ia64_operands == IA64_OPND_TGT64)
10089 {
10090 value >>= 4;
10091 insn[1] = ((value >> 20) & 0x7fffffffffLL) << 2;
10092 insn[2] |= ((((value >> 59) & 0x1) << 36)
10093 | (((value >> 0) & 0xfffff) << 13));
10094 }
10095 else
10096 err = (*odesc->insert) (odesc, value, insn + slot);
10097
10098 if (err)
10099 as_bad_where (fix->fx_file, fix->fx_line, err);
800eeca4
JW
10100
10101 t0 = control_bits | (insn[0] << 5) | (insn[1] << 46);
10102 t1 = ((insn[1] >> 18) & 0x7fffff) | (insn[2] << 23);
44f5c83a
JW
10103 number_to_chars_littleendian (fixpos + 0, t0, 8);
10104 number_to_chars_littleendian (fixpos + 8, t1, 8);
800eeca4
JW
10105}
10106
10107/* Attempt to simplify or even eliminate a fixup. The return value is
10108 ignored; perhaps it was once meaningful, but now it is historical.
10109 To indicate that a fixup has been eliminated, set FIXP->FX_DONE.
10110
10111 If fixp->fx_addsy is non-NULL, we'll have to generate a reloc entry
197865e8 10112 (if possible). */
94f592af
NC
10113
10114void
10115md_apply_fix3 (fix, valP, seg)
800eeca4 10116 fixS *fix;
94f592af 10117 valueT * valP;
2434f565 10118 segT seg ATTRIBUTE_UNUSED;
800eeca4
JW
10119{
10120 char *fixpos;
94f592af 10121 valueT value = * valP;
800eeca4
JW
10122 int adjust = 0;
10123
10124 fixpos = fix->fx_frag->fr_literal + fix->fx_where;
10125
10126 if (fix->fx_pcrel)
10127 {
10128 switch (fix->fx_r_type)
10129 {
10130 case BFD_RELOC_IA64_DIR32MSB:
10131 fix->fx_r_type = BFD_RELOC_IA64_PCREL32MSB;
10132 adjust = 1;
10133 break;
10134
10135 case BFD_RELOC_IA64_DIR32LSB:
10136 fix->fx_r_type = BFD_RELOC_IA64_PCREL32LSB;
10137 adjust = 1;
10138 break;
10139
10140 case BFD_RELOC_IA64_DIR64MSB:
10141 fix->fx_r_type = BFD_RELOC_IA64_PCREL64MSB;
10142 adjust = 1;
10143 break;
10144
10145 case BFD_RELOC_IA64_DIR64LSB:
10146 fix->fx_r_type = BFD_RELOC_IA64_PCREL64LSB;
10147 adjust = 1;
10148 break;
10149
10150 default:
10151 break;
10152 }
10153 }
10154 if (fix->fx_addsy)
10155 {
fa1cb89c 10156 if (fix->fx_r_type == (int) BFD_RELOC_UNUSED)
800eeca4 10157 {
fa1cb89c
JW
10158 /* This must be a TAG13 or TAG13b operand. There are no external
10159 relocs defined for them, so we must give an error. */
800eeca4
JW
10160 as_bad_where (fix->fx_file, fix->fx_line,
10161 "%s must have a constant value",
10162 elf64_ia64_operands[fix->tc_fix_data.opnd].desc);
fa1cb89c 10163 fix->fx_done = 1;
94f592af 10164 return;
800eeca4
JW
10165 }
10166
10167 /* ??? This is a hack copied from tc-i386.c to make PCREL relocs
542d6675 10168 work. There should be a better way to handle this. */
800eeca4
JW
10169 if (adjust)
10170 fix->fx_offset += fix->fx_where + fix->fx_frag->fr_address;
10171 }
10172 else if (fix->tc_fix_data.opnd == IA64_OPND_NIL)
10173 {
10174 if (fix->tc_fix_data.bigendian)
10175 number_to_chars_bigendian (fixpos, value, fix->fx_size);
10176 else
10177 number_to_chars_littleendian (fixpos, value, fix->fx_size);
10178 fix->fx_done = 1;
800eeca4
JW
10179 }
10180 else
10181 {
10182 fix_insn (fix, elf64_ia64_operands + fix->tc_fix_data.opnd, value);
10183 fix->fx_done = 1;
800eeca4 10184 }
800eeca4
JW
10185}
10186
10187/* Generate the BFD reloc to be stuck in the object file from the
10188 fixup used internally in the assembler. */
542d6675
KH
10189
10190arelent *
800eeca4 10191tc_gen_reloc (sec, fixp)
2434f565 10192 asection *sec ATTRIBUTE_UNUSED;
800eeca4
JW
10193 fixS *fixp;
10194{
10195 arelent *reloc;
10196
10197 reloc = xmalloc (sizeof (*reloc));
10198 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
10199 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
10200 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
10201 reloc->addend = fixp->fx_offset;
10202 reloc->howto = bfd_reloc_type_lookup (stdoutput, fixp->fx_r_type);
10203
10204 if (!reloc->howto)
10205 {
10206 as_bad_where (fixp->fx_file, fixp->fx_line,
10207 "Cannot represent %s relocation in object file",
10208 bfd_get_reloc_code_name (fixp->fx_r_type));
10209 }
10210 return reloc;
10211}
10212
10213/* Turn a string in input_line_pointer into a floating point constant
bc0d738a
NC
10214 of type TYPE, and store the appropriate bytes in *LIT. The number
10215 of LITTLENUMS emitted is stored in *SIZE. An error message is
800eeca4
JW
10216 returned, or NULL on OK. */
10217
10218#define MAX_LITTLENUMS 5
10219
542d6675 10220char *
800eeca4
JW
10221md_atof (type, lit, size)
10222 int type;
10223 char *lit;
10224 int *size;
10225{
10226 LITTLENUM_TYPE words[MAX_LITTLENUMS];
10227 LITTLENUM_TYPE *word;
10228 char *t;
10229 int prec;
10230
10231 switch (type)
10232 {
10233 /* IEEE floats */
10234 case 'f':
10235 case 'F':
10236 case 's':
10237 case 'S':
10238 prec = 2;
10239 break;
10240
10241 case 'd':
10242 case 'D':
10243 case 'r':
10244 case 'R':
10245 prec = 4;
10246 break;
10247
10248 case 'x':
10249 case 'X':
10250 case 'p':
10251 case 'P':
10252 prec = 5;
10253 break;
10254
10255 default:
10256 *size = 0;
10257 return "Bad call to MD_ATOF()";
10258 }
10259 t = atof_ieee (input_line_pointer, type, words);
10260 if (t)
10261 input_line_pointer = t;
10262 *size = prec * sizeof (LITTLENUM_TYPE);
10263
10264 for (word = words + prec - 1; prec--;)
10265 {
10266 md_number_to_chars (lit, (long) (*word--), sizeof (LITTLENUM_TYPE));
10267 lit += sizeof (LITTLENUM_TYPE);
10268 }
10269 return 0;
10270}
10271
10272/* Round up a section's size to the appropriate boundary. */
10273valueT
10274md_section_align (seg, size)
10275 segT seg;
10276 valueT size;
10277{
10278 int align = bfd_get_section_alignment (stdoutput, seg);
197865e8 10279 valueT mask = ((valueT) 1 << align) - 1;
800eeca4
JW
10280
10281 return (size + mask) & ~mask;
10282}
10283
10284/* Handle ia64 specific semantics of the align directive. */
10285
0a9ef439 10286void
800eeca4 10287ia64_md_do_align (n, fill, len, max)
91a2ae2a
RH
10288 int n ATTRIBUTE_UNUSED;
10289 const char *fill ATTRIBUTE_UNUSED;
2434f565 10290 int len ATTRIBUTE_UNUSED;
91a2ae2a 10291 int max ATTRIBUTE_UNUSED;
800eeca4 10292{
0a9ef439 10293 if (subseg_text_p (now_seg))
800eeca4 10294 ia64_flush_insns ();
0a9ef439 10295}
800eeca4 10296
0a9ef439
RH
10297/* This is called from HANDLE_ALIGN in write.c. Fill in the contents
10298 of an rs_align_code fragment. */
800eeca4 10299
0a9ef439
RH
10300void
10301ia64_handle_align (fragp)
10302 fragS *fragp;
10303{
10304 /* Use mfi bundle of nops with no stop bits. */
10305 static const unsigned char be_nop[]
10306 = { 0x00, 0x04, 0x00, 0x00, 0x00, 0x00, 0x02, 0x00,
10307 0x00, 0x00, 0x00, 0x01, 0x00, 0x00, 0x00, 0x0c};
10308 static const unsigned char le_nop[]
10309 = { 0x0c, 0x00, 0x00, 0x00, 0x01, 0x00, 0x00, 0x00,
10310 0x00, 0x02, 0x00, 0x00, 0x00, 0x00, 0x04, 0x00};
10311
10312 int bytes;
10313 char *p;
10314
10315 if (fragp->fr_type != rs_align_code)
10316 return;
10317
10318 bytes = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix;
10319 p = fragp->fr_literal + fragp->fr_fix;
10320
10321 /* Make sure we are on a 16-byte boundary, in case someone has been
10322 putting data into a text section. */
10323 if (bytes & 15)
10324 {
10325 int fix = bytes & 15;
10326 memset (p, 0, fix);
10327 p += fix;
10328 bytes -= fix;
10329 fragp->fr_fix += fix;
800eeca4
JW
10330 }
10331
0a9ef439
RH
10332 memcpy (p, (target_big_endian ? be_nop : le_nop), 16);
10333 fragp->fr_var = 16;
800eeca4 10334}