]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/config/tc-ppc.c
PowerPC64 GOT_PCREL relocs
[thirdparty/binutils-gdb.git] / gas / config / tc-ppc.c
CommitLineData
252b5132 1/* tc-ppc.c -- Assemble for the PowerPC or POWER (RS/6000)
82704155 2 Copyright (C) 1994-2019 Free Software Foundation, Inc.
252b5132
RH
3 Written by Ian Lance Taylor, Cygnus Support.
4
5 This file is part of GAS, the GNU Assembler.
6
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
ec2655a6 9 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
10 any later version.
11
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
19 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
20 02110-1301, USA. */
252b5132 21
252b5132 22#include "as.h"
3882b010 23#include "safe-ctype.h"
252b5132 24#include "subsegs.h"
75e21f08 25#include "dw2gencfi.h"
252b5132
RH
26#include "opcode/ppc.h"
27
28#ifdef OBJ_ELF
29#include "elf/ppc.h"
ee67d69a 30#include "elf/ppc64.h"
5d6f4f16 31#include "dwarf2dbg.h"
252b5132
RH
32#endif
33
34#ifdef TE_PE
35#include "coff/pe.h"
36#endif
37
85645aed
TG
38#ifdef OBJ_XCOFF
39#include "coff/xcoff.h"
40#include "libxcoff.h"
41#endif
42
252b5132
RH
43/* This is the assembler for the PowerPC or POWER (RS/6000) chips. */
44
45/* Tell the main code what the endianness is. */
46extern int target_big_endian;
47
48/* Whether or not, we've set target_big_endian. */
49static int set_target_endian = 0;
50
51/* Whether to use user friendly register names. */
52#ifndef TARGET_REG_NAMES_P
53#ifdef TE_PE
b34976b6 54#define TARGET_REG_NAMES_P TRUE
252b5132 55#else
b34976b6 56#define TARGET_REG_NAMES_P FALSE
252b5132
RH
57#endif
58#endif
59
0baf16f2
AM
60/* Macros for calculating LO, HI, HA, HIGHER, HIGHERA, HIGHEST,
61 HIGHESTA. */
62
63/* #lo(value) denotes the least significant 16 bits of the indicated. */
64#define PPC_LO(v) ((v) & 0xffff)
65
66/* #hi(value) denotes bits 16 through 31 of the indicated value. */
67#define PPC_HI(v) (((v) >> 16) & 0xffff)
68
69/* #ha(value) denotes the high adjusted value: bits 16 through 31 of
70 the indicated value, compensating for #lo() being treated as a
71 signed number. */
15c1449b 72#define PPC_HA(v) PPC_HI ((v) + 0x8000)
0baf16f2
AM
73
74/* #higher(value) denotes bits 32 through 47 of the indicated value. */
2a98c3a6 75#define PPC_HIGHER(v) (((v) >> 16 >> 16) & 0xffff)
0baf16f2
AM
76
77/* #highera(value) denotes bits 32 through 47 of the indicated value,
78 compensating for #lo() being treated as a signed number. */
15c1449b 79#define PPC_HIGHERA(v) PPC_HIGHER ((v) + 0x8000)
0baf16f2
AM
80
81/* #highest(value) denotes bits 48 through 63 of the indicated value. */
2a98c3a6 82#define PPC_HIGHEST(v) (((v) >> 24 >> 24) & 0xffff)
0baf16f2
AM
83
84/* #highesta(value) denotes bits 48 through 63 of the indicated value,
15c1449b
AM
85 compensating for #lo being treated as a signed number. */
86#define PPC_HIGHESTA(v) PPC_HIGHEST ((v) + 0x8000)
0baf16f2 87
f9c6b907
AM
88#define SEX16(val) (((val) ^ 0x8000) - 0x8000)
89
90/* For the time being on ppc64, don't report overflow on @h and @ha
91 applied to constants. */
92#define REPORT_OVERFLOW_HI 0
0baf16f2 93
b34976b6 94static bfd_boolean reg_names_p = TARGET_REG_NAMES_P;
252b5132 95
98027b10
AM
96static void ppc_macro (char *, const struct powerpc_macro *);
97static void ppc_byte (int);
0baf16f2
AM
98
99#if defined (OBJ_XCOFF) || defined (OBJ_ELF)
98027b10
AM
100static void ppc_tc (int);
101static void ppc_machine (int);
0baf16f2 102#endif
252b5132
RH
103
104#ifdef OBJ_XCOFF
98027b10
AM
105static void ppc_comm (int);
106static void ppc_bb (int);
107static void ppc_bc (int);
108static void ppc_bf (int);
109static void ppc_biei (int);
110static void ppc_bs (int);
111static void ppc_eb (int);
112static void ppc_ec (int);
113static void ppc_ef (int);
114static void ppc_es (int);
115static void ppc_csect (int);
85645aed 116static void ppc_dwsect (int);
98027b10
AM
117static void ppc_change_csect (symbolS *, offsetT);
118static void ppc_function (int);
119static void ppc_extern (int);
120static void ppc_lglobl (int);
c865e45b 121static void ppc_ref (int);
98027b10
AM
122static void ppc_section (int);
123static void ppc_named_section (int);
124static void ppc_stabx (int);
125static void ppc_rename (int);
126static void ppc_toc (int);
127static void ppc_xcoff_cons (int);
128static void ppc_vbyte (int);
252b5132
RH
129#endif
130
131#ifdef OBJ_ELF
98027b10
AM
132static void ppc_elf_rdata (int);
133static void ppc_elf_lcomm (int);
6911b7dc 134static void ppc_elf_localentry (int);
ee67d69a 135static void ppc_elf_abiversion (int);
005d79fd 136static void ppc_elf_gnu_attribute (int);
252b5132
RH
137#endif
138
139#ifdef TE_PE
98027b10
AM
140static void ppc_previous (int);
141static void ppc_pdata (int);
142static void ppc_ydata (int);
143static void ppc_reldata (int);
144static void ppc_rdata (int);
145static void ppc_ualong (int);
146static void ppc_znop (int);
147static void ppc_pe_comm (int);
148static void ppc_pe_section (int);
149static void ppc_pe_function (int);
150static void ppc_pe_tocd (int);
252b5132
RH
151#endif
152\f
153/* Generic assembler global variables which must be defined by all
154 targets. */
155
156#ifdef OBJ_ELF
157/* This string holds the chars that always start a comment. If the
158 pre-processor is disabled, these aren't very useful. The macro
159 tc_comment_chars points to this. We use this, rather than the
160 usual comment_chars, so that we can switch for Solaris conventions. */
161static const char ppc_solaris_comment_chars[] = "#!";
162static const char ppc_eabi_comment_chars[] = "#";
163
164#ifdef TARGET_SOLARIS_COMMENT
165const char *ppc_comment_chars = ppc_solaris_comment_chars;
166#else
167const char *ppc_comment_chars = ppc_eabi_comment_chars;
168#endif
169#else
170const char comment_chars[] = "#";
171#endif
172
173/* Characters which start a comment at the beginning of a line. */
174const char line_comment_chars[] = "#";
175
176/* Characters which may be used to separate multiple commands on a
177 single line. */
178const char line_separator_chars[] = ";";
179
180/* Characters which are used to indicate an exponent in a floating
181 point number. */
182const char EXP_CHARS[] = "eE";
183
184/* Characters which mean that a number is a floating point constant,
185 as in 0d1.0. */
186const char FLT_CHARS[] = "dD";
5ce8663f 187
5e02f92e 188/* Anything that can start an operand needs to be mentioned here,
ac805826 189 to stop the input scrubber eating whitespace. */
5e02f92e 190const char ppc_symbol_chars[] = "%[";
75e21f08
JJ
191
192/* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
193int ppc_cie_data_alignment;
783de163 194
8fbf7334
JL
195/* The dwarf2 minimum instruction length. */
196int ppc_dwarf2_line_min_insn_length;
197
cef4f754
AM
198/* More than this number of nops in an alignment op gets a branch
199 instead. */
200unsigned long nop_limit = 4;
201
783de163
AM
202/* The type of processor we are assembling for. This is one or more
203 of the PPC_OPCODE flags defined in opcode/ppc.h. */
fa452fa6 204ppc_cpu_t ppc_cpu = 0;
776fc418 205ppc_cpu_t sticky = 0;
01efc3af 206
ee67d69a
AM
207/* Value for ELF e_flags EF_PPC64_ABI. */
208unsigned int ppc_abiversion = 0;
209
05f7541e 210#ifdef OBJ_ELF
01efc3af 211/* Flags set on encountering toc relocs. */
4f2a7b51 212static enum {
01efc3af
AM
213 has_large_toc_reloc = 1,
214 has_small_toc_reloc = 2
215} toc_reloc_types;
05f7541e 216#endif
bf7279d5
AM
217
218/* Warn on emitting data to code sections. */
219int warn_476;
0f873fd5 220uint64_t last_insn;
bf7279d5
AM
221segT last_seg;
222subsegT last_subseg;
252b5132
RH
223\f
224/* The target specific pseudo-ops which we support. */
225
226const pseudo_typeS md_pseudo_table[] =
227{
228 /* Pseudo-ops which must be overridden. */
229 { "byte", ppc_byte, 0 },
230
231#ifdef OBJ_XCOFF
232 /* Pseudo-ops specific to the RS/6000 XCOFF format. Some of these
233 legitimately belong in the obj-*.c file. However, XCOFF is based
234 on COFF, and is only implemented for the RS/6000. We just use
235 obj-coff.c, and add what we need here. */
236 { "comm", ppc_comm, 0 },
237 { "lcomm", ppc_comm, 1 },
238 { "bb", ppc_bb, 0 },
239 { "bc", ppc_bc, 0 },
240 { "bf", ppc_bf, 0 },
241 { "bi", ppc_biei, 0 },
242 { "bs", ppc_bs, 0 },
243 { "csect", ppc_csect, 0 },
85645aed 244 { "dwsect", ppc_dwsect, 0 },
252b5132
RH
245 { "data", ppc_section, 'd' },
246 { "eb", ppc_eb, 0 },
247 { "ec", ppc_ec, 0 },
248 { "ef", ppc_ef, 0 },
249 { "ei", ppc_biei, 1 },
250 { "es", ppc_es, 0 },
251 { "extern", ppc_extern, 0 },
252 { "function", ppc_function, 0 },
253 { "lglobl", ppc_lglobl, 0 },
c865e45b 254 { "ref", ppc_ref, 0 },
252b5132
RH
255 { "rename", ppc_rename, 0 },
256 { "section", ppc_named_section, 0 },
257 { "stabx", ppc_stabx, 0 },
258 { "text", ppc_section, 't' },
259 { "toc", ppc_toc, 0 },
260 { "long", ppc_xcoff_cons, 2 },
7f6d05e8 261 { "llong", ppc_xcoff_cons, 3 },
252b5132
RH
262 { "word", ppc_xcoff_cons, 1 },
263 { "short", ppc_xcoff_cons, 1 },
264 { "vbyte", ppc_vbyte, 0 },
265#endif
266
267#ifdef OBJ_ELF
62ebcb5c 268 { "llong", cons, 8 },
252b5132
RH
269 { "rdata", ppc_elf_rdata, 0 },
270 { "rodata", ppc_elf_rdata, 0 },
271 { "lcomm", ppc_elf_lcomm, 0 },
6911b7dc 272 { "localentry", ppc_elf_localentry, 0 },
ee67d69a 273 { "abiversion", ppc_elf_abiversion, 0 },
005d79fd 274 { "gnu_attribute", ppc_elf_gnu_attribute, 0},
252b5132
RH
275#endif
276
277#ifdef TE_PE
99a814a1 278 /* Pseudo-ops specific to the Windows NT PowerPC PE (coff) format. */
252b5132
RH
279 { "previous", ppc_previous, 0 },
280 { "pdata", ppc_pdata, 0 },
281 { "ydata", ppc_ydata, 0 },
282 { "reldata", ppc_reldata, 0 },
283 { "rdata", ppc_rdata, 0 },
284 { "ualong", ppc_ualong, 0 },
285 { "znop", ppc_znop, 0 },
286 { "comm", ppc_pe_comm, 0 },
287 { "lcomm", ppc_pe_comm, 1 },
288 { "section", ppc_pe_section, 0 },
289 { "function", ppc_pe_function,0 },
290 { "tocd", ppc_pe_tocd, 0 },
291#endif
292
0baf16f2 293#if defined (OBJ_XCOFF) || defined (OBJ_ELF)
252b5132 294 { "tc", ppc_tc, 0 },
0baf16f2
AM
295 { "machine", ppc_machine, 0 },
296#endif
252b5132
RH
297
298 { NULL, NULL, 0 }
299};
300
301\f
99a814a1
AM
302/* Predefined register names if -mregnames (or default for Windows NT).
303 In general, there are lots of them, in an attempt to be compatible
304 with a number of other Windows NT assemblers. */
252b5132
RH
305
306/* Structure to hold information about predefined registers. */
307struct pd_reg
308 {
e0471c16 309 const char *name;
7e0de605
AM
310 unsigned short value;
311 unsigned short flags;
252b5132
RH
312 };
313
314/* List of registers that are pre-defined:
315
316 Each general register has predefined names of the form:
317 1. r<reg_num> which has the value <reg_num>.
318 2. r.<reg_num> which has the value <reg_num>.
319
252b5132
RH
320 Each floating point register has predefined names of the form:
321 1. f<reg_num> which has the value <reg_num>.
322 2. f.<reg_num> which has the value <reg_num>.
323
7a899fff
C
324 Each vector unit register has predefined names of the form:
325 1. v<reg_num> which has the value <reg_num>.
326 2. v.<reg_num> which has the value <reg_num>.
327
252b5132
RH
328 Each condition register has predefined names of the form:
329 1. cr<reg_num> which has the value <reg_num>.
330 2. cr.<reg_num> which has the value <reg_num>.
331
332 There are individual registers as well:
333 sp or r.sp has the value 1
334 rtoc or r.toc has the value 2
252b5132
RH
335 xer has the value 1
336 lr has the value 8
337 ctr has the value 9
252b5132
RH
338 dar has the value 19
339 dsisr has the value 18
340 dec has the value 22
341 sdr1 has the value 25
342 srr0 has the value 26
343 srr1 has the value 27
344
81d4177b 345 The table is sorted. Suitable for searching by a binary search. */
252b5132
RH
346
347static const struct pd_reg pre_defined_registers[] =
348{
7e0de605
AM
349 /* Condition Registers */
350 { "cr.0", 0, PPC_OPERAND_CR_REG },
351 { "cr.1", 1, PPC_OPERAND_CR_REG },
352 { "cr.2", 2, PPC_OPERAND_CR_REG },
353 { "cr.3", 3, PPC_OPERAND_CR_REG },
354 { "cr.4", 4, PPC_OPERAND_CR_REG },
355 { "cr.5", 5, PPC_OPERAND_CR_REG },
356 { "cr.6", 6, PPC_OPERAND_CR_REG },
357 { "cr.7", 7, PPC_OPERAND_CR_REG },
358
359 { "cr0", 0, PPC_OPERAND_CR_REG },
360 { "cr1", 1, PPC_OPERAND_CR_REG },
361 { "cr2", 2, PPC_OPERAND_CR_REG },
362 { "cr3", 3, PPC_OPERAND_CR_REG },
363 { "cr4", 4, PPC_OPERAND_CR_REG },
364 { "cr5", 5, PPC_OPERAND_CR_REG },
365 { "cr6", 6, PPC_OPERAND_CR_REG },
366 { "cr7", 7, PPC_OPERAND_CR_REG },
367
368 { "ctr", 9, PPC_OPERAND_SPR },
369 { "dar", 19, PPC_OPERAND_SPR },
370 { "dec", 22, PPC_OPERAND_SPR },
371 { "dsisr", 18, PPC_OPERAND_SPR },
372
373 /* Floating point registers */
374 { "f.0", 0, PPC_OPERAND_FPR },
375 { "f.1", 1, PPC_OPERAND_FPR },
376 { "f.10", 10, PPC_OPERAND_FPR },
377 { "f.11", 11, PPC_OPERAND_FPR },
378 { "f.12", 12, PPC_OPERAND_FPR },
379 { "f.13", 13, PPC_OPERAND_FPR },
380 { "f.14", 14, PPC_OPERAND_FPR },
381 { "f.15", 15, PPC_OPERAND_FPR },
382 { "f.16", 16, PPC_OPERAND_FPR },
383 { "f.17", 17, PPC_OPERAND_FPR },
384 { "f.18", 18, PPC_OPERAND_FPR },
385 { "f.19", 19, PPC_OPERAND_FPR },
386 { "f.2", 2, PPC_OPERAND_FPR },
387 { "f.20", 20, PPC_OPERAND_FPR },
388 { "f.21", 21, PPC_OPERAND_FPR },
389 { "f.22", 22, PPC_OPERAND_FPR },
390 { "f.23", 23, PPC_OPERAND_FPR },
391 { "f.24", 24, PPC_OPERAND_FPR },
392 { "f.25", 25, PPC_OPERAND_FPR },
393 { "f.26", 26, PPC_OPERAND_FPR },
394 { "f.27", 27, PPC_OPERAND_FPR },
395 { "f.28", 28, PPC_OPERAND_FPR },
396 { "f.29", 29, PPC_OPERAND_FPR },
397 { "f.3", 3, PPC_OPERAND_FPR },
398 { "f.30", 30, PPC_OPERAND_FPR },
399 { "f.31", 31, PPC_OPERAND_FPR },
400 { "f.32", 32, PPC_OPERAND_VSR },
401 { "f.33", 33, PPC_OPERAND_VSR },
402 { "f.34", 34, PPC_OPERAND_VSR },
403 { "f.35", 35, PPC_OPERAND_VSR },
404 { "f.36", 36, PPC_OPERAND_VSR },
405 { "f.37", 37, PPC_OPERAND_VSR },
406 { "f.38", 38, PPC_OPERAND_VSR },
407 { "f.39", 39, PPC_OPERAND_VSR },
408 { "f.4", 4, PPC_OPERAND_FPR },
409 { "f.40", 40, PPC_OPERAND_VSR },
410 { "f.41", 41, PPC_OPERAND_VSR },
411 { "f.42", 42, PPC_OPERAND_VSR },
412 { "f.43", 43, PPC_OPERAND_VSR },
413 { "f.44", 44, PPC_OPERAND_VSR },
414 { "f.45", 45, PPC_OPERAND_VSR },
415 { "f.46", 46, PPC_OPERAND_VSR },
416 { "f.47", 47, PPC_OPERAND_VSR },
417 { "f.48", 48, PPC_OPERAND_VSR },
418 { "f.49", 49, PPC_OPERAND_VSR },
419 { "f.5", 5, PPC_OPERAND_FPR },
420 { "f.50", 50, PPC_OPERAND_VSR },
421 { "f.51", 51, PPC_OPERAND_VSR },
422 { "f.52", 52, PPC_OPERAND_VSR },
423 { "f.53", 53, PPC_OPERAND_VSR },
424 { "f.54", 54, PPC_OPERAND_VSR },
425 { "f.55", 55, PPC_OPERAND_VSR },
426 { "f.56", 56, PPC_OPERAND_VSR },
427 { "f.57", 57, PPC_OPERAND_VSR },
428 { "f.58", 58, PPC_OPERAND_VSR },
429 { "f.59", 59, PPC_OPERAND_VSR },
430 { "f.6", 6, PPC_OPERAND_FPR },
431 { "f.60", 60, PPC_OPERAND_VSR },
432 { "f.61", 61, PPC_OPERAND_VSR },
433 { "f.62", 62, PPC_OPERAND_VSR },
434 { "f.63", 63, PPC_OPERAND_VSR },
435 { "f.7", 7, PPC_OPERAND_FPR },
436 { "f.8", 8, PPC_OPERAND_FPR },
437 { "f.9", 9, PPC_OPERAND_FPR },
438
439 { "f0", 0, PPC_OPERAND_FPR },
440 { "f1", 1, PPC_OPERAND_FPR },
441 { "f10", 10, PPC_OPERAND_FPR },
442 { "f11", 11, PPC_OPERAND_FPR },
443 { "f12", 12, PPC_OPERAND_FPR },
444 { "f13", 13, PPC_OPERAND_FPR },
445 { "f14", 14, PPC_OPERAND_FPR },
446 { "f15", 15, PPC_OPERAND_FPR },
447 { "f16", 16, PPC_OPERAND_FPR },
448 { "f17", 17, PPC_OPERAND_FPR },
449 { "f18", 18, PPC_OPERAND_FPR },
450 { "f19", 19, PPC_OPERAND_FPR },
451 { "f2", 2, PPC_OPERAND_FPR },
452 { "f20", 20, PPC_OPERAND_FPR },
453 { "f21", 21, PPC_OPERAND_FPR },
454 { "f22", 22, PPC_OPERAND_FPR },
455 { "f23", 23, PPC_OPERAND_FPR },
456 { "f24", 24, PPC_OPERAND_FPR },
457 { "f25", 25, PPC_OPERAND_FPR },
458 { "f26", 26, PPC_OPERAND_FPR },
459 { "f27", 27, PPC_OPERAND_FPR },
460 { "f28", 28, PPC_OPERAND_FPR },
461 { "f29", 29, PPC_OPERAND_FPR },
462 { "f3", 3, PPC_OPERAND_FPR },
463 { "f30", 30, PPC_OPERAND_FPR },
464 { "f31", 31, PPC_OPERAND_FPR },
465 { "f32", 32, PPC_OPERAND_VSR },
466 { "f33", 33, PPC_OPERAND_VSR },
467 { "f34", 34, PPC_OPERAND_VSR },
468 { "f35", 35, PPC_OPERAND_VSR },
469 { "f36", 36, PPC_OPERAND_VSR },
470 { "f37", 37, PPC_OPERAND_VSR },
471 { "f38", 38, PPC_OPERAND_VSR },
472 { "f39", 39, PPC_OPERAND_VSR },
473 { "f4", 4, PPC_OPERAND_FPR },
474 { "f40", 40, PPC_OPERAND_VSR },
475 { "f41", 41, PPC_OPERAND_VSR },
476 { "f42", 42, PPC_OPERAND_VSR },
477 { "f43", 43, PPC_OPERAND_VSR },
478 { "f44", 44, PPC_OPERAND_VSR },
479 { "f45", 45, PPC_OPERAND_VSR },
480 { "f46", 46, PPC_OPERAND_VSR },
481 { "f47", 47, PPC_OPERAND_VSR },
482 { "f48", 48, PPC_OPERAND_VSR },
483 { "f49", 49, PPC_OPERAND_VSR },
484 { "f5", 5, PPC_OPERAND_FPR },
485 { "f50", 50, PPC_OPERAND_VSR },
486 { "f51", 51, PPC_OPERAND_VSR },
487 { "f52", 52, PPC_OPERAND_VSR },
488 { "f53", 53, PPC_OPERAND_VSR },
489 { "f54", 54, PPC_OPERAND_VSR },
490 { "f55", 55, PPC_OPERAND_VSR },
491 { "f56", 56, PPC_OPERAND_VSR },
492 { "f57", 57, PPC_OPERAND_VSR },
493 { "f58", 58, PPC_OPERAND_VSR },
494 { "f59", 59, PPC_OPERAND_VSR },
495 { "f6", 6, PPC_OPERAND_FPR },
496 { "f60", 60, PPC_OPERAND_VSR },
497 { "f61", 61, PPC_OPERAND_VSR },
498 { "f62", 62, PPC_OPERAND_VSR },
499 { "f63", 63, PPC_OPERAND_VSR },
500 { "f7", 7, PPC_OPERAND_FPR },
501 { "f8", 8, PPC_OPERAND_FPR },
502 { "f9", 9, PPC_OPERAND_FPR },
252b5132 503
c3d65c1c 504 /* Quantization registers used with pair single instructions. */
7e0de605
AM
505 { "gqr.0", 0, PPC_OPERAND_GQR },
506 { "gqr.1", 1, PPC_OPERAND_GQR },
507 { "gqr.2", 2, PPC_OPERAND_GQR },
508 { "gqr.3", 3, PPC_OPERAND_GQR },
509 { "gqr.4", 4, PPC_OPERAND_GQR },
510 { "gqr.5", 5, PPC_OPERAND_GQR },
511 { "gqr.6", 6, PPC_OPERAND_GQR },
512 { "gqr.7", 7, PPC_OPERAND_GQR },
513 { "gqr0", 0, PPC_OPERAND_GQR },
514 { "gqr1", 1, PPC_OPERAND_GQR },
515 { "gqr2", 2, PPC_OPERAND_GQR },
516 { "gqr3", 3, PPC_OPERAND_GQR },
517 { "gqr4", 4, PPC_OPERAND_GQR },
518 { "gqr5", 5, PPC_OPERAND_GQR },
519 { "gqr6", 6, PPC_OPERAND_GQR },
520 { "gqr7", 7, PPC_OPERAND_GQR },
521
522 { "lr", 8, PPC_OPERAND_SPR },
523
524 /* General Purpose Registers */
525 { "r.0", 0, PPC_OPERAND_GPR },
526 { "r.1", 1, PPC_OPERAND_GPR },
527 { "r.10", 10, PPC_OPERAND_GPR },
528 { "r.11", 11, PPC_OPERAND_GPR },
529 { "r.12", 12, PPC_OPERAND_GPR },
530 { "r.13", 13, PPC_OPERAND_GPR },
531 { "r.14", 14, PPC_OPERAND_GPR },
532 { "r.15", 15, PPC_OPERAND_GPR },
533 { "r.16", 16, PPC_OPERAND_GPR },
534 { "r.17", 17, PPC_OPERAND_GPR },
535 { "r.18", 18, PPC_OPERAND_GPR },
536 { "r.19", 19, PPC_OPERAND_GPR },
537 { "r.2", 2, PPC_OPERAND_GPR },
538 { "r.20", 20, PPC_OPERAND_GPR },
539 { "r.21", 21, PPC_OPERAND_GPR },
540 { "r.22", 22, PPC_OPERAND_GPR },
541 { "r.23", 23, PPC_OPERAND_GPR },
542 { "r.24", 24, PPC_OPERAND_GPR },
543 { "r.25", 25, PPC_OPERAND_GPR },
544 { "r.26", 26, PPC_OPERAND_GPR },
545 { "r.27", 27, PPC_OPERAND_GPR },
546 { "r.28", 28, PPC_OPERAND_GPR },
547 { "r.29", 29, PPC_OPERAND_GPR },
548 { "r.3", 3, PPC_OPERAND_GPR },
549 { "r.30", 30, PPC_OPERAND_GPR },
550 { "r.31", 31, PPC_OPERAND_GPR },
551 { "r.4", 4, PPC_OPERAND_GPR },
552 { "r.5", 5, PPC_OPERAND_GPR },
553 { "r.6", 6, PPC_OPERAND_GPR },
554 { "r.7", 7, PPC_OPERAND_GPR },
555 { "r.8", 8, PPC_OPERAND_GPR },
556 { "r.9", 9, PPC_OPERAND_GPR },
557
558 { "r.sp", 1, PPC_OPERAND_GPR },
559
560 { "r.toc", 2, PPC_OPERAND_GPR },
561
562 { "r0", 0, PPC_OPERAND_GPR },
563 { "r1", 1, PPC_OPERAND_GPR },
564 { "r10", 10, PPC_OPERAND_GPR },
565 { "r11", 11, PPC_OPERAND_GPR },
566 { "r12", 12, PPC_OPERAND_GPR },
567 { "r13", 13, PPC_OPERAND_GPR },
568 { "r14", 14, PPC_OPERAND_GPR },
569 { "r15", 15, PPC_OPERAND_GPR },
570 { "r16", 16, PPC_OPERAND_GPR },
571 { "r17", 17, PPC_OPERAND_GPR },
572 { "r18", 18, PPC_OPERAND_GPR },
573 { "r19", 19, PPC_OPERAND_GPR },
574 { "r2", 2, PPC_OPERAND_GPR },
575 { "r20", 20, PPC_OPERAND_GPR },
576 { "r21", 21, PPC_OPERAND_GPR },
577 { "r22", 22, PPC_OPERAND_GPR },
578 { "r23", 23, PPC_OPERAND_GPR },
579 { "r24", 24, PPC_OPERAND_GPR },
580 { "r25", 25, PPC_OPERAND_GPR },
581 { "r26", 26, PPC_OPERAND_GPR },
582 { "r27", 27, PPC_OPERAND_GPR },
583 { "r28", 28, PPC_OPERAND_GPR },
584 { "r29", 29, PPC_OPERAND_GPR },
585 { "r3", 3, PPC_OPERAND_GPR },
586 { "r30", 30, PPC_OPERAND_GPR },
587 { "r31", 31, PPC_OPERAND_GPR },
588 { "r4", 4, PPC_OPERAND_GPR },
589 { "r5", 5, PPC_OPERAND_GPR },
590 { "r6", 6, PPC_OPERAND_GPR },
591 { "r7", 7, PPC_OPERAND_GPR },
592 { "r8", 8, PPC_OPERAND_GPR },
593 { "r9", 9, PPC_OPERAND_GPR },
594
595 { "rtoc", 2, PPC_OPERAND_GPR },
596
597 { "sdr1", 25, PPC_OPERAND_SPR },
598
599 { "sp", 1, PPC_OPERAND_GPR },
600
601 { "srr0", 26, PPC_OPERAND_SPR },
602 { "srr1", 27, PPC_OPERAND_SPR },
603
604 /* Vector (Altivec/VMX) registers */
605 { "v.0", 0, PPC_OPERAND_VR },
606 { "v.1", 1, PPC_OPERAND_VR },
607 { "v.10", 10, PPC_OPERAND_VR },
608 { "v.11", 11, PPC_OPERAND_VR },
609 { "v.12", 12, PPC_OPERAND_VR },
610 { "v.13", 13, PPC_OPERAND_VR },
611 { "v.14", 14, PPC_OPERAND_VR },
612 { "v.15", 15, PPC_OPERAND_VR },
613 { "v.16", 16, PPC_OPERAND_VR },
614 { "v.17", 17, PPC_OPERAND_VR },
615 { "v.18", 18, PPC_OPERAND_VR },
616 { "v.19", 19, PPC_OPERAND_VR },
617 { "v.2", 2, PPC_OPERAND_VR },
618 { "v.20", 20, PPC_OPERAND_VR },
619 { "v.21", 21, PPC_OPERAND_VR },
620 { "v.22", 22, PPC_OPERAND_VR },
621 { "v.23", 23, PPC_OPERAND_VR },
622 { "v.24", 24, PPC_OPERAND_VR },
623 { "v.25", 25, PPC_OPERAND_VR },
624 { "v.26", 26, PPC_OPERAND_VR },
625 { "v.27", 27, PPC_OPERAND_VR },
626 { "v.28", 28, PPC_OPERAND_VR },
627 { "v.29", 29, PPC_OPERAND_VR },
628 { "v.3", 3, PPC_OPERAND_VR },
629 { "v.30", 30, PPC_OPERAND_VR },
630 { "v.31", 31, PPC_OPERAND_VR },
631 { "v.4", 4, PPC_OPERAND_VR },
632 { "v.5", 5, PPC_OPERAND_VR },
633 { "v.6", 6, PPC_OPERAND_VR },
634 { "v.7", 7, PPC_OPERAND_VR },
635 { "v.8", 8, PPC_OPERAND_VR },
636 { "v.9", 9, PPC_OPERAND_VR },
637
638 { "v0", 0, PPC_OPERAND_VR },
639 { "v1", 1, PPC_OPERAND_VR },
640 { "v10", 10, PPC_OPERAND_VR },
641 { "v11", 11, PPC_OPERAND_VR },
642 { "v12", 12, PPC_OPERAND_VR },
643 { "v13", 13, PPC_OPERAND_VR },
644 { "v14", 14, PPC_OPERAND_VR },
645 { "v15", 15, PPC_OPERAND_VR },
646 { "v16", 16, PPC_OPERAND_VR },
647 { "v17", 17, PPC_OPERAND_VR },
648 { "v18", 18, PPC_OPERAND_VR },
649 { "v19", 19, PPC_OPERAND_VR },
650 { "v2", 2, PPC_OPERAND_VR },
651 { "v20", 20, PPC_OPERAND_VR },
652 { "v21", 21, PPC_OPERAND_VR },
653 { "v22", 22, PPC_OPERAND_VR },
654 { "v23", 23, PPC_OPERAND_VR },
655 { "v24", 24, PPC_OPERAND_VR },
656 { "v25", 25, PPC_OPERAND_VR },
657 { "v26", 26, PPC_OPERAND_VR },
658 { "v27", 27, PPC_OPERAND_VR },
659 { "v28", 28, PPC_OPERAND_VR },
660 { "v29", 29, PPC_OPERAND_VR },
661 { "v3", 3, PPC_OPERAND_VR },
662 { "v30", 30, PPC_OPERAND_VR },
663 { "v31", 31, PPC_OPERAND_VR },
664 { "v4", 4, PPC_OPERAND_VR },
665 { "v5", 5, PPC_OPERAND_VR },
666 { "v6", 6, PPC_OPERAND_VR },
667 { "v7", 7, PPC_OPERAND_VR },
668 { "v8", 8, PPC_OPERAND_VR },
669 { "v9", 9, PPC_OPERAND_VR },
670
671 /* Vector Scalar (VSX) registers (ISA 2.06). */
672 { "vs.0", 0, PPC_OPERAND_VSR },
673 { "vs.1", 1, PPC_OPERAND_VSR },
674 { "vs.10", 10, PPC_OPERAND_VSR },
675 { "vs.11", 11, PPC_OPERAND_VSR },
676 { "vs.12", 12, PPC_OPERAND_VSR },
677 { "vs.13", 13, PPC_OPERAND_VSR },
678 { "vs.14", 14, PPC_OPERAND_VSR },
679 { "vs.15", 15, PPC_OPERAND_VSR },
680 { "vs.16", 16, PPC_OPERAND_VSR },
681 { "vs.17", 17, PPC_OPERAND_VSR },
682 { "vs.18", 18, PPC_OPERAND_VSR },
683 { "vs.19", 19, PPC_OPERAND_VSR },
684 { "vs.2", 2, PPC_OPERAND_VSR },
685 { "vs.20", 20, PPC_OPERAND_VSR },
686 { "vs.21", 21, PPC_OPERAND_VSR },
687 { "vs.22", 22, PPC_OPERAND_VSR },
688 { "vs.23", 23, PPC_OPERAND_VSR },
689 { "vs.24", 24, PPC_OPERAND_VSR },
690 { "vs.25", 25, PPC_OPERAND_VSR },
691 { "vs.26", 26, PPC_OPERAND_VSR },
692 { "vs.27", 27, PPC_OPERAND_VSR },
693 { "vs.28", 28, PPC_OPERAND_VSR },
694 { "vs.29", 29, PPC_OPERAND_VSR },
695 { "vs.3", 3, PPC_OPERAND_VSR },
696 { "vs.30", 30, PPC_OPERAND_VSR },
697 { "vs.31", 31, PPC_OPERAND_VSR },
698 { "vs.32", 32, PPC_OPERAND_VSR },
699 { "vs.33", 33, PPC_OPERAND_VSR },
700 { "vs.34", 34, PPC_OPERAND_VSR },
701 { "vs.35", 35, PPC_OPERAND_VSR },
702 { "vs.36", 36, PPC_OPERAND_VSR },
703 { "vs.37", 37, PPC_OPERAND_VSR },
704 { "vs.38", 38, PPC_OPERAND_VSR },
705 { "vs.39", 39, PPC_OPERAND_VSR },
706 { "vs.4", 4, PPC_OPERAND_VSR },
707 { "vs.40", 40, PPC_OPERAND_VSR },
708 { "vs.41", 41, PPC_OPERAND_VSR },
709 { "vs.42", 42, PPC_OPERAND_VSR },
710 { "vs.43", 43, PPC_OPERAND_VSR },
711 { "vs.44", 44, PPC_OPERAND_VSR },
712 { "vs.45", 45, PPC_OPERAND_VSR },
713 { "vs.46", 46, PPC_OPERAND_VSR },
714 { "vs.47", 47, PPC_OPERAND_VSR },
715 { "vs.48", 48, PPC_OPERAND_VSR },
716 { "vs.49", 49, PPC_OPERAND_VSR },
717 { "vs.5", 5, PPC_OPERAND_VSR },
718 { "vs.50", 50, PPC_OPERAND_VSR },
719 { "vs.51", 51, PPC_OPERAND_VSR },
720 { "vs.52", 52, PPC_OPERAND_VSR },
721 { "vs.53", 53, PPC_OPERAND_VSR },
722 { "vs.54", 54, PPC_OPERAND_VSR },
723 { "vs.55", 55, PPC_OPERAND_VSR },
724 { "vs.56", 56, PPC_OPERAND_VSR },
725 { "vs.57", 57, PPC_OPERAND_VSR },
726 { "vs.58", 58, PPC_OPERAND_VSR },
727 { "vs.59", 59, PPC_OPERAND_VSR },
728 { "vs.6", 6, PPC_OPERAND_VSR },
729 { "vs.60", 60, PPC_OPERAND_VSR },
730 { "vs.61", 61, PPC_OPERAND_VSR },
731 { "vs.62", 62, PPC_OPERAND_VSR },
732 { "vs.63", 63, PPC_OPERAND_VSR },
733 { "vs.7", 7, PPC_OPERAND_VSR },
734 { "vs.8", 8, PPC_OPERAND_VSR },
735 { "vs.9", 9, PPC_OPERAND_VSR },
736
737 { "vs0", 0, PPC_OPERAND_VSR },
738 { "vs1", 1, PPC_OPERAND_VSR },
739 { "vs10", 10, PPC_OPERAND_VSR },
740 { "vs11", 11, PPC_OPERAND_VSR },
741 { "vs12", 12, PPC_OPERAND_VSR },
742 { "vs13", 13, PPC_OPERAND_VSR },
743 { "vs14", 14, PPC_OPERAND_VSR },
744 { "vs15", 15, PPC_OPERAND_VSR },
745 { "vs16", 16, PPC_OPERAND_VSR },
746 { "vs17", 17, PPC_OPERAND_VSR },
747 { "vs18", 18, PPC_OPERAND_VSR },
748 { "vs19", 19, PPC_OPERAND_VSR },
749 { "vs2", 2, PPC_OPERAND_VSR },
750 { "vs20", 20, PPC_OPERAND_VSR },
751 { "vs21", 21, PPC_OPERAND_VSR },
752 { "vs22", 22, PPC_OPERAND_VSR },
753 { "vs23", 23, PPC_OPERAND_VSR },
754 { "vs24", 24, PPC_OPERAND_VSR },
755 { "vs25", 25, PPC_OPERAND_VSR },
756 { "vs26", 26, PPC_OPERAND_VSR },
757 { "vs27", 27, PPC_OPERAND_VSR },
758 { "vs28", 28, PPC_OPERAND_VSR },
759 { "vs29", 29, PPC_OPERAND_VSR },
760 { "vs3", 3, PPC_OPERAND_VSR },
761 { "vs30", 30, PPC_OPERAND_VSR },
762 { "vs31", 31, PPC_OPERAND_VSR },
763 { "vs32", 32, PPC_OPERAND_VSR },
764 { "vs33", 33, PPC_OPERAND_VSR },
765 { "vs34", 34, PPC_OPERAND_VSR },
766 { "vs35", 35, PPC_OPERAND_VSR },
767 { "vs36", 36, PPC_OPERAND_VSR },
768 { "vs37", 37, PPC_OPERAND_VSR },
769 { "vs38", 38, PPC_OPERAND_VSR },
770 { "vs39", 39, PPC_OPERAND_VSR },
771 { "vs4", 4, PPC_OPERAND_VSR },
772 { "vs40", 40, PPC_OPERAND_VSR },
773 { "vs41", 41, PPC_OPERAND_VSR },
774 { "vs42", 42, PPC_OPERAND_VSR },
775 { "vs43", 43, PPC_OPERAND_VSR },
776 { "vs44", 44, PPC_OPERAND_VSR },
777 { "vs45", 45, PPC_OPERAND_VSR },
778 { "vs46", 46, PPC_OPERAND_VSR },
779 { "vs47", 47, PPC_OPERAND_VSR },
780 { "vs48", 48, PPC_OPERAND_VSR },
781 { "vs49", 49, PPC_OPERAND_VSR },
782 { "vs5", 5, PPC_OPERAND_VSR },
783 { "vs50", 50, PPC_OPERAND_VSR },
784 { "vs51", 51, PPC_OPERAND_VSR },
785 { "vs52", 52, PPC_OPERAND_VSR },
786 { "vs53", 53, PPC_OPERAND_VSR },
787 { "vs54", 54, PPC_OPERAND_VSR },
788 { "vs55", 55, PPC_OPERAND_VSR },
789 { "vs56", 56, PPC_OPERAND_VSR },
790 { "vs57", 57, PPC_OPERAND_VSR },
791 { "vs58", 58, PPC_OPERAND_VSR },
792 { "vs59", 59, PPC_OPERAND_VSR },
793 { "vs6", 6, PPC_OPERAND_VSR },
794 { "vs60", 60, PPC_OPERAND_VSR },
795 { "vs61", 61, PPC_OPERAND_VSR },
796 { "vs62", 62, PPC_OPERAND_VSR },
797 { "vs63", 63, PPC_OPERAND_VSR },
798 { "vs7", 7, PPC_OPERAND_VSR },
799 { "vs8", 8, PPC_OPERAND_VSR },
800 { "vs9", 9, PPC_OPERAND_VSR },
801
802 { "xer", 1, PPC_OPERAND_SPR }
252b5132
RH
803};
804
bc805888 805#define REG_NAME_CNT (sizeof (pre_defined_registers) / sizeof (struct pd_reg))
252b5132
RH
806
807/* Given NAME, find the register number associated with that name, return
808 the integer value associated with the given name or -1 on failure. */
809
7e0de605 810static const struct pd_reg *
98027b10 811reg_name_search (const struct pd_reg *regs, int regcount, const char *name)
252b5132
RH
812{
813 int middle, low, high;
814 int cmp;
815
816 low = 0;
817 high = regcount - 1;
818
819 do
820 {
821 middle = (low + high) / 2;
822 cmp = strcasecmp (name, regs[middle].name);
823 if (cmp < 0)
824 high = middle - 1;
825 else if (cmp > 0)
826 low = middle + 1;
827 else
7e0de605 828 return &regs[middle];
252b5132
RH
829 }
830 while (low <= high);
831
7e0de605 832 return NULL;
252b5132
RH
833}
834
835/*
99a814a1 836 * Summary of register_name.
252b5132
RH
837 *
838 * in: Input_line_pointer points to 1st char of operand.
839 *
840 * out: A expressionS.
841 * The operand may have been a register: in this case, X_op == O_register,
842 * X_add_number is set to the register number, and truth is returned.
843 * Input_line_pointer->(next non-blank) char after operand, or is in its
844 * original state.
845 */
846
b34976b6 847static bfd_boolean
98027b10 848register_name (expressionS *expressionP)
252b5132 849{
7e0de605 850 const struct pd_reg *reg;
252b5132
RH
851 char *name;
852 char *start;
853 char c;
854
99a814a1 855 /* Find the spelling of the operand. */
252b5132 856 start = name = input_line_pointer;
3882b010 857 if (name[0] == '%' && ISALPHA (name[1]))
252b5132
RH
858 name = ++input_line_pointer;
859
3882b010 860 else if (!reg_names_p || !ISALPHA (name[0]))
b34976b6 861 return FALSE;
252b5132 862
d02603dc 863 c = get_symbol_name (&name);
7e0de605 864 reg = reg_name_search (pre_defined_registers, REG_NAME_CNT, name);
252b5132 865
468cced8
AM
866 /* Put back the delimiting char. */
867 *input_line_pointer = c;
868
99a814a1 869 /* Look to see if it's in the register table. */
7e0de605 870 if (reg != NULL)
252b5132
RH
871 {
872 expressionP->X_op = O_register;
7e0de605
AM
873 expressionP->X_add_number = reg->value;
874 expressionP->X_md = reg->flags;
81d4177b 875
99a814a1 876 /* Make the rest nice. */
252b5132
RH
877 expressionP->X_add_symbol = NULL;
878 expressionP->X_op_symbol = NULL;
b34976b6 879 return TRUE;
252b5132 880 }
468cced8
AM
881
882 /* Reset the line as if we had not done anything. */
883 input_line_pointer = start;
b34976b6 884 return FALSE;
252b5132
RH
885}
886\f
887/* This function is called for each symbol seen in an expression. It
888 handles the special parsing which PowerPC assemblers are supposed
889 to use for condition codes. */
890
891/* Whether to do the special parsing. */
b34976b6 892static bfd_boolean cr_operand;
252b5132
RH
893
894/* Names to recognize in a condition code. This table is sorted. */
895static const struct pd_reg cr_names[] =
896{
7e0de605
AM
897 { "cr0", 0, PPC_OPERAND_CR_REG },
898 { "cr1", 1, PPC_OPERAND_CR_REG },
899 { "cr2", 2, PPC_OPERAND_CR_REG },
900 { "cr3", 3, PPC_OPERAND_CR_REG },
901 { "cr4", 4, PPC_OPERAND_CR_REG },
902 { "cr5", 5, PPC_OPERAND_CR_REG },
903 { "cr6", 6, PPC_OPERAND_CR_REG },
904 { "cr7", 7, PPC_OPERAND_CR_REG },
905 { "eq", 2, PPC_OPERAND_CR_BIT },
906 { "gt", 1, PPC_OPERAND_CR_BIT },
907 { "lt", 0, PPC_OPERAND_CR_BIT },
908 { "so", 3, PPC_OPERAND_CR_BIT },
909 { "un", 3, PPC_OPERAND_CR_BIT }
252b5132
RH
910};
911
912/* Parsing function. This returns non-zero if it recognized an
913 expression. */
914
915int
91d6fa6a 916ppc_parse_name (const char *name, expressionS *exp)
252b5132 917{
7e0de605 918 const struct pd_reg *reg;
252b5132
RH
919
920 if (! cr_operand)
921 return 0;
922
13abbae3
AM
923 if (*name == '%')
924 ++name;
7e0de605 925 reg = reg_name_search (cr_names, sizeof cr_names / sizeof cr_names[0],
252b5132 926 name);
7e0de605 927 if (reg == NULL)
252b5132
RH
928 return 0;
929
7e0de605
AM
930 exp->X_op = O_register;
931 exp->X_add_number = reg->value;
932 exp->X_md = reg->flags;
252b5132
RH
933
934 return 1;
935}
7e0de605
AM
936
937/* Propagate X_md and check register expressions. This is to support
938 condition codes like 4*cr5+eq. */
939
940int
941ppc_optimize_expr (expressionS *left, operatorT op, expressionS *right)
942{
943 /* Accept 4*cr<n> and cr<n>*4. */
944 if (op == O_multiply
945 && ((right->X_op == O_register
946 && right->X_md == PPC_OPERAND_CR_REG
947 && left->X_op == O_constant
948 && left->X_add_number == 4)
949 || (left->X_op == O_register
950 && left->X_md == PPC_OPERAND_CR_REG
951 && right->X_op == O_constant
952 && right->X_add_number == 4)))
953 {
954 left->X_op = O_register;
955 left->X_md = PPC_OPERAND_CR_REG | PPC_OPERAND_CR_BIT;
956 left->X_add_number *= right->X_add_number;
957 return 1;
958 }
959
960 /* Accept the above plus <cr bit>, and <cr bit> plus the above. */
961 if (right->X_op == O_register
962 && left->X_op == O_register
963 && op == O_add
964 && ((right->X_md == PPC_OPERAND_CR_BIT
965 && left->X_md == (PPC_OPERAND_CR_REG | PPC_OPERAND_CR_BIT))
966 || (right->X_md == (PPC_OPERAND_CR_REG | PPC_OPERAND_CR_BIT)
967 && left->X_md == PPC_OPERAND_CR_BIT)))
968 {
969 left->X_md = PPC_OPERAND_CR_BIT;
970 right->X_op = O_constant;
971 return 0;
972 }
973
974 /* Accept reg +/- constant. */
975 if (left->X_op == O_register
976 && !((op == O_add || op == O_subtract) && right->X_op == O_constant))
ece5dcc1 977 as_warn (_("invalid register expression"));
7e0de605
AM
978
979 /* Accept constant + reg. */
980 if (right->X_op == O_register)
981 {
982 if (op == O_add && left->X_op == O_constant)
983 left->X_md = right->X_md;
984 else
ece5dcc1 985 as_warn (_("invalid register expression"));
7e0de605
AM
986 }
987
988 return 0;
989}
252b5132
RH
990\f
991/* Local variables. */
992
2b3c4602
AM
993/* Whether to target xcoff64/elf64. */
994static unsigned int ppc_obj64 = BFD_DEFAULT_TARGET_SIZE == 64;
7f6d05e8 995
252b5132
RH
996/* Opcode hash table. */
997static struct hash_control *ppc_hash;
998
999/* Macro hash table. */
1000static struct hash_control *ppc_macro_hash;
1001
1002#ifdef OBJ_ELF
99a814a1 1003/* What type of shared library support to use. */
5d6f4f16 1004static enum { SHLIB_NONE, SHLIB_PIC, SHLIB_MRELOCATABLE } shlib = SHLIB_NONE;
252b5132 1005
99a814a1 1006/* Flags to set in the elf header. */
252b5132
RH
1007static flagword ppc_flags = 0;
1008
1009/* Whether this is Solaris or not. */
1010#ifdef TARGET_SOLARIS_COMMENT
b34976b6 1011#define SOLARIS_P TRUE
252b5132 1012#else
b34976b6 1013#define SOLARIS_P FALSE
252b5132
RH
1014#endif
1015
b34976b6 1016static bfd_boolean msolaris = SOLARIS_P;
252b5132
RH
1017#endif
1018
1019#ifdef OBJ_XCOFF
1020
1021/* The RS/6000 assembler uses the .csect pseudo-op to generate code
1022 using a bunch of different sections. These assembler sections,
1023 however, are all encompassed within the .text or .data sections of
1024 the final output file. We handle this by using different
1025 subsegments within these main segments. */
1026
1027/* Next subsegment to allocate within the .text segment. */
1028static subsegT ppc_text_subsegment = 2;
1029
1030/* Linked list of csects in the text section. */
1031static symbolS *ppc_text_csects;
1032
1033/* Next subsegment to allocate within the .data segment. */
1034static subsegT ppc_data_subsegment = 2;
1035
1036/* Linked list of csects in the data section. */
1037static symbolS *ppc_data_csects;
1038
1039/* The current csect. */
1040static symbolS *ppc_current_csect;
1041
1042/* The RS/6000 assembler uses a TOC which holds addresses of functions
1043 and variables. Symbols are put in the TOC with the .tc pseudo-op.
1044 A special relocation is used when accessing TOC entries. We handle
1045 the TOC as a subsegment within the .data segment. We set it up if
1046 we see a .toc pseudo-op, and save the csect symbol here. */
1047static symbolS *ppc_toc_csect;
1048
1049/* The first frag in the TOC subsegment. */
1050static fragS *ppc_toc_frag;
1051
1052/* The first frag in the first subsegment after the TOC in the .data
1053 segment. NULL if there are no subsegments after the TOC. */
1054static fragS *ppc_after_toc_frag;
1055
1056/* The current static block. */
1057static symbolS *ppc_current_block;
1058
1059/* The COFF debugging section; set by md_begin. This is not the
1060 .debug section, but is instead the secret BFD section which will
1061 cause BFD to set the section number of a symbol to N_DEBUG. */
1062static asection *ppc_coff_debug_section;
1063
85645aed
TG
1064/* Structure to set the length field of the dwarf sections. */
1065struct dw_subsection {
1066 /* Subsections are simply linked. */
1067 struct dw_subsection *link;
1068
1069 /* The subsection number. */
1070 subsegT subseg;
1071
1072 /* Expression to compute the length of the section. */
1073 expressionS end_exp;
1074};
1075
1076static struct dw_section {
1077 /* Corresponding section. */
1078 segT sect;
1079
1080 /* Simply linked list of subsections with a label. */
1081 struct dw_subsection *list_subseg;
1082
1083 /* The anonymous subsection. */
1084 struct dw_subsection *anon_subseg;
1085} dw_sections[XCOFF_DWSECT_NBR_NAMES];
252b5132
RH
1086#endif /* OBJ_XCOFF */
1087
1088#ifdef TE_PE
1089
1090/* Various sections that we need for PE coff support. */
1091static segT ydata_section;
1092static segT pdata_section;
1093static segT reldata_section;
1094static segT rdata_section;
1095static segT tocdata_section;
1096
81d4177b 1097/* The current section and the previous section. See ppc_previous. */
252b5132
RH
1098static segT ppc_previous_section;
1099static segT ppc_current_section;
1100
1101#endif /* TE_PE */
1102
1103#ifdef OBJ_ELF
1104symbolS *GOT_symbol; /* Pre-defined "_GLOBAL_OFFSET_TABLE" */
6a0c61b7
EZ
1105unsigned long *ppc_apuinfo_list;
1106unsigned int ppc_apuinfo_num;
1107unsigned int ppc_apuinfo_num_alloc;
252b5132
RH
1108#endif /* OBJ_ELF */
1109\f
1110#ifdef OBJ_ELF
15c1449b 1111const char *const md_shortopts = "b:l:usm:K:VQ:";
252b5132 1112#else
15c1449b 1113const char *const md_shortopts = "um:";
252b5132 1114#endif
cef4f754 1115#define OPTION_NOPS (OPTION_MD_BASE + 0)
15c1449b 1116const struct option md_longopts[] = {
cef4f754 1117 {"nops", required_argument, NULL, OPTION_NOPS},
bf7279d5
AM
1118 {"ppc476-workaround", no_argument, &warn_476, 1},
1119 {"no-ppc476-workaround", no_argument, &warn_476, 0},
252b5132
RH
1120 {NULL, no_argument, NULL, 0}
1121};
15c1449b 1122const size_t md_longopts_size = sizeof (md_longopts);
252b5132
RH
1123
1124int
17b9d67d 1125md_parse_option (int c, const char *arg)
252b5132 1126{
69fe9ce5
AM
1127 ppc_cpu_t new_cpu;
1128
252b5132
RH
1129 switch (c)
1130 {
1131 case 'u':
1132 /* -u means that any undefined symbols should be treated as
1133 external, which is the default for gas anyhow. */
1134 break;
1135
1136#ifdef OBJ_ELF
1137 case 'l':
1138 /* Solaris as takes -le (presumably for little endian). For completeness
99a814a1 1139 sake, recognize -be also. */
252b5132
RH
1140 if (strcmp (arg, "e") == 0)
1141 {
1142 target_big_endian = 0;
1143 set_target_endian = 1;
b9c361e0 1144 if (ppc_cpu & PPC_OPCODE_VLE)
d6ed37ed 1145 as_bad (_("the use of -mvle requires big endian."));
252b5132
RH
1146 }
1147 else
1148 return 0;
1149
1150 break;
1151
1152 case 'b':
1153 if (strcmp (arg, "e") == 0)
1154 {
1155 target_big_endian = 1;
1156 set_target_endian = 1;
1157 }
1158 else
1159 return 0;
1160
1161 break;
1162
1163 case 'K':
99a814a1 1164 /* Recognize -K PIC. */
252b5132
RH
1165 if (strcmp (arg, "PIC") == 0 || strcmp (arg, "pic") == 0)
1166 {
1167 shlib = SHLIB_PIC;
1168 ppc_flags |= EF_PPC_RELOCATABLE_LIB;
1169 }
1170 else
1171 return 0;
1172
1173 break;
1174#endif
1175
7f6d05e8
CP
1176 /* a64 and a32 determine whether to use XCOFF64 or XCOFF32. */
1177 case 'a':
1178 if (strcmp (arg, "64") == 0)
2a98c3a6
AM
1179 {
1180#ifdef BFD64
1181 ppc_obj64 = 1;
d6ed37ed
AM
1182 if (ppc_cpu & PPC_OPCODE_VLE)
1183 as_bad (_("the use of -mvle requires -a32."));
2a98c3a6
AM
1184#else
1185 as_fatal (_("%s unsupported"), "-a64");
1186#endif
1187 }
7f6d05e8 1188 else if (strcmp (arg, "32") == 0)
2b3c4602 1189 ppc_obj64 = 0;
7f6d05e8
CP
1190 else
1191 return 0;
1192 break;
81d4177b 1193
252b5132 1194 case 'm':
776fc418 1195 new_cpu = ppc_parse_cpu (ppc_cpu, &sticky, arg);
52be03fd
AM
1196 /* "raw" is only valid for the disassembler. */
1197 if (new_cpu != 0 && (new_cpu & PPC_OPCODE_RAW) == 0)
b9c361e0
JL
1198 {
1199 ppc_cpu = new_cpu;
d6ed37ed
AM
1200 if (strcmp (arg, "vle") == 0)
1201 {
1202 if (set_target_endian && target_big_endian == 0)
1203 as_bad (_("the use of -mvle requires big endian."));
1204 if (ppc_obj64)
1205 as_bad (_("the use of -mvle requires -a32."));
1206 }
b9c361e0 1207 }
252b5132 1208
83eef883
AFB
1209 else if (strcmp (arg, "no-vle") == 0)
1210 {
1211 sticky &= ~PPC_OPCODE_VLE;
1212
1213 new_cpu = ppc_parse_cpu (ppc_cpu, &sticky, "booke");
1214 new_cpu &= ~PPC_OPCODE_VLE;
1215
1216 ppc_cpu = new_cpu;
1217 }
1218
252b5132 1219 else if (strcmp (arg, "regnames") == 0)
b34976b6 1220 reg_names_p = TRUE;
252b5132
RH
1221
1222 else if (strcmp (arg, "no-regnames") == 0)
b34976b6 1223 reg_names_p = FALSE;
252b5132
RH
1224
1225#ifdef OBJ_ELF
99a814a1
AM
1226 /* -mrelocatable/-mrelocatable-lib -- warn about initializations
1227 that require relocation. */
252b5132
RH
1228 else if (strcmp (arg, "relocatable") == 0)
1229 {
5d6f4f16 1230 shlib = SHLIB_MRELOCATABLE;
252b5132
RH
1231 ppc_flags |= EF_PPC_RELOCATABLE;
1232 }
1233
1234 else if (strcmp (arg, "relocatable-lib") == 0)
1235 {
5d6f4f16 1236 shlib = SHLIB_MRELOCATABLE;
252b5132
RH
1237 ppc_flags |= EF_PPC_RELOCATABLE_LIB;
1238 }
1239
99a814a1 1240 /* -memb, set embedded bit. */
252b5132
RH
1241 else if (strcmp (arg, "emb") == 0)
1242 ppc_flags |= EF_PPC_EMB;
1243
cc643b88 1244 /* -mlittle/-mbig set the endianness. */
99a814a1
AM
1245 else if (strcmp (arg, "little") == 0
1246 || strcmp (arg, "little-endian") == 0)
252b5132
RH
1247 {
1248 target_big_endian = 0;
1249 set_target_endian = 1;
b9c361e0 1250 if (ppc_cpu & PPC_OPCODE_VLE)
d6ed37ed 1251 as_bad (_("the use of -mvle requires big endian."));
252b5132
RH
1252 }
1253
1254 else if (strcmp (arg, "big") == 0 || strcmp (arg, "big-endian") == 0)
1255 {
1256 target_big_endian = 1;
1257 set_target_endian = 1;
1258 }
1259
1260 else if (strcmp (arg, "solaris") == 0)
1261 {
b34976b6 1262 msolaris = TRUE;
252b5132
RH
1263 ppc_comment_chars = ppc_solaris_comment_chars;
1264 }
1265
1266 else if (strcmp (arg, "no-solaris") == 0)
1267 {
b34976b6 1268 msolaris = FALSE;
252b5132
RH
1269 ppc_comment_chars = ppc_eabi_comment_chars;
1270 }
74081948
AF
1271 else if (strcmp (arg, "spe2") == 0)
1272 {
1273 ppc_cpu |= PPC_OPCODE_SPE2;
1274 }
252b5132
RH
1275#endif
1276 else
1277 {
1278 as_bad (_("invalid switch -m%s"), arg);
1279 return 0;
1280 }
1281 break;
1282
1283#ifdef OBJ_ELF
1284 /* -V: SVR4 argument to print version ID. */
1285 case 'V':
1286 print_version_id ();
1287 break;
1288
1289 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
1290 should be emitted or not. FIXME: Not implemented. */
1291 case 'Q':
1292 break;
1293
1294 /* Solaris takes -s to specify that .stabs go in a .stabs section,
1295 rather than .stabs.excl, which is ignored by the linker.
1296 FIXME: Not implemented. */
1297 case 's':
1298 if (arg)
1299 return 0;
1300
1301 break;
1302#endif
1303
cef4f754
AM
1304 case OPTION_NOPS:
1305 {
1306 char *end;
1307 nop_limit = strtoul (optarg, &end, 0);
1308 if (*end)
1309 as_bad (_("--nops needs a numeric argument"));
1310 }
1311 break;
85645aed 1312
bf7279d5
AM
1313 case 0:
1314 break;
1315
252b5132
RH
1316 default:
1317 return 0;
1318 }
1319
1320 return 1;
1321}
1322
5f63875b
AM
1323static int
1324is_ppc64_target (const bfd_target *targ, void *data ATTRIBUTE_UNUSED)
1325{
1326 switch (targ->flavour)
1327 {
1328#ifdef OBJ_ELF
1329 case bfd_target_elf_flavour:
1330 return strncmp (targ->name, "elf64-powerpc", 13) == 0;
1331#endif
1332#ifdef OBJ_XCOFF
1333 case bfd_target_xcoff_flavour:
1334 return (strcmp (targ->name, "aixcoff64-rs6000") == 0
1335 || strcmp (targ->name, "aix5coff64-rs6000") == 0);
1336#endif
1337 default:
1338 return 0;
1339 }
1340}
1341
252b5132 1342void
98027b10 1343md_show_usage (FILE *stream)
252b5132 1344{
bc805888 1345 fprintf (stream, _("\
5f63875b
AM
1346PowerPC options:\n"));
1347 fprintf (stream, _("\
1348-a32 generate ELF32/XCOFF32\n"));
1349 if (bfd_iterate_over_targets (is_ppc64_target, NULL))
1350 fprintf (stream, _("\
1351-a64 generate ELF64/XCOFF64\n"));
1352 fprintf (stream, _("\
1353-u ignored\n"));
1354 fprintf (stream, _("\
1355-mpwrx, -mpwr2 generate code for POWER/2 (RIOS2)\n"));
1356 fprintf (stream, _("\
1357-mpwr generate code for POWER (RIOS1)\n"));
1358 fprintf (stream, _("\
1359-m601 generate code for PowerPC 601\n"));
1360 fprintf (stream, _("\
418c1742 1361-mppc, -mppc32, -m603, -m604\n\
5f63875b
AM
1362 generate code for PowerPC 603/604\n"));
1363 fprintf (stream, _("\
1364-m403 generate code for PowerPC 403\n"));
1365 fprintf (stream, _("\
1366-m405 generate code for PowerPC 405\n"));
1367 fprintf (stream, _("\
1368-m440 generate code for PowerPC 440\n"));
1369 fprintf (stream, _("\
1370-m464 generate code for PowerPC 464\n"));
1371 fprintf (stream, _("\
1372-m476 generate code for PowerPC 476\n"));
1373 fprintf (stream, _("\
f5c120c5 1374-m7400, -m7410, -m7450, -m7455\n\
5f63875b
AM
1375 generate code for PowerPC 7400/7410/7450/7455\n"));
1376 fprintf (stream, _("\
fa758a70 1377-m750cl, -mgekko, -mbroadway\n\
5f63875b
AM
1378 generate code for PowerPC 750cl/Gekko/Broadway\n"));
1379 fprintf (stream, _("\
ef5a96d5 1380-m821, -m850, -m860 generate code for PowerPC 821/850/860\n"));
df12615d 1381 fprintf (stream, _("\
5f63875b
AM
1382-mppc64, -m620 generate code for PowerPC 620/625/630\n"));
1383 fprintf (stream, _("\
1384-mppc64bridge generate code for PowerPC 64, including bridge insns\n"));
1385 fprintf (stream, _("\
1386-mbooke generate code for 32-bit PowerPC BookE\n"));
1387 fprintf (stream, _("\
1388-ma2 generate code for A2 architecture\n"));
1389 fprintf (stream, _("\
1390-mpower4, -mpwr4 generate code for Power4 architecture\n"));
1391 fprintf (stream, _("\
cdc51b07 1392-mpower5, -mpwr5, -mpwr5x\n\
5f63875b
AM
1393 generate code for Power5 architecture\n"));
1394 fprintf (stream, _("\
1395-mpower6, -mpwr6 generate code for Power6 architecture\n"));
1396 fprintf (stream, _("\
1397-mpower7, -mpwr7 generate code for Power7 architecture\n"));
1398 fprintf (stream, _("\
1399-mpower8, -mpwr8 generate code for Power8 architecture\n"));
1400 fprintf (stream, _("\
1401-mpower9, -mpwr9 generate code for Power9 architecture\n"));
1402 fprintf (stream, _("\
1403-mcell generate code for Cell Broadband Engine architecture\n"));
1404 fprintf (stream, _("\
1405-mcom generate code for Power/PowerPC common instructions\n"));
1406 fprintf (stream, _("\
ce3d2015 1407-many generate code for any architecture (PWR/PWRX/PPC)\n"));
6a0c61b7 1408 fprintf (stream, _("\
5f63875b
AM
1409-maltivec generate code for AltiVec\n"));
1410 fprintf (stream, _("\
1411-mvsx generate code for Vector-Scalar (VSX) instructions\n"));
1412 fprintf (stream, _("\
1413-me300 generate code for PowerPC e300 family\n"));
1414 fprintf (stream, _("\
1415-me500, -me500x2 generate code for Motorola e500 core complex\n"));
1416 fprintf (stream, _("\
1417-me500mc, generate code for Freescale e500mc core complex\n"));
1418 fprintf (stream, _("\
1419-me500mc64, generate code for Freescale e500mc64 core complex\n"));
1420 fprintf (stream, _("\
1421-me5500, generate code for Freescale e5500 core complex\n"));
1422 fprintf (stream, _("\
1423-me6500, generate code for Freescale e6500 core complex\n"));
1424 fprintf (stream, _("\
1425-mspe generate code for Motorola SPE instructions\n"));
1426 fprintf (stream, _("\
1427-mspe2 generate code for Freescale SPE2 instructions\n"));
1428 fprintf (stream, _("\
1429-mvle generate code for Freescale VLE instructions\n"));
1430 fprintf (stream, _("\
1431-mtitan generate code for AppliedMicro Titan core complex\n"));
1432 fprintf (stream, _("\
1433-mregnames Allow symbolic names for registers\n"));
1434 fprintf (stream, _("\
ce3d2015 1435-mno-regnames Do not allow symbolic names for registers\n"));
252b5132 1436#ifdef OBJ_ELF
bc805888 1437 fprintf (stream, _("\
5f63875b
AM
1438-mrelocatable support for GCC's -mrelocatble option\n"));
1439 fprintf (stream, _("\
1440-mrelocatable-lib support for GCC's -mrelocatble-lib option\n"));
1441 fprintf (stream, _("\
1442-memb set PPC_EMB bit in ELF flags\n"));
1443 fprintf (stream, _("\
b8b738ac 1444-mlittle, -mlittle-endian, -le\n\
5f63875b
AM
1445 generate code for a little endian machine\n"));
1446 fprintf (stream, _("\
b8b738ac 1447-mbig, -mbig-endian, -be\n\
5f63875b
AM
1448 generate code for a big endian machine\n"));
1449 fprintf (stream, _("\
1450-msolaris generate code for Solaris\n"));
1451 fprintf (stream, _("\
1452-mno-solaris do not generate code for Solaris\n"));
1453 fprintf (stream, _("\
1454-K PIC set EF_PPC_RELOCATABLE_LIB in ELF flags\n"));
1455 fprintf (stream, _("\
1456-V print assembler version number\n"));
1457 fprintf (stream, _("\
ce3d2015 1458-Qy, -Qn ignored\n"));
252b5132 1459#endif
cef4f754 1460 fprintf (stream, _("\
5f63875b
AM
1461-nops=count when aligning, more than COUNT nops uses a branch\n"));
1462 fprintf (stream, _("\
bf7279d5 1463-ppc476-workaround warn if emitting data to code sections\n"));
252b5132
RH
1464}
1465\f
1466/* Set ppc_cpu if it is not already set. */
1467
1468static void
98027b10 1469ppc_set_cpu (void)
252b5132
RH
1470{
1471 const char *default_os = TARGET_OS;
1472 const char *default_cpu = TARGET_CPU;
1473
7102e95e 1474 if ((ppc_cpu & ~(ppc_cpu_t) PPC_OPCODE_ANY) == 0)
252b5132 1475 {
2a98c3a6 1476 if (ppc_obj64)
f2ab4b42
PB
1477 if (target_big_endian)
1478 ppc_cpu |= PPC_OPCODE_PPC | PPC_OPCODE_64;
1479 else
1480 /* The minimum supported cpu for 64-bit little-endian is power8. */
1481 ppc_cpu |= ppc_parse_cpu (ppc_cpu, &sticky, "power8");
2a98c3a6
AM
1482 else if (strncmp (default_os, "aix", 3) == 0
1483 && default_os[3] >= '4' && default_os[3] <= '9')
bdc70b4a 1484 ppc_cpu |= PPC_OPCODE_COMMON;
252b5132 1485 else if (strncmp (default_os, "aix3", 4) == 0)
bdc70b4a 1486 ppc_cpu |= PPC_OPCODE_POWER;
252b5132 1487 else if (strcmp (default_cpu, "rs6000") == 0)
bdc70b4a 1488 ppc_cpu |= PPC_OPCODE_POWER;
0baf16f2 1489 else if (strncmp (default_cpu, "powerpc", 7) == 0)
bdc70b4a 1490 ppc_cpu |= PPC_OPCODE_PPC;
252b5132 1491 else
d6ed37ed 1492 as_fatal (_("unknown default cpu = %s, os = %s"),
99a814a1 1493 default_cpu, default_os);
252b5132
RH
1494 }
1495}
1496
9232bbb0
AM
1497/* Figure out the BFD architecture to use. This function and ppc_mach
1498 are called well before md_begin, when the output file is opened. */
252b5132
RH
1499
1500enum bfd_architecture
98027b10 1501ppc_arch (void)
252b5132
RH
1502{
1503 const char *default_cpu = TARGET_CPU;
1504 ppc_set_cpu ();
1505
1506 if ((ppc_cpu & PPC_OPCODE_PPC) != 0)
1507 return bfd_arch_powerpc;
b9c361e0
JL
1508 if ((ppc_cpu & PPC_OPCODE_VLE) != 0)
1509 return bfd_arch_powerpc;
1510 if ((ppc_cpu & PPC_OPCODE_POWER) != 0)
252b5132 1511 return bfd_arch_rs6000;
b9c361e0 1512 if ((ppc_cpu & (PPC_OPCODE_COMMON | PPC_OPCODE_ANY)) != 0)
252b5132
RH
1513 {
1514 if (strcmp (default_cpu, "rs6000") == 0)
1515 return bfd_arch_rs6000;
0baf16f2 1516 else if (strncmp (default_cpu, "powerpc", 7) == 0)
252b5132
RH
1517 return bfd_arch_powerpc;
1518 }
1519
d6ed37ed 1520 as_fatal (_("neither Power nor PowerPC opcodes were selected."));
252b5132
RH
1521 return bfd_arch_unknown;
1522}
1523
7f6d05e8 1524unsigned long
98027b10 1525ppc_mach (void)
7f6d05e8 1526{
2a98c3a6
AM
1527 if (ppc_obj64)
1528 return bfd_mach_ppc64;
1529 else if (ppc_arch () == bfd_arch_rs6000)
1530 return bfd_mach_rs6k;
ce3d2015
AM
1531 else if (ppc_cpu & PPC_OPCODE_TITAN)
1532 return bfd_mach_ppc_titan;
b9c361e0
JL
1533 else if (ppc_cpu & PPC_OPCODE_VLE)
1534 return bfd_mach_ppc_vle;
2a98c3a6
AM
1535 else
1536 return bfd_mach_ppc;
7f6d05e8
CP
1537}
1538
e0471c16 1539extern const char*
98027b10 1540ppc_target_format (void)
7f6d05e8
CP
1541{
1542#ifdef OBJ_COFF
1543#ifdef TE_PE
99a814a1 1544 return target_big_endian ? "pe-powerpc" : "pe-powerpcle";
7f6d05e8 1545#elif TE_POWERMAC
0baf16f2 1546 return "xcoff-powermac";
7f6d05e8 1547#else
eb1e0e80 1548# ifdef TE_AIX5
edc1d652 1549 return (ppc_obj64 ? "aix5coff64-rs6000" : "aixcoff-rs6000");
eb1e0e80 1550# else
edc1d652 1551 return (ppc_obj64 ? "aixcoff64-rs6000" : "aixcoff-rs6000");
eb1e0e80 1552# endif
7f6d05e8 1553#endif
7f6d05e8
CP
1554#endif
1555#ifdef OBJ_ELF
edc1d652
AM
1556# ifdef TE_FreeBSD
1557 return (ppc_obj64 ? "elf64-powerpc-freebsd" : "elf32-powerpc-freebsd");
1558# elif defined (TE_VXWORKS)
9d8504b1
PB
1559 return "elf32-powerpc-vxworks";
1560# else
0baf16f2 1561 return (target_big_endian
2b3c4602
AM
1562 ? (ppc_obj64 ? "elf64-powerpc" : "elf32-powerpc")
1563 : (ppc_obj64 ? "elf64-powerpcle" : "elf32-powerpcle"));
9d8504b1 1564# endif
7f6d05e8
CP
1565#endif
1566}
1567
b9c361e0
JL
1568/* Validate one entry in powerpc_opcodes[] or vle_opcodes[].
1569 Return TRUE if there's a problem, otherwise FALSE. */
1570
1571static bfd_boolean
1572insn_validate (const struct powerpc_opcode *op)
1573{
1574 const unsigned char *o;
0f873fd5 1575 uint64_t omask = op->mask;
b9c361e0
JL
1576
1577 /* The mask had better not trim off opcode bits. */
1578 if ((op->opcode & omask) != op->opcode)
1579 {
1580 as_bad (_("mask trims opcode bits for %s"), op->name);
1581 return TRUE;
1582 }
1583
1584 /* The operands must not overlap the opcode or each other. */
1585 for (o = op->operands; *o; ++o)
1586 {
2eac3da1 1587 bfd_boolean optional = FALSE;
b9c361e0
JL
1588 if (*o >= num_powerpc_operands)
1589 {
1590 as_bad (_("operand index error for %s"), op->name);
1591 return TRUE;
1592 }
1593 else
1594 {
71553718 1595 uint64_t mask;
b9c361e0 1596 const struct powerpc_operand *operand = &powerpc_operands[*o];
71553718 1597 if (operand->shift == (int) PPC_OPSHIFT_INV)
b9c361e0 1598 {
71553718
AM
1599 const char *errmsg;
1600 int64_t val;
1601
1602 errmsg = NULL;
1603 val = -1;
1604 if ((operand->flags & PPC_OPERAND_NEGATIVE) != 0)
1605 val = -val;
1606 else if ((operand->flags & PPC_OPERAND_PLUS1) != 0)
1607 val += 1;
1608 mask = (*operand->insert) (0, val, ppc_cpu, &errmsg);
b9c361e0 1609 }
71553718
AM
1610 else if (operand->shift >= 0)
1611 mask = operand->bitm << operand->shift;
1612 else
1613 mask = operand->bitm >> -operand->shift;
1614 if (omask & mask)
1615 {
1616 as_bad (_("operand %d overlap in %s"),
1617 (int) (o - op->operands), op->name);
1618 return TRUE;
1619 }
1620 omask |= mask;
2eac3da1
AM
1621 if ((operand->flags & PPC_OPERAND_OPTIONAL) != 0)
1622 optional = TRUE;
1623 else if (optional)
1624 {
1625 as_bad (_("non-optional operand %d follows optional operand in %s"),
1626 (int) (o - op->operands), op->name);
1627 return TRUE;
1628 }
b9c361e0
JL
1629 }
1630 }
1631 return FALSE;
1632}
1633
69c040df 1634/* Insert opcodes and macros into hash tables. Called at startup and
1fe532cf 1635 for .machine pseudo. */
252b5132 1636
69c040df
AM
1637static void
1638ppc_setup_opcodes (void)
252b5132 1639{
98027b10 1640 const struct powerpc_opcode *op;
252b5132
RH
1641 const struct powerpc_opcode *op_end;
1642 const struct powerpc_macro *macro;
1643 const struct powerpc_macro *macro_end;
b84bf58a 1644 bfd_boolean bad_insn = FALSE;
252b5132 1645
69c040df
AM
1646 if (ppc_hash != NULL)
1647 hash_die (ppc_hash);
1648 if (ppc_macro_hash != NULL)
1649 hash_die (ppc_macro_hash);
252b5132
RH
1650
1651 /* Insert the opcodes into a hash table. */
1652 ppc_hash = hash_new ();
1653
c43a438d 1654 if (ENABLE_CHECKING)
b84bf58a 1655 {
c43a438d 1656 unsigned int i;
b84bf58a 1657
3b8b57a9
AM
1658 /* An index into powerpc_operands is stored in struct fix
1659 fx_pcrel_adjust which is 8 bits wide. */
1660 gas_assert (num_powerpc_operands < 256);
1661
c43a438d
AM
1662 /* Check operand masks. Code here and in the disassembler assumes
1663 all the 1's in the mask are contiguous. */
1664 for (i = 0; i < num_powerpc_operands; ++i)
b84bf58a 1665 {
0f873fd5
PB
1666 uint64_t mask = powerpc_operands[i].bitm;
1667 uint64_t right_bit;
c43a438d
AM
1668 unsigned int j;
1669
1670 right_bit = mask & -mask;
1671 mask += right_bit;
1672 right_bit = mask & -mask;
1673 if (mask != right_bit)
1674 {
1675 as_bad (_("powerpc_operands[%d].bitm invalid"), i);
1676 bad_insn = TRUE;
1677 }
1678 for (j = i + 1; j < num_powerpc_operands; ++j)
1679 if (memcmp (&powerpc_operands[i], &powerpc_operands[j],
1680 sizeof (powerpc_operands[0])) == 0)
1681 {
1682 as_bad (_("powerpc_operands[%d] duplicates powerpc_operands[%d]"),
1683 j, i);
1684 bad_insn = TRUE;
1685 }
b84bf58a
AM
1686 }
1687 }
1688
252b5132
RH
1689 op_end = powerpc_opcodes + powerpc_num_opcodes;
1690 for (op = powerpc_opcodes; op < op_end; op++)
1691 {
c43a438d 1692 if (ENABLE_CHECKING)
b84bf58a 1693 {
2ceb7719 1694 unsigned int new_opcode = PPC_OP (op[0].opcode);
b9c361e0
JL
1695
1696#ifdef PRINT_OPCODE_TABLE
2ceb7719
PB
1697 printf ("%-14s\t#%04u\tmajor op: 0x%x\top: 0x%llx\tmask: 0x%llx\tflags: 0x%llx\n",
1698 op->name, (unsigned int) (op - powerpc_opcodes),
1699 new_opcode, (unsigned long long) op->opcode,
1700 (unsigned long long) op->mask, (unsigned long long) op->flags);
b9c361e0
JL
1701#endif
1702
2ceb7719
PB
1703 /* The major opcodes had better be sorted. Code in the disassembler
1704 assumes the insns are sorted according to major opcode. */
1705 if (op != powerpc_opcodes
1706 && new_opcode < PPC_OP (op[-1].opcode))
1707 {
1708 as_bad (_("major opcode is not sorted for %s"), op->name);
1709 bad_insn = TRUE;
8dbcd839 1710 }
2ceb7719 1711
14b57c7c
AM
1712 if ((op->flags & PPC_OPCODE_VLE) != 0)
1713 {
1714 as_bad (_("%s is enabled by vle flag"), op->name);
1715 bad_insn = TRUE;
1716 }
1717 if (PPC_OP (op->opcode) != 4
1718 && PPC_OP (op->opcode) != 31
1719 && (op->deprecated & PPC_OPCODE_VLE) == 0)
1720 {
1721 as_bad (_("%s not disabled by vle flag"), op->name);
1722 bad_insn = TRUE;
1723 }
b9c361e0
JL
1724 bad_insn |= insn_validate (op);
1725 }
c43a438d 1726
b9c361e0
JL
1727 if ((ppc_cpu & op->flags) != 0
1728 && !(ppc_cpu & op->deprecated))
1729 {
1730 const char *retval;
1731
1732 retval = hash_insert (ppc_hash, op->name, (void *) op);
1733 if (retval != NULL)
c43a438d 1734 {
b9c361e0 1735 as_bad (_("duplicate instruction %s"),
c43a438d
AM
1736 op->name);
1737 bad_insn = TRUE;
1738 }
b9c361e0
JL
1739 }
1740 }
c43a438d 1741
b9c361e0
JL
1742 if ((ppc_cpu & PPC_OPCODE_ANY) != 0)
1743 for (op = powerpc_opcodes; op < op_end; op++)
1744 hash_insert (ppc_hash, op->name, (void *) op);
1745
dd7efa79
PB
1746 op_end = prefix_opcodes + prefix_num_opcodes;
1747 for (op = prefix_opcodes; op < op_end; op++)
1748 {
1749 if (ENABLE_CHECKING)
1750 {
1751 unsigned int new_opcode = PPC_PREFIX_SEG (op[0].opcode);
1752
1753#ifdef PRINT_OPCODE_TABLE
1754 printf ("%-14s\t#%04u\tmajor op/2: 0x%x\top: 0x%llx\tmask: 0x%llx\tflags: 0x%llx\n",
1755 op->name, (unsigned int) (op - prefix_opcodes),
1756 new_opcode, (unsigned long long) op->opcode,
1757 (unsigned long long) op->mask, (unsigned long long) op->flags);
1758#endif
1759
1760 /* The major opcodes had better be sorted. Code in the disassembler
1761 assumes the insns are sorted according to major opcode. */
1762 if (op != prefix_opcodes
1763 && new_opcode < PPC_PREFIX_SEG (op[-1].opcode))
1764 {
1765 as_bad (_("major opcode is not sorted for %s"), op->name);
1766 bad_insn = TRUE;
1767 }
1768 bad_insn |= insn_validate (op);
1769 }
1770
1771 if ((ppc_cpu & op->flags) != 0
1772 && !(ppc_cpu & op->deprecated))
1773 {
1774 const char *retval;
1775
1776 retval = hash_insert (ppc_hash, op->name, (void *) op);
1777 if (retval != NULL)
1778 {
1779 as_bad (_("duplicate instruction %s"),
1780 op->name);
1781 bad_insn = TRUE;
1782 }
1783 }
1784 }
1785
1786 if ((ppc_cpu & PPC_OPCODE_ANY) != 0)
1787 for (op = prefix_opcodes; op < op_end; op++)
1788 hash_insert (ppc_hash, op->name, (void *) op);
1789
b9c361e0
JL
1790 op_end = vle_opcodes + vle_num_opcodes;
1791 for (op = vle_opcodes; op < op_end; op++)
1792 {
1793 if (ENABLE_CHECKING)
1794 {
2ceb7719 1795 unsigned new_seg = VLE_OP_TO_SEG (VLE_OP (op[0].opcode, op[0].mask));
b9c361e0
JL
1796
1797#ifdef PRINT_OPCODE_TABLE
2ceb7719
PB
1798 printf ("%-14s\t#%04u\tmajor op: 0x%x\top: 0x%llx\tmask: 0x%llx\tflags: 0x%llx\n",
1799 op->name, (unsigned int) (op - vle_opcodes),
1800 (unsigned int) new_seg, (unsigned long long) op->opcode,
1801 (unsigned long long) op->mask, (unsigned long long) op->flags);
b9c361e0 1802#endif
2ceb7719
PB
1803
1804 /* The major opcodes had better be sorted. Code in the disassembler
1805 assumes the insns are sorted according to major opcode. */
1806 if (op != vle_opcodes
1807 && new_seg < VLE_OP_TO_SEG (VLE_OP (op[-1].opcode, op[-1].mask)))
1808 {
1809 as_bad (_("major opcode is not sorted for %s"), op->name);
1810 bad_insn = TRUE;
b9c361e0
JL
1811 }
1812
1813 bad_insn |= insn_validate (op);
c43a438d 1814 }
252b5132 1815
bdc70b4a 1816 if ((ppc_cpu & op->flags) != 0
1cb0a767 1817 && !(ppc_cpu & op->deprecated))
252b5132
RH
1818 {
1819 const char *retval;
1820
98027b10 1821 retval = hash_insert (ppc_hash, op->name, (void *) op);
69c040df 1822 if (retval != NULL)
252b5132 1823 {
b84bf58a 1824 as_bad (_("duplicate instruction %s"),
99a814a1 1825 op->name);
b84bf58a 1826 bad_insn = TRUE;
252b5132
RH
1827 }
1828 }
1829 }
1830
74081948
AF
1831 /* SPE2 instructions */
1832 if ((ppc_cpu & PPC_OPCODE_SPE2) == PPC_OPCODE_SPE2)
1833 {
1834 op_end = spe2_opcodes + spe2_num_opcodes;
1835 for (op = spe2_opcodes; op < op_end; op++)
1836 {
1837 if (ENABLE_CHECKING)
1838 {
1839 if (op != spe2_opcodes)
1840 {
1841 unsigned old_seg, new_seg;
1842
1843 old_seg = VLE_OP (op[-1].opcode, op[-1].mask);
1844 old_seg = VLE_OP_TO_SEG (old_seg);
1845 new_seg = VLE_OP (op[0].opcode, op[0].mask);
1846 new_seg = VLE_OP_TO_SEG (new_seg);
1847
1848 /* The major opcodes had better be sorted. Code in the
1849 disassembler assumes the insns are sorted according to
1850 major opcode. */
1851 if (new_seg < old_seg)
1852 {
1853 as_bad (_("major opcode is not sorted for %s"), op->name);
1854 bad_insn = TRUE;
1855 }
1856 }
1857
1858 bad_insn |= insn_validate (op);
1859 }
1860
1861 if ((ppc_cpu & op->flags) != 0 && !(ppc_cpu & op->deprecated))
1862 {
1863 const char *retval;
1864
1865 retval = hash_insert (ppc_hash, op->name, (void *) op);
1866 if (retval != NULL)
1867 {
1868 as_bad (_("duplicate instruction %s"),
1869 op->name);
1870 bad_insn = TRUE;
1871 }
1872 }
1873 }
1874
1875 for (op = spe2_opcodes; op < op_end; op++)
1876 hash_insert (ppc_hash, op->name, (void *) op);
1877 }
1878
252b5132
RH
1879 /* Insert the macros into a hash table. */
1880 ppc_macro_hash = hash_new ();
1881
1882 macro_end = powerpc_macros + powerpc_num_macros;
1883 for (macro = powerpc_macros; macro < macro_end; macro++)
1884 {
33740db9 1885 if ((macro->flags & ppc_cpu) != 0 || (ppc_cpu & PPC_OPCODE_ANY) != 0)
252b5132
RH
1886 {
1887 const char *retval;
1888
98027b10 1889 retval = hash_insert (ppc_macro_hash, macro->name, (void *) macro);
252b5132
RH
1890 if (retval != (const char *) NULL)
1891 {
b84bf58a
AM
1892 as_bad (_("duplicate macro %s"), macro->name);
1893 bad_insn = TRUE;
252b5132
RH
1894 }
1895 }
1896 }
1897
b84bf58a 1898 if (bad_insn)
252b5132 1899 abort ();
69c040df
AM
1900}
1901
1902/* This function is called when the assembler starts up. It is called
1903 after the options have been parsed and the output file has been
1904 opened. */
1905
1906void
98027b10 1907md_begin (void)
69c040df
AM
1908{
1909 ppc_set_cpu ();
1910
1911 ppc_cie_data_alignment = ppc_obj64 ? -8 : -4;
8fbf7334 1912 ppc_dwarf2_line_min_insn_length = (ppc_cpu & PPC_OPCODE_VLE) ? 2 : 4;
69c040df
AM
1913
1914#ifdef OBJ_ELF
1915 /* Set the ELF flags if desired. */
1916 if (ppc_flags && !msolaris)
1917 bfd_set_private_flags (stdoutput, ppc_flags);
1918#endif
1919
1920 ppc_setup_opcodes ();
252b5132 1921
67c1ffbe 1922 /* Tell the main code what the endianness is if it is not overridden
99a814a1 1923 by the user. */
252b5132
RH
1924 if (!set_target_endian)
1925 {
1926 set_target_endian = 1;
1927 target_big_endian = PPC_BIG_ENDIAN;
1928 }
1929
1930#ifdef OBJ_XCOFF
1931 ppc_coff_debug_section = coff_section_from_bfd_index (stdoutput, N_DEBUG);
1932
1933 /* Create dummy symbols to serve as initial csects. This forces the
1934 text csects to precede the data csects. These symbols will not
1935 be output. */
1936 ppc_text_csects = symbol_make ("dummy\001");
809ffe0d 1937 symbol_get_tc (ppc_text_csects)->within = ppc_text_csects;
252b5132 1938 ppc_data_csects = symbol_make ("dummy\001");
809ffe0d 1939 symbol_get_tc (ppc_data_csects)->within = ppc_data_csects;
252b5132
RH
1940#endif
1941
1942#ifdef TE_PE
1943
1944 ppc_current_section = text_section;
81d4177b 1945 ppc_previous_section = 0;
252b5132
RH
1946
1947#endif
1948}
1949
6a0c61b7 1950void
98027b10 1951ppc_cleanup (void)
6a0c61b7 1952{
dc1d03fc 1953#ifdef OBJ_ELF
6a0c61b7
EZ
1954 if (ppc_apuinfo_list == NULL)
1955 return;
1956
1957 /* Ok, so write the section info out. We have this layout:
1958
1959 byte data what
1960 ---- ---- ----
1961 0 8 length of "APUinfo\0"
1962 4 (n*4) number of APU's (4 bytes each)
1963 8 2 note type 2
1964 12 "APUinfo\0" name
1965 20 APU#1 first APU's info
1966 24 APU#2 second APU's info
1967 ... ...
1968 */
1969 {
1970 char *p;
1971 asection *seg = now_seg;
1972 subsegT subseg = now_subseg;
1973 asection *apuinfo_secp = (asection *) NULL;
49181a6a 1974 unsigned int i;
6a0c61b7
EZ
1975
1976 /* Create the .PPC.EMB.apuinfo section. */
14b57c7c 1977 apuinfo_secp = subseg_new (APUINFO_SECTION_NAME, 0);
6a0c61b7
EZ
1978 bfd_set_section_flags (stdoutput,
1979 apuinfo_secp,
e1a9cb8e 1980 SEC_HAS_CONTENTS | SEC_READONLY);
6a0c61b7
EZ
1981
1982 p = frag_more (4);
1983 md_number_to_chars (p, (valueT) 8, 4);
1984
1985 p = frag_more (4);
e98d298c 1986 md_number_to_chars (p, (valueT) ppc_apuinfo_num * 4, 4);
6a0c61b7
EZ
1987
1988 p = frag_more (4);
1989 md_number_to_chars (p, (valueT) 2, 4);
1990
1991 p = frag_more (8);
14b57c7c 1992 strcpy (p, APUINFO_LABEL);
6a0c61b7
EZ
1993
1994 for (i = 0; i < ppc_apuinfo_num; i++)
1995 {
b34976b6
AM
1996 p = frag_more (4);
1997 md_number_to_chars (p, (valueT) ppc_apuinfo_list[i], 4);
6a0c61b7
EZ
1998 }
1999
2000 frag_align (2, 0, 0);
2001
2002 /* We probably can't restore the current segment, for there likely
2003 isn't one yet... */
2004 if (seg && subseg)
2005 subseg_set (seg, subseg);
2006 }
dc1d03fc 2007#endif
6a0c61b7
EZ
2008}
2009
252b5132
RH
2010/* Insert an operand value into an instruction. */
2011
0f873fd5
PB
2012static uint64_t
2013ppc_insert_operand (uint64_t insn,
a1867a27 2014 const struct powerpc_operand *operand,
0f873fd5 2015 int64_t val,
91d6fa6a 2016 ppc_cpu_t cpu,
3b4dbbbf 2017 const char *file,
a1867a27 2018 unsigned int line)
252b5132 2019{
0f873fd5 2020 int64_t min, max, right;
eb42fac1 2021
b84bf58a
AM
2022 max = operand->bitm;
2023 right = max & -max;
2024 min = 0;
2025
a47622ac 2026 if ((operand->flags & PPC_OPERAND_SIGNOPT) != 0)
252b5132 2027 {
a255f00a
AM
2028 /* Extend the allowed range for addis to [-32768, 65535].
2029 Similarly for cmpli and some VLE high part insns. For 64-bit
2030 it would be good to disable this for signed fields since the
a47622ac
AM
2031 value is sign extended into the high 32 bits of the register.
2032 If the value is, say, an address, then we might care about
2033 the high bits. However, gcc as of 2014-06 uses unsigned
2034 values when loading the high part of 64-bit constants using
a255f00a
AM
2035 lis. */
2036 min = ~(max >> 1) & -right;
a47622ac
AM
2037 }
2038 else if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
2039 {
2040 max = (max >> 1) & -right;
931774a9 2041 min = ~max & -right;
b84bf58a 2042 }
252b5132 2043
b84bf58a 2044 if ((operand->flags & PPC_OPERAND_PLUS1) != 0)
3896c469 2045 max++;
252b5132 2046
b84bf58a 2047 if ((operand->flags & PPC_OPERAND_NEGATIVE) != 0)
a1867a27 2048 {
0f873fd5 2049 int64_t tmp = min;
a1867a27
AM
2050 min = -max;
2051 max = -tmp;
2052 }
b84bf58a 2053
a1867a27
AM
2054 if (min <= max)
2055 {
2056 /* Some people write constants with the sign extension done by
2057 hand but only up to 32 bits. This shouldn't really be valid,
2058 but, to permit this code to assemble on a 64-bit host, we
2059 sign extend the 32-bit value to 64 bits if so doing makes the
8acf1435
PB
2060 value valid. We only do this for operands that are 32-bits or
2061 smaller. */
a1867a27 2062 if (val > max
8acf1435 2063 && (operand->bitm & ~0xffffffffULL) == 0
0f873fd5
PB
2064 && (val - (1LL << 32)) >= min
2065 && (val - (1LL << 32)) <= max
2066 && ((val - (1LL << 32)) & (right - 1)) == 0)
2067 val = val - (1LL << 32);
a1867a27
AM
2068
2069 /* Similarly, people write expressions like ~(1<<15), and expect
2070 this to be OK for a 32-bit unsigned value. */
2071 else if (val < min
8acf1435 2072 && (operand->bitm & ~0xffffffffULL) == 0
0f873fd5
PB
2073 && (val + (1LL << 32)) >= min
2074 && (val + (1LL << 32)) <= max
2075 && ((val + (1LL << 32)) & (right - 1)) == 0)
2076 val = val + (1LL << 32);
a1867a27
AM
2077
2078 else if (val < min
2079 || val > max
2080 || (val & (right - 1)) != 0)
2081 as_bad_value_out_of_range (_("operand"), val, min, max, file, line);
2082 }
b84bf58a 2083
252b5132
RH
2084 if (operand->insert)
2085 {
2086 const char *errmsg;
2087
2088 errmsg = NULL;
0f873fd5 2089 insn = (*operand->insert) (insn, val, cpu, &errmsg);
252b5132 2090 if (errmsg != (const char *) NULL)
ee2c9aa9 2091 as_bad_where (file, line, "%s", errmsg);
252b5132 2092 }
b9c361e0 2093 else if (operand->shift >= 0)
0f873fd5 2094 insn |= (val & operand->bitm) << operand->shift;
b9c361e0 2095 else
0f873fd5 2096 insn |= (val & operand->bitm) >> -operand->shift;
252b5132
RH
2097
2098 return insn;
2099}
2100
2101\f
2102#ifdef OBJ_ELF
2103/* Parse @got, etc. and return the desired relocation. */
2104static bfd_reloc_code_real_type
98027b10 2105ppc_elf_suffix (char **str_p, expressionS *exp_p)
252b5132
RH
2106{
2107 struct map_bfd {
e0471c16 2108 const char *string;
b7d7dc63
AM
2109 unsigned int length : 8;
2110 unsigned int valid32 : 1;
2111 unsigned int valid64 : 1;
2112 unsigned int reloc;
252b5132
RH
2113 };
2114
2115 char ident[20];
2116 char *str = *str_p;
2117 char *str2;
2118 int ch;
2119 int len;
15c1449b 2120 const struct map_bfd *ptr;
252b5132 2121
b7d7dc63
AM
2122#define MAP(str, reloc) { str, sizeof (str) - 1, 1, 1, reloc }
2123#define MAP32(str, reloc) { str, sizeof (str) - 1, 1, 0, reloc }
2124#define MAP64(str, reloc) { str, sizeof (str) - 1, 0, 1, reloc }
252b5132 2125
15c1449b 2126 static const struct map_bfd mapping[] = {
b7d7dc63
AM
2127 MAP ("l", BFD_RELOC_LO16),
2128 MAP ("h", BFD_RELOC_HI16),
2129 MAP ("ha", BFD_RELOC_HI16_S),
2130 MAP ("brtaken", BFD_RELOC_PPC_B16_BRTAKEN),
2131 MAP ("brntaken", BFD_RELOC_PPC_B16_BRNTAKEN),
2132 MAP ("got", BFD_RELOC_16_GOTOFF),
2133 MAP ("got@l", BFD_RELOC_LO16_GOTOFF),
2134 MAP ("got@h", BFD_RELOC_HI16_GOTOFF),
2135 MAP ("got@ha", BFD_RELOC_HI16_S_GOTOFF),
2136 MAP ("plt@l", BFD_RELOC_LO16_PLTOFF),
2137 MAP ("plt@h", BFD_RELOC_HI16_PLTOFF),
2138 MAP ("plt@ha", BFD_RELOC_HI16_S_PLTOFF),
2139 MAP ("copy", BFD_RELOC_PPC_COPY),
2140 MAP ("globdat", BFD_RELOC_PPC_GLOB_DAT),
2141 MAP ("sectoff", BFD_RELOC_16_BASEREL),
2142 MAP ("sectoff@l", BFD_RELOC_LO16_BASEREL),
2143 MAP ("sectoff@h", BFD_RELOC_HI16_BASEREL),
2144 MAP ("sectoff@ha", BFD_RELOC_HI16_S_BASEREL),
2145 MAP ("tls", BFD_RELOC_PPC_TLS),
2146 MAP ("dtpmod", BFD_RELOC_PPC_DTPMOD),
2147 MAP ("dtprel", BFD_RELOC_PPC_DTPREL),
2148 MAP ("dtprel@l", BFD_RELOC_PPC_DTPREL16_LO),
2149 MAP ("dtprel@h", BFD_RELOC_PPC_DTPREL16_HI),
2150 MAP ("dtprel@ha", BFD_RELOC_PPC_DTPREL16_HA),
2151 MAP ("tprel", BFD_RELOC_PPC_TPREL),
2152 MAP ("tprel@l", BFD_RELOC_PPC_TPREL16_LO),
2153 MAP ("tprel@h", BFD_RELOC_PPC_TPREL16_HI),
2154 MAP ("tprel@ha", BFD_RELOC_PPC_TPREL16_HA),
2155 MAP ("got@tlsgd", BFD_RELOC_PPC_GOT_TLSGD16),
2156 MAP ("got@tlsgd@l", BFD_RELOC_PPC_GOT_TLSGD16_LO),
2157 MAP ("got@tlsgd@h", BFD_RELOC_PPC_GOT_TLSGD16_HI),
2158 MAP ("got@tlsgd@ha", BFD_RELOC_PPC_GOT_TLSGD16_HA),
2159 MAP ("got@tlsld", BFD_RELOC_PPC_GOT_TLSLD16),
2160 MAP ("got@tlsld@l", BFD_RELOC_PPC_GOT_TLSLD16_LO),
2161 MAP ("got@tlsld@h", BFD_RELOC_PPC_GOT_TLSLD16_HI),
2162 MAP ("got@tlsld@ha", BFD_RELOC_PPC_GOT_TLSLD16_HA),
2163 MAP ("got@dtprel", BFD_RELOC_PPC_GOT_DTPREL16),
2164 MAP ("got@dtprel@l", BFD_RELOC_PPC_GOT_DTPREL16_LO),
2165 MAP ("got@dtprel@h", BFD_RELOC_PPC_GOT_DTPREL16_HI),
2166 MAP ("got@dtprel@ha", BFD_RELOC_PPC_GOT_DTPREL16_HA),
2167 MAP ("got@tprel", BFD_RELOC_PPC_GOT_TPREL16),
2168 MAP ("got@tprel@l", BFD_RELOC_PPC_GOT_TPREL16_LO),
2169 MAP ("got@tprel@h", BFD_RELOC_PPC_GOT_TPREL16_HI),
2170 MAP ("got@tprel@ha", BFD_RELOC_PPC_GOT_TPREL16_HA),
2171 MAP32 ("fixup", BFD_RELOC_CTOR),
2172 MAP32 ("plt", BFD_RELOC_24_PLT_PCREL),
2173 MAP32 ("pltrel24", BFD_RELOC_24_PLT_PCREL),
2174 MAP32 ("local24pc", BFD_RELOC_PPC_LOCAL24PC),
2175 MAP32 ("local", BFD_RELOC_PPC_LOCAL24PC),
2176 MAP32 ("pltrel", BFD_RELOC_32_PLT_PCREL),
2177 MAP32 ("sdarel", BFD_RELOC_GPREL16),
b9c361e0
JL
2178 MAP32 ("sdarel@l", BFD_RELOC_PPC_VLE_SDAREL_LO16A),
2179 MAP32 ("sdarel@h", BFD_RELOC_PPC_VLE_SDAREL_HI16A),
2180 MAP32 ("sdarel@ha", BFD_RELOC_PPC_VLE_SDAREL_HA16A),
b7d7dc63
AM
2181 MAP32 ("naddr", BFD_RELOC_PPC_EMB_NADDR32),
2182 MAP32 ("naddr16", BFD_RELOC_PPC_EMB_NADDR16),
2183 MAP32 ("naddr@l", BFD_RELOC_PPC_EMB_NADDR16_LO),
2184 MAP32 ("naddr@h", BFD_RELOC_PPC_EMB_NADDR16_HI),
2185 MAP32 ("naddr@ha", BFD_RELOC_PPC_EMB_NADDR16_HA),
2186 MAP32 ("sdai16", BFD_RELOC_PPC_EMB_SDAI16),
2187 MAP32 ("sda2rel", BFD_RELOC_PPC_EMB_SDA2REL),
2188 MAP32 ("sda2i16", BFD_RELOC_PPC_EMB_SDA2I16),
2189 MAP32 ("sda21", BFD_RELOC_PPC_EMB_SDA21),
b9c361e0 2190 MAP32 ("sda21@l", BFD_RELOC_PPC_VLE_SDA21_LO),
b7d7dc63
AM
2191 MAP32 ("mrkref", BFD_RELOC_PPC_EMB_MRKREF),
2192 MAP32 ("relsect", BFD_RELOC_PPC_EMB_RELSEC16),
2193 MAP32 ("relsect@l", BFD_RELOC_PPC_EMB_RELST_LO),
2194 MAP32 ("relsect@h", BFD_RELOC_PPC_EMB_RELST_HI),
2195 MAP32 ("relsect@ha", BFD_RELOC_PPC_EMB_RELST_HA),
2196 MAP32 ("bitfld", BFD_RELOC_PPC_EMB_BIT_FLD),
2197 MAP32 ("relsda", BFD_RELOC_PPC_EMB_RELSDA),
2198 MAP32 ("xgot", BFD_RELOC_PPC_TOC16),
f9c6b907
AM
2199 MAP64 ("high", BFD_RELOC_PPC64_ADDR16_HIGH),
2200 MAP64 ("higha", BFD_RELOC_PPC64_ADDR16_HIGHA),
b7d7dc63
AM
2201 MAP64 ("higher", BFD_RELOC_PPC64_HIGHER),
2202 MAP64 ("highera", BFD_RELOC_PPC64_HIGHER_S),
2203 MAP64 ("highest", BFD_RELOC_PPC64_HIGHEST),
2204 MAP64 ("highesta", BFD_RELOC_PPC64_HIGHEST_S),
2205 MAP64 ("tocbase", BFD_RELOC_PPC64_TOC),
2206 MAP64 ("toc", BFD_RELOC_PPC_TOC16),
2207 MAP64 ("toc@l", BFD_RELOC_PPC64_TOC16_LO),
2208 MAP64 ("toc@h", BFD_RELOC_PPC64_TOC16_HI),
2209 MAP64 ("toc@ha", BFD_RELOC_PPC64_TOC16_HA),
f9c6b907
AM
2210 MAP64 ("dtprel@high", BFD_RELOC_PPC64_DTPREL16_HIGH),
2211 MAP64 ("dtprel@higha", BFD_RELOC_PPC64_DTPREL16_HIGHA),
b7d7dc63
AM
2212 MAP64 ("dtprel@higher", BFD_RELOC_PPC64_DTPREL16_HIGHER),
2213 MAP64 ("dtprel@highera", BFD_RELOC_PPC64_DTPREL16_HIGHERA),
2214 MAP64 ("dtprel@highest", BFD_RELOC_PPC64_DTPREL16_HIGHEST),
2215 MAP64 ("dtprel@highesta", BFD_RELOC_PPC64_DTPREL16_HIGHESTA),
45965137 2216 MAP64 ("localentry", BFD_RELOC_PPC64_ADDR64_LOCAL),
f9c6b907
AM
2217 MAP64 ("tprel@high", BFD_RELOC_PPC64_TPREL16_HIGH),
2218 MAP64 ("tprel@higha", BFD_RELOC_PPC64_TPREL16_HIGHA),
b7d7dc63
AM
2219 MAP64 ("tprel@higher", BFD_RELOC_PPC64_TPREL16_HIGHER),
2220 MAP64 ("tprel@highera", BFD_RELOC_PPC64_TPREL16_HIGHERA),
2221 MAP64 ("tprel@highest", BFD_RELOC_PPC64_TPREL16_HIGHEST),
2222 MAP64 ("tprel@highesta", BFD_RELOC_PPC64_TPREL16_HIGHESTA),
05d0e962 2223 MAP64 ("notoc", BFD_RELOC_PPC64_REL24_NOTOC),
5663e321
AM
2224 MAP64 ("pcrel", BFD_RELOC_PPC64_PCREL34),
2225 MAP64 ("got@pcrel", BFD_RELOC_PPC64_GOT_PCREL34),
2226 MAP64 ("plt@pcrel", BFD_RELOC_PPC64_PLT_PCREL34),
c213164a
AM
2227 MAP64 ("tls@pcrel", BFD_RELOC_PPC64_TLS_PCREL),
2228 MAP64 ("got@tlsgd@pcrel", BFD_RELOC_PPC64_GOT_TLSGD34),
2229 MAP64 ("got@tlsld@pcrel", BFD_RELOC_PPC64_GOT_TLSLD34),
2230 MAP64 ("got@tprel@pcrel", BFD_RELOC_PPC64_GOT_TPREL34),
2231 MAP64 ("got@dtprel@pcrel", BFD_RELOC_PPC64_GOT_DTPREL34),
5663e321
AM
2232 MAP64 ("higher34", BFD_RELOC_PPC64_ADDR16_HIGHER34),
2233 MAP64 ("highera34", BFD_RELOC_PPC64_ADDR16_HIGHERA34),
2234 MAP64 ("highest34", BFD_RELOC_PPC64_ADDR16_HIGHEST34),
2235 MAP64 ("highesta34", BFD_RELOC_PPC64_ADDR16_HIGHESTA34),
62ebcb5c 2236 { (char *) 0, 0, 0, 0, BFD_RELOC_NONE }
252b5132
RH
2237 };
2238
2239 if (*str++ != '@')
62ebcb5c 2240 return BFD_RELOC_NONE;
252b5132
RH
2241
2242 for (ch = *str, str2 = ident;
2243 (str2 < ident + sizeof (ident) - 1
3882b010 2244 && (ISALNUM (ch) || ch == '@'));
252b5132
RH
2245 ch = *++str)
2246 {
3882b010 2247 *str2++ = TOLOWER (ch);
252b5132
RH
2248 }
2249
2250 *str2 = '\0';
2251 len = str2 - ident;
2252
2253 ch = ident[0];
2254 for (ptr = &mapping[0]; ptr->length > 0; ptr++)
2255 if (ch == ptr->string[0]
2256 && len == ptr->length
b7d7dc63
AM
2257 && memcmp (ident, ptr->string, ptr->length) == 0
2258 && (ppc_obj64 ? ptr->valid64 : ptr->valid32))
252b5132 2259 {
15c1449b
AM
2260 int reloc = ptr->reloc;
2261
727fc41e
AM
2262 if (!ppc_obj64 && exp_p->X_add_number != 0)
2263 {
2264 switch (reloc)
2265 {
2266 case BFD_RELOC_16_GOTOFF:
2267 case BFD_RELOC_LO16_GOTOFF:
2268 case BFD_RELOC_HI16_GOTOFF:
2269 case BFD_RELOC_HI16_S_GOTOFF:
2270 as_warn (_("identifier+constant@got means "
2271 "identifier@got+constant"));
2272 break;
2273
2274 case BFD_RELOC_PPC_GOT_TLSGD16:
2275 case BFD_RELOC_PPC_GOT_TLSGD16_LO:
2276 case BFD_RELOC_PPC_GOT_TLSGD16_HI:
2277 case BFD_RELOC_PPC_GOT_TLSGD16_HA:
2278 case BFD_RELOC_PPC_GOT_TLSLD16:
2279 case BFD_RELOC_PPC_GOT_TLSLD16_LO:
2280 case BFD_RELOC_PPC_GOT_TLSLD16_HI:
2281 case BFD_RELOC_PPC_GOT_TLSLD16_HA:
2282 case BFD_RELOC_PPC_GOT_DTPREL16:
2283 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
2284 case BFD_RELOC_PPC_GOT_DTPREL16_HI:
2285 case BFD_RELOC_PPC_GOT_DTPREL16_HA:
2286 case BFD_RELOC_PPC_GOT_TPREL16:
2287 case BFD_RELOC_PPC_GOT_TPREL16_LO:
2288 case BFD_RELOC_PPC_GOT_TPREL16_HI:
2289 case BFD_RELOC_PPC_GOT_TPREL16_HA:
2290 as_bad (_("symbol+offset not supported for got tls"));
2291 break;
2292 }
2293 }
5f6db75a
AM
2294
2295 /* Now check for identifier@suffix+constant. */
2296 if (*str == '-' || *str == '+')
252b5132 2297 {
5f6db75a
AM
2298 char *orig_line = input_line_pointer;
2299 expressionS new_exp;
2300
2301 input_line_pointer = str;
2302 expression (&new_exp);
2303 if (new_exp.X_op == O_constant)
252b5132 2304 {
5f6db75a
AM
2305 exp_p->X_add_number += new_exp.X_add_number;
2306 str = input_line_pointer;
252b5132 2307 }
5f6db75a
AM
2308
2309 if (&input_line_pointer != str_p)
2310 input_line_pointer = orig_line;
252b5132 2311 }
252b5132 2312 *str_p = str;
0baf16f2 2313
2b3c4602 2314 if (reloc == (int) BFD_RELOC_PPC64_TOC
9f2b53d7
AM
2315 && exp_p->X_op == O_symbol
2316 && strcmp (S_GET_NAME (exp_p->X_add_symbol), ".TOC.") == 0)
0baf16f2 2317 {
9f2b53d7
AM
2318 /* Change the symbol so that the dummy .TOC. symbol can be
2319 omitted from the object file. */
0baf16f2
AM
2320 exp_p->X_add_symbol = &abs_symbol;
2321 }
2322
15c1449b 2323 return (bfd_reloc_code_real_type) reloc;
252b5132
RH
2324 }
2325
62ebcb5c 2326 return BFD_RELOC_NONE;
252b5132
RH
2327}
2328
62ebcb5c 2329/* Support @got, etc. on constants emitted via .short, .int etc. */
99a814a1 2330
62ebcb5c
AM
2331bfd_reloc_code_real_type
2332ppc_elf_parse_cons (expressionS *exp, unsigned int nbytes)
2333{
2334 expression (exp);
2335 if (nbytes >= 2 && *input_line_pointer == '@')
2336 return ppc_elf_suffix (&input_line_pointer, exp);
2337 return BFD_RELOC_NONE;
252b5132
RH
2338}
2339
bf7279d5
AM
2340/* Warn when emitting data to code sections, unless we are emitting
2341 a relocation that ld --ppc476-workaround uses to recognise data
2342 *and* there was an unconditional branch prior to the data. */
2343
2344void
2345ppc_elf_cons_fix_check (expressionS *exp ATTRIBUTE_UNUSED,
2346 unsigned int nbytes, fixS *fix)
2347{
2348 if (warn_476
2349 && (now_seg->flags & SEC_CODE) != 0
2350 && (nbytes != 4
2351 || fix == NULL
2352 || !(fix->fx_r_type == BFD_RELOC_32
2353 || fix->fx_r_type == BFD_RELOC_CTOR
2354 || fix->fx_r_type == BFD_RELOC_32_PCREL)
2355 || !(last_seg == now_seg && last_subseg == now_subseg)
2356 || !((last_insn & (0x3f << 26)) == (18u << 26)
2357 || ((last_insn & (0x3f << 26)) == (16u << 26)
2358 && (last_insn & (0x14 << 21)) == (0x14 << 21))
2359 || ((last_insn & (0x3f << 26)) == (19u << 26)
2360 && (last_insn & (0x3ff << 1)) == (16u << 1)
2361 && (last_insn & (0x14 << 21)) == (0x14 << 21)))))
2362 {
2363 /* Flag that we've warned. */
2364 if (fix != NULL)
2365 fix->fx_tcbit = 1;
2366
2367 as_warn (_("data in executable section"));
2368 }
2369}
2370
252b5132
RH
2371/* Solaris pseduo op to change to the .rodata section. */
2372static void
98027b10 2373ppc_elf_rdata (int xxx)
252b5132
RH
2374{
2375 char *save_line = input_line_pointer;
2376 static char section[] = ".rodata\n";
2377
99a814a1 2378 /* Just pretend this is .section .rodata */
252b5132
RH
2379 input_line_pointer = section;
2380 obj_elf_section (xxx);
2381
2382 input_line_pointer = save_line;
2383}
2384
99a814a1 2385/* Pseudo op to make file scope bss items. */
252b5132 2386static void
98027b10 2387ppc_elf_lcomm (int xxx ATTRIBUTE_UNUSED)
252b5132 2388{
98027b10
AM
2389 char *name;
2390 char c;
2391 char *p;
252b5132 2392 offsetT size;
98027b10 2393 symbolS *symbolP;
252b5132
RH
2394 offsetT align;
2395 segT old_sec;
2396 int old_subsec;
2397 char *pfrag;
2398 int align2;
2399
d02603dc 2400 c = get_symbol_name (&name);
252b5132 2401
d02603dc 2402 /* Just after name is now '\0'. */
252b5132
RH
2403 p = input_line_pointer;
2404 *p = c;
d02603dc 2405 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
2406 if (*input_line_pointer != ',')
2407 {
d6ed37ed 2408 as_bad (_("expected comma after symbol-name: rest of line ignored."));
252b5132
RH
2409 ignore_rest_of_line ();
2410 return;
2411 }
2412
2413 input_line_pointer++; /* skip ',' */
2414 if ((size = get_absolute_expression ()) < 0)
2415 {
2416 as_warn (_(".COMMon length (%ld.) <0! Ignored."), (long) size);
2417 ignore_rest_of_line ();
2418 return;
2419 }
2420
2421 /* The third argument to .lcomm is the alignment. */
2422 if (*input_line_pointer != ',')
2423 align = 8;
2424 else
2425 {
2426 ++input_line_pointer;
2427 align = get_absolute_expression ();
2428 if (align <= 0)
2429 {
2430 as_warn (_("ignoring bad alignment"));
2431 align = 8;
2432 }
2433 }
2434
2435 *p = 0;
2436 symbolP = symbol_find_or_make (name);
2437 *p = c;
2438
2439 if (S_IS_DEFINED (symbolP) && ! S_IS_COMMON (symbolP))
2440 {
d6ed37ed 2441 as_bad (_("ignoring attempt to re-define symbol `%s'."),
252b5132
RH
2442 S_GET_NAME (symbolP));
2443 ignore_rest_of_line ();
2444 return;
2445 }
2446
2447 if (S_GET_VALUE (symbolP) && S_GET_VALUE (symbolP) != (valueT) size)
2448 {
d6ed37ed 2449 as_bad (_("length of .lcomm \"%s\" is already %ld. Not changed to %ld."),
252b5132
RH
2450 S_GET_NAME (symbolP),
2451 (long) S_GET_VALUE (symbolP),
2452 (long) size);
2453
2454 ignore_rest_of_line ();
2455 return;
2456 }
2457
99a814a1 2458 /* Allocate_bss. */
252b5132
RH
2459 old_sec = now_seg;
2460 old_subsec = now_subseg;
2461 if (align)
2462 {
99a814a1 2463 /* Convert to a power of 2 alignment. */
252b5132
RH
2464 for (align2 = 0; (align & 1) == 0; align >>= 1, ++align2);
2465 if (align != 1)
2466 {
d6ed37ed 2467 as_bad (_("common alignment not a power of 2"));
252b5132
RH
2468 ignore_rest_of_line ();
2469 return;
2470 }
2471 }
2472 else
2473 align2 = 0;
2474
2475 record_alignment (bss_section, align2);
cbe02d4f 2476 subseg_set (bss_section, 1);
252b5132
RH
2477 if (align2)
2478 frag_align (align2, 0, 0);
2479 if (S_GET_SEGMENT (symbolP) == bss_section)
49309057
ILT
2480 symbol_get_frag (symbolP)->fr_symbol = 0;
2481 symbol_set_frag (symbolP, frag_now);
252b5132
RH
2482 pfrag = frag_var (rs_org, 1, 1, (relax_substateT) 0, symbolP, size,
2483 (char *) 0);
2484 *pfrag = 0;
2485 S_SET_SIZE (symbolP, size);
2486 S_SET_SEGMENT (symbolP, bss_section);
2487 subseg_set (old_sec, old_subsec);
2488 demand_empty_rest_of_line ();
2489}
2490
6911b7dc
AM
2491/* Pseudo op to set symbol local entry point. */
2492static void
2493ppc_elf_localentry (int ignore ATTRIBUTE_UNUSED)
2494{
d02603dc
NC
2495 char *name;
2496 char c = get_symbol_name (&name);
6911b7dc
AM
2497 char *p;
2498 expressionS exp;
2499 symbolS *sym;
2500 asymbol *bfdsym;
2501 elf_symbol_type *elfsym;
2502
2503 p = input_line_pointer;
2504 *p = c;
d02603dc 2505 SKIP_WHITESPACE_AFTER_NAME ();
6911b7dc
AM
2506 if (*input_line_pointer != ',')
2507 {
2508 *p = 0;
2509 as_bad (_("expected comma after name `%s' in .localentry directive"),
2510 name);
2511 *p = c;
2512 ignore_rest_of_line ();
2513 return;
2514 }
2515 input_line_pointer++;
2516 expression (&exp);
2517 if (exp.X_op == O_absent)
2518 {
2519 as_bad (_("missing expression in .localentry directive"));
2520 exp.X_op = O_constant;
2521 exp.X_add_number = 0;
2522 }
2523 *p = 0;
2524 sym = symbol_find_or_make (name);
2525 *p = c;
2526
2527 if (resolve_expression (&exp)
2528 && exp.X_op == O_constant)
2529 {
33cb30a1 2530 unsigned int encoded, ok;
6911b7dc 2531
33cb30a1
AM
2532 ok = 1;
2533 if (exp.X_add_number == 1 || exp.X_add_number == 7)
2534 encoded = exp.X_add_number << STO_PPC64_LOCAL_BIT;
6911b7dc 2535 else
33cb30a1
AM
2536 {
2537 encoded = PPC64_SET_LOCAL_ENTRY_OFFSET (exp.X_add_number);
2538 if (exp.X_add_number != (offsetT) PPC64_LOCAL_ENTRY_OFFSET (encoded))
2539 {
2540 as_bad (_(".localentry expression for `%s' "
2541 "is not a valid power of 2"), S_GET_NAME (sym));
2542 ok = 0;
2543 }
2544 }
2545 if (ok)
6911b7dc
AM
2546 {
2547 bfdsym = symbol_get_bfdsym (sym);
2548 elfsym = elf_symbol_from (bfd_asymbol_bfd (bfdsym), bfdsym);
2549 gas_assert (elfsym);
2550 elfsym->internal_elf_sym.st_other &= ~STO_PPC64_LOCAL_MASK;
2551 elfsym->internal_elf_sym.st_other |= encoded;
2552 if (ppc_abiversion == 0)
2553 ppc_abiversion = 2;
2554 }
2555 }
2556 else
2557 as_bad (_(".localentry expression for `%s' "
2558 "does not evaluate to a constant"), S_GET_NAME (sym));
2559
2560 demand_empty_rest_of_line ();
2561}
2562
ee67d69a
AM
2563/* Pseudo op to set ABI version. */
2564static void
2565ppc_elf_abiversion (int ignore ATTRIBUTE_UNUSED)
2566{
2567 expressionS exp;
2568
2569 expression (&exp);
2570 if (exp.X_op == O_absent)
2571 {
2572 as_bad (_("missing expression in .abiversion directive"));
2573 exp.X_op = O_constant;
2574 exp.X_add_number = 0;
2575 }
2576
2577 if (resolve_expression (&exp)
2578 && exp.X_op == O_constant)
2579 ppc_abiversion = exp.X_add_number;
2580 else
2581 as_bad (_(".abiversion expression does not evaluate to a constant"));
2582 demand_empty_rest_of_line ();
2583}
2584
005d79fd
AM
2585/* Parse a .gnu_attribute directive. */
2586static void
2587ppc_elf_gnu_attribute (int ignored ATTRIBUTE_UNUSED)
2588{
2589 int tag = obj_elf_vendor_attribute (OBJ_ATTR_GNU);
2590
2591 /* Check validity of defined powerpc tags. */
2592 if (tag == Tag_GNU_Power_ABI_FP
2593 || tag == Tag_GNU_Power_ABI_Vector
2594 || tag == Tag_GNU_Power_ABI_Struct_Return)
2595 {
2596 unsigned int val;
2597
2598 val = bfd_elf_get_obj_attr_int (stdoutput, OBJ_ATTR_GNU, tag);
2599
2600 if ((tag == Tag_GNU_Power_ABI_FP && val > 15)
2601 || (tag == Tag_GNU_Power_ABI_Vector && val > 3)
2602 || (tag == Tag_GNU_Power_ABI_Struct_Return && val > 2))
2603 as_warn (_("unknown .gnu_attribute value"));
2604 }
2605}
2606
ee67d69a
AM
2607/* Set ABI version in output file. */
2608void
2609ppc_elf_end (void)
2610{
2611 if (ppc_obj64 && ppc_abiversion != 0)
2612 {
2613 elf_elfheader (stdoutput)->e_flags &= ~EF_PPC64_ABI;
2614 elf_elfheader (stdoutput)->e_flags |= ppc_abiversion & EF_PPC64_ABI;
2615 }
22f72c48
AM
2616 /* Any selection of opcodes based on ppc_cpu after gas has finished
2617 parsing the file is invalid. md_apply_fix and ppc_handle_align
2618 must select opcodes based on the machine in force at the point
2619 where the fixup or alignment frag was created, not the machine in
2620 force at the end of file. */
2621 ppc_cpu = 0;
ee67d69a
AM
2622}
2623
252b5132
RH
2624/* Validate any relocations emitted for -mrelocatable, possibly adding
2625 fixups for word relocations in writable segments, so we can adjust
2626 them at runtime. */
2627static void
98027b10 2628ppc_elf_validate_fix (fixS *fixp, segT seg)
252b5132
RH
2629{
2630 if (fixp->fx_done || fixp->fx_pcrel)
2631 return;
2632
2633 switch (shlib)
2634 {
2635 case SHLIB_NONE:
2636 case SHLIB_PIC:
2637 return;
2638
5d6f4f16 2639 case SHLIB_MRELOCATABLE:
62ebcb5c 2640 if (fixp->fx_r_type != BFD_RELOC_16_GOTOFF
252b5132
RH
2641 && fixp->fx_r_type != BFD_RELOC_HI16_GOTOFF
2642 && fixp->fx_r_type != BFD_RELOC_LO16_GOTOFF
2643 && fixp->fx_r_type != BFD_RELOC_HI16_S_GOTOFF
1cfc59d5 2644 && fixp->fx_r_type != BFD_RELOC_16_BASEREL
252b5132
RH
2645 && fixp->fx_r_type != BFD_RELOC_LO16_BASEREL
2646 && fixp->fx_r_type != BFD_RELOC_HI16_BASEREL
2647 && fixp->fx_r_type != BFD_RELOC_HI16_S_BASEREL
e138127a 2648 && (seg->flags & SEC_LOAD) != 0
252b5132
RH
2649 && strcmp (segment_name (seg), ".got2") != 0
2650 && strcmp (segment_name (seg), ".dtors") != 0
2651 && strcmp (segment_name (seg), ".ctors") != 0
2652 && strcmp (segment_name (seg), ".fixup") != 0
252b5132
RH
2653 && strcmp (segment_name (seg), ".gcc_except_table") != 0
2654 && strcmp (segment_name (seg), ".eh_frame") != 0
2655 && strcmp (segment_name (seg), ".ex_shared") != 0)
2656 {
2657 if ((seg->flags & (SEC_READONLY | SEC_CODE)) != 0
2658 || fixp->fx_r_type != BFD_RELOC_CTOR)
2659 {
2660 as_bad_where (fixp->fx_file, fixp->fx_line,
d6ed37ed 2661 _("relocation cannot be done when using -mrelocatable"));
252b5132
RH
2662 }
2663 }
2664 return;
2665 }
2666}
0baf16f2 2667
7e8d4ab4
AM
2668/* Prevent elf_frob_file_before_adjust removing a weak undefined
2669 function descriptor sym if the corresponding code sym is used. */
2670
2671void
98027b10 2672ppc_frob_file_before_adjust (void)
0baf16f2 2673{
7e8d4ab4 2674 symbolS *symp;
9232bbb0 2675 asection *toc;
0baf16f2 2676
7e8d4ab4
AM
2677 if (!ppc_obj64)
2678 return;
2679
2680 for (symp = symbol_rootP; symp; symp = symbol_next (symp))
0baf16f2 2681 {
7e8d4ab4
AM
2682 const char *name;
2683 char *dotname;
2684 symbolS *dotsym;
7e8d4ab4
AM
2685
2686 name = S_GET_NAME (symp);
2687 if (name[0] == '.')
2688 continue;
2689
2690 if (! S_IS_WEAK (symp)
2691 || S_IS_DEFINED (symp))
2692 continue;
2693
a44e2901 2694 dotname = concat (".", name, (char *) NULL);
461b725f 2695 dotsym = symbol_find_noref (dotname, 1);
7e8d4ab4
AM
2696 free (dotname);
2697 if (dotsym != NULL && (symbol_used_p (dotsym)
2698 || symbol_used_in_reloc_p (dotsym)))
670ec21d
NC
2699 symbol_mark_used (symp);
2700
0baf16f2
AM
2701 }
2702
9232bbb0
AM
2703 toc = bfd_get_section_by_name (stdoutput, ".toc");
2704 if (toc != NULL
01efc3af 2705 && toc_reloc_types != has_large_toc_reloc
9232bbb0
AM
2706 && bfd_section_size (stdoutput, toc) > 0x10000)
2707 as_warn (_("TOC section size exceeds 64k"));
a38a07e0
AM
2708}
2709
2710/* .TOC. used in an opd entry as .TOC.@tocbase doesn't need to be
2711 emitted. Other uses of .TOC. will cause the symbol to be marked
2712 with BSF_KEEP in md_apply_fix. */
9232bbb0 2713
a38a07e0
AM
2714void
2715ppc_elf_adjust_symtab (void)
2716{
2717 if (ppc_obj64)
2718 {
2719 symbolS *symp;
2720 symp = symbol_find (".TOC.");
2721 if (symp != NULL)
2722 {
2723 asymbol *bsym = symbol_get_bfdsym (symp);
2724 if ((bsym->flags & BSF_KEEP) == 0)
2725 symbol_remove (symp, &symbol_rootP, &symbol_lastP);
a38a07e0
AM
2726 }
2727 }
0baf16f2 2728}
252b5132
RH
2729#endif /* OBJ_ELF */
2730\f
2731#ifdef TE_PE
2732
2733/*
99a814a1 2734 * Summary of parse_toc_entry.
252b5132
RH
2735 *
2736 * in: Input_line_pointer points to the '[' in one of:
2737 *
2738 * [toc] [tocv] [toc32] [toc64]
2739 *
2740 * Anything else is an error of one kind or another.
2741 *
81d4177b 2742 * out:
252b5132
RH
2743 * return value: success or failure
2744 * toc_kind: kind of toc reference
2745 * input_line_pointer:
2746 * success: first char after the ']'
2747 * failure: unchanged
2748 *
2749 * settings:
2750 *
2751 * [toc] - rv == success, toc_kind = default_toc
2752 * [tocv] - rv == success, toc_kind = data_in_toc
2753 * [toc32] - rv == success, toc_kind = must_be_32
2754 * [toc64] - rv == success, toc_kind = must_be_64
2755 *
2756 */
2757
81d4177b
KH
2758enum toc_size_qualifier
2759{
252b5132
RH
2760 default_toc, /* The toc cell constructed should be the system default size */
2761 data_in_toc, /* This is a direct reference to a toc cell */
2762 must_be_32, /* The toc cell constructed must be 32 bits wide */
2763 must_be_64 /* The toc cell constructed must be 64 bits wide */
2764};
2765
2766static int
98027b10 2767parse_toc_entry (enum toc_size_qualifier *toc_kind)
252b5132
RH
2768{
2769 char *start;
2770 char *toc_spec;
2771 char c;
2772 enum toc_size_qualifier t;
2773
99a814a1 2774 /* Save the input_line_pointer. */
252b5132
RH
2775 start = input_line_pointer;
2776
99a814a1 2777 /* Skip over the '[' , and whitespace. */
252b5132
RH
2778 ++input_line_pointer;
2779 SKIP_WHITESPACE ();
81d4177b 2780
99a814a1 2781 /* Find the spelling of the operand. */
d02603dc 2782 c = get_symbol_name (&toc_spec);
252b5132 2783
99a814a1 2784 if (strcmp (toc_spec, "toc") == 0)
252b5132
RH
2785 {
2786 t = default_toc;
2787 }
99a814a1 2788 else if (strcmp (toc_spec, "tocv") == 0)
252b5132
RH
2789 {
2790 t = data_in_toc;
2791 }
99a814a1 2792 else if (strcmp (toc_spec, "toc32") == 0)
252b5132
RH
2793 {
2794 t = must_be_32;
2795 }
99a814a1 2796 else if (strcmp (toc_spec, "toc64") == 0)
252b5132
RH
2797 {
2798 t = must_be_64;
2799 }
2800 else
2801 {
2802 as_bad (_("syntax error: invalid toc specifier `%s'"), toc_spec);
99a814a1
AM
2803 *input_line_pointer = c;
2804 input_line_pointer = start;
252b5132
RH
2805 return 0;
2806 }
2807
99a814a1
AM
2808 /* Now find the ']'. */
2809 *input_line_pointer = c;
252b5132 2810
d02603dc 2811 SKIP_WHITESPACE_AFTER_NAME (); /* leading whitespace could be there. */
81d4177b 2812 c = *input_line_pointer++; /* input_line_pointer->past char in c. */
252b5132
RH
2813
2814 if (c != ']')
2815 {
2816 as_bad (_("syntax error: expected `]', found `%c'"), c);
99a814a1 2817 input_line_pointer = start;
252b5132
RH
2818 return 0;
2819 }
2820
99a814a1 2821 *toc_kind = t;
252b5132
RH
2822 return 1;
2823}
2824#endif
3b8b57a9 2825
3e60bf4d 2826#if defined (OBJ_XCOFF) || defined (OBJ_ELF)
3b8b57a9
AM
2827/* See whether a symbol is in the TOC section. */
2828
2829static int
2830ppc_is_toc_sym (symbolS *sym)
2831{
3e60bf4d 2832#ifdef OBJ_XCOFF
9f6e76f4
TG
2833 return (symbol_get_tc (sym)->symbol_class == XMC_TC
2834 || symbol_get_tc (sym)->symbol_class == XMC_TC0);
f50c47f1 2835#endif
3e60bf4d
AM
2836#ifdef OBJ_ELF
2837 const char *sname = segment_name (S_GET_SEGMENT (sym));
2838 if (ppc_obj64)
2839 return strcmp (sname, ".toc") == 0;
2840 else
2841 return strcmp (sname, ".got") == 0;
2842#endif
2843}
2844#endif /* defined (OBJ_XCOFF) || defined (OBJ_ELF) */
252b5132
RH
2845\f
2846
dc1d03fc 2847#ifdef OBJ_ELF
6a0c61b7
EZ
2848#define APUID(a,v) ((((a) & 0xffff) << 16) | ((v) & 0xffff))
2849static void
98027b10 2850ppc_apuinfo_section_add (unsigned int apu, unsigned int version)
6a0c61b7
EZ
2851{
2852 unsigned int i;
2853
2854 /* Check we don't already exist. */
2855 for (i = 0; i < ppc_apuinfo_num; i++)
dc1d03fc 2856 if (ppc_apuinfo_list[i] == APUID (apu, version))
6a0c61b7 2857 return;
b34976b6 2858
6a0c61b7
EZ
2859 if (ppc_apuinfo_num == ppc_apuinfo_num_alloc)
2860 {
2861 if (ppc_apuinfo_num_alloc == 0)
2862 {
2863 ppc_apuinfo_num_alloc = 4;
325801bd 2864 ppc_apuinfo_list = XNEWVEC (unsigned long, ppc_apuinfo_num_alloc);
6a0c61b7
EZ
2865 }
2866 else
2867 {
2868 ppc_apuinfo_num_alloc += 4;
325801bd
TS
2869 ppc_apuinfo_list = XRESIZEVEC (unsigned long, ppc_apuinfo_list,
2870 ppc_apuinfo_num_alloc);
6a0c61b7
EZ
2871 }
2872 }
dc1d03fc 2873 ppc_apuinfo_list[ppc_apuinfo_num++] = APUID (apu, version);
6a0c61b7
EZ
2874}
2875#undef APUID
dc1d03fc 2876#endif
6a0c61b7 2877\f
dd7efa79
PB
2878/* Various frobbings of labels and their addresses. */
2879
2880/* Symbols labelling the current insn. */
2881struct insn_label_list
2882{
2883 struct insn_label_list *next;
2884 symbolS *label;
2885};
2886
2887static struct insn_label_list *insn_labels;
2888static struct insn_label_list *free_insn_labels;
2889
2890static void
2891ppc_record_label (symbolS *sym)
2892{
2893 struct insn_label_list *l;
2894
2895 if (free_insn_labels == NULL)
2896 l = XNEW (struct insn_label_list);
2897 else
2898 {
2899 l = free_insn_labels;
2900 free_insn_labels = l->next;
2901 }
2902
2903 l->label = sym;
2904 l->next = insn_labels;
2905 insn_labels = l;
2906}
2907
2908static void
2909ppc_clear_labels (void)
2910{
2911 while (insn_labels != NULL)
2912 {
2913 struct insn_label_list *l = insn_labels;
2914 insn_labels = l->next;
2915 l->next = free_insn_labels;
2916 free_insn_labels = l;
2917 }
2918}
2919
2920void
2921ppc_start_line_hook (void)
2922{
2923 ppc_clear_labels ();
2924}
2925
2926void
2927ppc_new_dot_label (symbolS *sym)
2928{
2929 ppc_record_label (sym);
2930#ifdef OBJ_XCOFF
2931 /* Anchor this label to the current csect for relocations. */
2932 symbol_get_tc (sym)->within = ppc_current_csect;
2933#endif
2934}
2935
2936void
2937ppc_frob_label (symbolS *sym)
2938{
2939 ppc_record_label (sym);
2940
2941#ifdef OBJ_XCOFF
2942 /* Set the class of a label based on where it is defined. This handles
2943 symbols without suffixes. Also, move the symbol so that it follows
2944 the csect symbol. */
2945 if (ppc_current_csect != (symbolS *) NULL)
2946 {
2947 if (symbol_get_tc (sym)->symbol_class == -1)
2948 symbol_get_tc (sym)->symbol_class = symbol_get_tc (ppc_current_csect)->symbol_class;
2949
2950 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
2951 symbol_append (sym, symbol_get_tc (ppc_current_csect)->within,
2952 &symbol_rootP, &symbol_lastP);
2953 symbol_get_tc (ppc_current_csect)->within = sym;
2954 symbol_get_tc (sym)->within = ppc_current_csect;
2955 }
2956#endif
2957
2958#ifdef OBJ_ELF
2959 dwarf2_emit_label (sym);
2960#endif
2961}
6a0c61b7 2962
252b5132
RH
2963/* We need to keep a list of fixups. We can't simply generate them as
2964 we go, because that would require us to first create the frag, and
2965 that would screw up references to ``.''. */
2966
2967struct ppc_fixup
2968{
2969 expressionS exp;
2970 int opindex;
2971 bfd_reloc_code_real_type reloc;
2972};
2973
2974#define MAX_INSN_FIXUPS (5)
2975
0e2779e9
AM
2976/* Return the field size operated on by RELOC, and whether it is
2977 pc-relative in PC_RELATIVE. */
2978
2979static unsigned int
2980fixup_size (bfd_reloc_code_real_type reloc, bfd_boolean *pc_relative)
2981{
2982 unsigned int size = 0;
2983 bfd_boolean pcrel = FALSE;
2984
2985 switch (reloc)
2986 {
2987 /* This switch statement must handle all BFD_RELOC values
2988 possible in instruction fixups. As is, it handles all
2989 BFD_RELOC values used in bfd/elf64-ppc.c, bfd/elf32-ppc.c,
2990 bfd/coff-ppc, bfd/coff-rs6000.c and bfd/coff64-rs6000.c.
2991 Overkill since data and marker relocs need not be handled
2992 here, but this way we can be sure a needed fixup reloc isn't
2993 accidentally omitted. */
2994 case BFD_RELOC_PPC_EMB_MRKREF:
2995 case BFD_RELOC_VTABLE_ENTRY:
2996 case BFD_RELOC_VTABLE_INHERIT:
2997 break;
2998
2999 case BFD_RELOC_8:
3000 size = 1;
3001 break;
3002
3003 case BFD_RELOC_16:
3004 case BFD_RELOC_16_BASEREL:
3005 case BFD_RELOC_16_GOTOFF:
3006 case BFD_RELOC_GPREL16:
3007 case BFD_RELOC_HI16:
3008 case BFD_RELOC_HI16_BASEREL:
3009 case BFD_RELOC_HI16_GOTOFF:
3010 case BFD_RELOC_HI16_PLTOFF:
3011 case BFD_RELOC_HI16_S:
3012 case BFD_RELOC_HI16_S_BASEREL:
3013 case BFD_RELOC_HI16_S_GOTOFF:
3014 case BFD_RELOC_HI16_S_PLTOFF:
3015 case BFD_RELOC_LO16:
3016 case BFD_RELOC_LO16_BASEREL:
3017 case BFD_RELOC_LO16_GOTOFF:
3018 case BFD_RELOC_LO16_PLTOFF:
3019 case BFD_RELOC_PPC64_ADDR16_DS:
3020 case BFD_RELOC_PPC64_ADDR16_HIGH:
3021 case BFD_RELOC_PPC64_ADDR16_HIGHA:
5663e321
AM
3022 case BFD_RELOC_PPC64_ADDR16_HIGHER34:
3023 case BFD_RELOC_PPC64_ADDR16_HIGHERA34:
3024 case BFD_RELOC_PPC64_ADDR16_HIGHEST34:
3025 case BFD_RELOC_PPC64_ADDR16_HIGHESTA34:
0e2779e9
AM
3026 case BFD_RELOC_PPC64_ADDR16_LO_DS:
3027 case BFD_RELOC_PPC64_DTPREL16_DS:
3028 case BFD_RELOC_PPC64_DTPREL16_HIGH:
3029 case BFD_RELOC_PPC64_DTPREL16_HIGHA:
3030 case BFD_RELOC_PPC64_DTPREL16_HIGHER:
3031 case BFD_RELOC_PPC64_DTPREL16_HIGHERA:
3032 case BFD_RELOC_PPC64_DTPREL16_HIGHEST:
3033 case BFD_RELOC_PPC64_DTPREL16_HIGHESTA:
3034 case BFD_RELOC_PPC64_DTPREL16_LO_DS:
3035 case BFD_RELOC_PPC64_GOT16_DS:
3036 case BFD_RELOC_PPC64_GOT16_LO_DS:
3037 case BFD_RELOC_PPC64_HIGHER:
3038 case BFD_RELOC_PPC64_HIGHER_S:
3039 case BFD_RELOC_PPC64_HIGHEST:
3040 case BFD_RELOC_PPC64_HIGHEST_S:
3041 case BFD_RELOC_PPC64_PLT16_LO_DS:
3042 case BFD_RELOC_PPC64_PLTGOT16:
3043 case BFD_RELOC_PPC64_PLTGOT16_DS:
3044 case BFD_RELOC_PPC64_PLTGOT16_HA:
3045 case BFD_RELOC_PPC64_PLTGOT16_HI:
3046 case BFD_RELOC_PPC64_PLTGOT16_LO:
3047 case BFD_RELOC_PPC64_PLTGOT16_LO_DS:
3048 case BFD_RELOC_PPC64_SECTOFF_DS:
3049 case BFD_RELOC_PPC64_SECTOFF_LO_DS:
3050 case BFD_RELOC_PPC64_TOC16_DS:
3051 case BFD_RELOC_PPC64_TOC16_HA:
3052 case BFD_RELOC_PPC64_TOC16_HI:
3053 case BFD_RELOC_PPC64_TOC16_LO:
3054 case BFD_RELOC_PPC64_TOC16_LO_DS:
3055 case BFD_RELOC_PPC64_TPREL16_DS:
3056 case BFD_RELOC_PPC64_TPREL16_HIGH:
3057 case BFD_RELOC_PPC64_TPREL16_HIGHA:
3058 case BFD_RELOC_PPC64_TPREL16_HIGHER:
3059 case BFD_RELOC_PPC64_TPREL16_HIGHERA:
3060 case BFD_RELOC_PPC64_TPREL16_HIGHEST:
3061 case BFD_RELOC_PPC64_TPREL16_HIGHESTA:
3062 case BFD_RELOC_PPC64_TPREL16_LO_DS:
3063#ifdef OBJ_XCOFF
3064 case BFD_RELOC_PPC_BA16:
3065#endif
3066 case BFD_RELOC_PPC_DTPREL16:
3067 case BFD_RELOC_PPC_DTPREL16_HA:
3068 case BFD_RELOC_PPC_DTPREL16_HI:
3069 case BFD_RELOC_PPC_DTPREL16_LO:
3070 case BFD_RELOC_PPC_EMB_NADDR16:
3071 case BFD_RELOC_PPC_EMB_NADDR16_HA:
3072 case BFD_RELOC_PPC_EMB_NADDR16_HI:
3073 case BFD_RELOC_PPC_EMB_NADDR16_LO:
3074 case BFD_RELOC_PPC_EMB_RELSDA:
3075 case BFD_RELOC_PPC_EMB_RELSEC16:
3076 case BFD_RELOC_PPC_EMB_RELST_LO:
3077 case BFD_RELOC_PPC_EMB_RELST_HI:
3078 case BFD_RELOC_PPC_EMB_RELST_HA:
3079 case BFD_RELOC_PPC_EMB_SDA2I16:
3080 case BFD_RELOC_PPC_EMB_SDA2REL:
3081 case BFD_RELOC_PPC_EMB_SDAI16:
3082 case BFD_RELOC_PPC_GOT_DTPREL16:
3083 case BFD_RELOC_PPC_GOT_DTPREL16_HA:
3084 case BFD_RELOC_PPC_GOT_DTPREL16_HI:
3085 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
3086 case BFD_RELOC_PPC_GOT_TLSGD16:
3087 case BFD_RELOC_PPC_GOT_TLSGD16_HA:
3088 case BFD_RELOC_PPC_GOT_TLSGD16_HI:
3089 case BFD_RELOC_PPC_GOT_TLSGD16_LO:
3090 case BFD_RELOC_PPC_GOT_TLSLD16:
3091 case BFD_RELOC_PPC_GOT_TLSLD16_HA:
3092 case BFD_RELOC_PPC_GOT_TLSLD16_HI:
3093 case BFD_RELOC_PPC_GOT_TLSLD16_LO:
3094 case BFD_RELOC_PPC_GOT_TPREL16:
3095 case BFD_RELOC_PPC_GOT_TPREL16_HA:
3096 case BFD_RELOC_PPC_GOT_TPREL16_HI:
3097 case BFD_RELOC_PPC_GOT_TPREL16_LO:
3098 case BFD_RELOC_PPC_TOC16:
3099 case BFD_RELOC_PPC_TPREL16:
3100 case BFD_RELOC_PPC_TPREL16_HA:
3101 case BFD_RELOC_PPC_TPREL16_HI:
3102 case BFD_RELOC_PPC_TPREL16_LO:
3103 size = 2;
3104 break;
3105
3106 case BFD_RELOC_16_PCREL:
3107 case BFD_RELOC_HI16_PCREL:
3108 case BFD_RELOC_HI16_S_PCREL:
3109 case BFD_RELOC_LO16_PCREL:
3110 case BFD_RELOC_PPC64_REL16_HIGH:
3111 case BFD_RELOC_PPC64_REL16_HIGHA:
3112 case BFD_RELOC_PPC64_REL16_HIGHER:
5663e321 3113 case BFD_RELOC_PPC64_REL16_HIGHER34:
0e2779e9 3114 case BFD_RELOC_PPC64_REL16_HIGHERA:
5663e321 3115 case BFD_RELOC_PPC64_REL16_HIGHERA34:
0e2779e9 3116 case BFD_RELOC_PPC64_REL16_HIGHEST:
5663e321 3117 case BFD_RELOC_PPC64_REL16_HIGHEST34:
0e2779e9 3118 case BFD_RELOC_PPC64_REL16_HIGHESTA:
5663e321 3119 case BFD_RELOC_PPC64_REL16_HIGHESTA34:
0e2779e9
AM
3120#ifdef OBJ_XCOFF
3121 case BFD_RELOC_PPC_B16:
3122#endif
3123 case BFD_RELOC_PPC_VLE_REL8:
3124 size = 2;
3125 pcrel = TRUE;
3126 break;
3127
3128 case BFD_RELOC_16_GOT_PCREL: /* coff reloc, bad name re size. */
3129 case BFD_RELOC_32:
3130 case BFD_RELOC_32_GOTOFF:
3131 case BFD_RELOC_32_PLTOFF:
3132#ifdef OBJ_XCOFF
3133 case BFD_RELOC_CTOR:
3134#endif
3135 case BFD_RELOC_PPC64_ENTRY:
3136 case BFD_RELOC_PPC_16DX_HA:
3137#ifndef OBJ_XCOFF
3138 case BFD_RELOC_PPC_BA16:
3139#endif
3140 case BFD_RELOC_PPC_BA16_BRNTAKEN:
3141 case BFD_RELOC_PPC_BA16_BRTAKEN:
3142 case BFD_RELOC_PPC_BA26:
3143 case BFD_RELOC_PPC_EMB_BIT_FLD:
3144 case BFD_RELOC_PPC_EMB_NADDR32:
3145 case BFD_RELOC_PPC_EMB_SDA21:
3146 case BFD_RELOC_PPC_TLS:
3147 case BFD_RELOC_PPC_TLSGD:
3148 case BFD_RELOC_PPC_TLSLD:
3149 case BFD_RELOC_PPC_VLE_HA16A:
3150 case BFD_RELOC_PPC_VLE_HA16D:
3151 case BFD_RELOC_PPC_VLE_HI16A:
3152 case BFD_RELOC_PPC_VLE_HI16D:
3153 case BFD_RELOC_PPC_VLE_LO16A:
3154 case BFD_RELOC_PPC_VLE_LO16D:
3155 case BFD_RELOC_PPC_VLE_SDA21:
3156 case BFD_RELOC_PPC_VLE_SDA21_LO:
3157 case BFD_RELOC_PPC_VLE_SDAREL_HA16A:
3158 case BFD_RELOC_PPC_VLE_SDAREL_HA16D:
3159 case BFD_RELOC_PPC_VLE_SDAREL_HI16A:
3160 case BFD_RELOC_PPC_VLE_SDAREL_HI16D:
3161 case BFD_RELOC_PPC_VLE_SDAREL_LO16A:
3162 case BFD_RELOC_PPC_VLE_SDAREL_LO16D:
c213164a 3163 case BFD_RELOC_PPC64_TLS_PCREL:
0e2779e9
AM
3164 case BFD_RELOC_RVA:
3165 size = 4;
3166 break;
3167
3168 case BFD_RELOC_24_PLT_PCREL:
3169 case BFD_RELOC_32_PCREL:
3170 case BFD_RELOC_32_PLT_PCREL:
3171 case BFD_RELOC_PPC64_REL24_NOTOC:
3172#ifndef OBJ_XCOFF
3173 case BFD_RELOC_PPC_B16:
3174#endif
3175 case BFD_RELOC_PPC_B16_BRNTAKEN:
3176 case BFD_RELOC_PPC_B16_BRTAKEN:
3177 case BFD_RELOC_PPC_B26:
3178 case BFD_RELOC_PPC_LOCAL24PC:
3179 case BFD_RELOC_PPC_REL16DX_HA:
3180 case BFD_RELOC_PPC_VLE_REL15:
3181 case BFD_RELOC_PPC_VLE_REL24:
3182 size = 4;
3183 pcrel = TRUE;
3184 break;
3185
3186#ifndef OBJ_XCOFF
3187 case BFD_RELOC_CTOR:
3188#endif
3189 case BFD_RELOC_PPC_COPY:
3190 case BFD_RELOC_PPC_DTPMOD:
3191 case BFD_RELOC_PPC_DTPREL:
3192 case BFD_RELOC_PPC_GLOB_DAT:
3193 case BFD_RELOC_PPC_TPREL:
3194 size = ppc_obj64 ? 8 : 4;
3195 break;
3196
3197 case BFD_RELOC_64:
3198 case BFD_RELOC_64_PLTOFF:
3199 case BFD_RELOC_PPC64_ADDR64_LOCAL:
5663e321
AM
3200 case BFD_RELOC_PPC64_D28:
3201 case BFD_RELOC_PPC64_D34:
3202 case BFD_RELOC_PPC64_D34_LO:
3203 case BFD_RELOC_PPC64_D34_HI30:
3204 case BFD_RELOC_PPC64_D34_HA30:
c213164a
AM
3205 case BFD_RELOC_PPC64_TPREL34:
3206 case BFD_RELOC_PPC64_DTPREL34:
0e2779e9
AM
3207 case BFD_RELOC_PPC64_TOC:
3208 size = 8;
3209 break;
3210
3211 case BFD_RELOC_64_PCREL:
3212 case BFD_RELOC_64_PLT_PCREL:
5663e321 3213 case BFD_RELOC_PPC64_GOT_PCREL34:
c213164a
AM
3214 case BFD_RELOC_PPC64_GOT_TLSGD34:
3215 case BFD_RELOC_PPC64_GOT_TLSLD34:
3216 case BFD_RELOC_PPC64_GOT_TPREL34:
3217 case BFD_RELOC_PPC64_GOT_DTPREL34:
5663e321
AM
3218 case BFD_RELOC_PPC64_PCREL28:
3219 case BFD_RELOC_PPC64_PCREL34:
3220 case BFD_RELOC_PPC64_PLT_PCREL34:
0e2779e9
AM
3221 size = 8;
3222 pcrel = TRUE;
3223 break;
3224
3225 default:
3226 abort ();
3227 }
3228
3229 if (ENABLE_CHECKING)
3230 {
3231 reloc_howto_type *reloc_howto = bfd_reloc_type_lookup (stdoutput, reloc);
3232 if (reloc_howto != NULL
3233 && (size != bfd_get_reloc_size (reloc_howto)
3234 || pcrel != reloc_howto->pc_relative))
3235 {
3236 as_bad (_("%s howto doesn't match size/pcrel in gas"),
3237 reloc_howto->name);
3238 abort ();
3239 }
3240 }
3241 *pc_relative = pcrel;
3242 return size;
3243}
3244
a894d76a 3245#ifdef OBJ_ELF
160eba93
AM
3246/* If we have parsed a call to __tls_get_addr, parse an argument like
3247 (gd0@tlsgd). *STR is the leading parenthesis on entry. If an arg
3248 is successfully parsed, *STR is updated past the trailing
3249 parenthesis and trailing white space, and *TLS_FIX contains the
3250 reloc and arg expression. */
3251
3252static int
3253parse_tls_arg (char **str, const expressionS *exp, struct ppc_fixup *tls_fix)
3254{
3255 const char *sym_name = S_GET_NAME (exp->X_add_symbol);
3256 if (sym_name[0] == '.')
3257 ++sym_name;
3258
3259 tls_fix->reloc = BFD_RELOC_NONE;
3260 if (strcasecmp (sym_name, "__tls_get_addr") == 0)
3261 {
3262 char *hold = input_line_pointer;
3263 input_line_pointer = *str + 1;
3264 expression (&tls_fix->exp);
3265 if (tls_fix->exp.X_op == O_symbol)
3266 {
3267 if (strncasecmp (input_line_pointer, "@tlsgd)", 7) == 0)
3268 tls_fix->reloc = BFD_RELOC_PPC_TLSGD;
3269 else if (strncasecmp (input_line_pointer, "@tlsld)", 7) == 0)
3270 tls_fix->reloc = BFD_RELOC_PPC_TLSLD;
3271 if (tls_fix->reloc != BFD_RELOC_NONE)
3272 {
3273 input_line_pointer += 7;
3274 SKIP_WHITESPACE ();
3275 *str = input_line_pointer;
3276 }
3277 }
3278 input_line_pointer = hold;
3279 }
3280 return tls_fix->reloc != BFD_RELOC_NONE;
3281}
a894d76a 3282#endif
160eba93 3283
252b5132
RH
3284/* This routine is called for each instruction to be assembled. */
3285
3286void
98027b10 3287md_assemble (char *str)
252b5132
RH
3288{
3289 char *s;
3290 const struct powerpc_opcode *opcode;
0f873fd5 3291 uint64_t insn;
252b5132 3292 const unsigned char *opindex_ptr;
252b5132
RH
3293 int need_paren;
3294 int next_opindex;
3295 struct ppc_fixup fixups[MAX_INSN_FIXUPS];
3296 int fc;
3297 char *f;
a9479dc0 3298 int addr_mask;
252b5132 3299 int i;
b9c361e0 3300 unsigned int insn_length;
252b5132
RH
3301
3302 /* Get the opcode. */
3882b010 3303 for (s = str; *s != '\0' && ! ISSPACE (*s); s++)
252b5132
RH
3304 ;
3305 if (*s != '\0')
3306 *s++ = '\0';
3307
3308 /* Look up the opcode in the hash table. */
3309 opcode = (const struct powerpc_opcode *) hash_find (ppc_hash, str);
3310 if (opcode == (const struct powerpc_opcode *) NULL)
3311 {
3312 const struct powerpc_macro *macro;
3313
3314 macro = (const struct powerpc_macro *) hash_find (ppc_macro_hash, str);
3315 if (macro == (const struct powerpc_macro *) NULL)
d6ed37ed 3316 as_bad (_("unrecognized opcode: `%s'"), str);
252b5132
RH
3317 else
3318 ppc_macro (s, macro);
3319
dd7efa79 3320 ppc_clear_labels ();
252b5132
RH
3321 return;
3322 }
3323
3324 insn = opcode->opcode;
3325
3326 str = s;
3882b010 3327 while (ISSPACE (*str))
252b5132
RH
3328 ++str;
3329
3330 /* PowerPC operands are just expressions. The only real issue is
9cf7e568
AM
3331 that a few operand types are optional. If an instruction has
3332 multiple optional operands and one is omitted, then all optional
3333 operands past the first omitted one must also be omitted. */
3334 int num_optional_operands = 0;
3335 int num_optional_provided = 0;
252b5132
RH
3336
3337 /* Gather the operands. */
3338 need_paren = 0;
3339 next_opindex = 0;
3340 fc = 0;
3341 for (opindex_ptr = opcode->operands; *opindex_ptr != 0; opindex_ptr++)
3342 {
3343 const struct powerpc_operand *operand;
3344 const char *errmsg;
3345 char *hold;
3346 expressionS ex;
3347 char endc;
3348
3349 if (next_opindex == 0)
3350 operand = &powerpc_operands[*opindex_ptr];
3351 else
3352 {
3353 operand = &powerpc_operands[next_opindex];
3354 next_opindex = 0;
3355 }
252b5132
RH
3356 errmsg = NULL;
3357
252b5132 3358 /* If this is an optional operand, and we are skipping it, just
9cf7e568 3359 insert the default value, usually a zero. */
252b5132 3360 if ((operand->flags & PPC_OPERAND_OPTIONAL) != 0
9cf7e568 3361 && !((operand->flags & PPC_OPERAND_OPTIONAL32) != 0 && ppc_obj64))
252b5132 3362 {
9cf7e568
AM
3363 if (num_optional_operands == 0)
3364 {
3365 const unsigned char *optr;
3366 int total = 0;
3367 int provided = 0;
3368 int omitted;
3369
3370 s = str;
3371 for (optr = opindex_ptr; *optr != 0; optr++)
3372 {
3373 const struct powerpc_operand *op;
3374 op = &powerpc_operands[*optr];
3375
3376 ++total;
3377
3378 if ((op->flags & PPC_OPERAND_OPTIONAL) != 0
3379 && !((op->flags & PPC_OPERAND_OPTIONAL32) != 0
3380 && ppc_obj64))
3381 ++num_optional_operands;
3382
3383 if (s != NULL && *s != '\0')
3384 {
3385 ++provided;
3386
3387 /* Look for the start of the next operand. */
3388 if ((op->flags & PPC_OPERAND_PARENS) != 0)
3389 s = strpbrk (s, "(,");
3390 else
3391 s = strchr (s, ',');
3392
3393 if (s != NULL)
3394 ++s;
3395 }
3396 }
3397 omitted = total - provided;
3398 num_optional_provided = num_optional_operands - omitted;
3399 }
3400 if (--num_optional_provided < 0)
252b5132 3401 {
9cf7e568
AM
3402 int64_t val = ppc_optional_operand_value (operand, insn, ppc_cpu,
3403 num_optional_provided);
3404 if (operand->insert)
3405 {
3406 insn = (*operand->insert) (insn, val, ppc_cpu, &errmsg);
3407 if (errmsg != (const char *) NULL)
3408 as_bad ("%s", errmsg);
3409 }
3410 else if (operand->shift >= 0)
3411 insn |= (val & operand->bitm) << operand->shift;
3412 else
3413 insn |= (val & operand->bitm) >> -operand->shift;
3414
3415 if ((operand->flags & PPC_OPERAND_NEXT) != 0)
3416 next_opindex = *opindex_ptr + 1;
3417 continue;
252b5132 3418 }
252b5132
RH
3419 }
3420
3421 /* Gather the operand. */
3422 hold = input_line_pointer;
3423 input_line_pointer = str;
3424
3425#ifdef TE_PE
81d4177b 3426 if (*input_line_pointer == '[')
252b5132
RH
3427 {
3428 /* We are expecting something like the second argument here:
99a814a1
AM
3429 *
3430 * lwz r4,[toc].GS.0.static_int(rtoc)
3431 * ^^^^^^^^^^^^^^^^^^^^^^^^^^^
3432 * The argument following the `]' must be a symbol name, and the
3433 * register must be the toc register: 'rtoc' or '2'
3434 *
3435 * The effect is to 0 as the displacement field
3436 * in the instruction, and issue an IMAGE_REL_PPC_TOCREL16 (or
3437 * the appropriate variation) reloc against it based on the symbol.
3438 * The linker will build the toc, and insert the resolved toc offset.
3439 *
3440 * Note:
3441 * o The size of the toc entry is currently assumed to be
3442 * 32 bits. This should not be assumed to be a hard coded
3443 * number.
3444 * o In an effort to cope with a change from 32 to 64 bits,
3445 * there are also toc entries that are specified to be
3446 * either 32 or 64 bits:
3447 * lwz r4,[toc32].GS.0.static_int(rtoc)
3448 * lwz r4,[toc64].GS.0.static_int(rtoc)
3449 * These demand toc entries of the specified size, and the
3450 * instruction probably requires it.
3451 */
252b5132
RH
3452
3453 int valid_toc;
3454 enum toc_size_qualifier toc_kind;
3455 bfd_reloc_code_real_type toc_reloc;
3456
99a814a1
AM
3457 /* Go parse off the [tocXX] part. */
3458 valid_toc = parse_toc_entry (&toc_kind);
252b5132 3459
81d4177b 3460 if (!valid_toc)
252b5132 3461 {
a5840dce
AM
3462 ignore_rest_of_line ();
3463 break;
252b5132
RH
3464 }
3465
99a814a1
AM
3466 /* Now get the symbol following the ']'. */
3467 expression (&ex);
252b5132
RH
3468
3469 switch (toc_kind)
3470 {
3471 case default_toc:
99a814a1
AM
3472 /* In this case, we may not have seen the symbol yet,
3473 since it is allowed to appear on a .extern or .globl
3474 or just be a label in the .data section. */
252b5132
RH
3475 toc_reloc = BFD_RELOC_PPC_TOC16;
3476 break;
3477 case data_in_toc:
99a814a1
AM
3478 /* 1. The symbol must be defined and either in the toc
3479 section, or a global.
3480 2. The reloc generated must have the TOCDEFN flag set
3481 in upper bit mess of the reloc type.
3482 FIXME: It's a little confusing what the tocv
3483 qualifier can be used for. At the very least, I've
3484 seen three uses, only one of which I'm sure I can
3485 explain. */
81d4177b
KH
3486 if (ex.X_op == O_symbol)
3487 {
9c2799c2 3488 gas_assert (ex.X_add_symbol != NULL);
fed9b18a
ILT
3489 if (symbol_get_bfdsym (ex.X_add_symbol)->section
3490 != tocdata_section)
252b5132 3491 {
99a814a1 3492 as_bad (_("[tocv] symbol is not a toc symbol"));
252b5132
RH
3493 }
3494 }
3495
3496 toc_reloc = BFD_RELOC_PPC_TOC16;
3497 break;
3498 case must_be_32:
99a814a1
AM
3499 /* FIXME: these next two specifically specify 32/64 bit
3500 toc entries. We don't support them today. Is this
3501 the right way to say that? */
62ebcb5c 3502 toc_reloc = BFD_RELOC_NONE;
d6ed37ed 3503 as_bad (_("unimplemented toc32 expression modifier"));
252b5132
RH
3504 break;
3505 case must_be_64:
99a814a1 3506 /* FIXME: see above. */
62ebcb5c 3507 toc_reloc = BFD_RELOC_NONE;
d6ed37ed 3508 as_bad (_("unimplemented toc64 expression modifier"));
252b5132
RH
3509 break;
3510 default:
bc805888 3511 fprintf (stderr,
99a814a1
AM
3512 _("Unexpected return value [%d] from parse_toc_entry!\n"),
3513 toc_kind);
bc805888 3514 abort ();
252b5132
RH
3515 break;
3516 }
3517
3518 /* We need to generate a fixup for this expression. */
3519 if (fc >= MAX_INSN_FIXUPS)
3520 as_fatal (_("too many fixups"));
3521
3522 fixups[fc].reloc = toc_reloc;
3523 fixups[fc].exp = ex;
3524 fixups[fc].opindex = *opindex_ptr;
3525 ++fc;
3526
99a814a1
AM
3527 /* Ok. We've set up the fixup for the instruction. Now make it
3528 look like the constant 0 was found here. */
252b5132
RH
3529 ex.X_unsigned = 1;
3530 ex.X_op = O_constant;
3531 ex.X_add_number = 0;
3532 ex.X_add_symbol = NULL;
3533 ex.X_op_symbol = NULL;
3534 }
3535
3536 else
3537#endif /* TE_PE */
3538 {
b9c361e0
JL
3539 if ((reg_names_p
3540 && (((operand->flags & PPC_OPERAND_CR_BIT) != 0)
3541 || ((operand->flags & PPC_OPERAND_CR_REG) != 0)))
2ad068be 3542 || !register_name (&ex))
252b5132 3543 {
13abbae3
AM
3544 char save_lex = lex_type['%'];
3545
b9c361e0
JL
3546 if (((operand->flags & PPC_OPERAND_CR_REG) != 0)
3547 || (operand->flags & PPC_OPERAND_CR_BIT) != 0)
13abbae3
AM
3548 {
3549 cr_operand = TRUE;
3550 lex_type['%'] |= LEX_BEGIN_NAME;
3551 }
252b5132 3552 expression (&ex);
b34976b6 3553 cr_operand = FALSE;
13abbae3 3554 lex_type['%'] = save_lex;
252b5132
RH
3555 }
3556 }
3557
3558 str = input_line_pointer;
3559 input_line_pointer = hold;
3560
3561 if (ex.X_op == O_illegal)
3562 as_bad (_("illegal operand"));
3563 else if (ex.X_op == O_absent)
3564 as_bad (_("missing operand"));
3565 else if (ex.X_op == O_register)
3566 {
7e0de605
AM
3567 if ((ex.X_md
3568 & ~operand->flags
3569 & (PPC_OPERAND_GPR | PPC_OPERAND_FPR | PPC_OPERAND_VR
3570 | PPC_OPERAND_VSR | PPC_OPERAND_CR_BIT | PPC_OPERAND_CR_REG
3571 | PPC_OPERAND_SPR | PPC_OPERAND_GQR)) != 0
3572 && !((ex.X_md & PPC_OPERAND_GPR) != 0
3573 && ex.X_add_number != 0
3574 && (operand->flags & PPC_OPERAND_GPR_0) != 0))
ece5dcc1 3575 as_warn (_("invalid register expression"));
4b1c0f7e 3576 insn = ppc_insert_operand (insn, operand, ex.X_add_number,
783de163 3577 ppc_cpu, (char *) NULL, 0);
252b5132
RH
3578 }
3579 else if (ex.X_op == O_constant)
3580 {
3581#ifdef OBJ_ELF
81d4177b 3582 /* Allow @HA, @L, @H on constants. */
3b8b57a9 3583 bfd_reloc_code_real_type reloc;
252b5132
RH
3584 char *orig_str = str;
3585
62ebcb5c 3586 if ((reloc = ppc_elf_suffix (&str, &ex)) != BFD_RELOC_NONE)
252b5132
RH
3587 switch (reloc)
3588 {
3589 default:
3590 str = orig_str;
3591 break;
3592
3593 case BFD_RELOC_LO16:
f9c6b907
AM
3594 ex.X_add_number &= 0xffff;
3595 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
0baf16f2 3596 ex.X_add_number = SEX16 (ex.X_add_number);
252b5132
RH
3597 break;
3598
3599 case BFD_RELOC_HI16:
f9c6b907
AM
3600 if (REPORT_OVERFLOW_HI && ppc_obj64)
3601 {
3602 /* PowerPC64 @h is tested for overflow. */
3603 ex.X_add_number = (addressT) ex.X_add_number >> 16;
3604 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3605 {
3606 addressT sign = (((addressT) -1 >> 16) + 1) >> 1;
3607 ex.X_add_number
3608 = ((addressT) ex.X_add_number ^ sign) - sign;
3609 }
3610 break;
3611 }
2b0f3761 3612 /* Fallthru */
f9c6b907
AM
3613
3614 case BFD_RELOC_PPC64_ADDR16_HIGH:
3615 ex.X_add_number = PPC_HI (ex.X_add_number);
3616 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3617 ex.X_add_number = SEX16 (ex.X_add_number);
252b5132
RH
3618 break;
3619
3620 case BFD_RELOC_HI16_S:
f9c6b907
AM
3621 if (REPORT_OVERFLOW_HI && ppc_obj64)
3622 {
3623 /* PowerPC64 @ha is tested for overflow. */
3624 ex.X_add_number
3625 = ((addressT) ex.X_add_number + 0x8000) >> 16;
3626 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3627 {
3628 addressT sign = (((addressT) -1 >> 16) + 1) >> 1;
3629 ex.X_add_number
3630 = ((addressT) ex.X_add_number ^ sign) - sign;
3631 }
3632 break;
3633 }
2b0f3761 3634 /* Fallthru */
f9c6b907
AM
3635
3636 case BFD_RELOC_PPC64_ADDR16_HIGHA:
3637 ex.X_add_number = PPC_HA (ex.X_add_number);
3638 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3639 ex.X_add_number = SEX16 (ex.X_add_number);
0baf16f2
AM
3640 break;
3641
0baf16f2 3642 case BFD_RELOC_PPC64_HIGHER:
f9c6b907
AM
3643 ex.X_add_number = PPC_HIGHER (ex.X_add_number);
3644 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3645 ex.X_add_number = SEX16 (ex.X_add_number);
0baf16f2
AM
3646 break;
3647
3648 case BFD_RELOC_PPC64_HIGHER_S:
f9c6b907
AM
3649 ex.X_add_number = PPC_HIGHERA (ex.X_add_number);
3650 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3651 ex.X_add_number = SEX16 (ex.X_add_number);
252b5132 3652 break;
0baf16f2
AM
3653
3654 case BFD_RELOC_PPC64_HIGHEST:
f9c6b907
AM
3655 ex.X_add_number = PPC_HIGHEST (ex.X_add_number);
3656 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3657 ex.X_add_number = SEX16 (ex.X_add_number);
0baf16f2
AM
3658 break;
3659
3660 case BFD_RELOC_PPC64_HIGHEST_S:
f9c6b907
AM
3661 ex.X_add_number = PPC_HIGHESTA (ex.X_add_number);
3662 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
3663 ex.X_add_number = SEX16 (ex.X_add_number);
0baf16f2 3664 break;
252b5132 3665 }
0baf16f2 3666#endif /* OBJ_ELF */
252b5132 3667 insn = ppc_insert_operand (insn, operand, ex.X_add_number,
783de163 3668 ppc_cpu, (char *) NULL, 0);
252b5132 3669 }
727fc41e 3670 else
252b5132 3671 {
62ebcb5c 3672 bfd_reloc_code_real_type reloc = BFD_RELOC_NONE;
3b8b57a9 3673#ifdef OBJ_ELF
160eba93
AM
3674 /* Look for a __tls_get_addr arg using the insane old syntax. */
3675 if (ex.X_op == O_symbol && *str == '(' && fc < MAX_INSN_FIXUPS
3676 && parse_tls_arg (&str, &ex, &fixups[fc]))
cdba85ec 3677 {
160eba93
AM
3678 fixups[fc].opindex = *opindex_ptr;
3679 ++fc;
252b5132
RH
3680 }
3681
62ebcb5c 3682 if ((reloc = ppc_elf_suffix (&str, &ex)) != BFD_RELOC_NONE)
0baf16f2 3683 {
b9c361e0
JL
3684 /* If VLE-mode convert LO/HI/HA relocations. */
3685 if (opcode->flags & PPC_OPCODE_VLE)
3686 {
0f873fd5 3687 uint64_t tmp_insn = insn & opcode->mask;
3739860c 3688
08dc996f 3689 int use_a_reloc = (tmp_insn == E_OR2I_INSN
b9c361e0
JL
3690 || tmp_insn == E_AND2I_DOT_INSN
3691 || tmp_insn == E_OR2IS_INSN
bb6bf75e 3692 || tmp_insn == E_LI_INSN
b9c361e0
JL
3693 || tmp_insn == E_LIS_INSN
3694 || tmp_insn == E_AND2IS_DOT_INSN);
3695
3696
08dc996f 3697 int use_d_reloc = (tmp_insn == E_ADD2I_DOT_INSN
b9c361e0
JL
3698 || tmp_insn == E_ADD2IS_INSN
3699 || tmp_insn == E_CMP16I_INSN
3700 || tmp_insn == E_MULL2I_INSN
3701 || tmp_insn == E_CMPL16I_INSN
3702 || tmp_insn == E_CMPH16I_INSN
3703 || tmp_insn == E_CMPHL16I_INSN);
3704
3705 switch (reloc)
3706 {
3707 default:
3708 break;
3709
3710 case BFD_RELOC_PPC_EMB_SDA21:
3711 reloc = BFD_RELOC_PPC_VLE_SDA21;
3712 break;
3713
3714 case BFD_RELOC_LO16:
3715 if (use_d_reloc)
3716 reloc = BFD_RELOC_PPC_VLE_LO16D;
3717 else if (use_a_reloc)
3718 reloc = BFD_RELOC_PPC_VLE_LO16A;
3719 break;
3720
3721 case BFD_RELOC_HI16:
3722 if (use_d_reloc)
3723 reloc = BFD_RELOC_PPC_VLE_HI16D;
3724 else if (use_a_reloc)
3725 reloc = BFD_RELOC_PPC_VLE_HI16A;
3726 break;
3739860c 3727
b9c361e0
JL
3728 case BFD_RELOC_HI16_S:
3729 if (use_d_reloc)
3730 reloc = BFD_RELOC_PPC_VLE_HA16D;
3731 else if (use_a_reloc)
3732 reloc = BFD_RELOC_PPC_VLE_HA16A;
3733 break;
3734
3735 case BFD_RELOC_PPC_VLE_SDAREL_LO16A:
3736 if (use_d_reloc)
3737 reloc = BFD_RELOC_PPC_VLE_SDAREL_LO16D;
3738 break;
3739
3740 case BFD_RELOC_PPC_VLE_SDAREL_HI16A:
3741 if (use_d_reloc)
3742 reloc = BFD_RELOC_PPC_VLE_SDAREL_HI16D;
3743 break;
3744
3745 case BFD_RELOC_PPC_VLE_SDAREL_HA16A:
3746 if (use_d_reloc)
3747 reloc = BFD_RELOC_PPC_VLE_SDAREL_HA16D;
3748 break;
3749 }
3750 }
bb6bf75e
AM
3751
3752 /* TLS and other tweaks. */
3753 switch (reloc)
3754 {
3755 default:
3756 break;
3757
3758 case BFD_RELOC_PPC_TLS:
c213164a 3759 case BFD_RELOC_PPC64_TLS_PCREL:
bb6bf75e
AM
3760 if (!_bfd_elf_ppc_at_tls_transform (opcode->opcode, 0))
3761 as_bad (_("@tls may not be used with \"%s\" operands"),
3762 opcode->name);
3763 else if (operand->shift != 11)
3764 as_bad (_("@tls may only be used in last operand"));
3765 else
3766 insn = ppc_insert_operand (insn, operand,
3767 ppc_obj64 ? 13 : 2,
3768 ppc_cpu, (char *) NULL, 0);
3769 break;
3770
3771 /* We'll only use the 32 (or 64) bit form of these relocations
c213164a 3772 in constants. Instructions get the 16 or 34 bit form. */
bb6bf75e 3773 case BFD_RELOC_PPC_DTPREL:
c213164a
AM
3774 if (operand->bitm == 0x3ffffffffULL)
3775 reloc = BFD_RELOC_PPC64_DTPREL34;
3776 else
3777 reloc = BFD_RELOC_PPC_DTPREL16;
bb6bf75e
AM
3778 break;
3779
3780 case BFD_RELOC_PPC_TPREL:
c213164a
AM
3781 if (operand->bitm == 0x3ffffffffULL)
3782 reloc = BFD_RELOC_PPC64_TPREL34;
3783 else
3784 reloc = BFD_RELOC_PPC_TPREL16;
bb6bf75e
AM
3785 break;
3786
5663e321
AM
3787 case BFD_RELOC_PPC64_PCREL34:
3788 if (operand->bitm == 0xfffffffULL)
3789 {
3790 reloc = BFD_RELOC_PPC64_PCREL28;
3791 break;
3792 }
3793 /* Fall through. */
3794 case BFD_RELOC_PPC64_GOT_PCREL34:
3795 case BFD_RELOC_PPC64_PLT_PCREL34:
c213164a
AM
3796 case BFD_RELOC_PPC64_GOT_TLSGD34:
3797 case BFD_RELOC_PPC64_GOT_TLSLD34:
3798 case BFD_RELOC_PPC64_GOT_TPREL34:
3799 case BFD_RELOC_PPC64_GOT_DTPREL34:
5663e321 3800 if (operand->bitm != 0x3ffffffffULL
bb6bf75e 3801 || (operand->flags & PPC_OPERAND_NEGATIVE) != 0)
5663e321
AM
3802 as_warn (_("%s unsupported on this instruction"), "@pcrel");
3803 break;
3804
3805 case BFD_RELOC_LO16:
3806 if (operand->bitm == 0x3ffffffffULL
3807 && (operand->flags & PPC_OPERAND_NEGATIVE) == 0)
3808 reloc = BFD_RELOC_PPC64_D34_LO;
3809 else if ((operand->bitm | 0xf) != 0xffff
3810 || operand->shift != 0
3811 || (operand->flags & PPC_OPERAND_NEGATIVE) != 0)
bb6bf75e
AM
3812 as_warn (_("%s unsupported on this instruction"), "@l");
3813 break;
3814
3815 case BFD_RELOC_HI16:
5663e321
AM
3816 if (operand->bitm == 0x3ffffffffULL
3817 && (operand->flags & PPC_OPERAND_NEGATIVE) == 0)
3818 reloc = BFD_RELOC_PPC64_D34_HI30;
3819 else if (operand->bitm != 0xffff
3820 || operand->shift != 0
3821 || (operand->flags & PPC_OPERAND_NEGATIVE) != 0)
bb6bf75e
AM
3822 as_warn (_("%s unsupported on this instruction"), "@h");
3823 break;
3824
3825 case BFD_RELOC_HI16_S:
5663e321
AM
3826 if (operand->bitm == 0x3ffffffffULL
3827 && (operand->flags & PPC_OPERAND_NEGATIVE) == 0)
3828 reloc = BFD_RELOC_PPC64_D34_HA30;
3829 else if (operand->bitm == 0xffff
3830 && operand->shift == (int) PPC_OPSHIFT_INV
3831 && opcode->opcode == (19 << 26) + (2 << 1))
bb6bf75e
AM
3832 /* addpcis. */
3833 reloc = BFD_RELOC_PPC_16DX_HA;
3834 else if (operand->bitm != 0xffff
3835 || operand->shift != 0
3836 || (operand->flags & PPC_OPERAND_NEGATIVE) != 0)
3837 as_warn (_("%s unsupported on this instruction"), "@ha");
3838 }
0baf16f2 3839 }
3b8b57a9
AM
3840#endif /* OBJ_ELF */
3841
62ebcb5c 3842 if (reloc != BFD_RELOC_NONE)
3b8b57a9
AM
3843 ;
3844 /* Determine a BFD reloc value based on the operand information.
3845 We are only prepared to turn a few of the operands into
3846 relocs. */
a0593ad9
AM
3847 else if ((operand->flags & (PPC_OPERAND_RELATIVE
3848 | PPC_OPERAND_ABSOLUTE)) != 0
3b8b57a9
AM
3849 && operand->bitm == 0x3fffffc
3850 && operand->shift == 0)
3851 reloc = BFD_RELOC_PPC_B26;
a0593ad9
AM
3852 else if ((operand->flags & (PPC_OPERAND_RELATIVE
3853 | PPC_OPERAND_ABSOLUTE)) != 0
3b8b57a9
AM
3854 && operand->bitm == 0xfffc
3855 && operand->shift == 0)
3856 reloc = BFD_RELOC_PPC_B16;
3857 else if ((operand->flags & PPC_OPERAND_RELATIVE) != 0
3858 && operand->bitm == 0x1fe
3859 && operand->shift == -1)
3860 reloc = BFD_RELOC_PPC_VLE_REL8;
3861 else if ((operand->flags & PPC_OPERAND_RELATIVE) != 0
3862 && operand->bitm == 0xfffe
3863 && operand->shift == 0)
3864 reloc = BFD_RELOC_PPC_VLE_REL15;
3865 else if ((operand->flags & PPC_OPERAND_RELATIVE) != 0
3866 && operand->bitm == 0x1fffffe
3867 && operand->shift == 0)
3868 reloc = BFD_RELOC_PPC_VLE_REL24;
a0593ad9 3869 else if ((operand->flags & PPC_OPERAND_NEGATIVE) == 0
3b8b57a9
AM
3870 && (operand->bitm & 0xfff0) == 0xfff0
3871 && operand->shift == 0)
3872 {
f50c47f1 3873 reloc = BFD_RELOC_16;
3e60bf4d 3874#if defined OBJ_XCOFF || defined OBJ_ELF
f50c47f1 3875 /* Note: the symbol may be not yet defined. */
a0593ad9
AM
3876 if ((operand->flags & PPC_OPERAND_PARENS) != 0
3877 && ppc_is_toc_sym (ex.X_add_symbol))
3e60bf4d
AM
3878 {
3879 reloc = BFD_RELOC_PPC_TOC16;
3880#ifdef OBJ_ELF
3881 as_warn (_("assuming %s on symbol"),
3882 ppc_obj64 ? "@toc" : "@xgot");
3883#endif
3884 }
3b8b57a9 3885#endif
3b8b57a9 3886 }
5663e321
AM
3887 else if (operand->bitm == 0x3ffffffffULL)
3888 reloc = BFD_RELOC_PPC64_D34;
3889 else if (operand->bitm == 0xfffffffULL)
3890 reloc = BFD_RELOC_PPC64_D28;
a0593ad9
AM
3891
3892 /* For the absolute forms of branches, convert the PC
3893 relative form back into the absolute. */
3894 if ((operand->flags & PPC_OPERAND_ABSOLUTE) != 0)
3895 {
3896 switch (reloc)
3897 {
3898 case BFD_RELOC_PPC_B26:
3899 reloc = BFD_RELOC_PPC_BA26;
3900 break;
3901 case BFD_RELOC_PPC_B16:
3902 reloc = BFD_RELOC_PPC_BA16;
3903 break;
3904#ifdef OBJ_ELF
3905 case BFD_RELOC_PPC_B16_BRTAKEN:
3906 reloc = BFD_RELOC_PPC_BA16_BRTAKEN;
3907 break;
3908 case BFD_RELOC_PPC_B16_BRNTAKEN:
3909 reloc = BFD_RELOC_PPC_BA16_BRNTAKEN;
3910 break;
3911#endif
3912 default:
3913 break;
3914 }
3915 }
3916
3917#ifdef OBJ_ELF
3918 switch (reloc)
3919 {
3920 case BFD_RELOC_PPC_TOC16:
3921 toc_reloc_types |= has_small_toc_reloc;
3922 break;
3923 case BFD_RELOC_PPC64_TOC16_LO:
3924 case BFD_RELOC_PPC64_TOC16_HI:
3925 case BFD_RELOC_PPC64_TOC16_HA:
3926 toc_reloc_types |= has_large_toc_reloc;
3927 break;
3928 default:
3929 break;
3930 }
3931
3932 if (ppc_obj64
3933 && (operand->flags & (PPC_OPERAND_DS | PPC_OPERAND_DQ)) != 0)
3934 {
3935 switch (reloc)
3936 {
3937 case BFD_RELOC_16:
3938 reloc = BFD_RELOC_PPC64_ADDR16_DS;
3939 break;
5663e321 3940
a0593ad9
AM
3941 case BFD_RELOC_LO16:
3942 reloc = BFD_RELOC_PPC64_ADDR16_LO_DS;
3943 break;
5663e321 3944
a0593ad9
AM
3945 case BFD_RELOC_16_GOTOFF:
3946 reloc = BFD_RELOC_PPC64_GOT16_DS;
3947 break;
5663e321 3948
a0593ad9
AM
3949 case BFD_RELOC_LO16_GOTOFF:
3950 reloc = BFD_RELOC_PPC64_GOT16_LO_DS;
3951 break;
5663e321 3952
a0593ad9
AM
3953 case BFD_RELOC_LO16_PLTOFF:
3954 reloc = BFD_RELOC_PPC64_PLT16_LO_DS;
3955 break;
5663e321 3956
a0593ad9
AM
3957 case BFD_RELOC_16_BASEREL:
3958 reloc = BFD_RELOC_PPC64_SECTOFF_DS;
3959 break;
5663e321 3960
a0593ad9
AM
3961 case BFD_RELOC_LO16_BASEREL:
3962 reloc = BFD_RELOC_PPC64_SECTOFF_LO_DS;
3963 break;
5663e321 3964
a0593ad9
AM
3965 case BFD_RELOC_PPC_TOC16:
3966 reloc = BFD_RELOC_PPC64_TOC16_DS;
3967 break;
5663e321 3968
a0593ad9
AM
3969 case BFD_RELOC_PPC64_TOC16_LO:
3970 reloc = BFD_RELOC_PPC64_TOC16_LO_DS;
3971 break;
5663e321 3972
a0593ad9
AM
3973 case BFD_RELOC_PPC64_PLTGOT16:
3974 reloc = BFD_RELOC_PPC64_PLTGOT16_DS;
3975 break;
5663e321 3976
a0593ad9
AM
3977 case BFD_RELOC_PPC64_PLTGOT16_LO:
3978 reloc = BFD_RELOC_PPC64_PLTGOT16_LO_DS;
3979 break;
5663e321 3980
a0593ad9
AM
3981 case BFD_RELOC_PPC_DTPREL16:
3982 reloc = BFD_RELOC_PPC64_DTPREL16_DS;
3983 break;
5663e321 3984
a0593ad9
AM
3985 case BFD_RELOC_PPC_DTPREL16_LO:
3986 reloc = BFD_RELOC_PPC64_DTPREL16_LO_DS;
3987 break;
5663e321 3988
a0593ad9
AM
3989 case BFD_RELOC_PPC_TPREL16:
3990 reloc = BFD_RELOC_PPC64_TPREL16_DS;
3991 break;
5663e321 3992
a0593ad9
AM
3993 case BFD_RELOC_PPC_TPREL16_LO:
3994 reloc = BFD_RELOC_PPC64_TPREL16_LO_DS;
3995 break;
5663e321 3996
a0593ad9
AM
3997 case BFD_RELOC_PPC_GOT_DTPREL16:
3998 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
3999 case BFD_RELOC_PPC_GOT_TPREL16:
4000 case BFD_RELOC_PPC_GOT_TPREL16_LO:
4001 break;
5663e321 4002
a0593ad9
AM
4003 default:
4004 as_bad (_("unsupported relocation for DS offset field"));
4005 break;
4006 }
4007 }
160eba93
AM
4008
4009 /* Look for a __tls_get_addr arg after any __tls_get_addr
4010 modifiers like @plt. This fixup must be emitted before
4011 the usual call fixup. */
4012 if (ex.X_op == O_symbol && *str == '(' && fc < MAX_INSN_FIXUPS
4013 && parse_tls_arg (&str, &ex, &fixups[fc]))
4014 {
4015 fixups[fc].opindex = *opindex_ptr;
4016 ++fc;
4017 }
a0593ad9 4018#endif
0baf16f2 4019
252b5132
RH
4020 /* We need to generate a fixup for this expression. */
4021 if (fc >= MAX_INSN_FIXUPS)
4022 as_fatal (_("too many fixups"));
4023 fixups[fc].exp = ex;
727fc41e 4024 fixups[fc].opindex = *opindex_ptr;
252b5132
RH
4025 fixups[fc].reloc = reloc;
4026 ++fc;
4027 }
252b5132
RH
4028
4029 if (need_paren)
4030 {
4031 endc = ')';
4032 need_paren = 0;
c3d65c1c
BE
4033 /* If expecting more operands, then we want to see "),". */
4034 if (*str == endc && opindex_ptr[1] != 0)
4035 {
4036 do
4037 ++str;
4038 while (ISSPACE (*str));
4039 endc = ',';
4040 }
252b5132
RH
4041 }
4042 else if ((operand->flags & PPC_OPERAND_PARENS) != 0)
9cf7e568 4043 endc = '(';
252b5132
RH
4044 else
4045 endc = ',';
4046
4047 /* The call to expression should have advanced str past any
4048 whitespace. */
9cf7e568 4049 if (*str == endc)
252b5132 4050 {
9cf7e568
AM
4051 ++str;
4052 if (endc == '(')
4053 need_paren = 1;
4054 }
4055 else if (*str != '\0')
4056 {
4057 as_bad (_("syntax error; found `%c', expected `%c'"), *str, endc);
4058 break;
4059 }
4060 else if (endc == ')')
4061 {
4062 as_bad (_("syntax error; end of line, expected `%c'"), endc);
252b5132
RH
4063 break;
4064 }
252b5132
RH
4065 }
4066
3882b010 4067 while (ISSPACE (*str))
252b5132
RH
4068 ++str;
4069
4070 if (*str != '\0')
4071 as_bad (_("junk at end of line: `%s'"), str);
4072
dc1d03fc 4073#ifdef OBJ_ELF
b9c361e0 4074 /* Do we need/want an APUinfo section? */
4faf939a
JM
4075 if ((ppc_cpu & (PPC_OPCODE_E500 | PPC_OPCODE_E500MC | PPC_OPCODE_VLE)) != 0
4076 && !ppc_obj64)
6a0c61b7
EZ
4077 {
4078 /* These are all version "1". */
4079 if (opcode->flags & PPC_OPCODE_SPE)
b34976b6 4080 ppc_apuinfo_section_add (PPC_APUINFO_SPE, 1);
6a0c61b7 4081 if (opcode->flags & PPC_OPCODE_ISEL)
b34976b6 4082 ppc_apuinfo_section_add (PPC_APUINFO_ISEL, 1);
6a0c61b7 4083 if (opcode->flags & PPC_OPCODE_EFS)
b34976b6 4084 ppc_apuinfo_section_add (PPC_APUINFO_EFS, 1);
6a0c61b7 4085 if (opcode->flags & PPC_OPCODE_BRLOCK)
b34976b6 4086 ppc_apuinfo_section_add (PPC_APUINFO_BRLOCK, 1);
6a0c61b7 4087 if (opcode->flags & PPC_OPCODE_PMR)
b34976b6 4088 ppc_apuinfo_section_add (PPC_APUINFO_PMR, 1);
6a0c61b7 4089 if (opcode->flags & PPC_OPCODE_CACHELCK)
b34976b6 4090 ppc_apuinfo_section_add (PPC_APUINFO_CACHELCK, 1);
6a0c61b7 4091 if (opcode->flags & PPC_OPCODE_RFMCI)
b34976b6 4092 ppc_apuinfo_section_add (PPC_APUINFO_RFMCI, 1);
fbd94057
MR
4093 /* Only set the VLE flag if the instruction has been pulled via
4094 the VLE instruction set. This way the flag is guaranteed to
4095 be set for VLE-only instructions or for VLE-only processors,
4096 however it'll remain clear for dual-mode instructions on
4097 dual-mode and, more importantly, standard-mode processors. */
4098 if ((ppc_cpu & opcode->flags) == PPC_OPCODE_VLE)
f7d69005
AM
4099 {
4100 ppc_apuinfo_section_add (PPC_APUINFO_VLE, 1);
4101 if (elf_section_data (now_seg) != NULL)
4102 elf_section_data (now_seg)->this_hdr.sh_flags |= SHF_PPC_VLE;
4103 }
6a0c61b7 4104 }
dc1d03fc 4105#endif
6a0c61b7 4106
252b5132 4107 /* Write out the instruction. */
a9479dc0
AM
4108
4109 addr_mask = 3;
f7d69005 4110 if ((ppc_cpu & PPC_OPCODE_VLE) != 0)
a9479dc0
AM
4111 /* All instructions can start on a 2 byte boundary for VLE. */
4112 addr_mask = 1;
4113
4114 if (frag_now->insn_addr != addr_mask)
b9c361e0 4115 {
a9479dc0
AM
4116 /* Don't emit instructions to a frag started for data, or for a
4117 CPU differing in VLE mode. Data is allowed to be misaligned,
4118 and it's possible to start a new frag in the middle of
4119 misaligned data. */
4120 frag_wane (frag_now);
4121 frag_new (0);
b9c361e0 4122 }
a9479dc0
AM
4123
4124 /* Check that insns within the frag are aligned. ppc_frag_check
4125 will ensure that the frag start address is aligned. */
4126 if ((frag_now_fix () & addr_mask) != 0)
4127 as_bad (_("instruction address is not a multiple of %d"), addr_mask + 1);
4128
dd7efa79 4129 /* Differentiate between two, four, and eight byte insns. */
a9479dc0
AM
4130 insn_length = 4;
4131 if ((ppc_cpu & PPC_OPCODE_VLE) != 0 && PPC_OP_SE_VLE (insn))
4132 insn_length = 2;
dd7efa79
PB
4133 else if ((opcode->flags & PPC_OPCODE_POWERXX) != 0
4134 && PPC_PREFIX_P (insn))
4135 {
4136 struct insn_label_list *l;
4137
4138 insn_length = 8;
4139
4140 /* 8-byte prefix instructions are not allowed to cross 64-byte
4141 boundaries. */
4142 frag_align_code (6, 4);
4143 record_alignment (now_seg, 6);
4144
4145 /* Update "dot" in any expressions used by this instruction, and
4146 a label attached to the instruction. By "attached" we mean
4147 on the same source line as the instruction and without any
4148 intervening semicolons. */
4149 dot_value = frag_now_fix ();
4150 dot_frag = frag_now;
4151 for (l = insn_labels; l != NULL; l = l->next)
4152 {
4153 symbol_set_frag (l->label, dot_frag);
4154 S_SET_VALUE (l->label, dot_value);
4155 }
4156 }
4157
4158 ppc_clear_labels ();
a9479dc0 4159
b9c361e0 4160 f = frag_more (insn_length);
a9479dc0 4161 frag_now->insn_addr = addr_mask;
dd7efa79
PB
4162
4163 /* The prefix part of an 8-byte instruction always occupies the lower
4164 addressed word in a doubleword, regardless of endianness. */
4165 if (!target_big_endian && insn_length == 8)
4166 {
4167 md_number_to_chars (f, PPC_GET_PREFIX (insn), 4);
4168 md_number_to_chars (f + 4, PPC_GET_SUFFIX (insn), 4);
4169 }
4170 else
4171 md_number_to_chars (f, insn, insn_length);
4172
bf7279d5
AM
4173 last_insn = insn;
4174 last_seg = now_seg;
4175 last_subseg = now_subseg;
252b5132 4176
5d6f4f16 4177#ifdef OBJ_ELF
b9c361e0 4178 dwarf2_emit_insn (insn_length);
5d6f4f16
GK
4179#endif
4180
3b8b57a9 4181 /* Create any fixups. */
252b5132
RH
4182 for (i = 0; i < fc; i++)
4183 {
3b8b57a9 4184 fixS *fixP;
62ebcb5c 4185 if (fixups[i].reloc != BFD_RELOC_NONE)
252b5132 4186 {
0e2779e9
AM
4187 bfd_boolean pcrel;
4188 unsigned int size = fixup_size (fixups[i].reloc, &pcrel);
4189 int offset = target_big_endian ? (insn_length - size) : 0;
252b5132 4190
99a814a1
AM
4191 fixP = fix_new_exp (frag_now,
4192 f - frag_now->fr_literal + offset,
4193 size,
4194 &fixups[i].exp,
0e2779e9 4195 pcrel,
252b5132 4196 fixups[i].reloc);
252b5132
RH
4197 }
4198 else
727fc41e
AM
4199 {
4200 const struct powerpc_operand *operand;
4201
4202 operand = &powerpc_operands[fixups[i].opindex];
3b8b57a9
AM
4203 fixP = fix_new_exp (frag_now,
4204 f - frag_now->fr_literal,
4205 insn_length,
4206 &fixups[i].exp,
4207 (operand->flags & PPC_OPERAND_RELATIVE) != 0,
62ebcb5c 4208 BFD_RELOC_NONE);
727fc41e 4209 }
3b8b57a9 4210 fixP->fx_pcrel_adjust = fixups[i].opindex;
252b5132
RH
4211 }
4212}
4213
4214/* Handle a macro. Gather all the operands, transform them as
4215 described by the macro, and call md_assemble recursively. All the
4216 operands are separated by commas; we don't accept parentheses
4217 around operands here. */
4218
4219static void
98027b10 4220ppc_macro (char *str, const struct powerpc_macro *macro)
252b5132
RH
4221{
4222 char *operands[10];
4223 unsigned int count;
4224 char *s;
4225 unsigned int len;
4226 const char *format;
db557034 4227 unsigned int arg;
252b5132
RH
4228 char *send;
4229 char *complete;
4230
4231 /* Gather the users operands into the operands array. */
4232 count = 0;
4233 s = str;
4234 while (1)
4235 {
4236 if (count >= sizeof operands / sizeof operands[0])
4237 break;
4238 operands[count++] = s;
4239 s = strchr (s, ',');
4240 if (s == (char *) NULL)
4241 break;
4242 *s++ = '\0';
81d4177b 4243 }
252b5132
RH
4244
4245 if (count != macro->operands)
4246 {
4247 as_bad (_("wrong number of operands"));
4248 return;
4249 }
4250
4251 /* Work out how large the string must be (the size is unbounded
4252 because it includes user input). */
4253 len = 0;
4254 format = macro->format;
4255 while (*format != '\0')
4256 {
4257 if (*format != '%')
4258 {
4259 ++len;
4260 ++format;
4261 }
4262 else
4263 {
4264 arg = strtol (format + 1, &send, 10);
db557034 4265 know (send != format && arg < count);
252b5132
RH
4266 len += strlen (operands[arg]);
4267 format = send;
4268 }
4269 }
4270
4271 /* Put the string together. */
325801bd 4272 complete = s = XNEWVEC (char, len + 1);
252b5132
RH
4273 format = macro->format;
4274 while (*format != '\0')
4275 {
4276 if (*format != '%')
4277 *s++ = *format++;
4278 else
4279 {
4280 arg = strtol (format + 1, &send, 10);
4281 strcpy (s, operands[arg]);
4282 s += strlen (s);
4283 format = send;
4284 }
4285 }
4286 *s = '\0';
4287
4288 /* Assemble the constructed instruction. */
4289 md_assemble (complete);
e1fa0163 4290 free (complete);
81d4177b 4291}
252b5132
RH
4292\f
4293#ifdef OBJ_ELF
18ae9cc1 4294/* For ELF, add support for SHT_ORDERED. */
252b5132
RH
4295
4296int
98027b10 4297ppc_section_type (char *str, size_t len)
252b5132 4298{
9de8d8f1
RH
4299 if (len == 7 && strncmp (str, "ordered", 7) == 0)
4300 return SHT_ORDERED;
252b5132 4301
9de8d8f1 4302 return -1;
252b5132
RH
4303}
4304
4305int
1239de13 4306ppc_section_flags (flagword flags, bfd_vma attr ATTRIBUTE_UNUSED, int type)
252b5132
RH
4307{
4308 if (type == SHT_ORDERED)
4309 flags |= SEC_ALLOC | SEC_LOAD | SEC_SORT_ENTRIES;
4310
252b5132
RH
4311 return flags;
4312}
83eef883
AFB
4313
4314bfd_vma
4315ppc_elf_section_letter (int letter, const char **ptrmsg)
4316{
4317 if (letter == 'v')
4318 return SHF_PPC_VLE;
4319
4320 *ptrmsg = _("bad .section directive: want a,e,v,w,x,M,S,G,T in string");
4321 return -1;
4322}
252b5132
RH
4323#endif /* OBJ_ELF */
4324
4325\f
4326/* Pseudo-op handling. */
4327
4328/* The .byte pseudo-op. This is similar to the normal .byte
4329 pseudo-op, but it can also take a single ASCII string. */
4330
4331static void
98027b10 4332ppc_byte (int ignore ATTRIBUTE_UNUSED)
252b5132 4333{
bf7279d5
AM
4334 int count = 0;
4335
252b5132
RH
4336 if (*input_line_pointer != '\"')
4337 {
4338 cons (1);
4339 return;
4340 }
4341
4342 /* Gather characters. A real double quote is doubled. Unusual
4343 characters are not permitted. */
4344 ++input_line_pointer;
4345 while (1)
4346 {
4347 char c;
4348
4349 c = *input_line_pointer++;
4350
4351 if (c == '\"')
4352 {
4353 if (*input_line_pointer != '\"')
4354 break;
4355 ++input_line_pointer;
4356 }
4357
4358 FRAG_APPEND_1_CHAR (c);
bf7279d5 4359 ++count;
252b5132
RH
4360 }
4361
bf7279d5
AM
4362 if (warn_476 && count != 0 && (now_seg->flags & SEC_CODE) != 0)
4363 as_warn (_("data in executable section"));
252b5132
RH
4364 demand_empty_rest_of_line ();
4365}
4366\f
4367#ifdef OBJ_XCOFF
4368
4369/* XCOFF specific pseudo-op handling. */
4370
4371/* This is set if we are creating a .stabx symbol, since we don't want
4372 to handle symbol suffixes for such symbols. */
b34976b6 4373static bfd_boolean ppc_stab_symbol;
252b5132
RH
4374
4375/* The .comm and .lcomm pseudo-ops for XCOFF. XCOFF puts common
4376 symbols in the .bss segment as though they were local common
67c1ffbe 4377 symbols, and uses a different smclas. The native Aix 4.3.3 assembler
1ad63b2f 4378 aligns .comm and .lcomm to 4 bytes. */
252b5132
RH
4379
4380static void
98027b10 4381ppc_comm (int lcomm)
252b5132
RH
4382{
4383 asection *current_seg = now_seg;
4384 subsegT current_subseg = now_subseg;
4385 char *name;
4386 char endc;
4387 char *end_name;
4388 offsetT size;
4389 offsetT align;
4390 symbolS *lcomm_sym = NULL;
4391 symbolS *sym;
4392 char *pfrag;
4393
d02603dc 4394 endc = get_symbol_name (&name);
252b5132 4395 end_name = input_line_pointer;
d02603dc 4396 (void) restore_line_pointer (endc);
252b5132
RH
4397
4398 if (*input_line_pointer != ',')
4399 {
4400 as_bad (_("missing size"));
4401 ignore_rest_of_line ();
4402 return;
4403 }
4404 ++input_line_pointer;
4405
4406 size = get_absolute_expression ();
4407 if (size < 0)
4408 {
4409 as_bad (_("negative size"));
4410 ignore_rest_of_line ();
4411 return;
4412 }
4413
4414 if (! lcomm)
4415 {
4416 /* The third argument to .comm is the alignment. */
4417 if (*input_line_pointer != ',')
1ad63b2f 4418 align = 2;
252b5132
RH
4419 else
4420 {
4421 ++input_line_pointer;
4422 align = get_absolute_expression ();
4423 if (align <= 0)
4424 {
4425 as_warn (_("ignoring bad alignment"));
1ad63b2f 4426 align = 2;
252b5132
RH
4427 }
4428 }
4429 }
4430 else
4431 {
4432 char *lcomm_name;
4433 char lcomm_endc;
4434
252b5132
RH
4435 /* The third argument to .lcomm appears to be the real local
4436 common symbol to create. References to the symbol named in
4437 the first argument are turned into references to the third
4438 argument. */
4439 if (*input_line_pointer != ',')
4440 {
4441 as_bad (_("missing real symbol name"));
4442 ignore_rest_of_line ();
4443 return;
4444 }
4445 ++input_line_pointer;
4446
d02603dc 4447 lcomm_endc = get_symbol_name (&lcomm_name);
81d4177b 4448
252b5132
RH
4449 lcomm_sym = symbol_find_or_make (lcomm_name);
4450
d02603dc 4451 (void) restore_line_pointer (lcomm_endc);
3c02c47f
DE
4452
4453 /* The fourth argument to .lcomm is the alignment. */
4454 if (*input_line_pointer != ',')
4455 {
4456 if (size <= 4)
4457 align = 2;
4458 else
4459 align = 3;
4460 }
4461 else
4462 {
4463 ++input_line_pointer;
4464 align = get_absolute_expression ();
4465 if (align <= 0)
4466 {
4467 as_warn (_("ignoring bad alignment"));
4468 align = 2;
4469 }
4470 }
252b5132
RH
4471 }
4472
4473 *end_name = '\0';
4474 sym = symbol_find_or_make (name);
4475 *end_name = endc;
4476
4477 if (S_IS_DEFINED (sym)
4478 || S_GET_VALUE (sym) != 0)
4479 {
4480 as_bad (_("attempt to redefine symbol"));
4481 ignore_rest_of_line ();
4482 return;
4483 }
81d4177b 4484
252b5132 4485 record_alignment (bss_section, align);
81d4177b 4486
252b5132
RH
4487 if (! lcomm
4488 || ! S_IS_DEFINED (lcomm_sym))
4489 {
4490 symbolS *def_sym;
4491 offsetT def_size;
4492
4493 if (! lcomm)
4494 {
4495 def_sym = sym;
4496 def_size = size;
4497 S_SET_EXTERNAL (sym);
4498 }
4499 else
4500 {
809ffe0d 4501 symbol_get_tc (lcomm_sym)->output = 1;
252b5132
RH
4502 def_sym = lcomm_sym;
4503 def_size = 0;
4504 }
4505
4506 subseg_set (bss_section, 1);
4507 frag_align (align, 0, 0);
81d4177b 4508
809ffe0d 4509 symbol_set_frag (def_sym, frag_now);
252b5132
RH
4510 pfrag = frag_var (rs_org, 1, 1, (relax_substateT) 0, def_sym,
4511 def_size, (char *) NULL);
4512 *pfrag = 0;
4513 S_SET_SEGMENT (def_sym, bss_section);
809ffe0d 4514 symbol_get_tc (def_sym)->align = align;
252b5132
RH
4515 }
4516 else if (lcomm)
4517 {
4518 /* Align the size of lcomm_sym. */
809ffe0d
ILT
4519 symbol_get_frag (lcomm_sym)->fr_offset =
4520 ((symbol_get_frag (lcomm_sym)->fr_offset + (1 << align) - 1)
252b5132 4521 &~ ((1 << align) - 1));
809ffe0d
ILT
4522 if (align > symbol_get_tc (lcomm_sym)->align)
4523 symbol_get_tc (lcomm_sym)->align = align;
252b5132
RH
4524 }
4525
4526 if (lcomm)
4527 {
4528 /* Make sym an offset from lcomm_sym. */
4529 S_SET_SEGMENT (sym, bss_section);
809ffe0d
ILT
4530 symbol_set_frag (sym, symbol_get_frag (lcomm_sym));
4531 S_SET_VALUE (sym, symbol_get_frag (lcomm_sym)->fr_offset);
4532 symbol_get_frag (lcomm_sym)->fr_offset += size;
252b5132
RH
4533 }
4534
4535 subseg_set (current_seg, current_subseg);
4536
4537 demand_empty_rest_of_line ();
4538}
4539
4540/* The .csect pseudo-op. This switches us into a different
4541 subsegment. The first argument is a symbol whose value is the
4542 start of the .csect. In COFF, csect symbols get special aux
4543 entries defined by the x_csect field of union internal_auxent. The
4544 optional second argument is the alignment (the default is 2). */
4545
4546static void
98027b10 4547ppc_csect (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4548{
4549 char *name;
4550 char endc;
4551 symbolS *sym;
931e13a6 4552 offsetT align;
252b5132 4553
d02603dc 4554 endc = get_symbol_name (&name);
81d4177b 4555
252b5132
RH
4556 sym = symbol_find_or_make (name);
4557
d02603dc 4558 (void) restore_line_pointer (endc);
252b5132
RH
4559
4560 if (S_GET_NAME (sym)[0] == '\0')
4561 {
4562 /* An unnamed csect is assumed to be [PR]. */
96d56e9f 4563 symbol_get_tc (sym)->symbol_class = XMC_PR;
252b5132
RH
4564 }
4565
931e13a6 4566 align = 2;
252b5132
RH
4567 if (*input_line_pointer == ',')
4568 {
4569 ++input_line_pointer;
931e13a6 4570 align = get_absolute_expression ();
252b5132
RH
4571 }
4572
931e13a6
AM
4573 ppc_change_csect (sym, align);
4574
252b5132
RH
4575 demand_empty_rest_of_line ();
4576}
4577
4578/* Change to a different csect. */
4579
4580static void
98027b10 4581ppc_change_csect (symbolS *sym, offsetT align)
252b5132
RH
4582{
4583 if (S_IS_DEFINED (sym))
809ffe0d 4584 subseg_set (S_GET_SEGMENT (sym), symbol_get_tc (sym)->subseg);
252b5132
RH
4585 else
4586 {
4587 symbolS **list_ptr;
4588 int after_toc;
4589 int hold_chunksize;
4590 symbolS *list;
931e13a6
AM
4591 int is_code;
4592 segT sec;
252b5132
RH
4593
4594 /* This is a new csect. We need to look at the symbol class to
4595 figure out whether it should go in the text section or the
4596 data section. */
4597 after_toc = 0;
931e13a6 4598 is_code = 0;
96d56e9f 4599 switch (symbol_get_tc (sym)->symbol_class)
252b5132
RH
4600 {
4601 case XMC_PR:
4602 case XMC_RO:
4603 case XMC_DB:
4604 case XMC_GL:
4605 case XMC_XO:
4606 case XMC_SV:
4607 case XMC_TI:
4608 case XMC_TB:
4609 S_SET_SEGMENT (sym, text_section);
809ffe0d 4610 symbol_get_tc (sym)->subseg = ppc_text_subsegment;
252b5132
RH
4611 ++ppc_text_subsegment;
4612 list_ptr = &ppc_text_csects;
931e13a6 4613 is_code = 1;
252b5132
RH
4614 break;
4615 case XMC_RW:
4616 case XMC_TC0:
4617 case XMC_TC:
4618 case XMC_DS:
4619 case XMC_UA:
4620 case XMC_BS:
4621 case XMC_UC:
4622 if (ppc_toc_csect != NULL
809ffe0d
ILT
4623 && (symbol_get_tc (ppc_toc_csect)->subseg + 1
4624 == ppc_data_subsegment))
252b5132
RH
4625 after_toc = 1;
4626 S_SET_SEGMENT (sym, data_section);
809ffe0d 4627 symbol_get_tc (sym)->subseg = ppc_data_subsegment;
252b5132
RH
4628 ++ppc_data_subsegment;
4629 list_ptr = &ppc_data_csects;
4630 break;
4631 default:
4632 abort ();
4633 }
4634
4635 /* We set the obstack chunk size to a small value before
99a814a1
AM
4636 changing subsegments, so that we don't use a lot of memory
4637 space for what may be a small section. */
252b5132
RH
4638 hold_chunksize = chunksize;
4639 chunksize = 64;
4640
931e13a6
AM
4641 sec = subseg_new (segment_name (S_GET_SEGMENT (sym)),
4642 symbol_get_tc (sym)->subseg);
252b5132
RH
4643
4644 chunksize = hold_chunksize;
4645
4646 if (after_toc)
4647 ppc_after_toc_frag = frag_now;
4648
931e13a6
AM
4649 record_alignment (sec, align);
4650 if (is_code)
4651 frag_align_code (align, 0);
4652 else
4653 frag_align (align, 0, 0);
4654
809ffe0d 4655 symbol_set_frag (sym, frag_now);
252b5132
RH
4656 S_SET_VALUE (sym, (valueT) frag_now_fix ());
4657
931e13a6 4658 symbol_get_tc (sym)->align = align;
809ffe0d
ILT
4659 symbol_get_tc (sym)->output = 1;
4660 symbol_get_tc (sym)->within = sym;
81d4177b 4661
252b5132 4662 for (list = *list_ptr;
809ffe0d
ILT
4663 symbol_get_tc (list)->next != (symbolS *) NULL;
4664 list = symbol_get_tc (list)->next)
252b5132 4665 ;
809ffe0d 4666 symbol_get_tc (list)->next = sym;
81d4177b 4667
252b5132 4668 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
809ffe0d
ILT
4669 symbol_append (sym, symbol_get_tc (list)->within, &symbol_rootP,
4670 &symbol_lastP);
252b5132
RH
4671 }
4672
4673 ppc_current_csect = sym;
4674}
4675
85645aed
TG
4676static void
4677ppc_change_debug_section (unsigned int idx, subsegT subseg)
4678{
4679 segT sec;
4680 flagword oldflags;
4681 const struct xcoff_dwsect_name *dw = &xcoff_dwsect_names[idx];
4682
4683 sec = subseg_new (dw->name, subseg);
4684 oldflags = bfd_get_section_flags (stdoutput, sec);
4685 if (oldflags == SEC_NO_FLAGS)
4686 {
4687 /* Just created section. */
4688 gas_assert (dw_sections[idx].sect == NULL);
4689
4690 bfd_set_section_flags (stdoutput, sec, SEC_DEBUGGING);
4691 bfd_set_section_alignment (stdoutput, sec, 0);
4692 dw_sections[idx].sect = sec;
4693 }
4694
4695 /* Not anymore in a csect. */
4696 ppc_current_csect = NULL;
4697}
4698
4699/* The .dwsect pseudo-op. Defines a DWARF section. Syntax is:
4700 .dwsect flag [, opt-label ]
4701*/
4702
4703static void
4704ppc_dwsect (int ignore ATTRIBUTE_UNUSED)
4705{
16de26a6 4706 valueT flag;
85645aed
TG
4707 symbolS *opt_label;
4708 const struct xcoff_dwsect_name *dw;
4709 struct dw_subsection *subseg;
4710 struct dw_section *dws;
4711 int i;
4712
4713 /* Find section. */
4714 flag = get_absolute_expression ();
4715 dw = NULL;
4716 for (i = 0; i < XCOFF_DWSECT_NBR_NAMES; i++)
4717 if (xcoff_dwsect_names[i].flag == flag)
4718 {
4719 dw = &xcoff_dwsect_names[i];
4720 break;
4721 }
4722
4723 /* Parse opt-label. */
4724 if (*input_line_pointer == ',')
4725 {
d02603dc 4726 char *label;
85645aed
TG
4727 char c;
4728
4729 ++input_line_pointer;
4730
d02603dc 4731 c = get_symbol_name (&label);
85645aed 4732 opt_label = symbol_find_or_make (label);
d02603dc 4733 (void) restore_line_pointer (c);
85645aed
TG
4734 }
4735 else
4736 opt_label = NULL;
4737
4738 demand_empty_rest_of_line ();
4739
4740 /* Return now in case of unknown subsection. */
4741 if (dw == NULL)
4742 {
d6ed37ed 4743 as_bad (_("no known dwarf XCOFF section for flag 0x%08x\n"),
85645aed
TG
4744 (unsigned)flag);
4745 return;
4746 }
4747
4748 /* Find the subsection. */
4749 dws = &dw_sections[i];
4750 subseg = NULL;
4751 if (opt_label != NULL && S_IS_DEFINED (opt_label))
4752 {
4753 /* Sanity check (note that in theory S_GET_SEGMENT mustn't be null). */
4754 if (dws->sect == NULL || S_GET_SEGMENT (opt_label) != dws->sect)
4755 {
4756 as_bad (_("label %s was not defined in this dwarf section"),
4757 S_GET_NAME (opt_label));
4758 subseg = dws->anon_subseg;
4759 opt_label = NULL;
4760 }
4761 else
4762 subseg = symbol_get_tc (opt_label)->u.dw;
4763 }
4764
4765 if (subseg != NULL)
4766 {
4767 /* Switch to the subsection. */
4768 ppc_change_debug_section (i, subseg->subseg);
4769 }
4770 else
4771 {
4772 /* Create a new dw subsection. */
325801bd 4773 subseg = XNEW (struct dw_subsection);
85645aed
TG
4774
4775 if (opt_label == NULL)
4776 {
4777 /* The anonymous one. */
4778 subseg->subseg = 0;
4779 subseg->link = NULL;
4780 dws->anon_subseg = subseg;
4781 }
4782 else
4783 {
4784 /* A named one. */
4785 if (dws->list_subseg != NULL)
4786 subseg->subseg = dws->list_subseg->subseg + 1;
4787 else
4788 subseg->subseg = 1;
4789
4790 subseg->link = dws->list_subseg;
4791 dws->list_subseg = subseg;
4792 symbol_get_tc (opt_label)->u.dw = subseg;
4793 }
4794
4795 ppc_change_debug_section (i, subseg->subseg);
4796
4797 if (dw->def_size)
4798 {
4799 /* Add the length field. */
4800 expressionS *exp = &subseg->end_exp;
4801 int sz;
4802
4803 if (opt_label != NULL)
4804 symbol_set_value_now (opt_label);
4805
4806 /* Add the length field. Note that according to the AIX assembler
4807 manual, the size of the length field is 4 for powerpc32 but
4808 12 for powerpc64. */
4809 if (ppc_obj64)
4810 {
4811 /* Write the 64bit marker. */
4812 md_number_to_chars (frag_more (4), -1, 4);
4813 }
4814
4815 exp->X_op = O_subtract;
4816 exp->X_op_symbol = symbol_temp_new_now ();
4817 exp->X_add_symbol = symbol_temp_make ();
4818
4819 sz = ppc_obj64 ? 8 : 4;
4820 exp->X_add_number = -sz;
4821 emit_expr (exp, sz);
4822 }
4823 }
4824}
4825
252b5132
RH
4826/* This function handles the .text and .data pseudo-ops. These
4827 pseudo-ops aren't really used by XCOFF; we implement them for the
4828 convenience of people who aren't used to XCOFF. */
4829
4830static void
98027b10 4831ppc_section (int type)
252b5132
RH
4832{
4833 const char *name;
4834 symbolS *sym;
4835
4836 if (type == 't')
4837 name = ".text[PR]";
4838 else if (type == 'd')
4839 name = ".data[RW]";
4840 else
4841 abort ();
4842
4843 sym = symbol_find_or_make (name);
4844
931e13a6 4845 ppc_change_csect (sym, 2);
252b5132
RH
4846
4847 demand_empty_rest_of_line ();
4848}
4849
4850/* This function handles the .section pseudo-op. This is mostly to
4851 give an error, since XCOFF only supports .text, .data and .bss, but
4852 we do permit the user to name the text or data section. */
4853
4854static void
98027b10 4855ppc_named_section (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4856{
4857 char *user_name;
4858 const char *real_name;
4859 char c;
4860 symbolS *sym;
4861
d02603dc 4862 c = get_symbol_name (&user_name);
252b5132
RH
4863
4864 if (strcmp (user_name, ".text") == 0)
4865 real_name = ".text[PR]";
4866 else if (strcmp (user_name, ".data") == 0)
4867 real_name = ".data[RW]";
4868 else
4869 {
d6ed37ed 4870 as_bad (_("the XCOFF file format does not support arbitrary sections"));
d02603dc 4871 (void) restore_line_pointer (c);
252b5132
RH
4872 ignore_rest_of_line ();
4873 return;
4874 }
4875
d02603dc 4876 (void) restore_line_pointer (c);
252b5132
RH
4877
4878 sym = symbol_find_or_make (real_name);
4879
931e13a6 4880 ppc_change_csect (sym, 2);
252b5132
RH
4881
4882 demand_empty_rest_of_line ();
4883}
4884
4885/* The .extern pseudo-op. We create an undefined symbol. */
4886
4887static void
98027b10 4888ppc_extern (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4889{
4890 char *name;
4891 char endc;
4892
d02603dc 4893 endc = get_symbol_name (&name);
252b5132
RH
4894
4895 (void) symbol_find_or_make (name);
4896
d02603dc 4897 (void) restore_line_pointer (endc);
252b5132
RH
4898
4899 demand_empty_rest_of_line ();
4900}
4901
4902/* The .lglobl pseudo-op. Keep the symbol in the symbol table. */
4903
4904static void
98027b10 4905ppc_lglobl (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4906{
4907 char *name;
4908 char endc;
4909 symbolS *sym;
4910
d02603dc 4911 endc = get_symbol_name (&name);
252b5132
RH
4912
4913 sym = symbol_find_or_make (name);
4914
d02603dc 4915 (void) restore_line_pointer (endc);
252b5132 4916
809ffe0d 4917 symbol_get_tc (sym)->output = 1;
252b5132
RH
4918
4919 demand_empty_rest_of_line ();
4920}
4921
c865e45b
RS
4922/* The .ref pseudo-op. It takes a list of symbol names and inserts R_REF
4923 relocations at the beginning of the current csect.
4924
4925 (In principle, there's no reason why the relocations _have_ to be at
4926 the beginning. Anywhere in the csect would do. However, inserting
33eaf5de 4927 at the beginning is what the native assembler does, and it helps to
c865e45b
RS
4928 deal with cases where the .ref statements follow the section contents.)
4929
4930 ??? .refs don't work for empty .csects. However, the native assembler
4931 doesn't report an error in this case, and neither yet do we. */
4932
4933static void
4934ppc_ref (int ignore ATTRIBUTE_UNUSED)
4935{
4936 char *name;
4937 char c;
4938
4939 if (ppc_current_csect == NULL)
4940 {
4941 as_bad (_(".ref outside .csect"));
4942 ignore_rest_of_line ();
4943 return;
4944 }
4945
4946 do
4947 {
d02603dc 4948 c = get_symbol_name (&name);
c865e45b
RS
4949
4950 fix_at_start (symbol_get_frag (ppc_current_csect), 0,
4951 symbol_find_or_make (name), 0, FALSE, BFD_RELOC_NONE);
4952
4953 *input_line_pointer = c;
d02603dc 4954 SKIP_WHITESPACE_AFTER_NAME ();
c865e45b
RS
4955 c = *input_line_pointer;
4956 if (c == ',')
4957 {
4958 input_line_pointer++;
4959 SKIP_WHITESPACE ();
4960 if (is_end_of_line[(unsigned char) *input_line_pointer])
4961 {
4962 as_bad (_("missing symbol name"));
4963 ignore_rest_of_line ();
4964 return;
4965 }
4966 }
4967 }
4968 while (c == ',');
4969
4970 demand_empty_rest_of_line ();
4971}
4972
252b5132
RH
4973/* The .rename pseudo-op. The RS/6000 assembler can rename symbols,
4974 although I don't know why it bothers. */
4975
4976static void
98027b10 4977ppc_rename (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4978{
4979 char *name;
4980 char endc;
4981 symbolS *sym;
4982 int len;
4983
d02603dc 4984 endc = get_symbol_name (&name);
252b5132
RH
4985
4986 sym = symbol_find_or_make (name);
4987
d02603dc 4988 (void) restore_line_pointer (endc);
252b5132
RH
4989
4990 if (*input_line_pointer != ',')
4991 {
4992 as_bad (_("missing rename string"));
4993 ignore_rest_of_line ();
4994 return;
4995 }
4996 ++input_line_pointer;
4997
809ffe0d 4998 symbol_get_tc (sym)->real_name = demand_copy_C_string (&len);
252b5132
RH
4999
5000 demand_empty_rest_of_line ();
5001}
5002
5003/* The .stabx pseudo-op. This is similar to a normal .stabs
5004 pseudo-op, but slightly different. A sample is
5005 .stabx "main:F-1",.main,142,0
5006 The first argument is the symbol name to create. The second is the
5007 value, and the third is the storage class. The fourth seems to be
5008 always zero, and I am assuming it is the type. */
5009
5010static void
98027b10 5011ppc_stabx (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5012{
5013 char *name;
5014 int len;
5015 symbolS *sym;
5016 expressionS exp;
5017
5018 name = demand_copy_C_string (&len);
5019
5020 if (*input_line_pointer != ',')
5021 {
5022 as_bad (_("missing value"));
5023 return;
5024 }
5025 ++input_line_pointer;
5026
b34976b6 5027 ppc_stab_symbol = TRUE;
252b5132 5028 sym = symbol_make (name);
b34976b6 5029 ppc_stab_symbol = FALSE;
252b5132 5030
809ffe0d 5031 symbol_get_tc (sym)->real_name = name;
252b5132
RH
5032
5033 (void) expression (&exp);
5034
5035 switch (exp.X_op)
5036 {
5037 case O_illegal:
5038 case O_absent:
5039 case O_big:
5040 as_bad (_("illegal .stabx expression; zero assumed"));
5041 exp.X_add_number = 0;
5042 /* Fall through. */
5043 case O_constant:
5044 S_SET_VALUE (sym, (valueT) exp.X_add_number);
809ffe0d 5045 symbol_set_frag (sym, &zero_address_frag);
252b5132
RH
5046 break;
5047
5048 case O_symbol:
5049 if (S_GET_SEGMENT (exp.X_add_symbol) == undefined_section)
809ffe0d 5050 symbol_set_value_expression (sym, &exp);
252b5132
RH
5051 else
5052 {
5053 S_SET_VALUE (sym,
5054 exp.X_add_number + S_GET_VALUE (exp.X_add_symbol));
809ffe0d 5055 symbol_set_frag (sym, symbol_get_frag (exp.X_add_symbol));
252b5132
RH
5056 }
5057 break;
5058
5059 default:
5060 /* The value is some complex expression. This will probably
99a814a1
AM
5061 fail at some later point, but this is probably the right
5062 thing to do here. */
809ffe0d 5063 symbol_set_value_expression (sym, &exp);
252b5132
RH
5064 break;
5065 }
5066
5067 S_SET_SEGMENT (sym, ppc_coff_debug_section);
809ffe0d 5068 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
252b5132
RH
5069
5070 if (*input_line_pointer != ',')
5071 {
5072 as_bad (_("missing class"));
5073 return;
5074 }
5075 ++input_line_pointer;
5076
5077 S_SET_STORAGE_CLASS (sym, get_absolute_expression ());
5078
5079 if (*input_line_pointer != ',')
5080 {
5081 as_bad (_("missing type"));
5082 return;
5083 }
5084 ++input_line_pointer;
5085
5086 S_SET_DATA_TYPE (sym, get_absolute_expression ());
5087
809ffe0d 5088 symbol_get_tc (sym)->output = 1;
252b5132 5089
c734e7e3
TG
5090 if (S_GET_STORAGE_CLASS (sym) == C_STSYM)
5091 {
5092 /* In this case :
252b5132 5093
c734e7e3
TG
5094 .bs name
5095 .stabx "z",arrays_,133,0
5096 .es
99a814a1 5097
c734e7e3 5098 .comm arrays_,13768,3
99a814a1 5099
c734e7e3
TG
5100 resolve_symbol_value will copy the exp's "within" into sym's when the
5101 offset is 0. Since this seems to be corner case problem,
5102 only do the correction for storage class C_STSYM. A better solution
5103 would be to have the tc field updated in ppc_symbol_new_hook. */
99a814a1 5104
c734e7e3
TG
5105 if (exp.X_op == O_symbol)
5106 {
5107 if (ppc_current_block == NULL)
5108 as_bad (_(".stabx of storage class stsym must be within .bs/.es"));
99a814a1 5109
c734e7e3
TG
5110 symbol_get_tc (sym)->within = ppc_current_block;
5111 symbol_get_tc (exp.X_add_symbol)->within = ppc_current_block;
5112 }
5113 }
99a814a1 5114
252b5132
RH
5115 if (exp.X_op != O_symbol
5116 || ! S_IS_EXTERNAL (exp.X_add_symbol)
5117 || S_GET_SEGMENT (exp.X_add_symbol) != bss_section)
5118 ppc_frob_label (sym);
5119 else
5120 {
5121 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
5122 symbol_append (sym, exp.X_add_symbol, &symbol_rootP, &symbol_lastP);
809ffe0d
ILT
5123 if (symbol_get_tc (ppc_current_csect)->within == exp.X_add_symbol)
5124 symbol_get_tc (ppc_current_csect)->within = sym;
252b5132
RH
5125 }
5126
5127 demand_empty_rest_of_line ();
5128}
5129
5130/* The .function pseudo-op. This takes several arguments. The first
5131 argument seems to be the external name of the symbol. The second
67c1ffbe 5132 argument seems to be the label for the start of the function. gcc
252b5132
RH
5133 uses the same name for both. I have no idea what the third and
5134 fourth arguments are meant to be. The optional fifth argument is
5135 an expression for the size of the function. In COFF this symbol
5136 gets an aux entry like that used for a csect. */
5137
5138static void
98027b10 5139ppc_function (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5140{
5141 char *name;
5142 char endc;
5143 char *s;
5144 symbolS *ext_sym;
5145 symbolS *lab_sym;
5146
d02603dc 5147 endc = get_symbol_name (&name);
252b5132
RH
5148
5149 /* Ignore any [PR] suffix. */
5150 name = ppc_canonicalize_symbol_name (name);
5151 s = strchr (name, '[');
5152 if (s != (char *) NULL
5153 && strcmp (s + 1, "PR]") == 0)
5154 *s = '\0';
5155
5156 ext_sym = symbol_find_or_make (name);
5157
d02603dc 5158 (void) restore_line_pointer (endc);
252b5132
RH
5159
5160 if (*input_line_pointer != ',')
5161 {
5162 as_bad (_("missing symbol name"));
5163 ignore_rest_of_line ();
5164 return;
5165 }
5166 ++input_line_pointer;
5167
d02603dc 5168 endc = get_symbol_name (&name);
252b5132
RH
5169
5170 lab_sym = symbol_find_or_make (name);
5171
d02603dc 5172 (void) restore_line_pointer (endc);
252b5132
RH
5173
5174 if (ext_sym != lab_sym)
5175 {
809ffe0d
ILT
5176 expressionS exp;
5177
5178 exp.X_op = O_symbol;
5179 exp.X_add_symbol = lab_sym;
5180 exp.X_op_symbol = NULL;
5181 exp.X_add_number = 0;
5182 exp.X_unsigned = 0;
5183 symbol_set_value_expression (ext_sym, &exp);
252b5132
RH
5184 }
5185
96d56e9f
NC
5186 if (symbol_get_tc (ext_sym)->symbol_class == -1)
5187 symbol_get_tc (ext_sym)->symbol_class = XMC_PR;
809ffe0d 5188 symbol_get_tc (ext_sym)->output = 1;
252b5132
RH
5189
5190 if (*input_line_pointer == ',')
5191 {
91d6fa6a 5192 expressionS exp;
252b5132
RH
5193
5194 /* Ignore the third argument. */
5195 ++input_line_pointer;
91d6fa6a 5196 expression (& exp);
252b5132
RH
5197 if (*input_line_pointer == ',')
5198 {
5199 /* Ignore the fourth argument. */
5200 ++input_line_pointer;
91d6fa6a 5201 expression (& exp);
252b5132
RH
5202 if (*input_line_pointer == ',')
5203 {
5204 /* The fifth argument is the function size. */
5205 ++input_line_pointer;
85645aed
TG
5206 symbol_get_tc (ext_sym)->u.size = symbol_new
5207 ("L0\001", absolute_section,(valueT) 0, &zero_address_frag);
5208 pseudo_set (symbol_get_tc (ext_sym)->u.size);
252b5132
RH
5209 }
5210 }
5211 }
5212
5213 S_SET_DATA_TYPE (ext_sym, DT_FCN << N_BTSHFT);
5214 SF_SET_FUNCTION (ext_sym);
5215 SF_SET_PROCESS (ext_sym);
5216 coff_add_linesym (ext_sym);
5217
5218 demand_empty_rest_of_line ();
5219}
5220
5221/* The .bf pseudo-op. This is just like a COFF C_FCN symbol named
8642cce8
TR
5222 ".bf". If the pseudo op .bi was seen before .bf, patch the .bi sym
5223 with the correct line number */
5d6255fe 5224
8642cce8 5225static symbolS *saved_bi_sym = 0;
252b5132
RH
5226
5227static void
98027b10 5228ppc_bf (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5229{
5230 symbolS *sym;
5231
5232 sym = symbol_make (".bf");
5233 S_SET_SEGMENT (sym, text_section);
809ffe0d 5234 symbol_set_frag (sym, frag_now);
252b5132
RH
5235 S_SET_VALUE (sym, frag_now_fix ());
5236 S_SET_STORAGE_CLASS (sym, C_FCN);
5237
5238 coff_line_base = get_absolute_expression ();
5239
5240 S_SET_NUMBER_AUXILIARY (sym, 1);
5241 SA_SET_SYM_LNNO (sym, coff_line_base);
5242
8642cce8 5243 /* Line number for bi. */
5d6255fe 5244 if (saved_bi_sym)
8642cce8
TR
5245 {
5246 S_SET_VALUE (saved_bi_sym, coff_n_line_nos);
5247 saved_bi_sym = 0;
5248 }
5d6255fe 5249
8642cce8 5250
809ffe0d 5251 symbol_get_tc (sym)->output = 1;
252b5132
RH
5252
5253 ppc_frob_label (sym);
5254
5255 demand_empty_rest_of_line ();
5256}
5257
5258/* The .ef pseudo-op. This is just like a COFF C_FCN symbol named
5259 ".ef", except that the line number is absolute, not relative to the
5260 most recent ".bf" symbol. */
5261
5262static void
98027b10 5263ppc_ef (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5264{
5265 symbolS *sym;
5266
5267 sym = symbol_make (".ef");
5268 S_SET_SEGMENT (sym, text_section);
809ffe0d 5269 symbol_set_frag (sym, frag_now);
252b5132
RH
5270 S_SET_VALUE (sym, frag_now_fix ());
5271 S_SET_STORAGE_CLASS (sym, C_FCN);
5272 S_SET_NUMBER_AUXILIARY (sym, 1);
5273 SA_SET_SYM_LNNO (sym, get_absolute_expression ());
809ffe0d 5274 symbol_get_tc (sym)->output = 1;
252b5132
RH
5275
5276 ppc_frob_label (sym);
5277
5278 demand_empty_rest_of_line ();
5279}
5280
5281/* The .bi and .ei pseudo-ops. These take a string argument and
5282 generates a C_BINCL or C_EINCL symbol, which goes at the start of
8642cce8
TR
5283 the symbol list. The value of .bi will be know when the next .bf
5284 is encountered. */
252b5132
RH
5285
5286static void
98027b10 5287ppc_biei (int ei)
252b5132
RH
5288{
5289 static symbolS *last_biei;
5290
5291 char *name;
5292 int len;
5293 symbolS *sym;
5294 symbolS *look;
5295
5296 name = demand_copy_C_string (&len);
5297
5298 /* The value of these symbols is actually file offset. Here we set
5299 the value to the index into the line number entries. In
5300 ppc_frob_symbols we set the fix_line field, which will cause BFD
5301 to do the right thing. */
5302
5303 sym = symbol_make (name);
5304 /* obj-coff.c currently only handles line numbers correctly in the
5305 .text section. */
5306 S_SET_SEGMENT (sym, text_section);
5307 S_SET_VALUE (sym, coff_n_line_nos);
809ffe0d 5308 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
252b5132
RH
5309
5310 S_SET_STORAGE_CLASS (sym, ei ? C_EINCL : C_BINCL);
809ffe0d 5311 symbol_get_tc (sym)->output = 1;
81d4177b 5312
8642cce8 5313 /* Save bi. */
5d6255fe 5314 if (ei)
8642cce8
TR
5315 saved_bi_sym = 0;
5316 else
5317 saved_bi_sym = sym;
5318
252b5132
RH
5319 for (look = last_biei ? last_biei : symbol_rootP;
5320 (look != (symbolS *) NULL
5321 && (S_GET_STORAGE_CLASS (look) == C_FILE
5322 || S_GET_STORAGE_CLASS (look) == C_BINCL
5323 || S_GET_STORAGE_CLASS (look) == C_EINCL));
5324 look = symbol_next (look))
5325 ;
5326 if (look != (symbolS *) NULL)
5327 {
5328 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
5329 symbol_insert (sym, look, &symbol_rootP, &symbol_lastP);
5330 last_biei = sym;
5331 }
5332
5333 demand_empty_rest_of_line ();
5334}
5335
5336/* The .bs pseudo-op. This generates a C_BSTAT symbol named ".bs".
5337 There is one argument, which is a csect symbol. The value of the
5338 .bs symbol is the index of this csect symbol. */
5339
5340static void
98027b10 5341ppc_bs (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5342{
5343 char *name;
5344 char endc;
5345 symbolS *csect;
5346 symbolS *sym;
5347
5348 if (ppc_current_block != NULL)
5349 as_bad (_("nested .bs blocks"));
5350
d02603dc 5351 endc = get_symbol_name (&name);
252b5132
RH
5352
5353 csect = symbol_find_or_make (name);
5354
d02603dc 5355 (void) restore_line_pointer (endc);
252b5132
RH
5356
5357 sym = symbol_make (".bs");
5358 S_SET_SEGMENT (sym, now_seg);
5359 S_SET_STORAGE_CLASS (sym, C_BSTAT);
809ffe0d
ILT
5360 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
5361 symbol_get_tc (sym)->output = 1;
252b5132 5362
809ffe0d 5363 symbol_get_tc (sym)->within = csect;
252b5132
RH
5364
5365 ppc_frob_label (sym);
5366
5367 ppc_current_block = sym;
5368
5369 demand_empty_rest_of_line ();
5370}
5371
5372/* The .es pseudo-op. Generate a C_ESTART symbol named .es. */
5373
5374static void
98027b10 5375ppc_es (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5376{
5377 symbolS *sym;
5378
5379 if (ppc_current_block == NULL)
5380 as_bad (_(".es without preceding .bs"));
5381
5382 sym = symbol_make (".es");
5383 S_SET_SEGMENT (sym, now_seg);
5384 S_SET_STORAGE_CLASS (sym, C_ESTAT);
809ffe0d
ILT
5385 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
5386 symbol_get_tc (sym)->output = 1;
252b5132
RH
5387
5388 ppc_frob_label (sym);
5389
5390 ppc_current_block = NULL;
5391
5392 demand_empty_rest_of_line ();
5393}
5394
5395/* The .bb pseudo-op. Generate a C_BLOCK symbol named .bb, with a
5396 line number. */
5397
5398static void
98027b10 5399ppc_bb (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5400{
5401 symbolS *sym;
5402
5403 sym = symbol_make (".bb");
5404 S_SET_SEGMENT (sym, text_section);
809ffe0d 5405 symbol_set_frag (sym, frag_now);
252b5132
RH
5406 S_SET_VALUE (sym, frag_now_fix ());
5407 S_SET_STORAGE_CLASS (sym, C_BLOCK);
5408
5409 S_SET_NUMBER_AUXILIARY (sym, 1);
5410 SA_SET_SYM_LNNO (sym, get_absolute_expression ());
5411
809ffe0d 5412 symbol_get_tc (sym)->output = 1;
252b5132
RH
5413
5414 SF_SET_PROCESS (sym);
5415
5416 ppc_frob_label (sym);
5417
5418 demand_empty_rest_of_line ();
5419}
5420
5421/* The .eb pseudo-op. Generate a C_BLOCK symbol named .eb, with a
5422 line number. */
5423
5424static void
98027b10 5425ppc_eb (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5426{
5427 symbolS *sym;
5428
5429 sym = symbol_make (".eb");
5430 S_SET_SEGMENT (sym, text_section);
809ffe0d 5431 symbol_set_frag (sym, frag_now);
252b5132
RH
5432 S_SET_VALUE (sym, frag_now_fix ());
5433 S_SET_STORAGE_CLASS (sym, C_BLOCK);
5434 S_SET_NUMBER_AUXILIARY (sym, 1);
5435 SA_SET_SYM_LNNO (sym, get_absolute_expression ());
809ffe0d 5436 symbol_get_tc (sym)->output = 1;
252b5132
RH
5437
5438 SF_SET_PROCESS (sym);
5439
5440 ppc_frob_label (sym);
5441
5442 demand_empty_rest_of_line ();
5443}
5444
5445/* The .bc pseudo-op. This just creates a C_BCOMM symbol with a
5446 specified name. */
5447
5448static void
98027b10 5449ppc_bc (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5450{
5451 char *name;
5452 int len;
5453 symbolS *sym;
5454
5455 name = demand_copy_C_string (&len);
5456 sym = symbol_make (name);
5457 S_SET_SEGMENT (sym, ppc_coff_debug_section);
809ffe0d 5458 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
252b5132
RH
5459 S_SET_STORAGE_CLASS (sym, C_BCOMM);
5460 S_SET_VALUE (sym, 0);
809ffe0d 5461 symbol_get_tc (sym)->output = 1;
252b5132
RH
5462
5463 ppc_frob_label (sym);
5464
5465 demand_empty_rest_of_line ();
5466}
5467
5468/* The .ec pseudo-op. This just creates a C_ECOMM symbol. */
5469
5470static void
98027b10 5471ppc_ec (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5472{
5473 symbolS *sym;
5474
5475 sym = symbol_make (".ec");
5476 S_SET_SEGMENT (sym, ppc_coff_debug_section);
809ffe0d 5477 symbol_get_bfdsym (sym)->flags |= BSF_DEBUGGING;
252b5132
RH
5478 S_SET_STORAGE_CLASS (sym, C_ECOMM);
5479 S_SET_VALUE (sym, 0);
809ffe0d 5480 symbol_get_tc (sym)->output = 1;
252b5132
RH
5481
5482 ppc_frob_label (sym);
5483
5484 demand_empty_rest_of_line ();
5485}
5486
5487/* The .toc pseudo-op. Switch to the .toc subsegment. */
5488
5489static void
98027b10 5490ppc_toc (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5491{
5492 if (ppc_toc_csect != (symbolS *) NULL)
809ffe0d 5493 subseg_set (data_section, symbol_get_tc (ppc_toc_csect)->subseg);
252b5132
RH
5494 else
5495 {
5496 subsegT subseg;
5497 symbolS *sym;
5498 symbolS *list;
81d4177b 5499
252b5132
RH
5500 subseg = ppc_data_subsegment;
5501 ++ppc_data_subsegment;
5502
5503 subseg_new (segment_name (data_section), subseg);
5504 ppc_toc_frag = frag_now;
5505
5506 sym = symbol_find_or_make ("TOC[TC0]");
809ffe0d 5507 symbol_set_frag (sym, frag_now);
252b5132
RH
5508 S_SET_SEGMENT (sym, data_section);
5509 S_SET_VALUE (sym, (valueT) frag_now_fix ());
809ffe0d
ILT
5510 symbol_get_tc (sym)->subseg = subseg;
5511 symbol_get_tc (sym)->output = 1;
5512 symbol_get_tc (sym)->within = sym;
252b5132
RH
5513
5514 ppc_toc_csect = sym;
81d4177b 5515
252b5132 5516 for (list = ppc_data_csects;
809ffe0d
ILT
5517 symbol_get_tc (list)->next != (symbolS *) NULL;
5518 list = symbol_get_tc (list)->next)
252b5132 5519 ;
809ffe0d 5520 symbol_get_tc (list)->next = sym;
252b5132
RH
5521
5522 symbol_remove (sym, &symbol_rootP, &symbol_lastP);
809ffe0d
ILT
5523 symbol_append (sym, symbol_get_tc (list)->within, &symbol_rootP,
5524 &symbol_lastP);
252b5132
RH
5525 }
5526
5527 ppc_current_csect = ppc_toc_csect;
5528
5529 demand_empty_rest_of_line ();
5530}
5531
5532/* The AIX assembler automatically aligns the operands of a .long or
5533 .short pseudo-op, and we want to be compatible. */
5534
5535static void
98027b10 5536ppc_xcoff_cons (int log_size)
252b5132
RH
5537{
5538 frag_align (log_size, 0, 0);
5539 record_alignment (now_seg, log_size);
5540 cons (1 << log_size);
5541}
5542
5543static void
98027b10 5544ppc_vbyte (int dummy ATTRIBUTE_UNUSED)
252b5132
RH
5545{
5546 expressionS exp;
5547 int byte_count;
5548
5549 (void) expression (&exp);
5550
5551 if (exp.X_op != O_constant)
5552 {
5553 as_bad (_("non-constant byte count"));
5554 return;
5555 }
5556
5557 byte_count = exp.X_add_number;
5558
5559 if (*input_line_pointer != ',')
5560 {
5561 as_bad (_("missing value"));
5562 return;
5563 }
5564
5565 ++input_line_pointer;
5566 cons (byte_count);
5567}
5568
85645aed
TG
5569void
5570ppc_xcoff_end (void)
5571{
5572 int i;
5573
5574 for (i = 0; i < XCOFF_DWSECT_NBR_NAMES; i++)
5575 {
5576 struct dw_section *dws = &dw_sections[i];
5577 struct dw_subsection *dwss;
5578
5579 if (dws->anon_subseg)
5580 {
5581 dwss = dws->anon_subseg;
5582 dwss->link = dws->list_subseg;
5583 }
5584 else
5585 dwss = dws->list_subseg;
5586
5587 for (; dwss != NULL; dwss = dwss->link)
5588 if (dwss->end_exp.X_add_symbol != NULL)
5589 {
5590 subseg_set (dws->sect, dwss->subseg);
5591 symbol_set_value_now (dwss->end_exp.X_add_symbol);
5592 }
5593 }
22f72c48 5594 ppc_cpu = 0;
85645aed
TG
5595}
5596
252b5132 5597#endif /* OBJ_XCOFF */
0baf16f2 5598#if defined (OBJ_XCOFF) || defined (OBJ_ELF)
252b5132
RH
5599\f
5600/* The .tc pseudo-op. This is used when generating either XCOFF or
5601 ELF. This takes two or more arguments.
5602
5603 When generating XCOFF output, the first argument is the name to
5604 give to this location in the toc; this will be a symbol with class
0baf16f2 5605 TC. The rest of the arguments are N-byte values to actually put at
252b5132 5606 this location in the TOC; often there is just one more argument, a
1049f94e 5607 relocatable symbol reference. The size of the value to store
0baf16f2
AM
5608 depends on target word size. A 32-bit target uses 4-byte values, a
5609 64-bit target uses 8-byte values.
252b5132
RH
5610
5611 When not generating XCOFF output, the arguments are the same, but
5612 the first argument is simply ignored. */
5613
5614static void
98027b10 5615ppc_tc (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5616{
5617#ifdef OBJ_XCOFF
5618
5619 /* Define the TOC symbol name. */
5620 {
5621 char *name;
5622 char endc;
5623 symbolS *sym;
5624
5625 if (ppc_toc_csect == (symbolS *) NULL
5626 || ppc_toc_csect != ppc_current_csect)
5627 {
5628 as_bad (_(".tc not in .toc section"));
5629 ignore_rest_of_line ();
5630 return;
5631 }
5632
d02603dc 5633 endc = get_symbol_name (&name);
252b5132
RH
5634
5635 sym = symbol_find_or_make (name);
5636
d02603dc 5637 (void) restore_line_pointer (endc);
252b5132
RH
5638
5639 if (S_IS_DEFINED (sym))
5640 {
5641 symbolS *label;
5642
809ffe0d 5643 label = symbol_get_tc (ppc_current_csect)->within;
96d56e9f 5644 if (symbol_get_tc (label)->symbol_class != XMC_TC0)
252b5132
RH
5645 {
5646 as_bad (_(".tc with no label"));
5647 ignore_rest_of_line ();
5648 return;
5649 }
5650
5651 S_SET_SEGMENT (label, S_GET_SEGMENT (sym));
809ffe0d 5652 symbol_set_frag (label, symbol_get_frag (sym));
252b5132
RH
5653 S_SET_VALUE (label, S_GET_VALUE (sym));
5654
5655 while (! is_end_of_line[(unsigned char) *input_line_pointer])
5656 ++input_line_pointer;
5657
5658 return;
5659 }
5660
5661 S_SET_SEGMENT (sym, now_seg);
809ffe0d 5662 symbol_set_frag (sym, frag_now);
252b5132 5663 S_SET_VALUE (sym, (valueT) frag_now_fix ());
96d56e9f 5664 symbol_get_tc (sym)->symbol_class = XMC_TC;
809ffe0d 5665 symbol_get_tc (sym)->output = 1;
252b5132
RH
5666
5667 ppc_frob_label (sym);
5668 }
5669
0baf16f2
AM
5670#endif /* OBJ_XCOFF */
5671#ifdef OBJ_ELF
9c7977b3 5672 int align;
252b5132
RH
5673
5674 /* Skip the TOC symbol name. */
5675 while (is_part_of_name (*input_line_pointer)
d13d4015 5676 || *input_line_pointer == ' '
252b5132
RH
5677 || *input_line_pointer == '['
5678 || *input_line_pointer == ']'
5679 || *input_line_pointer == '{'
5680 || *input_line_pointer == '}')
5681 ++input_line_pointer;
5682
0baf16f2 5683 /* Align to a four/eight byte boundary. */
2b3c4602 5684 align = ppc_obj64 ? 3 : 2;
9c7977b3
AM
5685 frag_align (align, 0, 0);
5686 record_alignment (now_seg, align);
0baf16f2 5687#endif /* OBJ_ELF */
252b5132
RH
5688
5689 if (*input_line_pointer != ',')
5690 demand_empty_rest_of_line ();
5691 else
5692 {
5693 ++input_line_pointer;
2b3c4602 5694 cons (ppc_obj64 ? 8 : 4);
252b5132
RH
5695 }
5696}
0baf16f2
AM
5697
5698/* Pseudo-op .machine. */
0baf16f2
AM
5699
5700static void
98027b10 5701ppc_machine (int ignore ATTRIBUTE_UNUSED)
0baf16f2 5702{
d02603dc 5703 char c;
69c040df
AM
5704 char *cpu_string;
5705#define MAX_HISTORY 100
fa452fa6 5706 static ppc_cpu_t *cpu_history;
69c040df
AM
5707 static int curr_hist;
5708
5709 SKIP_WHITESPACE ();
5710
d02603dc
NC
5711 c = get_symbol_name (&cpu_string);
5712 cpu_string = xstrdup (cpu_string);
5713 (void) restore_line_pointer (c);
69c040df
AM
5714
5715 if (cpu_string != NULL)
5716 {
fa452fa6 5717 ppc_cpu_t old_cpu = ppc_cpu;
69fe9ce5 5718 ppc_cpu_t new_cpu;
69c040df
AM
5719 char *p;
5720
5721 for (p = cpu_string; *p != 0; p++)
5722 *p = TOLOWER (*p);
5723
5724 if (strcmp (cpu_string, "push") == 0)
5725 {
5726 if (cpu_history == NULL)
325801bd 5727 cpu_history = XNEWVEC (ppc_cpu_t, MAX_HISTORY);
69c040df
AM
5728
5729 if (curr_hist >= MAX_HISTORY)
5730 as_bad (_(".machine stack overflow"));
5731 else
5732 cpu_history[curr_hist++] = ppc_cpu;
5733 }
5734 else if (strcmp (cpu_string, "pop") == 0)
5735 {
5736 if (curr_hist <= 0)
5737 as_bad (_(".machine stack underflow"));
5738 else
5739 ppc_cpu = cpu_history[--curr_hist];
5740 }
776fc418 5741 else if ((new_cpu = ppc_parse_cpu (ppc_cpu, &sticky, cpu_string)) != 0)
69fe9ce5 5742 ppc_cpu = new_cpu;
69c040df
AM
5743 else
5744 as_bad (_("invalid machine `%s'"), cpu_string);
5745
5746 if (ppc_cpu != old_cpu)
5747 ppc_setup_opcodes ();
5748 }
5749
5750 demand_empty_rest_of_line ();
0baf16f2 5751}
0baf16f2 5752#endif /* defined (OBJ_XCOFF) || defined (OBJ_ELF) */
252b5132
RH
5753\f
5754#ifdef TE_PE
5755
99a814a1 5756/* Pseudo-ops specific to the Windows NT PowerPC PE (coff) format. */
252b5132
RH
5757
5758/* Set the current section. */
5759static void
98027b10 5760ppc_set_current_section (segT new)
252b5132
RH
5761{
5762 ppc_previous_section = ppc_current_section;
5763 ppc_current_section = new;
5764}
5765
5766/* pseudo-op: .previous
5767 behaviour: toggles the current section with the previous section.
5768 errors: None
99a814a1
AM
5769 warnings: "No previous section" */
5770
252b5132 5771static void
98027b10 5772ppc_previous (int ignore ATTRIBUTE_UNUSED)
252b5132 5773{
81d4177b 5774 if (ppc_previous_section == NULL)
252b5132 5775 {
d6ed37ed 5776 as_warn (_("no previous section to return to, ignored."));
252b5132
RH
5777 return;
5778 }
5779
99a814a1 5780 subseg_set (ppc_previous_section, 0);
252b5132 5781
99a814a1 5782 ppc_set_current_section (ppc_previous_section);
252b5132
RH
5783}
5784
5785/* pseudo-op: .pdata
5786 behaviour: predefined read only data section
b34976b6 5787 double word aligned
252b5132
RH
5788 errors: None
5789 warnings: None
5790 initial: .section .pdata "adr3"
b34976b6 5791 a - don't know -- maybe a misprint
252b5132
RH
5792 d - initialized data
5793 r - readable
5794 3 - double word aligned (that would be 4 byte boundary)
5795
5796 commentary:
5797 Tag index tables (also known as the function table) for exception
99a814a1 5798 handling, debugging, etc. */
252b5132 5799
252b5132 5800static void
98027b10 5801ppc_pdata (int ignore ATTRIBUTE_UNUSED)
252b5132 5802{
81d4177b 5803 if (pdata_section == 0)
252b5132
RH
5804 {
5805 pdata_section = subseg_new (".pdata", 0);
81d4177b 5806
252b5132
RH
5807 bfd_set_section_flags (stdoutput, pdata_section,
5808 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
5809 | SEC_READONLY | SEC_DATA ));
81d4177b 5810
252b5132
RH
5811 bfd_set_section_alignment (stdoutput, pdata_section, 2);
5812 }
5813 else
5814 {
99a814a1 5815 pdata_section = subseg_new (".pdata", 0);
252b5132 5816 }
99a814a1 5817 ppc_set_current_section (pdata_section);
252b5132
RH
5818}
5819
5820/* pseudo-op: .ydata
5821 behaviour: predefined read only data section
b34976b6 5822 double word aligned
252b5132
RH
5823 errors: None
5824 warnings: None
5825 initial: .section .ydata "drw3"
b34976b6 5826 a - don't know -- maybe a misprint
252b5132
RH
5827 d - initialized data
5828 r - readable
5829 3 - double word aligned (that would be 4 byte boundary)
5830 commentary:
5831 Tag tables (also known as the scope table) for exception handling,
99a814a1
AM
5832 debugging, etc. */
5833
252b5132 5834static void
98027b10 5835ppc_ydata (int ignore ATTRIBUTE_UNUSED)
252b5132 5836{
81d4177b 5837 if (ydata_section == 0)
252b5132
RH
5838 {
5839 ydata_section = subseg_new (".ydata", 0);
5840 bfd_set_section_flags (stdoutput, ydata_section,
99a814a1
AM
5841 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
5842 | SEC_READONLY | SEC_DATA ));
252b5132
RH
5843
5844 bfd_set_section_alignment (stdoutput, ydata_section, 3);
5845 }
5846 else
5847 {
5848 ydata_section = subseg_new (".ydata", 0);
5849 }
99a814a1 5850 ppc_set_current_section (ydata_section);
252b5132
RH
5851}
5852
5853/* pseudo-op: .reldata
5854 behaviour: predefined read write data section
b34976b6 5855 double word aligned (4-byte)
252b5132
RH
5856 FIXME: relocation is applied to it
5857 FIXME: what's the difference between this and .data?
5858 errors: None
5859 warnings: None
5860 initial: .section .reldata "drw3"
5861 d - initialized data
5862 r - readable
33eaf5de 5863 w - writable
252b5132
RH
5864 3 - double word aligned (that would be 8 byte boundary)
5865
5866 commentary:
5867 Like .data, but intended to hold data subject to relocation, such as
99a814a1
AM
5868 function descriptors, etc. */
5869
252b5132 5870static void
98027b10 5871ppc_reldata (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5872{
5873 if (reldata_section == 0)
5874 {
5875 reldata_section = subseg_new (".reldata", 0);
5876
5877 bfd_set_section_flags (stdoutput, reldata_section,
99a814a1
AM
5878 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
5879 | SEC_DATA));
252b5132
RH
5880
5881 bfd_set_section_alignment (stdoutput, reldata_section, 2);
5882 }
5883 else
5884 {
5885 reldata_section = subseg_new (".reldata", 0);
5886 }
99a814a1 5887 ppc_set_current_section (reldata_section);
252b5132
RH
5888}
5889
5890/* pseudo-op: .rdata
5891 behaviour: predefined read only data section
b34976b6 5892 double word aligned
252b5132
RH
5893 errors: None
5894 warnings: None
5895 initial: .section .rdata "dr3"
5896 d - initialized data
5897 r - readable
99a814a1
AM
5898 3 - double word aligned (that would be 4 byte boundary) */
5899
252b5132 5900static void
98027b10 5901ppc_rdata (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5902{
5903 if (rdata_section == 0)
5904 {
5905 rdata_section = subseg_new (".rdata", 0);
5906 bfd_set_section_flags (stdoutput, rdata_section,
5907 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
5908 | SEC_READONLY | SEC_DATA ));
5909
5910 bfd_set_section_alignment (stdoutput, rdata_section, 2);
5911 }
5912 else
5913 {
5914 rdata_section = subseg_new (".rdata", 0);
5915 }
99a814a1 5916 ppc_set_current_section (rdata_section);
252b5132
RH
5917}
5918
5919/* pseudo-op: .ualong
81d4177b 5920 behaviour: much like .int, with the exception that no alignment is
b34976b6 5921 performed.
252b5132
RH
5922 FIXME: test the alignment statement
5923 errors: None
99a814a1
AM
5924 warnings: None */
5925
252b5132 5926static void
98027b10 5927ppc_ualong (int ignore ATTRIBUTE_UNUSED)
252b5132 5928{
99a814a1
AM
5929 /* Try for long. */
5930 cons (4);
252b5132
RH
5931}
5932
5933/* pseudo-op: .znop <symbol name>
5934 behaviour: Issue a nop instruction
b34976b6 5935 Issue a IMAGE_REL_PPC_IFGLUE relocation against it, using
252b5132
RH
5936 the supplied symbol name.
5937 errors: None
99a814a1
AM
5938 warnings: Missing symbol name */
5939
252b5132 5940static void
98027b10 5941ppc_znop (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5942{
5943 unsigned long insn;
5944 const struct powerpc_opcode *opcode;
252b5132 5945 char *f;
252b5132 5946 symbolS *sym;
252b5132
RH
5947 char *symbol_name;
5948 char c;
5949 char *name;
252b5132 5950
99a814a1 5951 /* Strip out the symbol name. */
d02603dc 5952 c = get_symbol_name (&symbol_name);
252b5132 5953
a44e2901 5954 name = xstrdup (symbol_name);
252b5132
RH
5955
5956 sym = symbol_find_or_make (name);
5957
5958 *input_line_pointer = c;
5959
d02603dc 5960 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
5961
5962 /* Look up the opcode in the hash table. */
5963 opcode = (const struct powerpc_opcode *) hash_find (ppc_hash, "nop");
5964
99a814a1 5965 /* Stick in the nop. */
252b5132
RH
5966 insn = opcode->opcode;
5967
5968 /* Write out the instruction. */
5969 f = frag_more (4);
5970 md_number_to_chars (f, insn, 4);
5971 fix_new (frag_now,
5972 f - frag_now->fr_literal,
5973 4,
5974 sym,
5975 0,
5976 0,
5977 BFD_RELOC_16_GOT_PCREL);
5978
5979}
5980
81d4177b
KH
5981/* pseudo-op:
5982 behaviour:
5983 errors:
99a814a1
AM
5984 warnings: */
5985
252b5132 5986static void
98027b10 5987ppc_pe_comm (int lcomm)
252b5132 5988{
98027b10
AM
5989 char *name;
5990 char c;
5991 char *p;
252b5132 5992 offsetT temp;
98027b10 5993 symbolS *symbolP;
252b5132
RH
5994 offsetT align;
5995
d02603dc 5996 c = get_symbol_name (&name);
252b5132 5997
99a814a1 5998 /* just after name is now '\0'. */
252b5132
RH
5999 p = input_line_pointer;
6000 *p = c;
d02603dc 6001 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
6002 if (*input_line_pointer != ',')
6003 {
d6ed37ed 6004 as_bad (_("expected comma after symbol-name: rest of line ignored."));
252b5132
RH
6005 ignore_rest_of_line ();
6006 return;
6007 }
6008
6009 input_line_pointer++; /* skip ',' */
6010 if ((temp = get_absolute_expression ()) < 0)
6011 {
6012 as_warn (_(".COMMon length (%ld.) <0! Ignored."), (long) temp);
6013 ignore_rest_of_line ();
6014 return;
6015 }
6016
6017 if (! lcomm)
6018 {
6019 /* The third argument to .comm is the alignment. */
6020 if (*input_line_pointer != ',')
6021 align = 3;
6022 else
6023 {
6024 ++input_line_pointer;
6025 align = get_absolute_expression ();
6026 if (align <= 0)
6027 {
6028 as_warn (_("ignoring bad alignment"));
6029 align = 3;
6030 }
6031 }
6032 }
6033
6034 *p = 0;
6035 symbolP = symbol_find_or_make (name);
6036
6037 *p = c;
6038 if (S_IS_DEFINED (symbolP) && ! S_IS_COMMON (symbolP))
6039 {
d6ed37ed 6040 as_bad (_("ignoring attempt to re-define symbol `%s'."),
252b5132
RH
6041 S_GET_NAME (symbolP));
6042 ignore_rest_of_line ();
6043 return;
6044 }
6045
6046 if (S_GET_VALUE (symbolP))
6047 {
6048 if (S_GET_VALUE (symbolP) != (valueT) temp)
d6ed37ed 6049 as_bad (_("length of .comm \"%s\" is already %ld. Not changed to %ld."),
252b5132
RH
6050 S_GET_NAME (symbolP),
6051 (long) S_GET_VALUE (symbolP),
6052 (long) temp);
6053 }
6054 else
6055 {
6056 S_SET_VALUE (symbolP, (valueT) temp);
6057 S_SET_EXTERNAL (symbolP);
86ebace2 6058 S_SET_SEGMENT (symbolP, bfd_com_section_ptr);
252b5132
RH
6059 }
6060
6061 demand_empty_rest_of_line ();
6062}
6063
6064/*
6065 * implement the .section pseudo op:
6066 * .section name {, "flags"}
6067 * ^ ^
6068 * | +--- optional flags: 'b' for bss
6069 * | 'i' for info
6070 * +-- section name 'l' for lib
6071 * 'n' for noload
6072 * 'o' for over
6073 * 'w' for data
6074 * 'd' (apparently m88k for data)
6075 * 'x' for text
6076 * But if the argument is not a quoted string, treat it as a
6077 * subsegment number.
6078 *
6079 * FIXME: this is a copy of the section processing from obj-coff.c, with
6080 * additions/changes for the moto-pas assembler support. There are three
6081 * categories:
6082 *
81d4177b 6083 * FIXME: I just noticed this. This doesn't work at all really. It it
252b5132
RH
6084 * setting bits that bfd probably neither understands or uses. The
6085 * correct approach (?) will have to incorporate extra fields attached
6086 * to the section to hold the system specific stuff. (krk)
6087 *
6088 * Section Contents:
6089 * 'a' - unknown - referred to in documentation, but no definition supplied
6090 * 'c' - section has code
6091 * 'd' - section has initialized data
6092 * 'u' - section has uninitialized data
6093 * 'i' - section contains directives (info)
6094 * 'n' - section can be discarded
6095 * 'R' - remove section at link time
6096 *
6097 * Section Protection:
6098 * 'r' - section is readable
33eaf5de 6099 * 'w' - section is writable
252b5132
RH
6100 * 'x' - section is executable
6101 * 's' - section is sharable
6102 *
6103 * Section Alignment:
6104 * '0' - align to byte boundary
33eaf5de 6105 * '1' - align to halfword boundary
252b5132
RH
6106 * '2' - align to word boundary
6107 * '3' - align to doubleword boundary
6108 * '4' - align to quadword boundary
6109 * '5' - align to 32 byte boundary
6110 * '6' - align to 64 byte boundary
6111 *
6112 */
6113
6114void
98027b10 6115ppc_pe_section (int ignore ATTRIBUTE_UNUSED)
252b5132 6116{
99a814a1 6117 /* Strip out the section name. */
252b5132
RH
6118 char *section_name;
6119 char c;
6120 char *name;
6121 unsigned int exp;
6122 flagword flags;
6123 segT sec;
6124 int align;
6125
d02603dc 6126 c = get_symbol_name (&section_name);
252b5132 6127
a44e2901 6128 name = xstrdup (section_name);
252b5132
RH
6129
6130 *input_line_pointer = c;
6131
d02603dc 6132 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
6133
6134 exp = 0;
6135 flags = SEC_NO_FLAGS;
6136
6137 if (strcmp (name, ".idata$2") == 0)
6138 {
6139 align = 0;
6140 }
6141 else if (strcmp (name, ".idata$3") == 0)
6142 {
6143 align = 0;
6144 }
6145 else if (strcmp (name, ".idata$4") == 0)
6146 {
6147 align = 2;
6148 }
6149 else if (strcmp (name, ".idata$5") == 0)
6150 {
6151 align = 2;
6152 }
6153 else if (strcmp (name, ".idata$6") == 0)
6154 {
6155 align = 1;
6156 }
6157 else
99a814a1
AM
6158 /* Default alignment to 16 byte boundary. */
6159 align = 4;
252b5132
RH
6160
6161 if (*input_line_pointer == ',')
6162 {
6163 ++input_line_pointer;
6164 SKIP_WHITESPACE ();
6165 if (*input_line_pointer != '"')
6166 exp = get_absolute_expression ();
6167 else
6168 {
6169 ++input_line_pointer;
6170 while (*input_line_pointer != '"'
6171 && ! is_end_of_line[(unsigned char) *input_line_pointer])
6172 {
6173 switch (*input_line_pointer)
6174 {
6175 /* Section Contents */
6176 case 'a': /* unknown */
d6ed37ed 6177 as_bad (_("unsupported section attribute -- 'a'"));
252b5132
RH
6178 break;
6179 case 'c': /* code section */
81d4177b 6180 flags |= SEC_CODE;
252b5132
RH
6181 break;
6182 case 'd': /* section has initialized data */
6183 flags |= SEC_DATA;
6184 break;
6185 case 'u': /* section has uninitialized data */
6186 /* FIXME: This is IMAGE_SCN_CNT_UNINITIALIZED_DATA
6187 in winnt.h */
6188 flags |= SEC_ROM;
6189 break;
6190 case 'i': /* section contains directives (info) */
6191 /* FIXME: This is IMAGE_SCN_LNK_INFO
6192 in winnt.h */
6193 flags |= SEC_HAS_CONTENTS;
6194 break;
6195 case 'n': /* section can be discarded */
81d4177b 6196 flags &=~ SEC_LOAD;
252b5132
RH
6197 break;
6198 case 'R': /* Remove section at link time */
6199 flags |= SEC_NEVER_LOAD;
6200 break;
8d452c78 6201#if IFLICT_BRAIN_DAMAGE
252b5132
RH
6202 /* Section Protection */
6203 case 'r': /* section is readable */
6204 flags |= IMAGE_SCN_MEM_READ;
6205 break;
33eaf5de 6206 case 'w': /* section is writable */
252b5132
RH
6207 flags |= IMAGE_SCN_MEM_WRITE;
6208 break;
6209 case 'x': /* section is executable */
6210 flags |= IMAGE_SCN_MEM_EXECUTE;
6211 break;
6212 case 's': /* section is sharable */
6213 flags |= IMAGE_SCN_MEM_SHARED;
6214 break;
6215
6216 /* Section Alignment */
6217 case '0': /* align to byte boundary */
6218 flags |= IMAGE_SCN_ALIGN_1BYTES;
6219 align = 0;
6220 break;
6221 case '1': /* align to halfword boundary */
6222 flags |= IMAGE_SCN_ALIGN_2BYTES;
6223 align = 1;
6224 break;
6225 case '2': /* align to word boundary */
6226 flags |= IMAGE_SCN_ALIGN_4BYTES;
6227 align = 2;
6228 break;
6229 case '3': /* align to doubleword boundary */
6230 flags |= IMAGE_SCN_ALIGN_8BYTES;
6231 align = 3;
6232 break;
6233 case '4': /* align to quadword boundary */
6234 flags |= IMAGE_SCN_ALIGN_16BYTES;
6235 align = 4;
6236 break;
6237 case '5': /* align to 32 byte boundary */
6238 flags |= IMAGE_SCN_ALIGN_32BYTES;
6239 align = 5;
6240 break;
6241 case '6': /* align to 64 byte boundary */
6242 flags |= IMAGE_SCN_ALIGN_64BYTES;
6243 align = 6;
6244 break;
8d452c78 6245#endif
252b5132 6246 default:
99a814a1
AM
6247 as_bad (_("unknown section attribute '%c'"),
6248 *input_line_pointer);
252b5132
RH
6249 break;
6250 }
6251 ++input_line_pointer;
6252 }
6253 if (*input_line_pointer == '"')
6254 ++input_line_pointer;
6255 }
6256 }
6257
6258 sec = subseg_new (name, (subsegT) exp);
6259
99a814a1 6260 ppc_set_current_section (sec);
252b5132
RH
6261
6262 if (flags != SEC_NO_FLAGS)
6263 {
6264 if (! bfd_set_section_flags (stdoutput, sec, flags))
6265 as_bad (_("error setting flags for \"%s\": %s"),
6266 bfd_section_name (stdoutput, sec),
6267 bfd_errmsg (bfd_get_error ()));
6268 }
6269
99a814a1 6270 bfd_set_section_alignment (stdoutput, sec, align);
252b5132
RH
6271}
6272
6273static void
98027b10 6274ppc_pe_function (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
6275{
6276 char *name;
6277 char endc;
6278 symbolS *ext_sym;
6279
d02603dc 6280 endc = get_symbol_name (&name);
252b5132
RH
6281
6282 ext_sym = symbol_find_or_make (name);
6283
d02603dc 6284 (void) restore_line_pointer (endc);
252b5132
RH
6285
6286 S_SET_DATA_TYPE (ext_sym, DT_FCN << N_BTSHFT);
6287 SF_SET_FUNCTION (ext_sym);
6288 SF_SET_PROCESS (ext_sym);
6289 coff_add_linesym (ext_sym);
6290
6291 demand_empty_rest_of_line ();
6292}
6293
6294static void
98027b10 6295ppc_pe_tocd (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
6296{
6297 if (tocdata_section == 0)
6298 {
6299 tocdata_section = subseg_new (".tocd", 0);
99a814a1 6300 /* FIXME: section flags won't work. */
252b5132
RH
6301 bfd_set_section_flags (stdoutput, tocdata_section,
6302 (SEC_ALLOC | SEC_LOAD | SEC_RELOC
99a814a1 6303 | SEC_READONLY | SEC_DATA));
252b5132
RH
6304
6305 bfd_set_section_alignment (stdoutput, tocdata_section, 2);
6306 }
6307 else
6308 {
6309 rdata_section = subseg_new (".tocd", 0);
6310 }
6311
99a814a1 6312 ppc_set_current_section (tocdata_section);
252b5132
RH
6313
6314 demand_empty_rest_of_line ();
6315}
6316
6317/* Don't adjust TOC relocs to use the section symbol. */
6318
6319int
98027b10 6320ppc_pe_fix_adjustable (fixS *fix)
252b5132
RH
6321{
6322 return fix->fx_r_type != BFD_RELOC_PPC_TOC16;
6323}
6324
6325#endif
6326\f
6327#ifdef OBJ_XCOFF
6328
6329/* XCOFF specific symbol and file handling. */
6330
6331/* Canonicalize the symbol name. We use the to force the suffix, if
6332 any, to use square brackets, and to be in upper case. */
6333
6334char *
98027b10 6335ppc_canonicalize_symbol_name (char *name)
252b5132
RH
6336{
6337 char *s;
6338
6339 if (ppc_stab_symbol)
6340 return name;
6341
6342 for (s = name; *s != '\0' && *s != '{' && *s != '['; s++)
6343 ;
6344 if (*s != '\0')
6345 {
6346 char brac;
6347
6348 if (*s == '[')
6349 brac = ']';
6350 else
6351 {
6352 *s = '[';
6353 brac = '}';
6354 }
6355
6356 for (s++; *s != '\0' && *s != brac; s++)
3882b010 6357 *s = TOUPPER (*s);
252b5132
RH
6358
6359 if (*s == '\0' || s[1] != '\0')
6360 as_bad (_("bad symbol suffix"));
6361
6362 *s = ']';
6363 }
6364
6365 return name;
6366}
6367
6368/* Set the class of a symbol based on the suffix, if any. This is
6369 called whenever a new symbol is created. */
6370
6371void
98027b10 6372ppc_symbol_new_hook (symbolS *sym)
252b5132 6373{
809ffe0d 6374 struct ppc_tc_sy *tc;
252b5132
RH
6375 const char *s;
6376
809ffe0d
ILT
6377 tc = symbol_get_tc (sym);
6378 tc->next = NULL;
6379 tc->output = 0;
96d56e9f 6380 tc->symbol_class = -1;
809ffe0d
ILT
6381 tc->real_name = NULL;
6382 tc->subseg = 0;
6383 tc->align = 0;
85645aed
TG
6384 tc->u.size = NULL;
6385 tc->u.dw = NULL;
809ffe0d 6386 tc->within = NULL;
252b5132
RH
6387
6388 if (ppc_stab_symbol)
6389 return;
6390
6391 s = strchr (S_GET_NAME (sym), '[');
6392 if (s == (const char *) NULL)
6393 {
6394 /* There is no suffix. */
6395 return;
6396 }
6397
6398 ++s;
6399
6400 switch (s[0])
6401 {
6402 case 'B':
6403 if (strcmp (s, "BS]") == 0)
96d56e9f 6404 tc->symbol_class = XMC_BS;
252b5132
RH
6405 break;
6406 case 'D':
6407 if (strcmp (s, "DB]") == 0)
96d56e9f 6408 tc->symbol_class = XMC_DB;
252b5132 6409 else if (strcmp (s, "DS]") == 0)
96d56e9f 6410 tc->symbol_class = XMC_DS;
252b5132
RH
6411 break;
6412 case 'G':
6413 if (strcmp (s, "GL]") == 0)
96d56e9f 6414 tc->symbol_class = XMC_GL;
252b5132
RH
6415 break;
6416 case 'P':
6417 if (strcmp (s, "PR]") == 0)
96d56e9f 6418 tc->symbol_class = XMC_PR;
252b5132
RH
6419 break;
6420 case 'R':
6421 if (strcmp (s, "RO]") == 0)
96d56e9f 6422 tc->symbol_class = XMC_RO;
252b5132 6423 else if (strcmp (s, "RW]") == 0)
96d56e9f 6424 tc->symbol_class = XMC_RW;
252b5132
RH
6425 break;
6426 case 'S':
6427 if (strcmp (s, "SV]") == 0)
96d56e9f 6428 tc->symbol_class = XMC_SV;
252b5132
RH
6429 break;
6430 case 'T':
6431 if (strcmp (s, "TC]") == 0)
96d56e9f 6432 tc->symbol_class = XMC_TC;
252b5132 6433 else if (strcmp (s, "TI]") == 0)
96d56e9f 6434 tc->symbol_class = XMC_TI;
252b5132 6435 else if (strcmp (s, "TB]") == 0)
96d56e9f 6436 tc->symbol_class = XMC_TB;
252b5132 6437 else if (strcmp (s, "TC0]") == 0 || strcmp (s, "T0]") == 0)
96d56e9f 6438 tc->symbol_class = XMC_TC0;
252b5132
RH
6439 break;
6440 case 'U':
6441 if (strcmp (s, "UA]") == 0)
96d56e9f 6442 tc->symbol_class = XMC_UA;
252b5132 6443 else if (strcmp (s, "UC]") == 0)
96d56e9f 6444 tc->symbol_class = XMC_UC;
252b5132
RH
6445 break;
6446 case 'X':
6447 if (strcmp (s, "XO]") == 0)
96d56e9f 6448 tc->symbol_class = XMC_XO;
252b5132
RH
6449 break;
6450 }
6451
96d56e9f 6452 if (tc->symbol_class == -1)
d6ed37ed 6453 as_bad (_("unrecognized symbol suffix"));
252b5132
RH
6454}
6455
252b5132
RH
6456/* This variable is set by ppc_frob_symbol if any absolute symbols are
6457 seen. It tells ppc_adjust_symtab whether it needs to look through
6458 the symbols. */
6459
b34976b6 6460static bfd_boolean ppc_saw_abs;
252b5132
RH
6461
6462/* Change the name of a symbol just before writing it out. Set the
6463 real name if the .rename pseudo-op was used. Otherwise, remove any
6464 class suffix. Return 1 if the symbol should not be included in the
6465 symbol table. */
6466
6467int
98027b10 6468ppc_frob_symbol (symbolS *sym)
252b5132
RH
6469{
6470 static symbolS *ppc_last_function;
6471 static symbolS *set_end;
6472
6473 /* Discard symbols that should not be included in the output symbol
6474 table. */
809ffe0d
ILT
6475 if (! symbol_used_in_reloc_p (sym)
6476 && ((symbol_get_bfdsym (sym)->flags & BSF_SECTION_SYM) != 0
670ec21d 6477 || (! (S_IS_EXTERNAL (sym) || S_IS_WEAK (sym))
809ffe0d 6478 && ! symbol_get_tc (sym)->output
252b5132
RH
6479 && S_GET_STORAGE_CLASS (sym) != C_FILE)))
6480 return 1;
6481
a161fe53
AM
6482 /* This one will disappear anyway. Don't make a csect sym for it. */
6483 if (sym == abs_section_sym)
6484 return 1;
6485
809ffe0d
ILT
6486 if (symbol_get_tc (sym)->real_name != (char *) NULL)
6487 S_SET_NAME (sym, symbol_get_tc (sym)->real_name);
252b5132
RH
6488 else
6489 {
6490 const char *name;
6491 const char *s;
6492
6493 name = S_GET_NAME (sym);
6494 s = strchr (name, '[');
6495 if (s != (char *) NULL)
6496 {
6497 unsigned int len;
6498 char *snew;
6499
6500 len = s - name;
a44e2901 6501 snew = xstrndup (name, len);
252b5132
RH
6502
6503 S_SET_NAME (sym, snew);
6504 }
6505 }
6506
6507 if (set_end != (symbolS *) NULL)
6508 {
6509 SA_SET_SYM_ENDNDX (set_end, sym);
6510 set_end = NULL;
6511 }
6512
6513 if (SF_GET_FUNCTION (sym))
6514 {
6515 if (ppc_last_function != (symbolS *) NULL)
6516 as_bad (_("two .function pseudo-ops with no intervening .ef"));
6517 ppc_last_function = sym;
85645aed 6518 if (symbol_get_tc (sym)->u.size != (symbolS *) NULL)
252b5132 6519 {
85645aed 6520 resolve_symbol_value (symbol_get_tc (sym)->u.size);
809ffe0d 6521 SA_SET_SYM_FSIZE (sym,
85645aed 6522 (long) S_GET_VALUE (symbol_get_tc (sym)->u.size));
252b5132
RH
6523 }
6524 }
6525 else if (S_GET_STORAGE_CLASS (sym) == C_FCN
6526 && strcmp (S_GET_NAME (sym), ".ef") == 0)
6527 {
6528 if (ppc_last_function == (symbolS *) NULL)
6529 as_bad (_(".ef with no preceding .function"));
6530 else
6531 {
6532 set_end = ppc_last_function;
6533 ppc_last_function = NULL;
6534
6535 /* We don't have a C_EFCN symbol, but we need to force the
6536 COFF backend to believe that it has seen one. */
6537 coff_last_function = NULL;
6538 }
6539 }
6540
670ec21d 6541 if (! (S_IS_EXTERNAL (sym) || S_IS_WEAK (sym))
809ffe0d 6542 && (symbol_get_bfdsym (sym)->flags & BSF_SECTION_SYM) == 0
252b5132
RH
6543 && S_GET_STORAGE_CLASS (sym) != C_FILE
6544 && S_GET_STORAGE_CLASS (sym) != C_FCN
6545 && S_GET_STORAGE_CLASS (sym) != C_BLOCK
6546 && S_GET_STORAGE_CLASS (sym) != C_BSTAT
6547 && S_GET_STORAGE_CLASS (sym) != C_ESTAT
6548 && S_GET_STORAGE_CLASS (sym) != C_BINCL
6549 && S_GET_STORAGE_CLASS (sym) != C_EINCL
6550 && S_GET_SEGMENT (sym) != ppc_coff_debug_section)
6551 S_SET_STORAGE_CLASS (sym, C_HIDEXT);
6552
6553 if (S_GET_STORAGE_CLASS (sym) == C_EXT
8602d4fe 6554 || S_GET_STORAGE_CLASS (sym) == C_AIX_WEAKEXT
252b5132
RH
6555 || S_GET_STORAGE_CLASS (sym) == C_HIDEXT)
6556 {
6557 int i;
6558 union internal_auxent *a;
6559
6560 /* Create a csect aux. */
6561 i = S_GET_NUMBER_AUXILIARY (sym);
6562 S_SET_NUMBER_AUXILIARY (sym, i + 1);
809ffe0d 6563 a = &coffsymbol (symbol_get_bfdsym (sym))->native[i + 1].u.auxent;
96d56e9f 6564 if (symbol_get_tc (sym)->symbol_class == XMC_TC0)
252b5132
RH
6565 {
6566 /* This is the TOC table. */
6567 know (strcmp (S_GET_NAME (sym), "TOC") == 0);
6568 a->x_csect.x_scnlen.l = 0;
6569 a->x_csect.x_smtyp = (2 << 3) | XTY_SD;
6570 }
809ffe0d 6571 else if (symbol_get_tc (sym)->subseg != 0)
252b5132
RH
6572 {
6573 /* This is a csect symbol. x_scnlen is the size of the
6574 csect. */
809ffe0d 6575 if (symbol_get_tc (sym)->next == (symbolS *) NULL)
252b5132
RH
6576 a->x_csect.x_scnlen.l = (bfd_section_size (stdoutput,
6577 S_GET_SEGMENT (sym))
6578 - S_GET_VALUE (sym));
6579 else
6580 {
6386f3a7 6581 resolve_symbol_value (symbol_get_tc (sym)->next);
809ffe0d 6582 a->x_csect.x_scnlen.l = (S_GET_VALUE (symbol_get_tc (sym)->next)
252b5132
RH
6583 - S_GET_VALUE (sym));
6584 }
809ffe0d 6585 a->x_csect.x_smtyp = (symbol_get_tc (sym)->align << 3) | XTY_SD;
252b5132
RH
6586 }
6587 else if (S_GET_SEGMENT (sym) == bss_section)
6588 {
6589 /* This is a common symbol. */
809ffe0d
ILT
6590 a->x_csect.x_scnlen.l = symbol_get_frag (sym)->fr_offset;
6591 a->x_csect.x_smtyp = (symbol_get_tc (sym)->align << 3) | XTY_CM;
252b5132 6592 if (S_IS_EXTERNAL (sym))
96d56e9f 6593 symbol_get_tc (sym)->symbol_class = XMC_RW;
252b5132 6594 else
96d56e9f 6595 symbol_get_tc (sym)->symbol_class = XMC_BS;
252b5132
RH
6596 }
6597 else if (S_GET_SEGMENT (sym) == absolute_section)
6598 {
6599 /* This is an absolute symbol. The csect will be created by
99a814a1 6600 ppc_adjust_symtab. */
b34976b6 6601 ppc_saw_abs = TRUE;
252b5132 6602 a->x_csect.x_smtyp = XTY_LD;
96d56e9f
NC
6603 if (symbol_get_tc (sym)->symbol_class == -1)
6604 symbol_get_tc (sym)->symbol_class = XMC_XO;
252b5132
RH
6605 }
6606 else if (! S_IS_DEFINED (sym))
6607 {
6608 /* This is an external symbol. */
6609 a->x_csect.x_scnlen.l = 0;
6610 a->x_csect.x_smtyp = XTY_ER;
6611 }
96d56e9f 6612 else if (symbol_get_tc (sym)->symbol_class == XMC_TC)
252b5132
RH
6613 {
6614 symbolS *next;
6615
6616 /* This is a TOC definition. x_scnlen is the size of the
6617 TOC entry. */
6618 next = symbol_next (sym);
96d56e9f 6619 while (symbol_get_tc (next)->symbol_class == XMC_TC0)
252b5132
RH
6620 next = symbol_next (next);
6621 if (next == (symbolS *) NULL
96d56e9f 6622 || symbol_get_tc (next)->symbol_class != XMC_TC)
252b5132
RH
6623 {
6624 if (ppc_after_toc_frag == (fragS *) NULL)
6625 a->x_csect.x_scnlen.l = (bfd_section_size (stdoutput,
6626 data_section)
6627 - S_GET_VALUE (sym));
6628 else
6629 a->x_csect.x_scnlen.l = (ppc_after_toc_frag->fr_address
6630 - S_GET_VALUE (sym));
6631 }
6632 else
6633 {
6386f3a7 6634 resolve_symbol_value (next);
252b5132
RH
6635 a->x_csect.x_scnlen.l = (S_GET_VALUE (next)
6636 - S_GET_VALUE (sym));
6637 }
6638 a->x_csect.x_smtyp = (2 << 3) | XTY_SD;
6639 }
6640 else
6641 {
6642 symbolS *csect;
6643
6644 /* This is a normal symbol definition. x_scnlen is the
6645 symbol index of the containing csect. */
6646 if (S_GET_SEGMENT (sym) == text_section)
6647 csect = ppc_text_csects;
6648 else if (S_GET_SEGMENT (sym) == data_section)
6649 csect = ppc_data_csects;
6650 else
6651 abort ();
6652
6653 /* Skip the initial dummy symbol. */
809ffe0d 6654 csect = symbol_get_tc (csect)->next;
252b5132
RH
6655
6656 if (csect == (symbolS *) NULL)
6657 {
6658 as_warn (_("warning: symbol %s has no csect"), S_GET_NAME (sym));
6659 a->x_csect.x_scnlen.l = 0;
6660 }
6661 else
6662 {
809ffe0d 6663 while (symbol_get_tc (csect)->next != (symbolS *) NULL)
252b5132 6664 {
6386f3a7 6665 resolve_symbol_value (symbol_get_tc (csect)->next);
809ffe0d
ILT
6666 if (S_GET_VALUE (symbol_get_tc (csect)->next)
6667 > S_GET_VALUE (sym))
252b5132 6668 break;
809ffe0d 6669 csect = symbol_get_tc (csect)->next;
252b5132
RH
6670 }
6671
809ffe0d
ILT
6672 a->x_csect.x_scnlen.p =
6673 coffsymbol (symbol_get_bfdsym (csect))->native;
6674 coffsymbol (symbol_get_bfdsym (sym))->native[i + 1].fix_scnlen =
6675 1;
252b5132
RH
6676 }
6677 a->x_csect.x_smtyp = XTY_LD;
6678 }
81d4177b 6679
252b5132
RH
6680 a->x_csect.x_parmhash = 0;
6681 a->x_csect.x_snhash = 0;
96d56e9f 6682 if (symbol_get_tc (sym)->symbol_class == -1)
252b5132
RH
6683 a->x_csect.x_smclas = XMC_PR;
6684 else
96d56e9f 6685 a->x_csect.x_smclas = symbol_get_tc (sym)->symbol_class;
252b5132
RH
6686 a->x_csect.x_stab = 0;
6687 a->x_csect.x_snstab = 0;
6688
6689 /* Don't let the COFF backend resort these symbols. */
809ffe0d 6690 symbol_get_bfdsym (sym)->flags |= BSF_NOT_AT_END;
252b5132
RH
6691 }
6692 else if (S_GET_STORAGE_CLASS (sym) == C_BSTAT)
6693 {
6694 /* We want the value to be the symbol index of the referenced
6695 csect symbol. BFD will do that for us if we set the right
6696 flags. */
b782de16
AM
6697 asymbol *bsym = symbol_get_bfdsym (symbol_get_tc (sym)->within);
6698 combined_entry_type *c = coffsymbol (bsym)->native;
6699
6700 S_SET_VALUE (sym, (valueT) (size_t) c);
809ffe0d 6701 coffsymbol (symbol_get_bfdsym (sym))->native->fix_value = 1;
252b5132
RH
6702 }
6703 else if (S_GET_STORAGE_CLASS (sym) == C_STSYM)
6704 {
6705 symbolS *block;
c734e7e3 6706 valueT base;
252b5132 6707
809ffe0d 6708 block = symbol_get_tc (sym)->within;
c734e7e3
TG
6709 if (block)
6710 {
6711 /* The value is the offset from the enclosing csect. */
6712 symbolS *csect;
6713
6714 csect = symbol_get_tc (block)->within;
6715 resolve_symbol_value (csect);
6716 base = S_GET_VALUE (csect);
6717 }
6718 else
6719 base = 0;
6720
6721 S_SET_VALUE (sym, S_GET_VALUE (sym) - base);
252b5132
RH
6722 }
6723 else if (S_GET_STORAGE_CLASS (sym) == C_BINCL
6724 || S_GET_STORAGE_CLASS (sym) == C_EINCL)
6725 {
6726 /* We want the value to be a file offset into the line numbers.
99a814a1
AM
6727 BFD will do that for us if we set the right flags. We have
6728 already set the value correctly. */
809ffe0d 6729 coffsymbol (symbol_get_bfdsym (sym))->native->fix_line = 1;
252b5132
RH
6730 }
6731
6732 return 0;
6733}
6734
6735/* Adjust the symbol table. This creates csect symbols for all
6736 absolute symbols. */
6737
6738void
98027b10 6739ppc_adjust_symtab (void)
252b5132
RH
6740{
6741 symbolS *sym;
6742
6743 if (! ppc_saw_abs)
6744 return;
6745
6746 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
6747 {
6748 symbolS *csect;
6749 int i;
6750 union internal_auxent *a;
6751
6752 if (S_GET_SEGMENT (sym) != absolute_section)
6753 continue;
6754
6755 csect = symbol_create (".abs[XO]", absolute_section,
6756 S_GET_VALUE (sym), &zero_address_frag);
809ffe0d 6757 symbol_get_bfdsym (csect)->value = S_GET_VALUE (sym);
252b5132
RH
6758 S_SET_STORAGE_CLASS (csect, C_HIDEXT);
6759 i = S_GET_NUMBER_AUXILIARY (csect);
6760 S_SET_NUMBER_AUXILIARY (csect, i + 1);
809ffe0d 6761 a = &coffsymbol (symbol_get_bfdsym (csect))->native[i + 1].u.auxent;
252b5132
RH
6762 a->x_csect.x_scnlen.l = 0;
6763 a->x_csect.x_smtyp = XTY_SD;
6764 a->x_csect.x_parmhash = 0;
6765 a->x_csect.x_snhash = 0;
6766 a->x_csect.x_smclas = XMC_XO;
6767 a->x_csect.x_stab = 0;
6768 a->x_csect.x_snstab = 0;
6769
6770 symbol_insert (csect, sym, &symbol_rootP, &symbol_lastP);
6771
6772 i = S_GET_NUMBER_AUXILIARY (sym);
809ffe0d
ILT
6773 a = &coffsymbol (symbol_get_bfdsym (sym))->native[i].u.auxent;
6774 a->x_csect.x_scnlen.p = coffsymbol (symbol_get_bfdsym (csect))->native;
6775 coffsymbol (symbol_get_bfdsym (sym))->native[i].fix_scnlen = 1;
252b5132
RH
6776 }
6777
b34976b6 6778 ppc_saw_abs = FALSE;
252b5132
RH
6779}
6780
6781/* Set the VMA for a section. This is called on all the sections in
6782 turn. */
6783
6784void
98027b10 6785ppc_frob_section (asection *sec)
252b5132 6786{
931e13a6 6787 static bfd_vma vma = 0;
252b5132 6788
85645aed
TG
6789 /* Dwarf sections start at 0. */
6790 if (bfd_get_section_flags (NULL, sec) & SEC_DEBUGGING)
6791 return;
6792
931e13a6 6793 vma = md_section_align (sec, vma);
252b5132
RH
6794 bfd_set_section_vma (stdoutput, sec, vma);
6795 vma += bfd_section_size (stdoutput, sec);
6796}
6797
6798#endif /* OBJ_XCOFF */
6799\f
6d4af3c2 6800const char *
98027b10 6801md_atof (int type, char *litp, int *sizep)
252b5132 6802{
499ac353 6803 return ieee_md_atof (type, litp, sizep, target_big_endian);
252b5132
RH
6804}
6805
6806/* Write a value out to the object file, using the appropriate
6807 endianness. */
6808
6809void
98027b10 6810md_number_to_chars (char *buf, valueT val, int n)
252b5132
RH
6811{
6812 if (target_big_endian)
6813 number_to_chars_bigendian (buf, val, n);
6814 else
6815 number_to_chars_littleendian (buf, val, n);
6816}
6817
6818/* Align a section (I don't know why this is machine dependent). */
6819
6820valueT
3aeeedbb 6821md_section_align (asection *seg ATTRIBUTE_UNUSED, valueT addr)
252b5132 6822{
3aeeedbb
AM
6823#ifdef OBJ_ELF
6824 return addr;
6825#else
252b5132
RH
6826 int align = bfd_get_section_alignment (stdoutput, seg);
6827
8d3842cd 6828 return ((addr + (1 << align) - 1) & -(1 << align));
3aeeedbb 6829#endif
252b5132
RH
6830}
6831
6832/* We don't have any form of relaxing. */
6833
6834int
98027b10
AM
6835md_estimate_size_before_relax (fragS *fragp ATTRIBUTE_UNUSED,
6836 asection *seg ATTRIBUTE_UNUSED)
252b5132
RH
6837{
6838 abort ();
6839 return 0;
6840}
6841
6842/* Convert a machine dependent frag. We never generate these. */
6843
6844void
98027b10
AM
6845md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED,
6846 asection *sec ATTRIBUTE_UNUSED,
6847 fragS *fragp ATTRIBUTE_UNUSED)
252b5132
RH
6848{
6849 abort ();
6850}
6851
6852/* We have no need to default values of symbols. */
6853
252b5132 6854symbolS *
98027b10 6855md_undefined_symbol (char *name ATTRIBUTE_UNUSED)
252b5132
RH
6856{
6857 return 0;
6858}
6859\f
6860/* Functions concerning relocs. */
6861
6862/* The location from which a PC relative jump should be calculated,
6863 given a PC relative reloc. */
6864
6865long
98027b10 6866md_pcrel_from_section (fixS *fixp, segT sec ATTRIBUTE_UNUSED)
252b5132
RH
6867{
6868 return fixp->fx_frag->fr_address + fixp->fx_where;
6869}
6870
6871#ifdef OBJ_XCOFF
6872
6873/* This is called to see whether a fixup should be adjusted to use a
6874 section symbol. We take the opportunity to change a fixup against
6875 a symbol in the TOC subsegment into a reloc against the
6876 corresponding .tc symbol. */
6877
6878int
98027b10 6879ppc_fix_adjustable (fixS *fix)
252b5132 6880{
b782de16
AM
6881 valueT val = resolve_symbol_value (fix->fx_addsy);
6882 segT symseg = S_GET_SEGMENT (fix->fx_addsy);
6883 TC_SYMFIELD_TYPE *tc;
6884
6885 if (symseg == absolute_section)
6886 return 0;
252b5132 6887
85645aed
TG
6888 /* Always adjust symbols in debugging sections. */
6889 if (bfd_get_section_flags (stdoutput, symseg) & SEC_DEBUGGING)
6890 return 1;
6891
252b5132 6892 if (ppc_toc_csect != (symbolS *) NULL
252b5132 6893 && fix->fx_addsy != ppc_toc_csect
b782de16 6894 && symseg == data_section
252b5132
RH
6895 && val >= ppc_toc_frag->fr_address
6896 && (ppc_after_toc_frag == (fragS *) NULL
6897 || val < ppc_after_toc_frag->fr_address))
6898 {
6899 symbolS *sy;
6900
6901 for (sy = symbol_next (ppc_toc_csect);
6902 sy != (symbolS *) NULL;
6903 sy = symbol_next (sy))
6904 {
b782de16
AM
6905 TC_SYMFIELD_TYPE *sy_tc = symbol_get_tc (sy);
6906
96d56e9f 6907 if (sy_tc->symbol_class == XMC_TC0)
252b5132 6908 continue;
96d56e9f 6909 if (sy_tc->symbol_class != XMC_TC)
252b5132 6910 break;
b782de16 6911 if (val == resolve_symbol_value (sy))
252b5132
RH
6912 {
6913 fix->fx_addsy = sy;
6914 fix->fx_addnumber = val - ppc_toc_frag->fr_address;
6915 return 0;
6916 }
6917 }
6918
6919 as_bad_where (fix->fx_file, fix->fx_line,
6920 _("symbol in .toc does not match any .tc"));
6921 }
6922
6923 /* Possibly adjust the reloc to be against the csect. */
b782de16
AM
6924 tc = symbol_get_tc (fix->fx_addsy);
6925 if (tc->subseg == 0
96d56e9f
NC
6926 && tc->symbol_class != XMC_TC0
6927 && tc->symbol_class != XMC_TC
b782de16 6928 && symseg != bss_section
252b5132 6929 /* Don't adjust if this is a reloc in the toc section. */
b782de16 6930 && (symseg != data_section
252b5132
RH
6931 || ppc_toc_csect == NULL
6932 || val < ppc_toc_frag->fr_address
6933 || (ppc_after_toc_frag != NULL
6934 && val >= ppc_after_toc_frag->fr_address)))
6935 {
2fb4b302 6936 symbolS *csect = tc->within;
252b5132 6937
2fb4b302
TG
6938 /* If the symbol was not declared by a label (eg: a section symbol),
6939 use the section instead of the csect. This doesn't happen in
6940 normal AIX assembly code. */
6941 if (csect == NULL)
6942 csect = seg_info (symseg)->sym;
252b5132 6943
2fb4b302
TG
6944 fix->fx_offset += val - symbol_get_frag (csect)->fr_address;
6945 fix->fx_addsy = csect;
252b5132 6946
b782de16 6947 return 0;
252b5132
RH
6948 }
6949
6950 /* Adjust a reloc against a .lcomm symbol to be against the base
6951 .lcomm. */
b782de16 6952 if (symseg == bss_section
252b5132
RH
6953 && ! S_IS_EXTERNAL (fix->fx_addsy))
6954 {
b782de16
AM
6955 symbolS *sy = symbol_get_frag (fix->fx_addsy)->fr_symbol;
6956
6957 fix->fx_offset += val - resolve_symbol_value (sy);
6958 fix->fx_addsy = sy;
252b5132
RH
6959 }
6960
6961 return 0;
6962}
6963
6964/* A reloc from one csect to another must be kept. The assembler
6965 will, of course, keep relocs between sections, and it will keep
6966 absolute relocs, but we need to force it to keep PC relative relocs
6967 between two csects in the same section. */
6968
6969int
98027b10 6970ppc_force_relocation (fixS *fix)
252b5132
RH
6971{
6972 /* At this point fix->fx_addsy should already have been converted to
6973 a csect symbol. If the csect does not include the fragment, then
6974 we need to force the relocation. */
6975 if (fix->fx_pcrel
6976 && fix->fx_addsy != NULL
809ffe0d
ILT
6977 && symbol_get_tc (fix->fx_addsy)->subseg != 0
6978 && ((symbol_get_frag (fix->fx_addsy)->fr_address
6979 > fix->fx_frag->fr_address)
6980 || (symbol_get_tc (fix->fx_addsy)->next != NULL
6981 && (symbol_get_frag (symbol_get_tc (fix->fx_addsy)->next)->fr_address
252b5132
RH
6982 <= fix->fx_frag->fr_address))))
6983 return 1;
6984
ae6063d4 6985 return generic_force_reloc (fix);
252b5132 6986}
252b5132
RH
6987#endif /* OBJ_XCOFF */
6988
0baf16f2 6989#ifdef OBJ_ELF
a161fe53
AM
6990/* If this function returns non-zero, it guarantees that a relocation
6991 will be emitted for a fixup. */
6992
6993int
98027b10 6994ppc_force_relocation (fixS *fix)
a161fe53
AM
6995{
6996 /* Branch prediction relocations must force a relocation, as must
6997 the vtable description relocs. */
6998 switch (fix->fx_r_type)
6999 {
7000 case BFD_RELOC_PPC_B16_BRTAKEN:
7001 case BFD_RELOC_PPC_B16_BRNTAKEN:
7002 case BFD_RELOC_PPC_BA16_BRTAKEN:
7003 case BFD_RELOC_PPC_BA16_BRNTAKEN:
c744ecf2 7004 case BFD_RELOC_24_PLT_PCREL:
a161fe53 7005 case BFD_RELOC_PPC64_TOC:
a161fe53 7006 return 1;
6911b7dc
AM
7007 case BFD_RELOC_PPC_B26:
7008 case BFD_RELOC_PPC_BA26:
7009 case BFD_RELOC_PPC_B16:
7010 case BFD_RELOC_PPC_BA16:
05d0e962 7011 case BFD_RELOC_PPC64_REL24_NOTOC:
6911b7dc
AM
7012 /* All branch fixups targeting a localentry symbol must
7013 force a relocation. */
7014 if (fix->fx_addsy)
7015 {
7016 asymbol *bfdsym = symbol_get_bfdsym (fix->fx_addsy);
7017 elf_symbol_type *elfsym
7018 = elf_symbol_from (bfd_asymbol_bfd (bfdsym), bfdsym);
7019 gas_assert (elfsym);
7020 if ((STO_PPC64_LOCAL_MASK & elfsym->internal_elf_sym.st_other) != 0)
7021 return 1;
7022 }
7023 break;
a161fe53
AM
7024 default:
7025 break;
7026 }
7027
cdba85ec 7028 if (fix->fx_r_type >= BFD_RELOC_PPC_TLS
c213164a 7029 && fix->fx_r_type <= BFD_RELOC_PPC64_TLS_PCREL)
cdba85ec
AM
7030 return 1;
7031
ae6063d4 7032 return generic_force_reloc (fix);
a161fe53
AM
7033}
7034
0baf16f2 7035int
98027b10 7036ppc_fix_adjustable (fixS *fix)
252b5132 7037{
6911b7dc
AM
7038 switch (fix->fx_r_type)
7039 {
7040 /* All branch fixups targeting a localentry symbol must
7041 continue using the symbol. */
7042 case BFD_RELOC_PPC_B26:
7043 case BFD_RELOC_PPC_BA26:
7044 case BFD_RELOC_PPC_B16:
7045 case BFD_RELOC_PPC_BA16:
7046 case BFD_RELOC_PPC_B16_BRTAKEN:
7047 case BFD_RELOC_PPC_B16_BRNTAKEN:
7048 case BFD_RELOC_PPC_BA16_BRTAKEN:
7049 case BFD_RELOC_PPC_BA16_BRNTAKEN:
05d0e962 7050 case BFD_RELOC_PPC64_REL24_NOTOC:
6911b7dc
AM
7051 if (fix->fx_addsy)
7052 {
7053 asymbol *bfdsym = symbol_get_bfdsym (fix->fx_addsy);
7054 elf_symbol_type *elfsym
7055 = elf_symbol_from (bfd_asymbol_bfd (bfdsym), bfdsym);
7056 gas_assert (elfsym);
7057 if ((STO_PPC64_LOCAL_MASK & elfsym->internal_elf_sym.st_other) != 0)
7058 return 0;
7059 }
7060 break;
7061 default:
7062 break;
7063 }
7064
0baf16f2
AM
7065 return (fix->fx_r_type != BFD_RELOC_16_GOTOFF
7066 && fix->fx_r_type != BFD_RELOC_LO16_GOTOFF
7067 && fix->fx_r_type != BFD_RELOC_HI16_GOTOFF
7068 && fix->fx_r_type != BFD_RELOC_HI16_S_GOTOFF
cc9edbf3
AM
7069 && fix->fx_r_type != BFD_RELOC_PPC64_GOT16_DS
7070 && fix->fx_r_type != BFD_RELOC_PPC64_GOT16_LO_DS
334d91b9
AM
7071 && fix->fx_r_type != BFD_RELOC_16_GOT_PCREL
7072 && fix->fx_r_type != BFD_RELOC_32_GOTOFF
5663e321 7073 && fix->fx_r_type != BFD_RELOC_PPC64_GOT_PCREL34
334d91b9
AM
7074 && fix->fx_r_type != BFD_RELOC_24_PLT_PCREL
7075 && fix->fx_r_type != BFD_RELOC_32_PLTOFF
7076 && fix->fx_r_type != BFD_RELOC_32_PLT_PCREL
7077 && fix->fx_r_type != BFD_RELOC_LO16_PLTOFF
7078 && fix->fx_r_type != BFD_RELOC_HI16_PLTOFF
7079 && fix->fx_r_type != BFD_RELOC_HI16_S_PLTOFF
7080 && fix->fx_r_type != BFD_RELOC_64_PLTOFF
7081 && fix->fx_r_type != BFD_RELOC_64_PLT_PCREL
7082 && fix->fx_r_type != BFD_RELOC_PPC64_PLT16_LO_DS
5663e321 7083 && fix->fx_r_type != BFD_RELOC_PPC64_PLT_PCREL34
334d91b9
AM
7084 && fix->fx_r_type != BFD_RELOC_PPC64_PLTGOT16
7085 && fix->fx_r_type != BFD_RELOC_PPC64_PLTGOT16_LO
7086 && fix->fx_r_type != BFD_RELOC_PPC64_PLTGOT16_HI
7087 && fix->fx_r_type != BFD_RELOC_PPC64_PLTGOT16_HA
7088 && fix->fx_r_type != BFD_RELOC_PPC64_PLTGOT16_DS
7089 && fix->fx_r_type != BFD_RELOC_PPC64_PLTGOT16_LO_DS
0baf16f2 7090 && fix->fx_r_type != BFD_RELOC_GPREL16
334d91b9
AM
7091 && fix->fx_r_type != BFD_RELOC_PPC_VLE_SDAREL_LO16A
7092 && fix->fx_r_type != BFD_RELOC_PPC_VLE_SDAREL_HI16A
7093 && fix->fx_r_type != BFD_RELOC_PPC_VLE_SDAREL_HA16A
0baf16f2
AM
7094 && fix->fx_r_type != BFD_RELOC_VTABLE_INHERIT
7095 && fix->fx_r_type != BFD_RELOC_VTABLE_ENTRY
cdba85ec 7096 && !(fix->fx_r_type >= BFD_RELOC_PPC_TLS
c213164a 7097 && fix->fx_r_type <= BFD_RELOC_PPC64_TLS_PCREL));
252b5132 7098}
0baf16f2 7099#endif
252b5132 7100
b9c361e0
JL
7101void
7102ppc_frag_check (struct frag *fragP)
7103{
a9479dc0
AM
7104 if ((fragP->fr_address & fragP->insn_addr) != 0)
7105 as_bad_where (fragP->fr_file, fragP->fr_line,
7106 _("instruction address is not a multiple of %d"),
7107 fragP->insn_addr + 1);
b9c361e0
JL
7108}
7109
22f72c48
AM
7110/* rs_align_code frag handling. */
7111
7112enum ppc_nop_encoding_for_rs_align_code
7113{
7114 PPC_NOP_VANILLA,
7115 PPC_NOP_VLE,
7116 PPC_NOP_GROUP_P6,
7117 PPC_NOP_GROUP_P7
7118};
7119
7120unsigned int
7121ppc_nop_select (void)
7122{
7123 if ((ppc_cpu & PPC_OPCODE_VLE) != 0)
7124 return PPC_NOP_VLE;
7125 if ((ppc_cpu & (PPC_OPCODE_POWER9 | PPC_OPCODE_E500MC)) == 0)
7126 {
7127 if ((ppc_cpu & PPC_OPCODE_POWER7) != 0)
7128 return PPC_NOP_GROUP_P7;
7129 if ((ppc_cpu & PPC_OPCODE_POWER6) != 0)
7130 return PPC_NOP_GROUP_P6;
7131 }
7132 return PPC_NOP_VANILLA;
7133}
3aeeedbb
AM
7134
7135void
7136ppc_handle_align (struct frag *fragP)
7137{
7138 valueT count = (fragP->fr_next->fr_address
7139 - (fragP->fr_address + fragP->fr_fix));
22f72c48
AM
7140 char *dest = fragP->fr_literal + fragP->fr_fix;
7141 enum ppc_nop_encoding_for_rs_align_code nop_select = *dest & 0xff;
7142
7143 /* Pad with zeros if not inserting a whole number of instructions.
7144 We could pad with zeros up to an instruction boundary then follow
7145 with nops but odd counts indicate data in an executable section
7146 so padding with zeros is most appropriate. */
7147 if (count == 0
de626965 7148 || (nop_select == PPC_NOP_VLE ? (count & 1) != 0 : (count & 3) != 0))
22f72c48
AM
7149 {
7150 *dest = 0;
7151 return;
7152 }
3aeeedbb 7153
22f72c48 7154 if (nop_select == PPC_NOP_VLE)
b9c361e0 7155 {
b9c361e0
JL
7156
7157 fragP->fr_var = 2;
7158 md_number_to_chars (dest, 0x4400, 2);
7159 }
22f72c48 7160 else
3aeeedbb 7161 {
3aeeedbb 7162 fragP->fr_var = 4;
cef4f754
AM
7163
7164 if (count > 4 * nop_limit && count < 0x2000000)
7165 {
7166 struct frag *rest;
7167
7168 /* Make a branch, then follow with nops. Insert another
7169 frag to handle the nops. */
7170 md_number_to_chars (dest, 0x48000000 + count, 4);
7171 count -= 4;
7172 if (count == 0)
7173 return;
7174
7175 rest = xmalloc (SIZEOF_STRUCT_FRAG + 4);
7176 memcpy (rest, fragP, SIZEOF_STRUCT_FRAG);
7177 fragP->fr_next = rest;
7178 fragP = rest;
7179 rest->fr_address += rest->fr_fix + 4;
7180 rest->fr_fix = 0;
7181 /* If we leave the next frag as rs_align_code we'll come here
7182 again, resulting in a bunch of branches rather than a
7183 branch followed by nops. */
7184 rest->fr_type = rs_align;
7185 dest = rest->fr_literal;
7186 }
7187
3aeeedbb
AM
7188 md_number_to_chars (dest, 0x60000000, 4);
7189
22f72c48 7190 if (nop_select >= PPC_NOP_GROUP_P6)
3aeeedbb 7191 {
3fea0c3b
AM
7192 /* For power6, power7, and power8, we want the last nop to
7193 be a group terminating one. Do this by inserting an
7194 rs_fill frag immediately after this one, with its address
7195 set to the last nop location. This will automatically
7196 reduce the number of nops in the current frag by one. */
3aeeedbb
AM
7197 if (count > 4)
7198 {
7199 struct frag *group_nop = xmalloc (SIZEOF_STRUCT_FRAG + 4);
7200
7201 memcpy (group_nop, fragP, SIZEOF_STRUCT_FRAG);
7202 group_nop->fr_address = group_nop->fr_next->fr_address - 4;
7203 group_nop->fr_fix = 0;
7204 group_nop->fr_offset = 1;
7205 group_nop->fr_type = rs_fill;
7206 fragP->fr_next = group_nop;
7207 dest = group_nop->fr_literal;
7208 }
7209
22f72c48 7210 if (nop_select == PPC_NOP_GROUP_P6)
42240548
PB
7211 /* power6 group terminating nop: "ori 1,1,0". */
7212 md_number_to_chars (dest, 0x60210000, 4);
22f72c48
AM
7213 else
7214 /* power7/power8 group terminating nop: "ori 2,2,0". */
7215 md_number_to_chars (dest, 0x60420000, 4);
3aeeedbb
AM
7216 }
7217 }
7218}
7219
252b5132 7220/* Apply a fixup to the object code. This is called for all the
3b8b57a9 7221 fixups we generated by the calls to fix_new_exp, above. */
252b5132 7222
94f592af 7223void
62ebcb5c 7224md_apply_fix (fixS *fixP, valueT *valP, segT seg)
252b5132 7225{
94f592af 7226 valueT value = * valP;
5656a981
AM
7227 offsetT fieldval;
7228 const struct powerpc_operand *operand;
252b5132
RH
7229
7230#ifdef OBJ_ELF
94f592af 7231 if (fixP->fx_addsy != NULL)
252b5132 7232 {
a161fe53 7233 /* Hack around bfd_install_relocation brain damage. */
94f592af
NC
7234 if (fixP->fx_pcrel)
7235 value += fixP->fx_frag->fr_address + fixP->fx_where;
a680de9a
PB
7236
7237 if (fixP->fx_addsy == abs_section_sym)
7238 fixP->fx_done = 1;
252b5132
RH
7239 }
7240 else
94f592af 7241 fixP->fx_done = 1;
252b5132 7242#else
a161fe53 7243 /* FIXME FIXME FIXME: The value we are passed in *valP includes
7be1c489
AM
7244 the symbol values. If we are doing this relocation the code in
7245 write.c is going to call bfd_install_relocation, which is also
7246 going to use the symbol value. That means that if the reloc is
7247 fully resolved we want to use *valP since bfd_install_relocation is
7248 not being used.
9f0eb232
RS
7249 However, if the reloc is not fully resolved we do not want to
7250 use *valP, and must use fx_offset instead. If the relocation
7251 is PC-relative, we then need to re-apply md_pcrel_from_section
7252 to this new relocation value. */
94f592af
NC
7253 if (fixP->fx_addsy == (symbolS *) NULL)
7254 fixP->fx_done = 1;
7255
252b5132 7256 else
9f0eb232
RS
7257 {
7258 value = fixP->fx_offset;
7259 if (fixP->fx_pcrel)
7260 value -= md_pcrel_from_section (fixP, seg);
7261 }
a161fe53
AM
7262#endif
7263
7ba71655
AM
7264 /* We are only able to convert some relocs to pc-relative. */
7265 if (fixP->fx_pcrel)
7266 {
7267 switch (fixP->fx_r_type)
7268 {
4a969973
AM
7269 case BFD_RELOC_64:
7270 fixP->fx_r_type = BFD_RELOC_64_PCREL;
7271 break;
7272
7273 case BFD_RELOC_32:
7274 fixP->fx_r_type = BFD_RELOC_32_PCREL;
7275 break;
7276
7277 case BFD_RELOC_16:
7278 fixP->fx_r_type = BFD_RELOC_16_PCREL;
7279 break;
7280
7ba71655
AM
7281 case BFD_RELOC_LO16:
7282 fixP->fx_r_type = BFD_RELOC_LO16_PCREL;
7283 break;
7284
7285 case BFD_RELOC_HI16:
7286 fixP->fx_r_type = BFD_RELOC_HI16_PCREL;
7287 break;
7288
7289 case BFD_RELOC_HI16_S:
7290 fixP->fx_r_type = BFD_RELOC_HI16_S_PCREL;
7291 break;
7292
4a969973
AM
7293 case BFD_RELOC_PPC64_ADDR16_HIGH:
7294 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGH;
7ba71655
AM
7295 break;
7296
4a969973
AM
7297 case BFD_RELOC_PPC64_ADDR16_HIGHA:
7298 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHA;
7ba71655
AM
7299 break;
7300
4a969973
AM
7301 case BFD_RELOC_PPC64_HIGHER:
7302 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHER;
7303 break;
7304
7305 case BFD_RELOC_PPC64_HIGHER_S:
7306 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHERA;
7307 break;
7308
7309 case BFD_RELOC_PPC64_HIGHEST:
7310 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHEST;
7311 break;
7312
7313 case BFD_RELOC_PPC64_HIGHEST_S:
7314 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHESTA;
7ba71655
AM
7315 break;
7316
5663e321
AM
7317 case BFD_RELOC_PPC64_ADDR16_HIGHER34:
7318 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHER34;
7319 break;
7320
7321 case BFD_RELOC_PPC64_ADDR16_HIGHERA34:
7322 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHERA34;
7323 break;
7324
7325 case BFD_RELOC_PPC64_ADDR16_HIGHEST34:
7326 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHEST34;
7327 break;
7328
7329 case BFD_RELOC_PPC64_ADDR16_HIGHESTA34:
7330 fixP->fx_r_type = BFD_RELOC_PPC64_REL16_HIGHESTA34;
7331 break;
7332
7ba71655
AM
7333 case BFD_RELOC_PPC_16DX_HA:
7334 fixP->fx_r_type = BFD_RELOC_PPC_REL16DX_HA;
7335 break;
7336
5663e321
AM
7337 case BFD_RELOC_PPC64_D34:
7338 fixP->fx_r_type = BFD_RELOC_PPC64_PCREL34;
7339 break;
7340
7341 case BFD_RELOC_PPC64_D28:
7342 fixP->fx_r_type = BFD_RELOC_PPC64_PCREL28;
7343 break;
7344
7ba71655
AM
7345 default:
7346 break;
7347 }
7348 }
7349 else if (!fixP->fx_done
7350 && fixP->fx_r_type == BFD_RELOC_PPC_16DX_HA)
252b5132 7351 {
7ba71655
AM
7352 /* addpcis is relative to next insn address. */
7353 value -= 4;
7354 fixP->fx_r_type = BFD_RELOC_PPC_REL16DX_HA;
7355 fixP->fx_pcrel = 1;
252b5132 7356 }
252b5132 7357
5656a981 7358 operand = NULL;
3b8b57a9 7359 if (fixP->fx_pcrel_adjust != 0)
252b5132 7360 {
5656a981 7361 /* This is a fixup on an instruction. */
3b8b57a9 7362 int opindex = fixP->fx_pcrel_adjust & 0xff;
252b5132 7363
5656a981 7364 operand = &powerpc_operands[opindex];
252b5132 7365#ifdef OBJ_XCOFF
0baf16f2
AM
7366 /* An instruction like `lwz 9,sym(30)' when `sym' is not a TOC symbol
7367 does not generate a reloc. It uses the offset of `sym' within its
7368 csect. Other usages, such as `.long sym', generate relocs. This
7369 is the documented behaviour of non-TOC symbols. */
252b5132 7370 if ((operand->flags & PPC_OPERAND_PARENS) != 0
b84bf58a 7371 && (operand->bitm & 0xfff0) == 0xfff0
252b5132 7372 && operand->shift == 0
2b3c4602 7373 && (operand->insert == NULL || ppc_obj64)
94f592af
NC
7374 && fixP->fx_addsy != NULL
7375 && symbol_get_tc (fixP->fx_addsy)->subseg != 0
96d56e9f
NC
7376 && symbol_get_tc (fixP->fx_addsy)->symbol_class != XMC_TC
7377 && symbol_get_tc (fixP->fx_addsy)->symbol_class != XMC_TC0
94f592af 7378 && S_GET_SEGMENT (fixP->fx_addsy) != bss_section)
252b5132 7379 {
94f592af
NC
7380 value = fixP->fx_offset;
7381 fixP->fx_done = 1;
252b5132 7382 }
ac21e7da
TG
7383
7384 /* During parsing of instructions, a TOC16 reloc is generated for
7385 instructions such as 'lwz RT,SYM(RB)' if SYM is a symbol defined
7386 in the toc. But at parse time, SYM may be not yet defined, so
7387 check again here. */
7388 if (fixP->fx_r_type == BFD_RELOC_16
7389 && fixP->fx_addsy != NULL
7390 && ppc_is_toc_sym (fixP->fx_addsy))
7391 fixP->fx_r_type = BFD_RELOC_PPC_TOC16;
252b5132 7392#endif
5656a981
AM
7393 }
7394
7395 /* Calculate value to be stored in field. */
7396 fieldval = value;
7397 switch (fixP->fx_r_type)
7398 {
1ec2d25e 7399#ifdef OBJ_ELF
5656a981
AM
7400 case BFD_RELOC_PPC64_ADDR16_LO_DS:
7401 case BFD_RELOC_PPC_VLE_LO16A:
7402 case BFD_RELOC_PPC_VLE_LO16D:
1ec2d25e 7403#endif
5656a981
AM
7404 case BFD_RELOC_LO16:
7405 case BFD_RELOC_LO16_PCREL:
7406 fieldval = value & 0xffff;
7407 sign_extend_16:
7408 if (operand != NULL && (operand->flags & PPC_OPERAND_SIGNED) != 0)
f9c6b907 7409 fieldval = SEX16 (fieldval);
5656a981
AM
7410 fixP->fx_no_overflow = 1;
7411 break;
3c9d25f4 7412
f9c6b907
AM
7413 case BFD_RELOC_HI16:
7414 case BFD_RELOC_HI16_PCREL:
5656a981 7415#ifdef OBJ_ELF
f9c6b907
AM
7416 if (REPORT_OVERFLOW_HI && ppc_obj64)
7417 {
7418 fieldval = value >> 16;
7419 if (operand != NULL && (operand->flags & PPC_OPERAND_SIGNED) != 0)
7420 {
7421 valueT sign = (((valueT) -1 >> 16) + 1) >> 1;
7422 fieldval = ((valueT) fieldval ^ sign) - sign;
7423 }
7424 break;
7425 }
2b0f3761 7426 /* Fallthru */
f9c6b907 7427
5656a981
AM
7428 case BFD_RELOC_PPC_VLE_HI16A:
7429 case BFD_RELOC_PPC_VLE_HI16D:
f9c6b907 7430 case BFD_RELOC_PPC64_ADDR16_HIGH:
5656a981 7431#endif
5656a981
AM
7432 fieldval = PPC_HI (value);
7433 goto sign_extend_16;
0baf16f2 7434
f9c6b907
AM
7435 case BFD_RELOC_HI16_S:
7436 case BFD_RELOC_HI16_S_PCREL:
7ba71655 7437 case BFD_RELOC_PPC_16DX_HA:
a680de9a 7438 case BFD_RELOC_PPC_REL16DX_HA:
5656a981 7439#ifdef OBJ_ELF
f9c6b907
AM
7440 if (REPORT_OVERFLOW_HI && ppc_obj64)
7441 {
7442 fieldval = (value + 0x8000) >> 16;
7443 if (operand != NULL && (operand->flags & PPC_OPERAND_SIGNED) != 0)
7444 {
7445 valueT sign = (((valueT) -1 >> 16) + 1) >> 1;
7446 fieldval = ((valueT) fieldval ^ sign) - sign;
7447 }
7448 break;
7449 }
2b0f3761 7450 /* Fallthru */
f9c6b907 7451
5656a981
AM
7452 case BFD_RELOC_PPC_VLE_HA16A:
7453 case BFD_RELOC_PPC_VLE_HA16D:
f9c6b907 7454 case BFD_RELOC_PPC64_ADDR16_HIGHA:
5656a981 7455#endif
5656a981
AM
7456 fieldval = PPC_HA (value);
7457 goto sign_extend_16;
0baf16f2 7458
3b8b57a9 7459#ifdef OBJ_ELF
5656a981
AM
7460 case BFD_RELOC_PPC64_HIGHER:
7461 fieldval = PPC_HIGHER (value);
7462 goto sign_extend_16;
252b5132 7463
5656a981
AM
7464 case BFD_RELOC_PPC64_HIGHER_S:
7465 fieldval = PPC_HIGHERA (value);
7466 goto sign_extend_16;
0baf16f2 7467
5656a981
AM
7468 case BFD_RELOC_PPC64_HIGHEST:
7469 fieldval = PPC_HIGHEST (value);
7470 goto sign_extend_16;
0baf16f2 7471
5656a981
AM
7472 case BFD_RELOC_PPC64_HIGHEST_S:
7473 fieldval = PPC_HIGHESTA (value);
7474 goto sign_extend_16;
7475#endif
7476
7477 default:
7478 break;
7479 }
7480
7481 if (operand != NULL)
7482 {
7483 /* Handle relocs in an insn. */
5656a981
AM
7484 switch (fixP->fx_r_type)
7485 {
7fa9fcb6 7486#ifdef OBJ_ELF
3b8b57a9
AM
7487 /* The following relocs can't be calculated by the assembler.
7488 Leave the field zero. */
cdba85ec
AM
7489 case BFD_RELOC_PPC_TPREL16:
7490 case BFD_RELOC_PPC_TPREL16_LO:
7491 case BFD_RELOC_PPC_TPREL16_HI:
7492 case BFD_RELOC_PPC_TPREL16_HA:
cdba85ec
AM
7493 case BFD_RELOC_PPC_DTPREL16:
7494 case BFD_RELOC_PPC_DTPREL16_LO:
7495 case BFD_RELOC_PPC_DTPREL16_HI:
7496 case BFD_RELOC_PPC_DTPREL16_HA:
cdba85ec
AM
7497 case BFD_RELOC_PPC_GOT_TLSGD16:
7498 case BFD_RELOC_PPC_GOT_TLSGD16_LO:
7499 case BFD_RELOC_PPC_GOT_TLSGD16_HI:
7500 case BFD_RELOC_PPC_GOT_TLSGD16_HA:
7501 case BFD_RELOC_PPC_GOT_TLSLD16:
7502 case BFD_RELOC_PPC_GOT_TLSLD16_LO:
7503 case BFD_RELOC_PPC_GOT_TLSLD16_HI:
7504 case BFD_RELOC_PPC_GOT_TLSLD16_HA:
7505 case BFD_RELOC_PPC_GOT_TPREL16:
7506 case BFD_RELOC_PPC_GOT_TPREL16_LO:
7507 case BFD_RELOC_PPC_GOT_TPREL16_HI:
7508 case BFD_RELOC_PPC_GOT_TPREL16_HA:
7509 case BFD_RELOC_PPC_GOT_DTPREL16:
7510 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
7511 case BFD_RELOC_PPC_GOT_DTPREL16_HI:
7512 case BFD_RELOC_PPC_GOT_DTPREL16_HA:
7513 case BFD_RELOC_PPC64_TPREL16_DS:
7514 case BFD_RELOC_PPC64_TPREL16_LO_DS:
f9c6b907
AM
7515 case BFD_RELOC_PPC64_TPREL16_HIGH:
7516 case BFD_RELOC_PPC64_TPREL16_HIGHA:
cdba85ec
AM
7517 case BFD_RELOC_PPC64_TPREL16_HIGHER:
7518 case BFD_RELOC_PPC64_TPREL16_HIGHERA:
7519 case BFD_RELOC_PPC64_TPREL16_HIGHEST:
7520 case BFD_RELOC_PPC64_TPREL16_HIGHESTA:
f9c6b907
AM
7521 case BFD_RELOC_PPC64_DTPREL16_HIGH:
7522 case BFD_RELOC_PPC64_DTPREL16_HIGHA:
cdba85ec
AM
7523 case BFD_RELOC_PPC64_DTPREL16_DS:
7524 case BFD_RELOC_PPC64_DTPREL16_LO_DS:
7525 case BFD_RELOC_PPC64_DTPREL16_HIGHER:
7526 case BFD_RELOC_PPC64_DTPREL16_HIGHERA:
7527 case BFD_RELOC_PPC64_DTPREL16_HIGHEST:
7528 case BFD_RELOC_PPC64_DTPREL16_HIGHESTA:
c213164a
AM
7529 case BFD_RELOC_PPC64_TPREL34:
7530 case BFD_RELOC_PPC64_DTPREL34:
7531 case BFD_RELOC_PPC64_GOT_TLSGD34:
7532 case BFD_RELOC_PPC64_GOT_TLSLD34:
7533 case BFD_RELOC_PPC64_GOT_TPREL34:
7534 case BFD_RELOC_PPC64_GOT_DTPREL34:
3b8b57a9 7535 gas_assert (fixP->fx_addsy != NULL);
7c1d0959 7536 S_SET_THREAD_LOCAL (fixP->fx_addsy);
3b8b57a9 7537 fieldval = 0;
cdba85ec 7538 break;
3b8b57a9
AM
7539
7540 /* These also should leave the field zero for the same
7541 reason. Note that older versions of gas wrote values
7542 here. If we want to go back to the old behaviour, then
7543 all _LO and _LO_DS cases will need to be treated like
7544 BFD_RELOC_LO16_PCREL above. Similarly for _HI etc. */
7545 case BFD_RELOC_16_GOTOFF:
7546 case BFD_RELOC_LO16_GOTOFF:
7547 case BFD_RELOC_HI16_GOTOFF:
7548 case BFD_RELOC_HI16_S_GOTOFF:
7549 case BFD_RELOC_LO16_PLTOFF:
7550 case BFD_RELOC_HI16_PLTOFF:
7551 case BFD_RELOC_HI16_S_PLTOFF:
7552 case BFD_RELOC_GPREL16:
7553 case BFD_RELOC_16_BASEREL:
7554 case BFD_RELOC_LO16_BASEREL:
7555 case BFD_RELOC_HI16_BASEREL:
7556 case BFD_RELOC_HI16_S_BASEREL:
7557 case BFD_RELOC_PPC_TOC16:
7558 case BFD_RELOC_PPC64_TOC16_LO:
7559 case BFD_RELOC_PPC64_TOC16_HI:
7560 case BFD_RELOC_PPC64_TOC16_HA:
7561 case BFD_RELOC_PPC64_PLTGOT16:
7562 case BFD_RELOC_PPC64_PLTGOT16_LO:
7563 case BFD_RELOC_PPC64_PLTGOT16_HI:
7564 case BFD_RELOC_PPC64_PLTGOT16_HA:
7565 case BFD_RELOC_PPC64_GOT16_DS:
7566 case BFD_RELOC_PPC64_GOT16_LO_DS:
7567 case BFD_RELOC_PPC64_PLT16_LO_DS:
7568 case BFD_RELOC_PPC64_SECTOFF_DS:
7569 case BFD_RELOC_PPC64_SECTOFF_LO_DS:
7570 case BFD_RELOC_PPC64_TOC16_DS:
7571 case BFD_RELOC_PPC64_TOC16_LO_DS:
7572 case BFD_RELOC_PPC64_PLTGOT16_DS:
7573 case BFD_RELOC_PPC64_PLTGOT16_LO_DS:
7574 case BFD_RELOC_PPC_EMB_NADDR16:
7575 case BFD_RELOC_PPC_EMB_NADDR16_LO:
7576 case BFD_RELOC_PPC_EMB_NADDR16_HI:
7577 case BFD_RELOC_PPC_EMB_NADDR16_HA:
7578 case BFD_RELOC_PPC_EMB_SDAI16:
7579 case BFD_RELOC_PPC_EMB_SDA2I16:
7580 case BFD_RELOC_PPC_EMB_SDA2REL:
252b5132 7581 case BFD_RELOC_PPC_EMB_SDA21:
3b8b57a9
AM
7582 case BFD_RELOC_PPC_EMB_MRKREF:
7583 case BFD_RELOC_PPC_EMB_RELSEC16:
7584 case BFD_RELOC_PPC_EMB_RELST_LO:
7585 case BFD_RELOC_PPC_EMB_RELST_HI:
7586 case BFD_RELOC_PPC_EMB_RELST_HA:
7587 case BFD_RELOC_PPC_EMB_BIT_FLD:
7588 case BFD_RELOC_PPC_EMB_RELSDA:
7589 case BFD_RELOC_PPC_VLE_SDA21:
7590 case BFD_RELOC_PPC_VLE_SDA21_LO:
7591 case BFD_RELOC_PPC_VLE_SDAREL_LO16A:
7592 case BFD_RELOC_PPC_VLE_SDAREL_LO16D:
7593 case BFD_RELOC_PPC_VLE_SDAREL_HI16A:
7594 case BFD_RELOC_PPC_VLE_SDAREL_HI16D:
7595 case BFD_RELOC_PPC_VLE_SDAREL_HA16A:
7596 case BFD_RELOC_PPC_VLE_SDAREL_HA16D:
5663e321
AM
7597 case BFD_RELOC_PPC64_GOT_PCREL34:
7598 case BFD_RELOC_PPC64_PLT_PCREL34:
3b8b57a9 7599 gas_assert (fixP->fx_addsy != NULL);
2b0f3761 7600 /* Fallthru */
3b8b57a9
AM
7601
7602 case BFD_RELOC_PPC_TLS:
7603 case BFD_RELOC_PPC_TLSGD:
7604 case BFD_RELOC_PPC_TLSLD:
c213164a 7605 case BFD_RELOC_PPC64_TLS_PCREL:
3b8b57a9 7606 fieldval = 0;
3b8b57a9 7607 break;
7fa9fcb6
TG
7608#endif
7609
7610#ifdef OBJ_XCOFF
7611 case BFD_RELOC_PPC_B16:
7612 /* Adjust the offset to the instruction boundary. */
7613 fieldval += 2;
7614 break;
7615#endif
252b5132 7616
f728387b
AM
7617 case BFD_RELOC_VTABLE_INHERIT:
7618 case BFD_RELOC_VTABLE_ENTRY:
7619 case BFD_RELOC_PPC_DTPMOD:
7620 case BFD_RELOC_PPC_TPREL:
7621 case BFD_RELOC_PPC_DTPREL:
7622 case BFD_RELOC_PPC_COPY:
7623 case BFD_RELOC_PPC_GLOB_DAT:
7624 case BFD_RELOC_32_PLT_PCREL:
7625 case BFD_RELOC_PPC_EMB_NADDR32:
7626 case BFD_RELOC_PPC64_TOC:
7627 case BFD_RELOC_CTOR:
7628 case BFD_RELOC_32:
7629 case BFD_RELOC_32_PCREL:
7630 case BFD_RELOC_RVA:
7631 case BFD_RELOC_64:
7632 case BFD_RELOC_64_PCREL:
7633 case BFD_RELOC_PPC64_ADDR64_LOCAL:
7634 as_bad_where (fixP->fx_file, fixP->fx_line,
7635 _("%s unsupported as instruction fixup"),
7636 bfd_get_reloc_code_name (fixP->fx_r_type));
7637 fixP->fx_done = 1;
7638 return;
7639
3b8b57a9 7640 default:
252b5132 7641 break;
3b8b57a9 7642 }
252b5132 7643
3b8b57a9
AM
7644#ifdef OBJ_ELF
7645/* powerpc uses RELA style relocs, so if emitting a reloc the field
7646 contents can stay at zero. */
7647#define APPLY_RELOC fixP->fx_done
7648#else
7649#define APPLY_RELOC 1
7650#endif
5663e321
AM
7651 /* We need to call the insert function even when fieldval is
7652 zero if the insert function would translate that zero to a
7653 bit pattern other than all zeros. */
3b8b57a9
AM
7654 if ((fieldval != 0 && APPLY_RELOC) || operand->insert != NULL)
7655 {
5663e321 7656 uint64_t insn;
487b24d8
AM
7657 unsigned char *where;
7658
3b8b57a9
AM
7659 /* Fetch the instruction, insert the fully resolved operand
7660 value, and stuff the instruction back again. */
487b24d8 7661 where = (unsigned char *) fixP->fx_frag->fr_literal + fixP->fx_where;
3b8b57a9 7662 if (target_big_endian)
31a91399 7663 {
5663e321 7664 if (fixP->fx_size < 4)
487b24d8 7665 insn = bfd_getb16 (where);
5663e321
AM
7666 else
7667 {
7668 insn = bfd_getb32 (where);
7669 if (fixP->fx_size > 4)
7670 insn = insn << 32 | bfd_getb32 (where + 4);
7671 }
31a91399
NC
7672 }
7673 else
3b8b57a9 7674 {
5663e321 7675 if (fixP->fx_size < 4)
487b24d8 7676 insn = bfd_getl16 (where);
5663e321
AM
7677 else
7678 {
7679 insn = bfd_getl32 (where);
7680 if (fixP->fx_size > 4)
7681 insn = insn << 32 | bfd_getl32 (where + 4);
7682 }
3b8b57a9
AM
7683 }
7684 insn = ppc_insert_operand (insn, operand, fieldval,
7685 fixP->tc_fix_data.ppc_cpu,
7686 fixP->fx_file, fixP->fx_line);
7687 if (target_big_endian)
7688 {
5663e321 7689 if (fixP->fx_size < 4)
487b24d8 7690 bfd_putb16 (insn, where);
5663e321
AM
7691 else
7692 {
7693 if (fixP->fx_size > 4)
7694 {
7695 bfd_putb32 (insn, where + 4);
7696 insn >>= 32;
7697 }
7698 bfd_putb32 (insn, where);
7699 }
3b8b57a9
AM
7700 }
7701 else
7702 {
5663e321 7703 if (fixP->fx_size < 4)
487b24d8 7704 bfd_putl16 (insn, where);
5663e321
AM
7705 else
7706 {
7707 if (fixP->fx_size > 4)
7708 {
7709 bfd_putl32 (insn, where + 4);
7710 insn >>= 32;
7711 }
7712 bfd_putl32 (insn, where);
7713 }
3b8b57a9
AM
7714 }
7715 }
7716
7717 if (fixP->fx_done)
7718 /* Nothing else to do here. */
7719 return;
7720
7721 gas_assert (fixP->fx_addsy != NULL);
62ebcb5c 7722 if (fixP->fx_r_type == BFD_RELOC_NONE)
3b8b57a9 7723 {
3b4dbbbf 7724 const char *sfile;
3b8b57a9
AM
7725 unsigned int sline;
7726
7727 /* Use expr_symbol_where to see if this is an expression
7728 symbol. */
7729 if (expr_symbol_where (fixP->fx_addsy, &sfile, &sline))
7730 as_bad_where (fixP->fx_file, fixP->fx_line,
7731 _("unresolved expression that must be resolved"));
7732 else
7733 as_bad_where (fixP->fx_file, fixP->fx_line,
7734 _("unsupported relocation against %s"),
7735 S_GET_NAME (fixP->fx_addsy));
7736 fixP->fx_done = 1;
7737 return;
7738 }
7739 }
7740 else
7741 {
7742 /* Handle relocs in data. */
7743 switch (fixP->fx_r_type)
7744 {
252b5132 7745 case BFD_RELOC_VTABLE_INHERIT:
94f592af
NC
7746 if (fixP->fx_addsy
7747 && !S_IS_DEFINED (fixP->fx_addsy)
7748 && !S_IS_WEAK (fixP->fx_addsy))
7749 S_SET_WEAK (fixP->fx_addsy);
2b0f3761 7750 /* Fallthru */
252b5132
RH
7751
7752 case BFD_RELOC_VTABLE_ENTRY:
94f592af 7753 fixP->fx_done = 0;
252b5132
RH
7754 break;
7755
0baf16f2 7756#ifdef OBJ_ELF
3b8b57a9
AM
7757 /* These can appear with @l etc. in data. */
7758 case BFD_RELOC_LO16:
3b8b57a9 7759 case BFD_RELOC_LO16_PCREL:
3b8b57a9 7760 case BFD_RELOC_HI16:
3b8b57a9 7761 case BFD_RELOC_HI16_PCREL:
3b8b57a9 7762 case BFD_RELOC_HI16_S:
3b8b57a9 7763 case BFD_RELOC_HI16_S_PCREL:
3b8b57a9 7764 case BFD_RELOC_PPC64_HIGHER:
3b8b57a9 7765 case BFD_RELOC_PPC64_HIGHER_S:
3b8b57a9 7766 case BFD_RELOC_PPC64_HIGHEST:
3b8b57a9 7767 case BFD_RELOC_PPC64_HIGHEST_S:
f9c6b907
AM
7768 case BFD_RELOC_PPC64_ADDR16_HIGH:
7769 case BFD_RELOC_PPC64_ADDR16_HIGHA:
45965137 7770 case BFD_RELOC_PPC64_ADDR64_LOCAL:
3b8b57a9
AM
7771 break;
7772
7773 case BFD_RELOC_PPC_DTPMOD:
7774 case BFD_RELOC_PPC_TPREL:
7775 case BFD_RELOC_PPC_DTPREL:
7776 S_SET_THREAD_LOCAL (fixP->fx_addsy);
7777 break;
7778
7779 /* Just punt all of these to the linker. */
7780 case BFD_RELOC_PPC_B16_BRTAKEN:
7781 case BFD_RELOC_PPC_B16_BRNTAKEN:
7782 case BFD_RELOC_16_GOTOFF:
7783 case BFD_RELOC_LO16_GOTOFF:
7784 case BFD_RELOC_HI16_GOTOFF:
7785 case BFD_RELOC_HI16_S_GOTOFF:
7786 case BFD_RELOC_LO16_PLTOFF:
7787 case BFD_RELOC_HI16_PLTOFF:
7788 case BFD_RELOC_HI16_S_PLTOFF:
7789 case BFD_RELOC_PPC_COPY:
7790 case BFD_RELOC_PPC_GLOB_DAT:
7791 case BFD_RELOC_16_BASEREL:
7792 case BFD_RELOC_LO16_BASEREL:
7793 case BFD_RELOC_HI16_BASEREL:
7794 case BFD_RELOC_HI16_S_BASEREL:
7795 case BFD_RELOC_PPC_TLS:
7796 case BFD_RELOC_PPC_DTPREL16_LO:
7797 case BFD_RELOC_PPC_DTPREL16_HI:
7798 case BFD_RELOC_PPC_DTPREL16_HA:
7799 case BFD_RELOC_PPC_TPREL16_LO:
7800 case BFD_RELOC_PPC_TPREL16_HI:
7801 case BFD_RELOC_PPC_TPREL16_HA:
7802 case BFD_RELOC_PPC_GOT_TLSGD16:
7803 case BFD_RELOC_PPC_GOT_TLSGD16_LO:
7804 case BFD_RELOC_PPC_GOT_TLSGD16_HI:
7805 case BFD_RELOC_PPC_GOT_TLSGD16_HA:
7806 case BFD_RELOC_PPC_GOT_TLSLD16:
7807 case BFD_RELOC_PPC_GOT_TLSLD16_LO:
7808 case BFD_RELOC_PPC_GOT_TLSLD16_HI:
7809 case BFD_RELOC_PPC_GOT_TLSLD16_HA:
7810 case BFD_RELOC_PPC_GOT_DTPREL16:
7811 case BFD_RELOC_PPC_GOT_DTPREL16_LO:
7812 case BFD_RELOC_PPC_GOT_DTPREL16_HI:
7813 case BFD_RELOC_PPC_GOT_DTPREL16_HA:
7814 case BFD_RELOC_PPC_GOT_TPREL16:
7815 case BFD_RELOC_PPC_GOT_TPREL16_LO:
7816 case BFD_RELOC_PPC_GOT_TPREL16_HI:
7817 case BFD_RELOC_PPC_GOT_TPREL16_HA:
7818 case BFD_RELOC_24_PLT_PCREL:
7819 case BFD_RELOC_PPC_LOCAL24PC:
7820 case BFD_RELOC_32_PLT_PCREL:
7821 case BFD_RELOC_GPREL16:
7822 case BFD_RELOC_PPC_VLE_SDAREL_LO16A:
7823 case BFD_RELOC_PPC_VLE_SDAREL_HI16A:
7824 case BFD_RELOC_PPC_VLE_SDAREL_HA16A:
7825 case BFD_RELOC_PPC_EMB_NADDR32:
7826 case BFD_RELOC_PPC_EMB_NADDR16:
7827 case BFD_RELOC_PPC_EMB_NADDR16_LO:
7828 case BFD_RELOC_PPC_EMB_NADDR16_HI:
7829 case BFD_RELOC_PPC_EMB_NADDR16_HA:
7830 case BFD_RELOC_PPC_EMB_SDAI16:
7831 case BFD_RELOC_PPC_EMB_SDA2REL:
7832 case BFD_RELOC_PPC_EMB_SDA2I16:
7833 case BFD_RELOC_PPC_EMB_SDA21:
7834 case BFD_RELOC_PPC_VLE_SDA21_LO:
7835 case BFD_RELOC_PPC_EMB_MRKREF:
7836 case BFD_RELOC_PPC_EMB_RELSEC16:
7837 case BFD_RELOC_PPC_EMB_RELST_LO:
7838 case BFD_RELOC_PPC_EMB_RELST_HI:
7839 case BFD_RELOC_PPC_EMB_RELST_HA:
7840 case BFD_RELOC_PPC_EMB_BIT_FLD:
7841 case BFD_RELOC_PPC_EMB_RELSDA:
0baf16f2 7842 case BFD_RELOC_PPC64_TOC:
3b8b57a9
AM
7843 case BFD_RELOC_PPC_TOC16:
7844 case BFD_RELOC_PPC64_TOC16_LO:
7845 case BFD_RELOC_PPC64_TOC16_HI:
7846 case BFD_RELOC_PPC64_TOC16_HA:
f9c6b907
AM
7847 case BFD_RELOC_PPC64_DTPREL16_HIGH:
7848 case BFD_RELOC_PPC64_DTPREL16_HIGHA:
3b8b57a9
AM
7849 case BFD_RELOC_PPC64_DTPREL16_HIGHER:
7850 case BFD_RELOC_PPC64_DTPREL16_HIGHERA:
7851 case BFD_RELOC_PPC64_DTPREL16_HIGHEST:
7852 case BFD_RELOC_PPC64_DTPREL16_HIGHESTA:
f9c6b907
AM
7853 case BFD_RELOC_PPC64_TPREL16_HIGH:
7854 case BFD_RELOC_PPC64_TPREL16_HIGHA:
3b8b57a9
AM
7855 case BFD_RELOC_PPC64_TPREL16_HIGHER:
7856 case BFD_RELOC_PPC64_TPREL16_HIGHERA:
7857 case BFD_RELOC_PPC64_TPREL16_HIGHEST:
7858 case BFD_RELOC_PPC64_TPREL16_HIGHESTA:
c213164a 7859 case BFD_RELOC_PPC64_TLS_PCREL:
94f592af 7860 fixP->fx_done = 0;
0baf16f2 7861 break;
0baf16f2 7862#endif
3b8b57a9
AM
7863
7864#ifdef OBJ_XCOFF
7865 case BFD_RELOC_NONE:
3b8b57a9 7866#endif
5656a981
AM
7867 case BFD_RELOC_CTOR:
7868 case BFD_RELOC_32:
7869 case BFD_RELOC_32_PCREL:
7870 case BFD_RELOC_RVA:
7871 case BFD_RELOC_64:
7872 case BFD_RELOC_64_PCREL:
7873 case BFD_RELOC_16:
7874 case BFD_RELOC_16_PCREL:
7875 case BFD_RELOC_8:
7876 break;
3b8b57a9 7877
252b5132 7878 default:
bc805888 7879 fprintf (stderr,
94f592af 7880 _("Gas failure, reloc value %d\n"), fixP->fx_r_type);
99a814a1 7881 fflush (stderr);
252b5132
RH
7882 abort ();
7883 }
46b596ff 7884
5656a981 7885 if (fixP->fx_size && APPLY_RELOC)
46b596ff 7886 md_number_to_chars (fixP->fx_frag->fr_literal + fixP->fx_where,
5656a981 7887 fieldval, fixP->fx_size);
bf7279d5
AM
7888 if (warn_476
7889 && (seg->flags & SEC_CODE) != 0
7890 && fixP->fx_size == 4
7891 && fixP->fx_done
7892 && !fixP->fx_tcbit
7893 && (fixP->fx_r_type == BFD_RELOC_32
7894 || fixP->fx_r_type == BFD_RELOC_CTOR
7895 || fixP->fx_r_type == BFD_RELOC_32_PCREL))
7896 as_warn_where (fixP->fx_file, fixP->fx_line,
7897 _("data in executable section"));
5656a981
AM
7898 }
7899
252b5132 7900#ifdef OBJ_ELF
3b8b57a9 7901 ppc_elf_validate_fix (fixP, seg);
94f592af 7902 fixP->fx_addnumber = value;
4e6935a6
AM
7903
7904 /* PowerPC uses RELA relocs, ie. the reloc addend is stored separately
7905 from the section contents. If we are going to be emitting a reloc
7906 then the section contents are immaterial, so don't warn if they
7907 happen to overflow. Leave such warnings to ld. */
7908 if (!fixP->fx_done)
a38a07e0
AM
7909 {
7910 fixP->fx_no_overflow = 1;
7911
7912 /* Arrange to emit .TOC. as a normal symbol if used in anything
7913 but .TOC.@tocbase. */
7914 if (ppc_obj64
7915 && fixP->fx_r_type != BFD_RELOC_PPC64_TOC
7916 && fixP->fx_addsy != NULL
7917 && strcmp (S_GET_NAME (fixP->fx_addsy), ".TOC.") == 0)
7918 symbol_get_bfdsym (fixP->fx_addsy)->flags |= BSF_KEEP;
7919 }
252b5132 7920#else
94f592af
NC
7921 if (fixP->fx_r_type != BFD_RELOC_PPC_TOC16)
7922 fixP->fx_addnumber = 0;
252b5132
RH
7923 else
7924 {
7925#ifdef TE_PE
94f592af 7926 fixP->fx_addnumber = 0;
252b5132 7927#else
8edcbfcd
TG
7928 /* We want to use the offset within the toc, not the actual VMA
7929 of the symbol. */
94f592af 7930 fixP->fx_addnumber =
8edcbfcd
TG
7931 - bfd_get_section_vma (stdoutput, S_GET_SEGMENT (fixP->fx_addsy))
7932 - S_GET_VALUE (ppc_toc_csect);
ac21e7da
TG
7933 /* Set *valP to avoid errors. */
7934 *valP = value;
252b5132
RH
7935#endif
7936 }
7937#endif
252b5132
RH
7938}
7939
7940/* Generate a reloc for a fixup. */
7941
7942arelent *
98027b10 7943tc_gen_reloc (asection *seg ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
7944{
7945 arelent *reloc;
7946
325801bd 7947 reloc = XNEW (arelent);
252b5132 7948
325801bd 7949 reloc->sym_ptr_ptr = XNEW (asymbol *);
49309057 7950 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132 7951 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
c213164a
AM
7952 /* BFD_RELOC_PPC64_TLS_PCREL generates R_PPC64_TLS with an odd r_offset. */
7953 if (fixp->fx_r_type == BFD_RELOC_PPC64_TLS_PCREL)
7954 reloc->address++;
252b5132
RH
7955 reloc->howto = bfd_reloc_type_lookup (stdoutput, fixp->fx_r_type);
7956 if (reloc->howto == (reloc_howto_type *) NULL)
7957 {
7958 as_bad_where (fixp->fx_file, fixp->fx_line,
99a814a1
AM
7959 _("reloc %d not supported by object file format"),
7960 (int) fixp->fx_r_type);
252b5132
RH
7961 return NULL;
7962 }
7963 reloc->addend = fixp->fx_addnumber;
7964
7965 return reloc;
7966}
75e21f08
JJ
7967
7968void
98027b10 7969ppc_cfi_frame_initial_instructions (void)
75e21f08
JJ
7970{
7971 cfi_add_CFA_def_cfa (1, 0);
7972}
7973
7974int
1df69f4f 7975tc_ppc_regname_to_dw2regnum (char *regname)
75e21f08
JJ
7976{
7977 unsigned int regnum = -1;
7978 unsigned int i;
7979 const char *p;
7980 char *q;
e0471c16 7981 static struct { const char *name; int dw2regnum; } regnames[] =
75e21f08
JJ
7982 {
7983 { "sp", 1 }, { "r.sp", 1 }, { "rtoc", 2 }, { "r.toc", 2 },
7984 { "mq", 64 }, { "lr", 65 }, { "ctr", 66 }, { "ap", 67 },
80f846b6 7985 { "cr", 70 }, { "xer", 76 }, { "vrsave", 109 }, { "vscr", 110 },
75e21f08
JJ
7986 { "spe_acc", 111 }, { "spefscr", 112 }
7987 };
7988
7989 for (i = 0; i < ARRAY_SIZE (regnames); ++i)
7990 if (strcmp (regnames[i].name, regname) == 0)
7991 return regnames[i].dw2regnum;
7992
7993 if (regname[0] == 'r' || regname[0] == 'f' || regname[0] == 'v')
7994 {
7995 p = regname + 1 + (regname[1] == '.');
7996 regnum = strtoul (p, &q, 10);
7997 if (p == q || *q || regnum >= 32)
7998 return -1;
7999 if (regname[0] == 'f')
b7d7dc63 8000 regnum += 32;
75e21f08 8001 else if (regname[0] == 'v')
b7d7dc63 8002 regnum += 77;
75e21f08
JJ
8003 }
8004 else if (regname[0] == 'c' && regname[1] == 'r')
8005 {
8006 p = regname + 2 + (regname[2] == '.');
8007 if (p[0] < '0' || p[0] > '7' || p[1])
b7d7dc63 8008 return -1;
75e21f08
JJ
8009 regnum = p[0] - '0' + 68;
8010 }
8011 return regnum;
8012}