]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/config/tc-xtensa.c
ChangeLog:
[thirdparty/binutils-gdb.git] / gas / config / tc-xtensa.c
CommitLineData
e0001a05 1/* tc-xtensa.c -- Assemble Xtensa instructions.
fb227da0 2 Copyright 2003, 2004, 2005, 2006, 2007, 2008 Free Software Foundation, Inc.
e0001a05
NC
3
4 This file is part of GAS, the GNU Assembler.
5
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
ec2655a6 8 the Free Software Foundation; either version 3, or (at your option)
e0001a05
NC
9 any later version.
10
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to
4b4da160
NC
18 the Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
19 MA 02110-1301, USA. */
e0001a05 20
43cd72b9 21#include <limits.h>
e0001a05
NC
22#include "as.h"
23#include "sb.h"
24#include "safe-ctype.h"
25#include "tc-xtensa.h"
e0001a05
NC
26#include "subsegs.h"
27#include "xtensa-relax.h"
cda2eb9e 28#include "dwarf2dbg.h"
b224e962 29#include "xtensa-istack.h"
e0001a05
NC
30#include "struc-symbol.h"
31#include "xtensa-config.h"
32
2caa7ca0
BW
33/* Provide default values for new configuration settings. */
34#ifndef XSHAL_ABI
35#define XSHAL_ABI 0
36#endif
37
e0001a05
NC
38#ifndef uint32
39#define uint32 unsigned int
40#endif
41#ifndef int32
42#define int32 signed int
43#endif
44
45/* Notes:
46
e0001a05
NC
47 Naming conventions (used somewhat inconsistently):
48 The xtensa_ functions are exported
49 The xg_ functions are internal
50
51 We also have a couple of different extensibility mechanisms.
52 1) The idiom replacement:
53 This is used when a line is first parsed to
54 replace an instruction pattern with another instruction
55 It is currently limited to replacements of instructions
56 with constant operands.
57 2) The xtensa-relax.c mechanism that has stronger instruction
58 replacement patterns. When an instruction's immediate field
59 does not fit the next instruction sequence is attempted.
60 In addition, "narrow" opcodes are supported this way. */
61
62
63/* Define characters with special meanings to GAS. */
64const char comment_chars[] = "#";
65const char line_comment_chars[] = "#";
66const char line_separator_chars[] = ";";
67const char EXP_CHARS[] = "eE";
68const char FLT_CHARS[] = "rRsSfFdDxXpP";
69
70
43cd72b9
BW
71/* Flags to indicate whether the hardware supports the density and
72 absolute literals options. */
e0001a05 73
e0001a05 74bfd_boolean density_supported = XCHAL_HAVE_DENSITY;
43cd72b9
BW
75bfd_boolean absolute_literals_supported = XSHAL_USE_ABSOLUTE_LITERALS;
76
77/* Maximum width we would pad an unreachable frag to get alignment. */
78#define UNREACHABLE_MAX_WIDTH 8
e0001a05 79
43cd72b9
BW
80static vliw_insn cur_vinsn;
81
77cba8a3 82unsigned xtensa_num_pipe_stages;
d77b99c9 83unsigned xtensa_fetch_width = XCHAL_INST_FETCH_WIDTH;
43cd72b9
BW
84
85static enum debug_info_type xt_saved_debug_type = DEBUG_NONE;
86
87/* Some functions are only valid in the front end. This variable
c138bc38 88 allows us to assert that we haven't crossed over into the
43cd72b9
BW
89 back end. */
90static bfd_boolean past_xtensa_end = FALSE;
e0001a05
NC
91
92/* Flags for properties of the last instruction in a segment. */
93#define FLAG_IS_A0_WRITER 0x1
94#define FLAG_IS_BAD_LOOPEND 0x2
95
96
97/* We define a special segment names ".literal" to place literals
98 into. The .fini and .init sections are special because they
99 contain code that is moved together by the linker. We give them
100 their own special .fini.literal and .init.literal sections. */
101
102#define LITERAL_SECTION_NAME xtensa_section_rename (".literal")
43cd72b9 103#define LIT4_SECTION_NAME xtensa_section_rename (".lit4")
e0001a05 104#define INIT_SECTION_NAME xtensa_section_rename (".init")
74869ac7 105#define FINI_SECTION_NAME xtensa_section_rename (".fini")
e0001a05
NC
106
107
43cd72b9 108/* This type is used for the directive_stack to keep track of the
74869ac7
BW
109 state of the literal collection pools. If lit_prefix is set, it is
110 used to determine the literal section names; otherwise, the literal
111 sections are determined based on the current text section. The
112 lit_seg and lit4_seg fields cache these literal sections, with the
113 current_text_seg field used a tag to indicate whether the cached
114 values are valid. */
e0001a05
NC
115
116typedef struct lit_state_struct
117{
74869ac7
BW
118 char *lit_prefix;
119 segT current_text_seg;
e0001a05 120 segT lit_seg;
43cd72b9 121 segT lit4_seg;
e0001a05
NC
122} lit_state;
123
124static lit_state default_lit_sections;
125
126
74869ac7
BW
127/* We keep a list of literal segments. The seg_list type is the node
128 for this list. The literal_head pointer is the head of the list,
129 with the literal_head_h dummy node at the start. */
e0001a05
NC
130
131typedef struct seg_list_struct
132{
133 struct seg_list_struct *next;
134 segT seg;
135} seg_list;
136
137static seg_list literal_head_h;
138static seg_list *literal_head = &literal_head_h;
e0001a05
NC
139
140
82e7541d
BW
141/* Lists of symbols. We keep a list of symbols that label the current
142 instruction, so that we can adjust the symbols when inserting alignment
143 for various instructions. We also keep a list of all the symbols on
144 literals, so that we can fix up those symbols when the literals are
145 later moved into the text sections. */
146
147typedef struct sym_list_struct
148{
149 struct sym_list_struct *next;
150 symbolS *sym;
151} sym_list;
152
153static sym_list *insn_labels = NULL;
154static sym_list *free_insn_labels = NULL;
155static sym_list *saved_insn_labels = NULL;
156
157static sym_list *literal_syms;
158
159
43cd72b9
BW
160/* Flags to determine whether to prefer const16 or l32r
161 if both options are available. */
162int prefer_const16 = 0;
163int prefer_l32r = 0;
164
e0001a05
NC
165/* Global flag to indicate when we are emitting literals. */
166int generating_literals = 0;
167
43cd72b9
BW
168/* The following PROPERTY table definitions are copied from
169 <elf/xtensa.h> and must be kept in sync with the code there. */
170
171/* Flags in the property tables to specify whether blocks of memory
172 are literals, instructions, data, or unreachable. For
173 instructions, blocks that begin loop targets and branch targets are
174 designated. Blocks that do not allow density, instruction
175 reordering or transformation are also specified. Finally, for
176 branch targets, branch target alignment priority is included.
177 Alignment of the next block is specified in the current block
178 and the size of the current block does not include any fill required
179 to align to the next block. */
180
181#define XTENSA_PROP_LITERAL 0x00000001
182#define XTENSA_PROP_INSN 0x00000002
183#define XTENSA_PROP_DATA 0x00000004
184#define XTENSA_PROP_UNREACHABLE 0x00000008
185/* Instruction only properties at beginning of code. */
186#define XTENSA_PROP_INSN_LOOP_TARGET 0x00000010
187#define XTENSA_PROP_INSN_BRANCH_TARGET 0x00000020
188/* Instruction only properties about code. */
189#define XTENSA_PROP_INSN_NO_DENSITY 0x00000040
190#define XTENSA_PROP_INSN_NO_REORDER 0x00000080
99ded152
BW
191/* Historically, NO_TRANSFORM was a property of instructions,
192 but it should apply to literals under certain circumstances. */
193#define XTENSA_PROP_NO_TRANSFORM 0x00000100
43cd72b9
BW
194
195/* Branch target alignment information. This transmits information
196 to the linker optimization about the priority of aligning a
197 particular block for branch target alignment: None, low priority,
198 high priority, or required. These only need to be checked in
199 instruction blocks marked as XTENSA_PROP_INSN_BRANCH_TARGET.
200 Common usage is
201
202 switch (GET_XTENSA_PROP_BT_ALIGN (flags))
203 case XTENSA_PROP_BT_ALIGN_NONE:
204 case XTENSA_PROP_BT_ALIGN_LOW:
205 case XTENSA_PROP_BT_ALIGN_HIGH:
206 case XTENSA_PROP_BT_ALIGN_REQUIRE:
207*/
208#define XTENSA_PROP_BT_ALIGN_MASK 0x00000600
209
210/* No branch target alignment. */
211#define XTENSA_PROP_BT_ALIGN_NONE 0x0
212/* Low priority branch target alignment. */
213#define XTENSA_PROP_BT_ALIGN_LOW 0x1
214/* High priority branch target alignment. */
215#define XTENSA_PROP_BT_ALIGN_HIGH 0x2
216/* Required branch target alignment. */
217#define XTENSA_PROP_BT_ALIGN_REQUIRE 0x3
218
219#define GET_XTENSA_PROP_BT_ALIGN(flag) \
220 (((unsigned) ((flag) & (XTENSA_PROP_BT_ALIGN_MASK))) >> 9)
221#define SET_XTENSA_PROP_BT_ALIGN(flag, align) \
222 (((flag) & (~XTENSA_PROP_BT_ALIGN_MASK)) | \
223 (((align) << 9) & XTENSA_PROP_BT_ALIGN_MASK))
224
225
226/* Alignment is specified in the block BEFORE the one that needs
227 alignment. Up to 5 bits. Use GET_XTENSA_PROP_ALIGNMENT(flags) to
228 get the required alignment specified as a power of 2. Use
229 SET_XTENSA_PROP_ALIGNMENT(flags, pow2) to set the required
230 alignment. Be careful of side effects since the SET will evaluate
231 flags twice. Also, note that the SIZE of a block in the property
232 table does not include the alignment size, so the alignment fill
233 must be calculated to determine if two blocks are contiguous.
234 TEXT_ALIGN is not currently implemented but is a placeholder for a
235 possible future implementation. */
236
237#define XTENSA_PROP_ALIGN 0x00000800
238
239#define XTENSA_PROP_ALIGNMENT_MASK 0x0001f000
240
241#define GET_XTENSA_PROP_ALIGNMENT(flag) \
242 (((unsigned) ((flag) & (XTENSA_PROP_ALIGNMENT_MASK))) >> 12)
243#define SET_XTENSA_PROP_ALIGNMENT(flag, align) \
244 (((flag) & (~XTENSA_PROP_ALIGNMENT_MASK)) | \
245 (((align) << 12) & XTENSA_PROP_ALIGNMENT_MASK))
246
247#define XTENSA_PROP_INSN_ABSLIT 0x00020000
248
249
250/* Structure for saving instruction and alignment per-fragment data
251 that will be written to the object file. This structure is
252 equivalent to the actual data that will be written out to the file
253 but is easier to use. We provide a conversion to file flags
254 in frag_flags_to_number. */
255
256typedef struct frag_flags_struct frag_flags;
257
258struct frag_flags_struct
259{
260 /* is_literal should only be used after xtensa_move_literals.
261 If you need to check if you are generating a literal fragment,
262 then use the generating_literals global. */
263
264 unsigned is_literal : 1;
265 unsigned is_insn : 1;
266 unsigned is_data : 1;
267 unsigned is_unreachable : 1;
268
99ded152
BW
269 /* is_specific_opcode implies no_transform. */
270 unsigned is_no_transform : 1;
271
43cd72b9
BW
272 struct
273 {
274 unsigned is_loop_target : 1;
275 unsigned is_branch_target : 1; /* Branch targets have a priority. */
276 unsigned bt_align_priority : 2;
277
278 unsigned is_no_density : 1;
279 /* no_longcalls flag does not need to be placed in the object file. */
43cd72b9
BW
280
281 unsigned is_no_reorder : 1;
282
283 /* Uses absolute literal addressing for l32r. */
284 unsigned is_abslit : 1;
285 } insn;
286 unsigned is_align : 1;
287 unsigned alignment : 5;
288};
289
290
291/* Structure for saving information about a block of property data
292 for frags that have the same flags. */
293struct xtensa_block_info_struct
294{
295 segT sec;
296 bfd_vma offset;
297 size_t size;
298 frag_flags flags;
299 struct xtensa_block_info_struct *next;
300};
301
e0001a05
NC
302
303/* Structure for saving the current state before emitting literals. */
304typedef struct emit_state_struct
305{
306 const char *name;
307 segT now_seg;
308 subsegT now_subseg;
309 int generating_literals;
310} emit_state;
311
312
43cd72b9
BW
313/* Opcode placement information */
314
315typedef unsigned long long bitfield;
316#define bit_is_set(bit, bf) ((bf) & (0x01ll << (bit)))
317#define set_bit(bit, bf) ((bf) |= (0x01ll << (bit)))
318#define clear_bit(bit, bf) ((bf) &= ~(0x01ll << (bit)))
319
320#define MAX_FORMATS 32
321
322typedef struct op_placement_info_struct
323{
324 int num_formats;
325 /* A number describing how restrictive the issue is for this
326 opcode. For example, an opcode that fits lots of different
c138bc38 327 formats has a high freedom, as does an opcode that fits
43cd72b9 328 only one format but many slots in that format. The most
c138bc38 329 restrictive is the opcode that fits only one slot in one
43cd72b9
BW
330 format. */
331 int issuef;
43cd72b9 332 xtensa_format narrowest;
43cd72b9 333 char narrowest_size;
b2d179be 334 char narrowest_slot;
43cd72b9
BW
335
336 /* formats is a bitfield with the Nth bit set
337 if the opcode fits in the Nth xtensa_format. */
338 bitfield formats;
339
340 /* slots[N]'s Mth bit is set if the op fits in the
341 Mth slot of the Nth xtensa_format. */
342 bitfield slots[MAX_FORMATS];
343
344 /* A count of the number of slots in a given format
345 an op can fit (i.e., the bitcount of the slot field above). */
346 char slots_in_format[MAX_FORMATS];
347
348} op_placement_info, *op_placement_info_table;
349
350op_placement_info_table op_placement_table;
351
352
353/* Extra expression types. */
354
355#define O_pltrel O_md1 /* like O_symbol but use a PLT reloc */
356#define O_hi16 O_md2 /* use high 16 bits of symbolic value */
357#define O_lo16 O_md3 /* use low 16 bits of symbolic value */
1bbb5f21 358#define O_pcrel O_md4 /* value is a PC-relative offset */
28dbbc02
BW
359#define O_tlsfunc O_md5 /* TLS_FUNC/TLSDESC_FN relocation */
360#define O_tlsarg O_md6 /* TLS_ARG/TLSDESC_ARG relocation */
361#define O_tlscall O_md7 /* TLS_CALL relocation */
362#define O_tpoff O_md8 /* TPOFF relocation */
363#define O_dtpoff O_md9 /* DTPOFF relocation */
43cd72b9 364
bbdd25a8
BW
365struct suffix_reloc_map
366{
367 char *suffix;
368 int length;
369 bfd_reloc_code_real_type reloc;
370 unsigned char operator;
371};
372
373#define SUFFIX_MAP(str, reloc, op) { str, sizeof (str) - 1, reloc, op }
374
375static struct suffix_reloc_map suffix_relocs[] =
376{
377 SUFFIX_MAP ("l", BFD_RELOC_LO16, O_lo16),
378 SUFFIX_MAP ("h", BFD_RELOC_HI16, O_hi16),
379 SUFFIX_MAP ("plt", BFD_RELOC_XTENSA_PLT, O_pltrel),
1bbb5f21 380 SUFFIX_MAP ("pcrel", BFD_RELOC_32_PCREL, O_pcrel),
28dbbc02
BW
381 SUFFIX_MAP ("tlsfunc", BFD_RELOC_XTENSA_TLS_FUNC, O_tlsfunc),
382 SUFFIX_MAP ("tlsarg", BFD_RELOC_XTENSA_TLS_ARG, O_tlsarg),
383 SUFFIX_MAP ("tlscall", BFD_RELOC_XTENSA_TLS_CALL, O_tlscall),
384 SUFFIX_MAP ("tpoff", BFD_RELOC_XTENSA_TLS_TPOFF, O_tpoff),
385 SUFFIX_MAP ("dtpoff", BFD_RELOC_XTENSA_TLS_DTPOFF, O_dtpoff),
bbdd25a8
BW
386 { (char *) 0, 0, BFD_RELOC_UNUSED, 0 }
387};
388
43cd72b9 389
e0001a05
NC
390/* Directives. */
391
392typedef enum
393{
394 directive_none = 0,
395 directive_literal,
396 directive_density,
43cd72b9 397 directive_transform,
e0001a05
NC
398 directive_freeregs,
399 directive_longcalls,
43cd72b9
BW
400 directive_literal_prefix,
401 directive_schedule,
402 directive_absolute_literals,
403 directive_last_directive
e0001a05
NC
404} directiveE;
405
406typedef struct
407{
408 const char *name;
409 bfd_boolean can_be_negated;
410} directive_infoS;
411
412const directive_infoS directive_info[] =
413{
43cd72b9
BW
414 { "none", FALSE },
415 { "literal", FALSE },
416 { "density", TRUE },
417 { "transform", TRUE },
418 { "freeregs", FALSE },
419 { "longcalls", TRUE },
420 { "literal_prefix", FALSE },
421 { "schedule", TRUE },
422 { "absolute-literals", TRUE }
e0001a05
NC
423};
424
425bfd_boolean directive_state[] =
426{
427 FALSE, /* none */
428 FALSE, /* literal */
43cd72b9 429#if !XCHAL_HAVE_DENSITY
e0001a05
NC
430 FALSE, /* density */
431#else
432 TRUE, /* density */
433#endif
43cd72b9 434 TRUE, /* transform */
e0001a05
NC
435 FALSE, /* freeregs */
436 FALSE, /* longcalls */
43cd72b9 437 FALSE, /* literal_prefix */
2caa7ca0 438 FALSE, /* schedule */
43cd72b9
BW
439#if XSHAL_USE_ABSOLUTE_LITERALS
440 TRUE /* absolute_literals */
441#else
442 FALSE /* absolute_literals */
443#endif
e0001a05
NC
444};
445
e0001a05
NC
446
447/* Directive functions. */
448
7fa3d080
BW
449static void xtensa_begin_directive (int);
450static void xtensa_end_directive (int);
74869ac7 451static void xtensa_literal_prefix (void);
7fa3d080
BW
452static void xtensa_literal_position (int);
453static void xtensa_literal_pseudo (int);
454static void xtensa_frequency_pseudo (int);
455static void xtensa_elf_cons (int);
fb227da0 456static void xtensa_leb128 (int);
e0001a05 457
7fa3d080 458/* Parsing and Idiom Translation. */
e0001a05 459
7fa3d080 460static bfd_reloc_code_real_type xtensa_elf_suffix (char **, expressionS *);
e0001a05 461
e0001a05
NC
462/* Various Other Internal Functions. */
463
84b08ed9
BW
464extern bfd_boolean xg_is_single_relaxable_insn (TInsn *, TInsn *, bfd_boolean);
465static bfd_boolean xg_build_to_insn (TInsn *, TInsn *, BuildInstr *);
7fa3d080
BW
466static void xtensa_mark_literal_pool_location (void);
467static addressT get_expanded_loop_offset (xtensa_opcode);
468static fragS *get_literal_pool_location (segT);
469static void set_literal_pool_location (segT, fragS *);
470static void xtensa_set_frag_assembly_state (fragS *);
471static void finish_vinsn (vliw_insn *);
472static bfd_boolean emit_single_op (TInsn *);
34e41783 473static int total_frag_text_expansion (fragS *);
e0001a05
NC
474
475/* Alignment Functions. */
476
d77b99c9
BW
477static int get_text_align_power (unsigned);
478static int get_text_align_max_fill_size (int, bfd_boolean, bfd_boolean);
664df4e4 479static int branch_align_power (segT);
e0001a05
NC
480
481/* Helpers for xtensa_relax_frag(). */
482
7fa3d080 483static long relax_frag_add_nop (fragS *);
e0001a05 484
b08b5071 485/* Accessors for additional per-subsegment information. */
e0001a05 486
7fa3d080
BW
487static unsigned get_last_insn_flags (segT, subsegT);
488static void set_last_insn_flags (segT, subsegT, unsigned, bfd_boolean);
b08b5071
BW
489static float get_subseg_total_freq (segT, subsegT);
490static float get_subseg_target_freq (segT, subsegT);
491static void set_subseg_freq (segT, subsegT, float, float);
e0001a05
NC
492
493/* Segment list functions. */
494
7fa3d080
BW
495static void xtensa_move_literals (void);
496static void xtensa_reorder_segments (void);
497static void xtensa_switch_to_literal_fragment (emit_state *);
498static void xtensa_switch_to_non_abs_literal_fragment (emit_state *);
499static void xtensa_switch_section_emit_state (emit_state *, segT, subsegT);
500static void xtensa_restore_emit_state (emit_state *);
74869ac7 501static segT cache_literal_section (bfd_boolean);
e0001a05 502
e0001a05 503/* Import from elf32-xtensa.c in BFD library. */
43cd72b9 504
51c8ebc1 505extern asection *xtensa_make_property_section (asection *, const char *);
e0001a05 506
43cd72b9
BW
507/* op_placement_info functions. */
508
7fa3d080
BW
509static void init_op_placement_info_table (void);
510extern bfd_boolean opcode_fits_format_slot (xtensa_opcode, xtensa_format, int);
511static int xg_get_single_size (xtensa_opcode);
512static xtensa_format xg_get_single_format (xtensa_opcode);
b2d179be 513static int xg_get_single_slot (xtensa_opcode);
43cd72b9 514
e0001a05 515/* TInsn and IStack functions. */
43cd72b9 516
7fa3d080
BW
517static bfd_boolean tinsn_has_symbolic_operands (const TInsn *);
518static bfd_boolean tinsn_has_invalid_symbolic_operands (const TInsn *);
519static bfd_boolean tinsn_has_complex_operands (const TInsn *);
520static bfd_boolean tinsn_to_insnbuf (TInsn *, xtensa_insnbuf);
521static bfd_boolean tinsn_check_arguments (const TInsn *);
522static void tinsn_from_chars (TInsn *, char *, int);
523static void tinsn_immed_from_frag (TInsn *, fragS *, int);
524static int get_num_stack_text_bytes (IStack *);
525static int get_num_stack_literal_bytes (IStack *);
e0001a05 526
43cd72b9
BW
527/* vliw_insn functions. */
528
7fa3d080
BW
529static void xg_init_vinsn (vliw_insn *);
530static void xg_clear_vinsn (vliw_insn *);
531static bfd_boolean vinsn_has_specific_opcodes (vliw_insn *);
532static void xg_free_vinsn (vliw_insn *);
43cd72b9 533static bfd_boolean vinsn_to_insnbuf
7fa3d080
BW
534 (vliw_insn *, char *, fragS *, bfd_boolean);
535static void vinsn_from_chars (vliw_insn *, char *);
43cd72b9 536
e0001a05 537/* Expression Utilities. */
43cd72b9 538
7fa3d080
BW
539bfd_boolean expr_is_const (const expressionS *);
540offsetT get_expr_const (const expressionS *);
541void set_expr_const (expressionS *, offsetT);
542bfd_boolean expr_is_register (const expressionS *);
543offsetT get_expr_register (const expressionS *);
544void set_expr_symbol_offset (expressionS *, symbolS *, offsetT);
7fa3d080
BW
545bfd_boolean expr_is_equal (expressionS *, expressionS *);
546static void copy_expr (expressionS *, const expressionS *);
e0001a05 547
9456465c
BW
548/* Section renaming. */
549
7fa3d080 550static void build_section_rename (const char *);
e0001a05 551
e0001a05
NC
552
553/* ISA imported from bfd. */
554extern xtensa_isa xtensa_default_isa;
555
556extern int target_big_endian;
557
558static xtensa_opcode xtensa_addi_opcode;
559static xtensa_opcode xtensa_addmi_opcode;
560static xtensa_opcode xtensa_call0_opcode;
561static xtensa_opcode xtensa_call4_opcode;
562static xtensa_opcode xtensa_call8_opcode;
563static xtensa_opcode xtensa_call12_opcode;
564static xtensa_opcode xtensa_callx0_opcode;
565static xtensa_opcode xtensa_callx4_opcode;
566static xtensa_opcode xtensa_callx8_opcode;
567static xtensa_opcode xtensa_callx12_opcode;
43cd72b9 568static xtensa_opcode xtensa_const16_opcode;
e0001a05 569static xtensa_opcode xtensa_entry_opcode;
d12f9798 570static xtensa_opcode xtensa_extui_opcode;
43cd72b9
BW
571static xtensa_opcode xtensa_movi_opcode;
572static xtensa_opcode xtensa_movi_n_opcode;
e0001a05 573static xtensa_opcode xtensa_isync_opcode;
19e8f41a 574static xtensa_opcode xtensa_j_opcode;
e0001a05 575static xtensa_opcode xtensa_jx_opcode;
43cd72b9 576static xtensa_opcode xtensa_l32r_opcode;
e0001a05
NC
577static xtensa_opcode xtensa_loop_opcode;
578static xtensa_opcode xtensa_loopnez_opcode;
579static xtensa_opcode xtensa_loopgtz_opcode;
43cd72b9 580static xtensa_opcode xtensa_nop_opcode;
e0001a05
NC
581static xtensa_opcode xtensa_nop_n_opcode;
582static xtensa_opcode xtensa_or_opcode;
583static xtensa_opcode xtensa_ret_opcode;
584static xtensa_opcode xtensa_ret_n_opcode;
585static xtensa_opcode xtensa_retw_opcode;
586static xtensa_opcode xtensa_retw_n_opcode;
43cd72b9 587static xtensa_opcode xtensa_rsr_lcount_opcode;
e0001a05
NC
588static xtensa_opcode xtensa_waiti_opcode;
589
590\f
591/* Command-line Options. */
592
593bfd_boolean use_literal_section = TRUE;
19fc3723 594enum flix_level produce_flix = FLIX_ALL;
e0001a05 595static bfd_boolean align_targets = TRUE;
43cd72b9 596static bfd_boolean warn_unaligned_branch_targets = FALSE;
e0001a05 597static bfd_boolean has_a0_b_retw = FALSE;
43cd72b9
BW
598static bfd_boolean workaround_a0_b_retw = FALSE;
599static bfd_boolean workaround_b_j_loop_end = FALSE;
600static bfd_boolean workaround_short_loop = FALSE;
e0001a05 601static bfd_boolean maybe_has_short_loop = FALSE;
43cd72b9 602static bfd_boolean workaround_close_loop_end = FALSE;
e0001a05 603static bfd_boolean maybe_has_close_loop_end = FALSE;
03aaa593 604static bfd_boolean enforce_three_byte_loop_align = FALSE;
e0001a05 605
43cd72b9
BW
606/* When workaround_short_loops is TRUE, all loops with early exits must
607 have at least 3 instructions. workaround_all_short_loops is a modifier
608 to the workaround_short_loop flag. In addition to the
609 workaround_short_loop actions, all straightline loopgtz and loopnez
610 must have at least 3 instructions. */
e0001a05 611
43cd72b9 612static bfd_boolean workaround_all_short_loops = FALSE;
e0001a05 613
7fa3d080
BW
614
615static void
616xtensa_setup_hw_workarounds (int earliest, int latest)
617{
618 if (earliest > latest)
619 as_fatal (_("illegal range of target hardware versions"));
620
621 /* Enable all workarounds for pre-T1050.0 hardware. */
622 if (earliest < 105000 || latest < 105000)
623 {
624 workaround_a0_b_retw |= TRUE;
625 workaround_b_j_loop_end |= TRUE;
626 workaround_short_loop |= TRUE;
627 workaround_close_loop_end |= TRUE;
628 workaround_all_short_loops |= TRUE;
03aaa593 629 enforce_three_byte_loop_align = TRUE;
7fa3d080
BW
630 }
631}
632
633
e0001a05
NC
634enum
635{
636 option_density = OPTION_MD_BASE,
637 option_no_density,
638
19fc3723
SA
639 option_flix,
640 option_no_generate_flix,
641 option_no_flix,
642
e0001a05
NC
643 option_relax,
644 option_no_relax,
645
43cd72b9
BW
646 option_link_relax,
647 option_no_link_relax,
648
e0001a05
NC
649 option_generics,
650 option_no_generics,
651
43cd72b9
BW
652 option_transform,
653 option_no_transform,
654
e0001a05
NC
655 option_text_section_literals,
656 option_no_text_section_literals,
657
43cd72b9
BW
658 option_absolute_literals,
659 option_no_absolute_literals,
660
e0001a05
NC
661 option_align_targets,
662 option_no_align_targets,
663
43cd72b9 664 option_warn_unaligned_targets,
e0001a05
NC
665
666 option_longcalls,
667 option_no_longcalls,
668
669 option_workaround_a0_b_retw,
670 option_no_workaround_a0_b_retw,
671
672 option_workaround_b_j_loop_end,
673 option_no_workaround_b_j_loop_end,
674
675 option_workaround_short_loop,
676 option_no_workaround_short_loop,
677
678 option_workaround_all_short_loops,
679 option_no_workaround_all_short_loops,
680
681 option_workaround_close_loop_end,
682 option_no_workaround_close_loop_end,
683
684 option_no_workarounds,
685
e0001a05 686 option_rename_section_name,
e0001a05 687
43cd72b9
BW
688 option_prefer_l32r,
689 option_prefer_const16,
690
691 option_target_hardware
e0001a05
NC
692};
693
694const char *md_shortopts = "";
695
696struct option md_longopts[] =
697{
43cd72b9
BW
698 { "density", no_argument, NULL, option_density },
699 { "no-density", no_argument, NULL, option_no_density },
700
19fc3723
SA
701 { "flix", no_argument, NULL, option_flix },
702 { "no-generate-flix", no_argument, NULL, option_no_generate_flix },
703 { "no-allow-flix", no_argument, NULL, option_no_flix },
704
43cd72b9
BW
705 /* Both "relax" and "generics" are deprecated and treated as equivalent
706 to the "transform" option. */
707 { "relax", no_argument, NULL, option_relax },
708 { "no-relax", no_argument, NULL, option_no_relax },
709 { "generics", no_argument, NULL, option_generics },
710 { "no-generics", no_argument, NULL, option_no_generics },
711
712 { "transform", no_argument, NULL, option_transform },
713 { "no-transform", no_argument, NULL, option_no_transform },
714 { "text-section-literals", no_argument, NULL, option_text_section_literals },
715 { "no-text-section-literals", no_argument, NULL,
716 option_no_text_section_literals },
717 { "absolute-literals", no_argument, NULL, option_absolute_literals },
718 { "no-absolute-literals", no_argument, NULL, option_no_absolute_literals },
e0001a05
NC
719 /* This option was changed from -align-target to -target-align
720 because it conflicted with the "-al" option. */
43cd72b9 721 { "target-align", no_argument, NULL, option_align_targets },
7fa3d080
BW
722 { "no-target-align", no_argument, NULL, option_no_align_targets },
723 { "warn-unaligned-targets", no_argument, NULL,
724 option_warn_unaligned_targets },
43cd72b9
BW
725 { "longcalls", no_argument, NULL, option_longcalls },
726 { "no-longcalls", no_argument, NULL, option_no_longcalls },
727
728 { "no-workaround-a0-b-retw", no_argument, NULL,
729 option_no_workaround_a0_b_retw },
730 { "workaround-a0-b-retw", no_argument, NULL, option_workaround_a0_b_retw },
e0001a05 731
43cd72b9
BW
732 { "no-workaround-b-j-loop-end", no_argument, NULL,
733 option_no_workaround_b_j_loop_end },
734 { "workaround-b-j-loop-end", no_argument, NULL,
735 option_workaround_b_j_loop_end },
e0001a05 736
43cd72b9
BW
737 { "no-workaround-short-loops", no_argument, NULL,
738 option_no_workaround_short_loop },
7fa3d080
BW
739 { "workaround-short-loops", no_argument, NULL,
740 option_workaround_short_loop },
e0001a05 741
43cd72b9
BW
742 { "no-workaround-all-short-loops", no_argument, NULL,
743 option_no_workaround_all_short_loops },
744 { "workaround-all-short-loop", no_argument, NULL,
745 option_workaround_all_short_loops },
746
747 { "prefer-l32r", no_argument, NULL, option_prefer_l32r },
748 { "prefer-const16", no_argument, NULL, option_prefer_const16 },
749
750 { "no-workarounds", no_argument, NULL, option_no_workarounds },
751
752 { "no-workaround-close-loop-end", no_argument, NULL,
753 option_no_workaround_close_loop_end },
754 { "workaround-close-loop-end", no_argument, NULL,
755 option_workaround_close_loop_end },
e0001a05 756
7fa3d080 757 { "rename-section", required_argument, NULL, option_rename_section_name },
e0001a05 758
43cd72b9
BW
759 { "link-relax", no_argument, NULL, option_link_relax },
760 { "no-link-relax", no_argument, NULL, option_no_link_relax },
761
762 { "target-hardware", required_argument, NULL, option_target_hardware },
763
764 { NULL, no_argument, NULL, 0 }
e0001a05
NC
765};
766
767size_t md_longopts_size = sizeof md_longopts;
768
769
770int
7fa3d080 771md_parse_option (int c, char *arg)
e0001a05
NC
772{
773 switch (c)
774 {
775 case option_density:
43cd72b9 776 as_warn (_("--density option is ignored"));
e0001a05
NC
777 return 1;
778 case option_no_density:
43cd72b9 779 as_warn (_("--no-density option is ignored"));
e0001a05 780 return 1;
43cd72b9
BW
781 case option_link_relax:
782 linkrelax = 1;
e0001a05 783 return 1;
43cd72b9
BW
784 case option_no_link_relax:
785 linkrelax = 0;
e0001a05 786 return 1;
19fc3723
SA
787 case option_flix:
788 produce_flix = FLIX_ALL;
789 return 1;
790 case option_no_generate_flix:
791 produce_flix = FLIX_NO_GENERATE;
792 return 1;
793 case option_no_flix:
794 produce_flix = FLIX_NONE;
795 return 1;
43cd72b9
BW
796 case option_generics:
797 as_warn (_("--generics is deprecated; use --transform instead"));
798 return md_parse_option (option_transform, arg);
799 case option_no_generics:
800 as_warn (_("--no-generics is deprecated; use --no-transform instead"));
801 return md_parse_option (option_no_transform, arg);
802 case option_relax:
803 as_warn (_("--relax is deprecated; use --transform instead"));
804 return md_parse_option (option_transform, arg);
805 case option_no_relax:
806 as_warn (_("--no-relax is deprecated; use --no-transform instead"));
807 return md_parse_option (option_no_transform, arg);
e0001a05
NC
808 case option_longcalls:
809 directive_state[directive_longcalls] = TRUE;
810 return 1;
811 case option_no_longcalls:
812 directive_state[directive_longcalls] = FALSE;
813 return 1;
814 case option_text_section_literals:
815 use_literal_section = FALSE;
816 return 1;
817 case option_no_text_section_literals:
818 use_literal_section = TRUE;
819 return 1;
43cd72b9
BW
820 case option_absolute_literals:
821 if (!absolute_literals_supported)
822 {
823 as_fatal (_("--absolute-literals option not supported in this Xtensa configuration"));
824 return 0;
825 }
826 directive_state[directive_absolute_literals] = TRUE;
827 return 1;
828 case option_no_absolute_literals:
829 directive_state[directive_absolute_literals] = FALSE;
830 return 1;
831
e0001a05
NC
832 case option_workaround_a0_b_retw:
833 workaround_a0_b_retw = TRUE;
e0001a05
NC
834 return 1;
835 case option_no_workaround_a0_b_retw:
836 workaround_a0_b_retw = FALSE;
e0001a05
NC
837 return 1;
838 case option_workaround_b_j_loop_end:
839 workaround_b_j_loop_end = TRUE;
e0001a05
NC
840 return 1;
841 case option_no_workaround_b_j_loop_end:
842 workaround_b_j_loop_end = FALSE;
e0001a05
NC
843 return 1;
844
845 case option_workaround_short_loop:
846 workaround_short_loop = TRUE;
e0001a05
NC
847 return 1;
848 case option_no_workaround_short_loop:
849 workaround_short_loop = FALSE;
e0001a05
NC
850 return 1;
851
852 case option_workaround_all_short_loops:
853 workaround_all_short_loops = TRUE;
e0001a05
NC
854 return 1;
855 case option_no_workaround_all_short_loops:
856 workaround_all_short_loops = FALSE;
e0001a05
NC
857 return 1;
858
859 case option_workaround_close_loop_end:
860 workaround_close_loop_end = TRUE;
e0001a05
NC
861 return 1;
862 case option_no_workaround_close_loop_end:
863 workaround_close_loop_end = FALSE;
e0001a05
NC
864 return 1;
865
866 case option_no_workarounds:
867 workaround_a0_b_retw = FALSE;
e0001a05 868 workaround_b_j_loop_end = FALSE;
e0001a05 869 workaround_short_loop = FALSE;
e0001a05 870 workaround_all_short_loops = FALSE;
e0001a05 871 workaround_close_loop_end = FALSE;
e0001a05 872 return 1;
43cd72b9 873
e0001a05
NC
874 case option_align_targets:
875 align_targets = TRUE;
876 return 1;
877 case option_no_align_targets:
878 align_targets = FALSE;
879 return 1;
880
43cd72b9
BW
881 case option_warn_unaligned_targets:
882 warn_unaligned_branch_targets = TRUE;
e0001a05
NC
883 return 1;
884
e0001a05
NC
885 case option_rename_section_name:
886 build_section_rename (arg);
887 return 1;
e0001a05
NC
888
889 case 'Q':
890 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
891 should be emitted or not. FIXME: Not implemented. */
892 return 1;
c138bc38 893
43cd72b9
BW
894 case option_prefer_l32r:
895 if (prefer_const16)
896 as_fatal (_("prefer-l32r conflicts with prefer-const16"));
897 prefer_l32r = 1;
898 return 1;
899
900 case option_prefer_const16:
901 if (prefer_l32r)
902 as_fatal (_("prefer-const16 conflicts with prefer-l32r"));
903 prefer_const16 = 1;
904 return 1;
905
c138bc38 906 case option_target_hardware:
43cd72b9
BW
907 {
908 int earliest, latest = 0;
909 if (*arg == 0 || *arg == '-')
910 as_fatal (_("invalid target hardware version"));
911
912 earliest = strtol (arg, &arg, 0);
913
914 if (*arg == 0)
915 latest = earliest;
916 else if (*arg == '-')
917 {
918 if (*++arg == 0)
919 as_fatal (_("invalid target hardware version"));
920 latest = strtol (arg, &arg, 0);
921 }
922 if (*arg != 0)
923 as_fatal (_("invalid target hardware version"));
924
925 xtensa_setup_hw_workarounds (earliest, latest);
926 return 1;
927 }
928
929 case option_transform:
930 /* This option has no affect other than to use the defaults,
931 which are already set. */
932 return 1;
933
934 case option_no_transform:
935 /* This option turns off all transformations of any kind.
936 However, because we want to preserve the state of other
937 directives, we only change its own field. Thus, before
938 you perform any transformation, always check if transform
939 is available. If you use the functions we provide for this
940 purpose, you will be ok. */
941 directive_state[directive_transform] = FALSE;
942 return 1;
943
e0001a05
NC
944 default:
945 return 0;
946 }
947}
948
949
950void
7fa3d080 951md_show_usage (FILE *stream)
e0001a05 952{
43cd72b9
BW
953 fputs ("\n\
954Xtensa options:\n\
9456465c
BW
955 --[no-]text-section-literals\n\
956 [Do not] put literals in the text section\n\
957 --[no-]absolute-literals\n\
958 [Do not] default to use non-PC-relative literals\n\
959 --[no-]target-align [Do not] try to align branch targets\n\
960 --[no-]longcalls [Do not] emit 32-bit call sequences\n\
961 --[no-]transform [Do not] transform instructions\n\
19fc3723
SA
962 --flix both allow hand-written and generate flix bundles\n\
963 --no-generate-flix allow hand-written but do not generate\n\
964 flix bundles\n\
965 --no-allow-flix neither allow hand-written nor generate\n\
966 flix bundles\n\
9456465c 967 --rename-section old=new Rename section 'old' to 'new'\n", stream);
e0001a05
NC
968}
969
7fa3d080
BW
970\f
971/* Functions related to the list of current label symbols. */
43cd72b9
BW
972
973static void
7fa3d080 974xtensa_add_insn_label (symbolS *sym)
43cd72b9 975{
7fa3d080 976 sym_list *l;
43cd72b9 977
7fa3d080
BW
978 if (!free_insn_labels)
979 l = (sym_list *) xmalloc (sizeof (sym_list));
980 else
43cd72b9 981 {
7fa3d080
BW
982 l = free_insn_labels;
983 free_insn_labels = l->next;
984 }
985
986 l->sym = sym;
987 l->next = insn_labels;
988 insn_labels = l;
989}
990
991
992static void
993xtensa_clear_insn_labels (void)
994{
995 sym_list **pl;
996
997 for (pl = &free_insn_labels; *pl != NULL; pl = &(*pl)->next)
998 ;
999 *pl = insn_labels;
1000 insn_labels = NULL;
1001}
1002
1003
7fa3d080 1004static void
c3ea6048 1005xtensa_move_labels (fragS *new_frag, valueT new_offset)
7fa3d080
BW
1006{
1007 sym_list *lit;
1008
1009 for (lit = insn_labels; lit; lit = lit->next)
1010 {
1011 symbolS *lit_sym = lit->sym;
c3ea6048
BW
1012 S_SET_VALUE (lit_sym, new_offset);
1013 symbol_set_frag (lit_sym, new_frag);
43cd72b9
BW
1014 }
1015}
1016
e0001a05
NC
1017\f
1018/* Directive data and functions. */
1019
1020typedef struct state_stackS_struct
1021{
1022 directiveE directive;
1023 bfd_boolean negated;
1024 bfd_boolean old_state;
1025 const char *file;
1026 unsigned int line;
1027 const void *datum;
1028 struct state_stackS_struct *prev;
1029} state_stackS;
1030
1031state_stackS *directive_state_stack;
1032
1033const pseudo_typeS md_pseudo_table[] =
1034{
43cd72b9
BW
1035 { "align", s_align_bytes, 0 }, /* Defaulting is invalid (0). */
1036 { "literal_position", xtensa_literal_position, 0 },
1037 { "frame", s_ignore, 0 }, /* Formerly used for STABS debugging. */
1038 { "long", xtensa_elf_cons, 4 },
1039 { "word", xtensa_elf_cons, 4 },
1bbb5f21 1040 { "4byte", xtensa_elf_cons, 4 },
43cd72b9 1041 { "short", xtensa_elf_cons, 2 },
1bbb5f21 1042 { "2byte", xtensa_elf_cons, 2 },
fb227da0
BW
1043 { "sleb128", xtensa_leb128, 1},
1044 { "uleb128", xtensa_leb128, 0},
43cd72b9
BW
1045 { "begin", xtensa_begin_directive, 0 },
1046 { "end", xtensa_end_directive, 0 },
43cd72b9
BW
1047 { "literal", xtensa_literal_pseudo, 0 },
1048 { "frequency", xtensa_frequency_pseudo, 0 },
1049 { NULL, 0, 0 },
e0001a05
NC
1050};
1051
1052
7fa3d080
BW
1053static bfd_boolean
1054use_transform (void)
e0001a05 1055{
43cd72b9
BW
1056 /* After md_end, you should be checking frag by frag, rather
1057 than state directives. */
9c2799c2 1058 gas_assert (!past_xtensa_end);
43cd72b9 1059 return directive_state[directive_transform];
e0001a05
NC
1060}
1061
1062
7fa3d080
BW
1063static bfd_boolean
1064do_align_targets (void)
e0001a05 1065{
7b1cc377
BW
1066 /* Do not use this function after md_end; just look at align_targets
1067 instead. There is no target-align directive, so alignment is either
1068 enabled for all frags or not done at all. */
9c2799c2 1069 gas_assert (!past_xtensa_end);
43cd72b9 1070 return align_targets && use_transform ();
e0001a05
NC
1071}
1072
1073
1074static void
7fa3d080 1075directive_push (directiveE directive, bfd_boolean negated, const void *datum)
e0001a05
NC
1076{
1077 char *file;
1078 unsigned int line;
1079 state_stackS *stack = (state_stackS *) xmalloc (sizeof (state_stackS));
1080
1081 as_where (&file, &line);
1082
1083 stack->directive = directive;
1084 stack->negated = negated;
1085 stack->old_state = directive_state[directive];
1086 stack->file = file;
1087 stack->line = line;
1088 stack->datum = datum;
1089 stack->prev = directive_state_stack;
1090 directive_state_stack = stack;
1091
1092 directive_state[directive] = !negated;
1093}
1094
7fa3d080 1095
e0001a05 1096static void
7fa3d080
BW
1097directive_pop (directiveE *directive,
1098 bfd_boolean *negated,
1099 const char **file,
1100 unsigned int *line,
1101 const void **datum)
e0001a05
NC
1102{
1103 state_stackS *top = directive_state_stack;
1104
1105 if (!directive_state_stack)
1106 {
1107 as_bad (_("unmatched end directive"));
1108 *directive = directive_none;
1109 return;
1110 }
1111
1112 directive_state[directive_state_stack->directive] = top->old_state;
1113 *directive = top->directive;
1114 *negated = top->negated;
1115 *file = top->file;
1116 *line = top->line;
1117 *datum = top->datum;
1118 directive_state_stack = top->prev;
1119 free (top);
1120}
1121
1122
1123static void
7fa3d080 1124directive_balance (void)
e0001a05
NC
1125{
1126 while (directive_state_stack)
1127 {
1128 directiveE directive;
1129 bfd_boolean negated;
1130 const char *file;
1131 unsigned int line;
1132 const void *datum;
1133
1134 directive_pop (&directive, &negated, &file, &line, &datum);
1135 as_warn_where ((char *) file, line,
1136 _(".begin directive with no matching .end directive"));
1137 }
1138}
1139
1140
1141static bfd_boolean
7fa3d080 1142inside_directive (directiveE dir)
e0001a05
NC
1143{
1144 state_stackS *top = directive_state_stack;
1145
1146 while (top && top->directive != dir)
1147 top = top->prev;
1148
1149 return (top != NULL);
1150}
1151
1152
1153static void
7fa3d080 1154get_directive (directiveE *directive, bfd_boolean *negated)
e0001a05
NC
1155{
1156 int len;
1157 unsigned i;
43cd72b9 1158 char *directive_string;
e0001a05
NC
1159
1160 if (strncmp (input_line_pointer, "no-", 3) != 0)
1161 *negated = FALSE;
1162 else
1163 {
1164 *negated = TRUE;
1165 input_line_pointer += 3;
1166 }
1167
1168 len = strspn (input_line_pointer,
43cd72b9
BW
1169 "abcdefghijklmnopqrstuvwxyz_-/0123456789.");
1170
1171 /* This code is a hack to make .begin [no-][generics|relax] exactly
1172 equivalent to .begin [no-]transform. We should remove it when
1173 we stop accepting those options. */
c138bc38 1174
43cd72b9
BW
1175 if (strncmp (input_line_pointer, "generics", strlen ("generics")) == 0)
1176 {
1177 as_warn (_("[no-]generics is deprecated; use [no-]transform instead"));
1178 directive_string = "transform";
1179 }
1180 else if (strncmp (input_line_pointer, "relax", strlen ("relax")) == 0)
1181 {
1182 as_warn (_("[no-]relax is deprecated; use [no-]transform instead"));
1183 directive_string = "transform";
c138bc38 1184 }
43cd72b9
BW
1185 else
1186 directive_string = input_line_pointer;
e0001a05
NC
1187
1188 for (i = 0; i < sizeof (directive_info) / sizeof (*directive_info); ++i)
1189 {
43cd72b9 1190 if (strncmp (directive_string, directive_info[i].name, len) == 0)
e0001a05
NC
1191 {
1192 input_line_pointer += len;
1193 *directive = (directiveE) i;
1194 if (*negated && !directive_info[i].can_be_negated)
43cd72b9 1195 as_bad (_("directive %s cannot be negated"),
e0001a05
NC
1196 directive_info[i].name);
1197 return;
1198 }
1199 }
1200
1201 as_bad (_("unknown directive"));
1202 *directive = (directiveE) XTENSA_UNDEFINED;
1203}
1204
1205
1206static void
7fa3d080 1207xtensa_begin_directive (int ignore ATTRIBUTE_UNUSED)
e0001a05
NC
1208{
1209 directiveE directive;
1210 bfd_boolean negated;
1211 emit_state *state;
e0001a05
NC
1212 lit_state *ls;
1213
1214 get_directive (&directive, &negated);
1215 if (directive == (directiveE) XTENSA_UNDEFINED)
1216 {
1217 discard_rest_of_line ();
1218 return;
1219 }
1220
43cd72b9
BW
1221 if (cur_vinsn.inside_bundle)
1222 as_bad (_("directives are not valid inside bundles"));
1223
e0001a05
NC
1224 switch (directive)
1225 {
1226 case directive_literal:
82e7541d
BW
1227 if (!inside_directive (directive_literal))
1228 {
1229 /* Previous labels go with whatever follows this directive, not with
1230 the literal, so save them now. */
1231 saved_insn_labels = insn_labels;
1232 insn_labels = NULL;
1233 }
43cd72b9 1234 as_warn (_(".begin literal is deprecated; use .literal instead"));
e0001a05
NC
1235 state = (emit_state *) xmalloc (sizeof (emit_state));
1236 xtensa_switch_to_literal_fragment (state);
1237 directive_push (directive_literal, negated, state);
1238 break;
1239
1240 case directive_literal_prefix:
c138bc38 1241 /* Have to flush pending output because a movi relaxed to an l32r
43cd72b9
BW
1242 might produce a literal. */
1243 md_flush_pending_output ();
e0001a05
NC
1244 /* Check to see if the current fragment is a literal
1245 fragment. If it is, then this operation is not allowed. */
43cd72b9 1246 if (generating_literals)
e0001a05
NC
1247 {
1248 as_bad (_("cannot set literal_prefix inside literal fragment"));
1249 return;
1250 }
1251
1252 /* Allocate the literal state for this section and push
1253 onto the directive stack. */
1254 ls = xmalloc (sizeof (lit_state));
9c2799c2 1255 gas_assert (ls);
e0001a05
NC
1256
1257 *ls = default_lit_sections;
e0001a05
NC
1258 directive_push (directive_literal_prefix, negated, ls);
1259
e0001a05 1260 /* Process the new prefix. */
74869ac7 1261 xtensa_literal_prefix ();
e0001a05
NC
1262 break;
1263
1264 case directive_freeregs:
1265 /* This information is currently unused, but we'll accept the statement
1266 and just discard the rest of the line. This won't check the syntax,
1267 but it will accept every correct freeregs directive. */
1268 input_line_pointer += strcspn (input_line_pointer, "\n");
1269 directive_push (directive_freeregs, negated, 0);
1270 break;
1271
43cd72b9
BW
1272 case directive_schedule:
1273 md_flush_pending_output ();
1274 frag_var (rs_fill, 0, 0, frag_now->fr_subtype,
1275 frag_now->fr_symbol, frag_now->fr_offset, NULL);
1276 directive_push (directive_schedule, negated, 0);
1277 xtensa_set_frag_assembly_state (frag_now);
1278 break;
1279
e0001a05 1280 case directive_density:
43cd72b9
BW
1281 as_warn (_(".begin [no-]density is ignored"));
1282 break;
1283
1284 case directive_absolute_literals:
1285 md_flush_pending_output ();
1286 if (!absolute_literals_supported && !negated)
e0001a05 1287 {
43cd72b9 1288 as_warn (_("Xtensa absolute literals option not supported; ignored"));
e0001a05
NC
1289 break;
1290 }
43cd72b9
BW
1291 xtensa_set_frag_assembly_state (frag_now);
1292 directive_push (directive, negated, 0);
1293 break;
e0001a05
NC
1294
1295 default:
43cd72b9
BW
1296 md_flush_pending_output ();
1297 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
1298 directive_push (directive, negated, 0);
1299 break;
1300 }
1301
1302 demand_empty_rest_of_line ();
1303}
1304
1305
1306static void
7fa3d080 1307xtensa_end_directive (int ignore ATTRIBUTE_UNUSED)
e0001a05
NC
1308{
1309 directiveE begin_directive, end_directive;
1310 bfd_boolean begin_negated, end_negated;
1311 const char *file;
1312 unsigned int line;
1313 emit_state *state;
43cd72b9 1314 emit_state **state_ptr;
e0001a05
NC
1315 lit_state *s;
1316
43cd72b9
BW
1317 if (cur_vinsn.inside_bundle)
1318 as_bad (_("directives are not valid inside bundles"));
82e7541d 1319
e0001a05 1320 get_directive (&end_directive, &end_negated);
43cd72b9
BW
1321
1322 md_flush_pending_output ();
1323
1324 switch (end_directive)
e0001a05 1325 {
43cd72b9 1326 case (directiveE) XTENSA_UNDEFINED:
e0001a05
NC
1327 discard_rest_of_line ();
1328 return;
e0001a05 1329
43cd72b9
BW
1330 case directive_density:
1331 as_warn (_(".end [no-]density is ignored"));
e0001a05 1332 demand_empty_rest_of_line ();
43cd72b9
BW
1333 break;
1334
1335 case directive_absolute_literals:
1336 if (!absolute_literals_supported && !end_negated)
1337 {
1338 as_warn (_("Xtensa absolute literals option not supported; ignored"));
1339 demand_empty_rest_of_line ();
1340 return;
1341 }
1342 break;
1343
1344 default:
1345 break;
e0001a05
NC
1346 }
1347
43cd72b9 1348 state_ptr = &state; /* use state_ptr to avoid type-punning warning */
e0001a05 1349 directive_pop (&begin_directive, &begin_negated, &file, &line,
43cd72b9 1350 (const void **) state_ptr);
e0001a05
NC
1351
1352 if (begin_directive != directive_none)
1353 {
1354 if (begin_directive != end_directive || begin_negated != end_negated)
1355 {
1356 as_bad (_("does not match begin %s%s at %s:%d"),
1357 begin_negated ? "no-" : "",
1358 directive_info[begin_directive].name, file, line);
1359 }
1360 else
1361 {
1362 switch (end_directive)
1363 {
1364 case directive_literal:
1365 frag_var (rs_fill, 0, 0, 0, NULL, 0, NULL);
1366 xtensa_restore_emit_state (state);
43cd72b9 1367 xtensa_set_frag_assembly_state (frag_now);
e0001a05 1368 free (state);
82e7541d
BW
1369 if (!inside_directive (directive_literal))
1370 {
1371 /* Restore the list of current labels. */
1372 xtensa_clear_insn_labels ();
1373 insn_labels = saved_insn_labels;
1374 }
e0001a05
NC
1375 break;
1376
e0001a05
NC
1377 case directive_literal_prefix:
1378 /* Restore the default collection sections from saved state. */
1379 s = (lit_state *) state;
9c2799c2 1380 gas_assert (s);
e8247da7 1381 default_lit_sections = *s;
e0001a05 1382
74869ac7
BW
1383 /* Free the state storage. */
1384 free (s->lit_prefix);
e0001a05
NC
1385 free (s);
1386 break;
1387
43cd72b9
BW
1388 case directive_schedule:
1389 case directive_freeregs:
1390 break;
1391
e0001a05 1392 default:
43cd72b9 1393 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
1394 break;
1395 }
1396 }
1397 }
1398
1399 demand_empty_rest_of_line ();
1400}
1401
1402
1403/* Place an aligned literal fragment at the current location. */
1404
1405static void
7fa3d080 1406xtensa_literal_position (int ignore ATTRIBUTE_UNUSED)
e0001a05 1407{
43cd72b9
BW
1408 md_flush_pending_output ();
1409
e0001a05
NC
1410 if (inside_directive (directive_literal))
1411 as_warn (_(".literal_position inside literal directive; ignoring"));
43cd72b9 1412 xtensa_mark_literal_pool_location ();
e0001a05
NC
1413
1414 demand_empty_rest_of_line ();
82e7541d 1415 xtensa_clear_insn_labels ();
e0001a05
NC
1416}
1417
1418
43cd72b9 1419/* Support .literal label, expr, ... */
e0001a05
NC
1420
1421static void
7fa3d080 1422xtensa_literal_pseudo (int ignored ATTRIBUTE_UNUSED)
e0001a05
NC
1423{
1424 emit_state state;
1745fcba 1425 char *p, *base_name;
e0001a05 1426 char c;
e0001a05
NC
1427 segT dest_seg;
1428
82e7541d
BW
1429 if (inside_directive (directive_literal))
1430 {
1431 as_bad (_(".literal not allowed inside .begin literal region"));
1432 ignore_rest_of_line ();
1433 return;
1434 }
1435
43cd72b9
BW
1436 md_flush_pending_output ();
1437
82e7541d
BW
1438 /* Previous labels go with whatever follows this directive, not with
1439 the literal, so save them now. */
1440 saved_insn_labels = insn_labels;
1441 insn_labels = NULL;
1442
e0001a05
NC
1443 /* If we are using text-section literals, then this is the right value... */
1444 dest_seg = now_seg;
1445
1446 base_name = input_line_pointer;
1447
1448 xtensa_switch_to_literal_fragment (&state);
1449
43cd72b9 1450 /* ...but if we aren't using text-section-literals, then we
e0001a05 1451 need to put them in the section we just switched to. */
43cd72b9 1452 if (use_literal_section || directive_state[directive_absolute_literals])
e0001a05
NC
1453 dest_seg = now_seg;
1454
43cd72b9
BW
1455 /* All literals are aligned to four-byte boundaries. */
1456 frag_align (2, 0, 0);
1457 record_alignment (now_seg, 2);
e0001a05
NC
1458
1459 c = get_symbol_end ();
1460 /* Just after name is now '\0'. */
1461 p = input_line_pointer;
1462 *p = c;
1463 SKIP_WHITESPACE ();
1464
1465 if (*input_line_pointer != ',' && *input_line_pointer != ':')
1466 {
1467 as_bad (_("expected comma or colon after symbol name; "
1468 "rest of line ignored"));
1469 ignore_rest_of_line ();
1470 xtensa_restore_emit_state (&state);
1471 return;
1472 }
1473 *p = 0;
1474
e0001a05 1475 colon (base_name);
e0001a05 1476
e0001a05 1477 *p = c;
43cd72b9 1478 input_line_pointer++; /* skip ',' or ':' */
e0001a05 1479
43cd72b9 1480 xtensa_elf_cons (4);
e0001a05
NC
1481
1482 xtensa_restore_emit_state (&state);
82e7541d
BW
1483
1484 /* Restore the list of current labels. */
1485 xtensa_clear_insn_labels ();
1486 insn_labels = saved_insn_labels;
e0001a05
NC
1487}
1488
1489
1490static void
74869ac7 1491xtensa_literal_prefix (void)
e0001a05 1492{
74869ac7
BW
1493 char *name;
1494 int len;
1495
1496 /* Parse the new prefix from the input_line_pointer. */
1497 SKIP_WHITESPACE ();
1498 len = strspn (input_line_pointer,
1499 "ABCDEFGHIJKLMNOPQRSTUVWXYZ"
1500 "abcdefghijklmnopqrstuvwxyz_/0123456789.$");
e0001a05
NC
1501
1502 /* Get a null-terminated copy of the name. */
1503 name = xmalloc (len + 1);
9c2799c2 1504 gas_assert (name);
74869ac7 1505 strncpy (name, input_line_pointer, len);
e0001a05
NC
1506 name[len] = 0;
1507
74869ac7
BW
1508 /* Skip the name in the input line. */
1509 input_line_pointer += len;
43cd72b9 1510
74869ac7 1511 default_lit_sections.lit_prefix = name;
43cd72b9 1512
74869ac7 1513 /* Clear cached literal sections, since the prefix has changed. */
43cd72b9
BW
1514 default_lit_sections.lit_seg = NULL;
1515 default_lit_sections.lit4_seg = NULL;
43cd72b9
BW
1516}
1517
1518
1519/* Support ".frequency branch_target_frequency fall_through_frequency". */
1520
1521static void
7fa3d080 1522xtensa_frequency_pseudo (int ignored ATTRIBUTE_UNUSED)
43cd72b9
BW
1523{
1524 float fall_through_f, target_f;
43cd72b9
BW
1525
1526 fall_through_f = (float) strtod (input_line_pointer, &input_line_pointer);
1527 if (fall_through_f < 0)
1528 {
1529 as_bad (_("fall through frequency must be greater than 0"));
1530 ignore_rest_of_line ();
1531 return;
1532 }
1533
1534 target_f = (float) strtod (input_line_pointer, &input_line_pointer);
1535 if (target_f < 0)
1536 {
1537 as_bad (_("branch target frequency must be greater than 0"));
1538 ignore_rest_of_line ();
1539 return;
1540 }
1541
b08b5071 1542 set_subseg_freq (now_seg, now_subseg, target_f + fall_through_f, target_f);
43cd72b9
BW
1543
1544 demand_empty_rest_of_line ();
1545}
1546
1547
1548/* Like normal .long/.short/.word, except support @plt, etc.
1549 Clobbers input_line_pointer, checks end-of-line. */
1550
1551static void
7fa3d080 1552xtensa_elf_cons (int nbytes)
43cd72b9
BW
1553{
1554 expressionS exp;
1555 bfd_reloc_code_real_type reloc;
1556
1557 md_flush_pending_output ();
1558
1559 if (cur_vinsn.inside_bundle)
1560 as_bad (_("directives are not valid inside bundles"));
1561
1562 if (is_it_end_of_statement ())
1563 {
1564 demand_empty_rest_of_line ();
1565 return;
1566 }
1567
1568 do
1569 {
1570 expression (&exp);
1571 if (exp.X_op == O_symbol
1572 && *input_line_pointer == '@'
1573 && ((reloc = xtensa_elf_suffix (&input_line_pointer, &exp))
1574 != BFD_RELOC_NONE))
1575 {
1576 reloc_howto_type *reloc_howto =
1577 bfd_reloc_type_lookup (stdoutput, reloc);
1578
1579 if (reloc == BFD_RELOC_UNUSED || !reloc_howto)
1580 as_bad (_("unsupported relocation"));
1581 else if ((reloc >= BFD_RELOC_XTENSA_SLOT0_OP
1582 && reloc <= BFD_RELOC_XTENSA_SLOT14_OP)
1583 || (reloc >= BFD_RELOC_XTENSA_SLOT0_ALT
1584 && reloc <= BFD_RELOC_XTENSA_SLOT14_ALT))
1585 as_bad (_("opcode-specific %s relocation used outside "
1586 "an instruction"), reloc_howto->name);
1587 else if (nbytes != (int) bfd_get_reloc_size (reloc_howto))
1588 as_bad (_("%s relocations do not fit in %d bytes"),
1589 reloc_howto->name, nbytes);
28dbbc02
BW
1590 else if (reloc == BFD_RELOC_XTENSA_TLS_FUNC
1591 || reloc == BFD_RELOC_XTENSA_TLS_ARG
1592 || reloc == BFD_RELOC_XTENSA_TLS_CALL)
1593 as_bad (_("invalid use of %s relocation"), reloc_howto->name);
43cd72b9
BW
1594 else
1595 {
1596 char *p = frag_more ((int) nbytes);
1597 xtensa_set_frag_assembly_state (frag_now);
1598 fix_new_exp (frag_now, p - frag_now->fr_literal,
1bbb5f21 1599 nbytes, &exp, reloc_howto->pc_relative, reloc);
43cd72b9
BW
1600 }
1601 }
1602 else
1f7efbae
BW
1603 {
1604 xtensa_set_frag_assembly_state (frag_now);
1605 emit_expr (&exp, (unsigned int) nbytes);
1606 }
43cd72b9
BW
1607 }
1608 while (*input_line_pointer++ == ',');
1609
1610 input_line_pointer--; /* Put terminator back into stream. */
1611 demand_empty_rest_of_line ();
1612}
1613
fb227da0
BW
1614static bfd_boolean is_leb128_expr;
1615
1616static void
1617xtensa_leb128 (int sign)
1618{
1619 is_leb128_expr = TRUE;
1620 s_leb128 (sign);
1621 is_leb128_expr = FALSE;
1622}
1623
7fa3d080
BW
1624\f
1625/* Parsing and Idiom Translation. */
43cd72b9
BW
1626
1627/* Parse @plt, etc. and return the desired relocation. */
1628static bfd_reloc_code_real_type
7fa3d080 1629xtensa_elf_suffix (char **str_p, expressionS *exp_p)
43cd72b9 1630{
43cd72b9
BW
1631 char ident[20];
1632 char *str = *str_p;
1633 char *str2;
1634 int ch;
1635 int len;
bbdd25a8 1636 struct suffix_reloc_map *ptr;
43cd72b9
BW
1637
1638 if (*str++ != '@')
1639 return BFD_RELOC_NONE;
1640
1641 for (ch = *str, str2 = ident;
1642 (str2 < ident + sizeof (ident) - 1
1643 && (ISALNUM (ch) || ch == '@'));
1644 ch = *++str)
1645 {
1646 *str2++ = (ISLOWER (ch)) ? ch : TOLOWER (ch);
1647 }
1648
1649 *str2 = '\0';
1650 len = str2 - ident;
1651
1652 ch = ident[0];
bbdd25a8
BW
1653 for (ptr = &suffix_relocs[0]; ptr->length > 0; ptr++)
1654 if (ch == ptr->suffix[0]
43cd72b9 1655 && len == ptr->length
bbdd25a8 1656 && memcmp (ident, ptr->suffix, ptr->length) == 0)
43cd72b9
BW
1657 {
1658 /* Now check for "identifier@suffix+constant". */
1659 if (*str == '-' || *str == '+')
1660 {
1661 char *orig_line = input_line_pointer;
1662 expressionS new_exp;
1663
1664 input_line_pointer = str;
1665 expression (&new_exp);
1666 if (new_exp.X_op == O_constant)
1667 {
1668 exp_p->X_add_number += new_exp.X_add_number;
1669 str = input_line_pointer;
1670 }
1671
1672 if (&input_line_pointer != str_p)
1673 input_line_pointer = orig_line;
1674 }
1675
1676 *str_p = str;
1677 return ptr->reloc;
1678 }
1679
1680 return BFD_RELOC_UNUSED;
e0001a05
NC
1681}
1682
e0001a05 1683
bbdd25a8
BW
1684/* Find the matching operator type. */
1685static unsigned char
1686map_suffix_reloc_to_operator (bfd_reloc_code_real_type reloc)
1687{
1688 struct suffix_reloc_map *sfx;
1689 unsigned char operator = (unsigned char) -1;
1690
1691 for (sfx = &suffix_relocs[0]; sfx->suffix; sfx++)
1692 {
1693 if (sfx->reloc == reloc)
1694 {
1695 operator = sfx->operator;
1696 break;
1697 }
1698 }
9c2799c2 1699 gas_assert (operator != (unsigned char) -1);
bbdd25a8
BW
1700 return operator;
1701}
1702
1703
1704/* Find the matching reloc type. */
1705static bfd_reloc_code_real_type
28dbbc02 1706map_operator_to_reloc (unsigned char operator, bfd_boolean is_literal)
bbdd25a8
BW
1707{
1708 struct suffix_reloc_map *sfx;
1709 bfd_reloc_code_real_type reloc = BFD_RELOC_UNUSED;
1710
1711 for (sfx = &suffix_relocs[0]; sfx->suffix; sfx++)
1712 {
1713 if (sfx->operator == operator)
1714 {
1715 reloc = sfx->reloc;
1716 break;
1717 }
1718 }
1719
28dbbc02
BW
1720 if (is_literal)
1721 {
1722 if (reloc == BFD_RELOC_XTENSA_TLS_FUNC)
1723 return BFD_RELOC_XTENSA_TLSDESC_FN;
1724 else if (reloc == BFD_RELOC_XTENSA_TLS_ARG)
1725 return BFD_RELOC_XTENSA_TLSDESC_ARG;
1726 }
1727
bbdd25a8
BW
1728 if (reloc == BFD_RELOC_UNUSED)
1729 return BFD_RELOC_32;
1730
1731 return reloc;
1732}
1733
1734
e0001a05 1735static const char *
7fa3d080 1736expression_end (const char *name)
e0001a05
NC
1737{
1738 while (1)
1739 {
1740 switch (*name)
1741 {
43cd72b9 1742 case '}':
e0001a05
NC
1743 case ';':
1744 case '\0':
1745 case ',':
43cd72b9 1746 case ':':
e0001a05
NC
1747 return name;
1748 case ' ':
1749 case '\t':
1750 ++name;
1751 continue;
1752 default:
1753 return 0;
1754 }
1755 }
1756}
1757
1758
1759#define ERROR_REG_NUM ((unsigned) -1)
1760
1761static unsigned
7fa3d080 1762tc_get_register (const char *prefix)
e0001a05
NC
1763{
1764 unsigned reg;
1765 const char *next_expr;
1766 const char *old_line_pointer;
1767
1768 SKIP_WHITESPACE ();
1769 old_line_pointer = input_line_pointer;
1770
1771 if (*input_line_pointer == '$')
1772 ++input_line_pointer;
1773
1774 /* Accept "sp" as a synonym for "a1". */
1775 if (input_line_pointer[0] == 's' && input_line_pointer[1] == 'p'
1776 && expression_end (input_line_pointer + 2))
1777 {
1778 input_line_pointer += 2;
1779 return 1; /* AR[1] */
1780 }
1781
1782 while (*input_line_pointer++ == *prefix++)
1783 ;
1784 --input_line_pointer;
1785 --prefix;
1786
1787 if (*prefix)
1788 {
1789 as_bad (_("bad register name: %s"), old_line_pointer);
1790 return ERROR_REG_NUM;
1791 }
1792
1793 if (!ISDIGIT ((unsigned char) *input_line_pointer))
1794 {
1795 as_bad (_("bad register number: %s"), input_line_pointer);
1796 return ERROR_REG_NUM;
1797 }
1798
1799 reg = 0;
1800
1801 while (ISDIGIT ((int) *input_line_pointer))
1802 reg = reg * 10 + *input_line_pointer++ - '0';
1803
1804 if (!(next_expr = expression_end (input_line_pointer)))
1805 {
1806 as_bad (_("bad register name: %s"), old_line_pointer);
1807 return ERROR_REG_NUM;
1808 }
1809
1810 input_line_pointer = (char *) next_expr;
1811
1812 return reg;
1813}
1814
1815
e0001a05 1816static void
7fa3d080 1817expression_maybe_register (xtensa_opcode opc, int opnd, expressionS *tok)
e0001a05 1818{
43cd72b9 1819 xtensa_isa isa = xtensa_default_isa;
e0001a05 1820
43cd72b9
BW
1821 /* Check if this is an immediate operand. */
1822 if (xtensa_operand_is_register (isa, opc, opnd) == 0)
e0001a05 1823 {
43cd72b9 1824 bfd_reloc_code_real_type reloc;
e0001a05 1825 segT t = expression (tok);
43cd72b9
BW
1826 if (t == absolute_section
1827 && xtensa_operand_is_PCrelative (isa, opc, opnd) == 1)
e0001a05 1828 {
9c2799c2 1829 gas_assert (tok->X_op == O_constant);
e0001a05
NC
1830 tok->X_op = O_symbol;
1831 tok->X_add_symbol = &abs_symbol;
1832 }
43cd72b9
BW
1833
1834 if ((tok->X_op == O_constant || tok->X_op == O_symbol)
bbdd25a8
BW
1835 && ((reloc = xtensa_elf_suffix (&input_line_pointer, tok))
1836 != BFD_RELOC_NONE))
e0001a05 1837 {
1bbb5f21 1838 switch (reloc)
43cd72b9 1839 {
1bbb5f21
BW
1840 case BFD_RELOC_LO16:
1841 if (tok->X_op == O_constant)
bbdd25a8 1842 {
43cd72b9 1843 tok->X_add_number &= 0xffff;
bbdd25a8 1844 return;
1bbb5f21
BW
1845 }
1846 break;
1847 case BFD_RELOC_HI16:
1848 if (tok->X_op == O_constant)
1849 {
43cd72b9 1850 tok->X_add_number = ((unsigned) tok->X_add_number) >> 16;
bbdd25a8 1851 return;
bbdd25a8 1852 }
1bbb5f21
BW
1853 break;
1854 case BFD_RELOC_UNUSED:
1855 as_bad (_("unsupported relocation"));
1856 return;
1857 case BFD_RELOC_32_PCREL:
1858 as_bad (_("pcrel relocation not allowed in an instruction"));
1859 return;
1860 default:
1861 break;
43cd72b9 1862 }
bbdd25a8 1863 tok->X_op = map_suffix_reloc_to_operator (reloc);
e0001a05 1864 }
e0001a05
NC
1865 }
1866 else
1867 {
43cd72b9
BW
1868 xtensa_regfile opnd_rf = xtensa_operand_regfile (isa, opc, opnd);
1869 unsigned reg = tc_get_register (xtensa_regfile_shortname (isa, opnd_rf));
e0001a05
NC
1870
1871 if (reg != ERROR_REG_NUM) /* Already errored */
1872 {
1873 uint32 buf = reg;
43cd72b9 1874 if (xtensa_operand_encode (isa, opc, opnd, &buf))
e0001a05
NC
1875 as_bad (_("register number out of range"));
1876 }
1877
1878 tok->X_op = O_register;
1879 tok->X_add_symbol = 0;
1880 tok->X_add_number = reg;
1881 }
1882}
1883
1884
1885/* Split up the arguments for an opcode or pseudo-op. */
1886
1887static int
7fa3d080 1888tokenize_arguments (char **args, char *str)
e0001a05
NC
1889{
1890 char *old_input_line_pointer;
1891 bfd_boolean saw_comma = FALSE;
1892 bfd_boolean saw_arg = FALSE;
43cd72b9 1893 bfd_boolean saw_colon = FALSE;
e0001a05
NC
1894 int num_args = 0;
1895 char *arg_end, *arg;
1896 int arg_len;
43cd72b9
BW
1897
1898 /* Save and restore input_line_pointer around this function. */
e0001a05
NC
1899 old_input_line_pointer = input_line_pointer;
1900 input_line_pointer = str;
1901
1902 while (*input_line_pointer)
1903 {
1904 SKIP_WHITESPACE ();
1905 switch (*input_line_pointer)
1906 {
1907 case '\0':
43cd72b9 1908 case '}':
e0001a05
NC
1909 goto fini;
1910
43cd72b9
BW
1911 case ':':
1912 input_line_pointer++;
1913 if (saw_comma || saw_colon || !saw_arg)
1914 goto err;
1915 saw_colon = TRUE;
1916 break;
1917
e0001a05
NC
1918 case ',':
1919 input_line_pointer++;
43cd72b9 1920 if (saw_comma || saw_colon || !saw_arg)
e0001a05
NC
1921 goto err;
1922 saw_comma = TRUE;
1923 break;
1924
1925 default:
43cd72b9 1926 if (!saw_comma && !saw_colon && saw_arg)
e0001a05
NC
1927 goto err;
1928
1929 arg_end = input_line_pointer + 1;
1930 while (!expression_end (arg_end))
1931 arg_end += 1;
43cd72b9 1932
e0001a05 1933 arg_len = arg_end - input_line_pointer;
43cd72b9 1934 arg = (char *) xmalloc ((saw_colon ? 1 : 0) + arg_len + 1);
e0001a05
NC
1935 args[num_args] = arg;
1936
43cd72b9
BW
1937 if (saw_colon)
1938 *arg++ = ':';
e0001a05
NC
1939 strncpy (arg, input_line_pointer, arg_len);
1940 arg[arg_len] = '\0';
43cd72b9 1941
e0001a05
NC
1942 input_line_pointer = arg_end;
1943 num_args += 1;
c138bc38 1944 saw_comma = FALSE;
43cd72b9 1945 saw_colon = FALSE;
c138bc38 1946 saw_arg = TRUE;
e0001a05
NC
1947 break;
1948 }
1949 }
1950
1951fini:
43cd72b9 1952 if (saw_comma || saw_colon)
e0001a05
NC
1953 goto err;
1954 input_line_pointer = old_input_line_pointer;
1955 return num_args;
1956
1957err:
43cd72b9
BW
1958 if (saw_comma)
1959 as_bad (_("extra comma"));
1960 else if (saw_colon)
1961 as_bad (_("extra colon"));
1962 else if (!saw_arg)
c138bc38 1963 as_bad (_("missing argument"));
43cd72b9
BW
1964 else
1965 as_bad (_("missing comma or colon"));
e0001a05
NC
1966 input_line_pointer = old_input_line_pointer;
1967 return -1;
1968}
1969
1970
43cd72b9 1971/* Parse the arguments to an opcode. Return TRUE on error. */
e0001a05
NC
1972
1973static bfd_boolean
7fa3d080 1974parse_arguments (TInsn *insn, int num_args, char **arg_strings)
e0001a05 1975{
43cd72b9 1976 expressionS *tok, *last_tok;
e0001a05
NC
1977 xtensa_opcode opcode = insn->opcode;
1978 bfd_boolean had_error = TRUE;
43cd72b9
BW
1979 xtensa_isa isa = xtensa_default_isa;
1980 int n, num_regs = 0;
e0001a05 1981 int opcode_operand_count;
43cd72b9
BW
1982 int opnd_cnt, last_opnd_cnt;
1983 unsigned int next_reg = 0;
e0001a05
NC
1984 char *old_input_line_pointer;
1985
1986 if (insn->insn_type == ITYPE_LITERAL)
1987 opcode_operand_count = 1;
1988 else
43cd72b9 1989 opcode_operand_count = xtensa_opcode_num_operands (isa, opcode);
e0001a05 1990
43cd72b9 1991 tok = insn->tok;
e0001a05
NC
1992 memset (tok, 0, sizeof (*tok) * MAX_INSN_ARGS);
1993
1994 /* Save and restore input_line_pointer around this function. */
43cd72b9
BW
1995 old_input_line_pointer = input_line_pointer;
1996
1997 last_tok = 0;
1998 last_opnd_cnt = -1;
1999 opnd_cnt = 0;
2000
2001 /* Skip invisible operands. */
2002 while (xtensa_operand_is_visible (isa, opcode, opnd_cnt) == 0)
2003 {
2004 opnd_cnt += 1;
2005 tok++;
2006 }
e0001a05
NC
2007
2008 for (n = 0; n < num_args; n++)
43cd72b9 2009 {
e0001a05 2010 input_line_pointer = arg_strings[n];
43cd72b9
BW
2011 if (*input_line_pointer == ':')
2012 {
2013 xtensa_regfile opnd_rf;
2014 input_line_pointer++;
2015 if (num_regs == 0)
2016 goto err;
9c2799c2 2017 gas_assert (opnd_cnt > 0);
43cd72b9
BW
2018 num_regs--;
2019 opnd_rf = xtensa_operand_regfile (isa, opcode, last_opnd_cnt);
2020 if (next_reg
2021 != tc_get_register (xtensa_regfile_shortname (isa, opnd_rf)))
2022 as_warn (_("incorrect register number, ignoring"));
2023 next_reg++;
2024 }
2025 else
2026 {
2027 if (opnd_cnt >= opcode_operand_count)
2028 {
2029 as_warn (_("too many arguments"));
2030 goto err;
2031 }
9c2799c2 2032 gas_assert (opnd_cnt < MAX_INSN_ARGS);
43cd72b9
BW
2033
2034 expression_maybe_register (opcode, opnd_cnt, tok);
2035 next_reg = tok->X_add_number + 1;
2036
2037 if (tok->X_op == O_illegal || tok->X_op == O_absent)
2038 goto err;
2039 if (xtensa_operand_is_register (isa, opcode, opnd_cnt) == 1)
2040 {
2041 num_regs = xtensa_operand_num_regs (isa, opcode, opnd_cnt) - 1;
2042 /* minus 1 because we are seeing one right now */
2043 }
2044 else
2045 num_regs = 0;
e0001a05 2046
43cd72b9
BW
2047 last_tok = tok;
2048 last_opnd_cnt = opnd_cnt;
1ec520b7 2049 demand_empty_rest_of_line ();
e0001a05 2050
43cd72b9
BW
2051 do
2052 {
2053 opnd_cnt += 1;
2054 tok++;
2055 }
2056 while (xtensa_operand_is_visible (isa, opcode, opnd_cnt) == 0);
2057 }
2058 }
e0001a05 2059
43cd72b9
BW
2060 if (num_regs > 0 && ((int) next_reg != last_tok->X_add_number + 1))
2061 goto err;
e0001a05
NC
2062
2063 insn->ntok = tok - insn->tok;
c138bc38 2064 had_error = FALSE;
e0001a05
NC
2065
2066 err:
43cd72b9 2067 input_line_pointer = old_input_line_pointer;
e0001a05
NC
2068 return had_error;
2069}
2070
2071
43cd72b9 2072static int
7fa3d080 2073get_invisible_operands (TInsn *insn)
43cd72b9
BW
2074{
2075 xtensa_isa isa = xtensa_default_isa;
2076 static xtensa_insnbuf slotbuf = NULL;
2077 xtensa_format fmt;
2078 xtensa_opcode opc = insn->opcode;
2079 int slot, opnd, fmt_found;
2080 unsigned val;
2081
2082 if (!slotbuf)
2083 slotbuf = xtensa_insnbuf_alloc (isa);
2084
2085 /* Find format/slot where this can be encoded. */
2086 fmt_found = 0;
2087 slot = 0;
2088 for (fmt = 0; fmt < xtensa_isa_num_formats (isa); fmt++)
2089 {
2090 for (slot = 0; slot < xtensa_format_num_slots (isa, fmt); slot++)
2091 {
2092 if (xtensa_opcode_encode (isa, fmt, slot, slotbuf, opc) == 0)
2093 {
2094 fmt_found = 1;
2095 break;
2096 }
2097 }
2098 if (fmt_found) break;
2099 }
2100
2101 if (!fmt_found)
2102 {
2103 as_bad (_("cannot encode opcode \"%s\""), xtensa_opcode_name (isa, opc));
2104 return -1;
2105 }
2106
2107 /* First encode all the visible operands
2108 (to deal with shared field operands). */
2109 for (opnd = 0; opnd < insn->ntok; opnd++)
2110 {
2111 if (xtensa_operand_is_visible (isa, opc, opnd) == 1
2112 && (insn->tok[opnd].X_op == O_register
2113 || insn->tok[opnd].X_op == O_constant))
2114 {
2115 val = insn->tok[opnd].X_add_number;
2116 xtensa_operand_encode (isa, opc, opnd, &val);
2117 xtensa_operand_set_field (isa, opc, opnd, fmt, slot, slotbuf, val);
2118 }
2119 }
2120
2121 /* Then pull out the values for the invisible ones. */
2122 for (opnd = 0; opnd < insn->ntok; opnd++)
2123 {
2124 if (xtensa_operand_is_visible (isa, opc, opnd) == 0)
2125 {
2126 xtensa_operand_get_field (isa, opc, opnd, fmt, slot, slotbuf, &val);
2127 xtensa_operand_decode (isa, opc, opnd, &val);
2128 insn->tok[opnd].X_add_number = val;
2129 if (xtensa_operand_is_register (isa, opc, opnd) == 1)
2130 insn->tok[opnd].X_op = O_register;
2131 else
2132 insn->tok[opnd].X_op = O_constant;
2133 }
2134 }
2135
2136 return 0;
2137}
2138
2139
e0001a05 2140static void
7fa3d080 2141xg_reverse_shift_count (char **cnt_argp)
e0001a05
NC
2142{
2143 char *cnt_arg, *new_arg;
2144 cnt_arg = *cnt_argp;
2145
2146 /* replace the argument with "31-(argument)" */
2147 new_arg = (char *) xmalloc (strlen (cnt_arg) + 6);
2148 sprintf (new_arg, "31-(%s)", cnt_arg);
2149
2150 free (cnt_arg);
2151 *cnt_argp = new_arg;
2152}
2153
2154
2155/* If "arg" is a constant expression, return non-zero with the value
2156 in *valp. */
2157
2158static int
7fa3d080 2159xg_arg_is_constant (char *arg, offsetT *valp)
e0001a05
NC
2160{
2161 expressionS exp;
2162 char *save_ptr = input_line_pointer;
2163
2164 input_line_pointer = arg;
2165 expression (&exp);
2166 input_line_pointer = save_ptr;
2167
2168 if (exp.X_op == O_constant)
2169 {
2170 *valp = exp.X_add_number;
2171 return 1;
2172 }
2173
2174 return 0;
2175}
2176
2177
2178static void
7fa3d080 2179xg_replace_opname (char **popname, char *newop)
e0001a05
NC
2180{
2181 free (*popname);
2182 *popname = (char *) xmalloc (strlen (newop) + 1);
2183 strcpy (*popname, newop);
2184}
2185
2186
2187static int
7fa3d080
BW
2188xg_check_num_args (int *pnum_args,
2189 int expected_num,
2190 char *opname,
2191 char **arg_strings)
e0001a05
NC
2192{
2193 int num_args = *pnum_args;
2194
43cd72b9 2195 if (num_args < expected_num)
e0001a05
NC
2196 {
2197 as_bad (_("not enough operands (%d) for '%s'; expected %d"),
2198 num_args, opname, expected_num);
2199 return -1;
2200 }
2201
2202 if (num_args > expected_num)
2203 {
2204 as_warn (_("too many operands (%d) for '%s'; expected %d"),
2205 num_args, opname, expected_num);
2206 while (num_args-- > expected_num)
2207 {
2208 free (arg_strings[num_args]);
2209 arg_strings[num_args] = 0;
2210 }
2211 *pnum_args = expected_num;
2212 return -1;
2213 }
2214
2215 return 0;
2216}
2217
2218
43cd72b9
BW
2219/* If the register is not specified as part of the opcode,
2220 then get it from the operand and move it to the opcode. */
2221
e0001a05 2222static int
7fa3d080 2223xg_translate_sysreg_op (char **popname, int *pnum_args, char **arg_strings)
e0001a05 2224{
43cd72b9
BW
2225 xtensa_isa isa = xtensa_default_isa;
2226 xtensa_sysreg sr;
e0001a05 2227 char *opname, *new_opname;
43cd72b9
BW
2228 const char *sr_name;
2229 int is_user, is_write;
e0001a05
NC
2230
2231 opname = *popname;
2232 if (*opname == '_')
80ca4e2c 2233 opname += 1;
43cd72b9
BW
2234 is_user = (opname[1] == 'u');
2235 is_write = (opname[0] == 'w');
e0001a05 2236
43cd72b9 2237 /* Opname == [rw]ur or [rwx]sr... */
e0001a05 2238
43cd72b9
BW
2239 if (xg_check_num_args (pnum_args, 2, opname, arg_strings))
2240 return -1;
e0001a05 2241
43cd72b9
BW
2242 /* Check if the argument is a symbolic register name. */
2243 sr = xtensa_sysreg_lookup_name (isa, arg_strings[1]);
2244 /* Handle WSR to "INTSET" as a special case. */
2245 if (sr == XTENSA_UNDEFINED && is_write && !is_user
2246 && !strcasecmp (arg_strings[1], "intset"))
2247 sr = xtensa_sysreg_lookup_name (isa, "interrupt");
2248 if (sr == XTENSA_UNDEFINED
2249 || (xtensa_sysreg_is_user (isa, sr) == 1) != is_user)
2250 {
2251 /* Maybe it's a register number.... */
2252 offsetT val;
e0001a05
NC
2253 if (!xg_arg_is_constant (arg_strings[1], &val))
2254 {
43cd72b9
BW
2255 as_bad (_("invalid register '%s' for '%s' instruction"),
2256 arg_strings[1], opname);
e0001a05
NC
2257 return -1;
2258 }
43cd72b9
BW
2259 sr = xtensa_sysreg_lookup (isa, val, is_user);
2260 if (sr == XTENSA_UNDEFINED)
e0001a05 2261 {
43cd72b9 2262 as_bad (_("invalid register number (%ld) for '%s' instruction"),
dd49a749 2263 (long) val, opname);
e0001a05
NC
2264 return -1;
2265 }
43cd72b9 2266 }
e0001a05 2267
43cd72b9
BW
2268 /* Remove the last argument, which is now part of the opcode. */
2269 free (arg_strings[1]);
2270 arg_strings[1] = 0;
2271 *pnum_args = 1;
2272
2273 /* Translate the opcode. */
2274 sr_name = xtensa_sysreg_name (isa, sr);
2275 /* Another special case for "WSR.INTSET".... */
2276 if (is_write && !is_user && !strcasecmp ("interrupt", sr_name))
2277 sr_name = "intset";
2278 new_opname = (char *) xmalloc (strlen (sr_name) + 6);
80ca4e2c 2279 sprintf (new_opname, "%s.%s", *popname, sr_name);
43cd72b9
BW
2280 free (*popname);
2281 *popname = new_opname;
2282
2283 return 0;
2284}
2285
2286
2287static int
7fa3d080 2288xtensa_translate_old_userreg_ops (char **popname)
43cd72b9
BW
2289{
2290 xtensa_isa isa = xtensa_default_isa;
2291 xtensa_sysreg sr;
2292 char *opname, *new_opname;
2293 const char *sr_name;
2294 bfd_boolean has_underbar = FALSE;
2295
2296 opname = *popname;
2297 if (opname[0] == '_')
2298 {
2299 has_underbar = TRUE;
2300 opname += 1;
2301 }
2302
2303 sr = xtensa_sysreg_lookup_name (isa, opname + 1);
2304 if (sr != XTENSA_UNDEFINED)
2305 {
2306 /* The new default name ("nnn") is different from the old default
2307 name ("URnnn"). The old default is handled below, and we don't
2308 want to recognize [RW]nnn, so do nothing if the name is the (new)
2309 default. */
2310 static char namebuf[10];
2311 sprintf (namebuf, "%d", xtensa_sysreg_number (isa, sr));
2312 if (strcmp (namebuf, opname + 1) == 0)
2313 return 0;
2314 }
2315 else
2316 {
2317 offsetT val;
2318 char *end;
2319
2320 /* Only continue if the reg name is "URnnn". */
2321 if (opname[1] != 'u' || opname[2] != 'r')
2322 return 0;
2323 val = strtoul (opname + 3, &end, 10);
2324 if (*end != '\0')
2325 return 0;
2326
2327 sr = xtensa_sysreg_lookup (isa, val, 1);
2328 if (sr == XTENSA_UNDEFINED)
2329 {
2330 as_bad (_("invalid register number (%ld) for '%s'"),
dd49a749 2331 (long) val, opname);
43cd72b9
BW
2332 return -1;
2333 }
2334 }
2335
2336 /* Translate the opcode. */
2337 sr_name = xtensa_sysreg_name (isa, sr);
2338 new_opname = (char *) xmalloc (strlen (sr_name) + 6);
2339 sprintf (new_opname, "%s%cur.%s", (has_underbar ? "_" : ""),
2340 opname[0], sr_name);
2341 free (*popname);
2342 *popname = new_opname;
2343
2344 return 0;
2345}
2346
2347
2348static int
7fa3d080
BW
2349xtensa_translate_zero_immed (char *old_op,
2350 char *new_op,
2351 char **popname,
2352 int *pnum_args,
2353 char **arg_strings)
43cd72b9
BW
2354{
2355 char *opname;
2356 offsetT val;
2357
2358 opname = *popname;
9c2799c2 2359 gas_assert (opname[0] != '_');
43cd72b9
BW
2360
2361 if (strcmp (opname, old_op) != 0)
2362 return 0;
e0001a05 2363
43cd72b9
BW
2364 if (xg_check_num_args (pnum_args, 3, opname, arg_strings))
2365 return -1;
2366 if (xg_arg_is_constant (arg_strings[1], &val) && val == 0)
2367 {
2368 xg_replace_opname (popname, new_op);
2369 free (arg_strings[1]);
2370 arg_strings[1] = arg_strings[2];
2371 arg_strings[2] = 0;
2372 *pnum_args = 2;
e0001a05
NC
2373 }
2374
2375 return 0;
2376}
2377
2378
2379/* If the instruction is an idiom (i.e., a built-in macro), translate it.
2380 Returns non-zero if an error was found. */
2381
2382static int
7fa3d080 2383xg_translate_idioms (char **popname, int *pnum_args, char **arg_strings)
e0001a05
NC
2384{
2385 char *opname = *popname;
2386 bfd_boolean has_underbar = FALSE;
2387
2388 if (*opname == '_')
2389 {
2390 has_underbar = TRUE;
2391 opname += 1;
2392 }
2393
2394 if (strcmp (opname, "mov") == 0)
2395 {
43cd72b9 2396 if (use_transform () && !has_underbar && density_supported)
e0001a05
NC
2397 xg_replace_opname (popname, "mov.n");
2398 else
2399 {
2400 if (xg_check_num_args (pnum_args, 2, opname, arg_strings))
2401 return -1;
2402 xg_replace_opname (popname, (has_underbar ? "_or" : "or"));
2403 arg_strings[2] = (char *) xmalloc (strlen (arg_strings[1]) + 1);
2404 strcpy (arg_strings[2], arg_strings[1]);
2405 *pnum_args = 3;
2406 }
2407 return 0;
2408 }
2409
2410 if (strcmp (opname, "bbsi.l") == 0)
2411 {
2412 if (xg_check_num_args (pnum_args, 3, opname, arg_strings))
2413 return -1;
2414 xg_replace_opname (popname, (has_underbar ? "_bbsi" : "bbsi"));
2415 if (target_big_endian)
2416 xg_reverse_shift_count (&arg_strings[1]);
2417 return 0;
2418 }
2419
2420 if (strcmp (opname, "bbci.l") == 0)
2421 {
2422 if (xg_check_num_args (pnum_args, 3, opname, arg_strings))
2423 return -1;
2424 xg_replace_opname (popname, (has_underbar ? "_bbci" : "bbci"));
2425 if (target_big_endian)
2426 xg_reverse_shift_count (&arg_strings[1]);
2427 return 0;
2428 }
2429
eb6d9dce
BW
2430 /* Don't do anything special with NOPs inside FLIX instructions. They
2431 are handled elsewhere. Real NOP instructions are always available
2432 in configurations with FLIX, so this should never be an issue but
2433 check for it anyway. */
2434 if (!cur_vinsn.inside_bundle && xtensa_nop_opcode == XTENSA_UNDEFINED
43cd72b9 2435 && strcmp (opname, "nop") == 0)
e0001a05 2436 {
43cd72b9 2437 if (use_transform () && !has_underbar && density_supported)
e0001a05
NC
2438 xg_replace_opname (popname, "nop.n");
2439 else
2440 {
2441 if (xg_check_num_args (pnum_args, 0, opname, arg_strings))
2442 return -1;
2443 xg_replace_opname (popname, (has_underbar ? "_or" : "or"));
2444 arg_strings[0] = (char *) xmalloc (3);
2445 arg_strings[1] = (char *) xmalloc (3);
2446 arg_strings[2] = (char *) xmalloc (3);
2447 strcpy (arg_strings[0], "a1");
2448 strcpy (arg_strings[1], "a1");
2449 strcpy (arg_strings[2], "a1");
2450 *pnum_args = 3;
2451 }
2452 return 0;
2453 }
2454
43cd72b9
BW
2455 /* Recognize [RW]UR and [RWX]SR. */
2456 if ((((opname[0] == 'r' || opname[0] == 'w')
2457 && (opname[1] == 'u' || opname[1] == 's'))
2458 || (opname[0] == 'x' && opname[1] == 's'))
2459 && opname[2] == 'r'
2460 && opname[3] == '\0')
e0001a05
NC
2461 return xg_translate_sysreg_op (popname, pnum_args, arg_strings);
2462
43cd72b9
BW
2463 /* Backward compatibility for RUR and WUR: Recognize [RW]UR<nnn> and
2464 [RW]<name> if <name> is the non-default name of a user register. */
2465 if ((opname[0] == 'r' || opname[0] == 'w')
2466 && xtensa_opcode_lookup (xtensa_default_isa, opname) == XTENSA_UNDEFINED)
2467 return xtensa_translate_old_userreg_ops (popname);
e0001a05 2468
43cd72b9
BW
2469 /* Relax branches that don't allow comparisons against an immediate value
2470 of zero to the corresponding branches with implicit zero immediates. */
2471 if (!has_underbar && use_transform ())
2472 {
2473 if (xtensa_translate_zero_immed ("bnei", "bnez", popname,
2474 pnum_args, arg_strings))
2475 return -1;
e0001a05 2476
43cd72b9
BW
2477 if (xtensa_translate_zero_immed ("beqi", "beqz", popname,
2478 pnum_args, arg_strings))
2479 return -1;
e0001a05 2480
43cd72b9
BW
2481 if (xtensa_translate_zero_immed ("bgei", "bgez", popname,
2482 pnum_args, arg_strings))
2483 return -1;
e0001a05 2484
43cd72b9
BW
2485 if (xtensa_translate_zero_immed ("blti", "bltz", popname,
2486 pnum_args, arg_strings))
2487 return -1;
2488 }
e0001a05 2489
43cd72b9
BW
2490 return 0;
2491}
e0001a05 2492
43cd72b9
BW
2493\f
2494/* Functions for dealing with the Xtensa ISA. */
e0001a05 2495
43cd72b9
BW
2496/* Currently the assembler only allows us to use a single target per
2497 fragment. Because of this, only one operand for a given
2498 instruction may be symbolic. If there is a PC-relative operand,
2499 the last one is chosen. Otherwise, the result is the number of the
2500 last immediate operand, and if there are none of those, we fail and
2501 return -1. */
e0001a05 2502
7fa3d080
BW
2503static int
2504get_relaxable_immed (xtensa_opcode opcode)
43cd72b9
BW
2505{
2506 int last_immed = -1;
2507 int noperands, opi;
e0001a05 2508
43cd72b9
BW
2509 if (opcode == XTENSA_UNDEFINED)
2510 return -1;
e0001a05 2511
43cd72b9
BW
2512 noperands = xtensa_opcode_num_operands (xtensa_default_isa, opcode);
2513 for (opi = noperands - 1; opi >= 0; opi--)
2514 {
2515 if (xtensa_operand_is_visible (xtensa_default_isa, opcode, opi) == 0)
2516 continue;
2517 if (xtensa_operand_is_PCrelative (xtensa_default_isa, opcode, opi) == 1)
2518 return opi;
2519 if (last_immed == -1
2520 && xtensa_operand_is_register (xtensa_default_isa, opcode, opi) == 0)
2521 last_immed = opi;
e0001a05 2522 }
43cd72b9 2523 return last_immed;
e0001a05
NC
2524}
2525
e0001a05 2526
43cd72b9 2527static xtensa_opcode
7fa3d080 2528get_opcode_from_buf (const char *buf, int slot)
e0001a05 2529{
43cd72b9
BW
2530 static xtensa_insnbuf insnbuf = NULL;
2531 static xtensa_insnbuf slotbuf = NULL;
2532 xtensa_isa isa = xtensa_default_isa;
2533 xtensa_format fmt;
2534
2535 if (!insnbuf)
e0001a05 2536 {
43cd72b9
BW
2537 insnbuf = xtensa_insnbuf_alloc (isa);
2538 slotbuf = xtensa_insnbuf_alloc (isa);
e0001a05 2539 }
e0001a05 2540
d77b99c9 2541 xtensa_insnbuf_from_chars (isa, insnbuf, (const unsigned char *) buf, 0);
43cd72b9
BW
2542 fmt = xtensa_format_decode (isa, insnbuf);
2543 if (fmt == XTENSA_UNDEFINED)
2544 return XTENSA_UNDEFINED;
e0001a05 2545
43cd72b9
BW
2546 if (slot >= xtensa_format_num_slots (isa, fmt))
2547 return XTENSA_UNDEFINED;
e0001a05 2548
43cd72b9
BW
2549 xtensa_format_get_slot (isa, fmt, slot, insnbuf, slotbuf);
2550 return xtensa_opcode_decode (isa, fmt, slot, slotbuf);
e0001a05
NC
2551}
2552
2553
43cd72b9 2554#ifdef TENSILICA_DEBUG
e0001a05 2555
43cd72b9 2556/* For debugging, print out the mapping of opcode numbers to opcodes. */
e0001a05 2557
7fa3d080
BW
2558static void
2559xtensa_print_insn_table (void)
43cd72b9
BW
2560{
2561 int num_opcodes, num_operands;
2562 xtensa_opcode opcode;
2563 xtensa_isa isa = xtensa_default_isa;
e0001a05 2564
43cd72b9
BW
2565 num_opcodes = xtensa_isa_num_opcodes (xtensa_default_isa);
2566 for (opcode = 0; opcode < num_opcodes; opcode++)
e0001a05 2567 {
43cd72b9
BW
2568 int opn;
2569 fprintf (stderr, "%d: %s: ", opcode, xtensa_opcode_name (isa, opcode));
2570 num_operands = xtensa_opcode_num_operands (isa, opcode);
2571 for (opn = 0; opn < num_operands; opn++)
2572 {
2573 if (xtensa_operand_is_visible (isa, opcode, opn) == 0)
2574 continue;
2575 if (xtensa_operand_is_register (isa, opcode, opn) == 1)
2576 {
2577 xtensa_regfile opnd_rf =
2578 xtensa_operand_regfile (isa, opcode, opn);
2579 fprintf (stderr, "%s ", xtensa_regfile_shortname (isa, opnd_rf));
2580 }
2581 else if (xtensa_operand_is_PCrelative (isa, opcode, opn) == 1)
2582 fputs ("[lLr] ", stderr);
2583 else
2584 fputs ("i ", stderr);
2585 }
2586 fprintf (stderr, "\n");
e0001a05 2587 }
e0001a05
NC
2588}
2589
2590
43cd72b9 2591static void
7fa3d080 2592print_vliw_insn (xtensa_insnbuf vbuf)
e0001a05 2593{
e0001a05 2594 xtensa_isa isa = xtensa_default_isa;
43cd72b9
BW
2595 xtensa_format f = xtensa_format_decode (isa, vbuf);
2596 xtensa_insnbuf sbuf = xtensa_insnbuf_alloc (isa);
2597 int op;
e0001a05 2598
43cd72b9 2599 fprintf (stderr, "format = %d\n", f);
e0001a05 2600
43cd72b9
BW
2601 for (op = 0; op < xtensa_format_num_slots (isa, f); op++)
2602 {
2603 xtensa_opcode opcode;
2604 const char *opname;
2605 int operands;
2606
2607 xtensa_format_get_slot (isa, f, op, vbuf, sbuf);
2608 opcode = xtensa_opcode_decode (isa, f, op, sbuf);
2609 opname = xtensa_opcode_name (isa, opcode);
2610
2611 fprintf (stderr, "op in slot %i is %s;\n", op, opname);
2612 fprintf (stderr, " operands = ");
2613 for (operands = 0;
2614 operands < xtensa_opcode_num_operands (isa, opcode);
2615 operands++)
2616 {
2617 unsigned int val;
2618 if (xtensa_operand_is_visible (isa, opcode, operands) == 0)
2619 continue;
2620 xtensa_operand_get_field (isa, opcode, operands, f, op, sbuf, &val);
2621 xtensa_operand_decode (isa, opcode, operands, &val);
2622 fprintf (stderr, "%d ", val);
2623 }
2624 fprintf (stderr, "\n");
2625 }
2626 xtensa_insnbuf_free (isa, sbuf);
e0001a05
NC
2627}
2628
43cd72b9
BW
2629#endif /* TENSILICA_DEBUG */
2630
e0001a05
NC
2631
2632static bfd_boolean
7fa3d080 2633is_direct_call_opcode (xtensa_opcode opcode)
e0001a05 2634{
43cd72b9
BW
2635 xtensa_isa isa = xtensa_default_isa;
2636 int n, num_operands;
e0001a05 2637
64b607e6 2638 if (xtensa_opcode_is_call (isa, opcode) != 1)
e0001a05
NC
2639 return FALSE;
2640
43cd72b9
BW
2641 num_operands = xtensa_opcode_num_operands (isa, opcode);
2642 for (n = 0; n < num_operands; n++)
2643 {
2644 if (xtensa_operand_is_register (isa, opcode, n) == 0
2645 && xtensa_operand_is_PCrelative (isa, opcode, n) == 1)
2646 return TRUE;
2647 }
2648 return FALSE;
e0001a05
NC
2649}
2650
2651
43cd72b9
BW
2652/* Convert from BFD relocation type code to slot and operand number.
2653 Returns non-zero on failure. */
e0001a05 2654
43cd72b9 2655static int
7fa3d080 2656decode_reloc (bfd_reloc_code_real_type reloc, int *slot, bfd_boolean *is_alt)
e0001a05 2657{
43cd72b9
BW
2658 if (reloc >= BFD_RELOC_XTENSA_SLOT0_OP
2659 && reloc <= BFD_RELOC_XTENSA_SLOT14_OP)
e0001a05 2660 {
43cd72b9
BW
2661 *slot = reloc - BFD_RELOC_XTENSA_SLOT0_OP;
2662 *is_alt = FALSE;
e0001a05 2663 }
43cd72b9
BW
2664 else if (reloc >= BFD_RELOC_XTENSA_SLOT0_ALT
2665 && reloc <= BFD_RELOC_XTENSA_SLOT14_ALT)
e0001a05 2666 {
43cd72b9
BW
2667 *slot = reloc - BFD_RELOC_XTENSA_SLOT0_ALT;
2668 *is_alt = TRUE;
e0001a05 2669 }
43cd72b9
BW
2670 else
2671 return -1;
2672
2673 return 0;
e0001a05
NC
2674}
2675
2676
43cd72b9
BW
2677/* Convert from slot number to BFD relocation type code for the
2678 standard PC-relative relocations. Return BFD_RELOC_NONE on
2679 failure. */
e0001a05 2680
43cd72b9 2681static bfd_reloc_code_real_type
7fa3d080 2682encode_reloc (int slot)
e0001a05 2683{
43cd72b9
BW
2684 if (slot < 0 || slot > 14)
2685 return BFD_RELOC_NONE;
2686
2687 return BFD_RELOC_XTENSA_SLOT0_OP + slot;
e0001a05
NC
2688}
2689
2690
43cd72b9
BW
2691/* Convert from slot numbers to BFD relocation type code for the
2692 "alternate" relocations. Return BFD_RELOC_NONE on failure. */
e0001a05 2693
43cd72b9 2694static bfd_reloc_code_real_type
7fa3d080 2695encode_alt_reloc (int slot)
e0001a05 2696{
43cd72b9
BW
2697 if (slot < 0 || slot > 14)
2698 return BFD_RELOC_NONE;
2699
2700 return BFD_RELOC_XTENSA_SLOT0_ALT + slot;
e0001a05
NC
2701}
2702
2703
2704static void
7fa3d080
BW
2705xtensa_insnbuf_set_operand (xtensa_insnbuf slotbuf,
2706 xtensa_format fmt,
2707 int slot,
2708 xtensa_opcode opcode,
2709 int operand,
2710 uint32 value,
2711 const char *file,
2712 unsigned int line)
e0001a05 2713{
e0001a05
NC
2714 uint32 valbuf = value;
2715
43cd72b9 2716 if (xtensa_operand_encode (xtensa_default_isa, opcode, operand, &valbuf))
e0001a05 2717 {
43cd72b9
BW
2718 if (xtensa_operand_is_PCrelative (xtensa_default_isa, opcode, operand)
2719 == 1)
2720 as_bad_where ((char *) file, line,
d7c531cd
BW
2721 _("operand %d of '%s' has out of range value '%u'"),
2722 operand + 1,
2723 xtensa_opcode_name (xtensa_default_isa, opcode),
2724 value);
43cd72b9
BW
2725 else
2726 as_bad_where ((char *) file, line,
d7c531cd
BW
2727 _("operand %d of '%s' has invalid value '%u'"),
2728 operand + 1,
2729 xtensa_opcode_name (xtensa_default_isa, opcode),
2730 value);
43cd72b9 2731 return;
e0001a05
NC
2732 }
2733
43cd72b9
BW
2734 xtensa_operand_set_field (xtensa_default_isa, opcode, operand, fmt, slot,
2735 slotbuf, valbuf);
e0001a05
NC
2736}
2737
2738
2739static uint32
7fa3d080
BW
2740xtensa_insnbuf_get_operand (xtensa_insnbuf slotbuf,
2741 xtensa_format fmt,
2742 int slot,
2743 xtensa_opcode opcode,
2744 int opnum)
e0001a05 2745{
43cd72b9
BW
2746 uint32 val = 0;
2747 (void) xtensa_operand_get_field (xtensa_default_isa, opcode, opnum,
2748 fmt, slot, slotbuf, &val);
2749 (void) xtensa_operand_decode (xtensa_default_isa, opcode, opnum, &val);
2750 return val;
e0001a05
NC
2751}
2752
e0001a05 2753\f
7fa3d080 2754/* Checks for rules from xtensa-relax tables. */
e0001a05 2755
7fa3d080
BW
2756/* The routine xg_instruction_matches_option_term must return TRUE
2757 when a given option term is true. The meaning of all of the option
19e8f41a 2758 terms is given interpretation by this function. */
e0001a05 2759
7fa3d080 2760static bfd_boolean
19e8f41a 2761xg_instruction_matches_option_term (TInsn *insn, const ReqOrOption *option)
e0001a05 2762{
7fa3d080
BW
2763 if (strcmp (option->option_name, "realnop") == 0
2764 || strncmp (option->option_name, "IsaUse", 6) == 0)
2765 {
2766 /* These conditions were evaluated statically when building the
2767 relaxation table. There's no need to reevaluate them now. */
2768 return TRUE;
2769 }
19e8f41a
BW
2770 else if (strcmp (option->option_name, "FREEREG") == 0)
2771 return insn->extra_arg.X_op == O_register;
7fa3d080
BW
2772 else
2773 {
2774 as_fatal (_("internal error: unknown option name '%s'"),
2775 option->option_name);
2776 }
e0001a05
NC
2777}
2778
2779
7fa3d080
BW
2780static bfd_boolean
2781xg_instruction_matches_or_options (TInsn *insn,
2782 const ReqOrOptionList *or_option)
e0001a05 2783{
7fa3d080
BW
2784 const ReqOrOption *option;
2785 /* Must match each of the AND terms. */
2786 for (option = or_option; option != NULL; option = option->next)
e0001a05 2787 {
7fa3d080
BW
2788 if (xg_instruction_matches_option_term (insn, option))
2789 return TRUE;
e0001a05 2790 }
7fa3d080 2791 return FALSE;
e0001a05
NC
2792}
2793
2794
7fa3d080
BW
2795static bfd_boolean
2796xg_instruction_matches_options (TInsn *insn, const ReqOptionList *options)
e0001a05 2797{
7fa3d080
BW
2798 const ReqOption *req_options;
2799 /* Must match each of the AND terms. */
2800 for (req_options = options;
2801 req_options != NULL;
2802 req_options = req_options->next)
e0001a05 2803 {
7fa3d080
BW
2804 /* Must match one of the OR clauses. */
2805 if (!xg_instruction_matches_or_options (insn,
2806 req_options->or_option_terms))
2807 return FALSE;
e0001a05 2808 }
7fa3d080 2809 return TRUE;
e0001a05
NC
2810}
2811
2812
7fa3d080 2813/* Return the transition rule that matches or NULL if none matches. */
e0001a05 2814
7fa3d080
BW
2815static bfd_boolean
2816xg_instruction_matches_rule (TInsn *insn, TransitionRule *rule)
e0001a05 2817{
7fa3d080 2818 PreconditionList *condition_l;
e0001a05 2819
7fa3d080
BW
2820 if (rule->opcode != insn->opcode)
2821 return FALSE;
e0001a05 2822
7fa3d080
BW
2823 for (condition_l = rule->conditions;
2824 condition_l != NULL;
2825 condition_l = condition_l->next)
e0001a05 2826 {
7fa3d080
BW
2827 expressionS *exp1;
2828 expressionS *exp2;
2829 Precondition *cond = condition_l->precond;
e0001a05 2830
7fa3d080 2831 switch (cond->typ)
e0001a05 2832 {
7fa3d080
BW
2833 case OP_CONSTANT:
2834 /* The expression must be the constant. */
9c2799c2 2835 gas_assert (cond->op_num < insn->ntok);
7fa3d080
BW
2836 exp1 = &insn->tok[cond->op_num];
2837 if (expr_is_const (exp1))
2838 {
2839 switch (cond->cmp)
2840 {
2841 case OP_EQUAL:
2842 if (get_expr_const (exp1) != cond->op_data)
2843 return FALSE;
2844 break;
2845 case OP_NOTEQUAL:
2846 if (get_expr_const (exp1) == cond->op_data)
2847 return FALSE;
2848 break;
2849 default:
2850 return FALSE;
2851 }
2852 }
2853 else if (expr_is_register (exp1))
2854 {
2855 switch (cond->cmp)
2856 {
2857 case OP_EQUAL:
2858 if (get_expr_register (exp1) != cond->op_data)
2859 return FALSE;
2860 break;
2861 case OP_NOTEQUAL:
2862 if (get_expr_register (exp1) == cond->op_data)
2863 return FALSE;
2864 break;
2865 default:
2866 return FALSE;
2867 }
2868 }
2869 else
2870 return FALSE;
2871 break;
2872
2873 case OP_OPERAND:
9c2799c2
NC
2874 gas_assert (cond->op_num < insn->ntok);
2875 gas_assert (cond->op_data < insn->ntok);
7fa3d080
BW
2876 exp1 = &insn->tok[cond->op_num];
2877 exp2 = &insn->tok[cond->op_data];
2878
2879 switch (cond->cmp)
2880 {
2881 case OP_EQUAL:
2882 if (!expr_is_equal (exp1, exp2))
2883 return FALSE;
2884 break;
2885 case OP_NOTEQUAL:
2886 if (expr_is_equal (exp1, exp2))
2887 return FALSE;
2888 break;
2889 }
2890 break;
2891
2892 case OP_LITERAL:
2893 case OP_LABEL:
2894 default:
2895 return FALSE;
2896 }
2897 }
2898 if (!xg_instruction_matches_options (insn, rule->options))
2899 return FALSE;
2900
2901 return TRUE;
2902}
2903
2904
2905static int
2906transition_rule_cmp (const TransitionRule *a, const TransitionRule *b)
2907{
2908 bfd_boolean a_greater = FALSE;
2909 bfd_boolean b_greater = FALSE;
2910
2911 ReqOptionList *l_a = a->options;
2912 ReqOptionList *l_b = b->options;
2913
2914 /* We only care if they both are the same except for
2915 a const16 vs. an l32r. */
2916
2917 while (l_a && l_b && ((l_a->next == NULL) == (l_b->next == NULL)))
2918 {
2919 ReqOrOptionList *l_or_a = l_a->or_option_terms;
2920 ReqOrOptionList *l_or_b = l_b->or_option_terms;
2921 while (l_or_a && l_or_b && ((l_a->next == NULL) == (l_b->next == NULL)))
2922 {
2923 if (l_or_a->is_true != l_or_b->is_true)
2924 return 0;
2925 if (strcmp (l_or_a->option_name, l_or_b->option_name) != 0)
2926 {
2927 /* This is the case we care about. */
2928 if (strcmp (l_or_a->option_name, "IsaUseConst16") == 0
2929 && strcmp (l_or_b->option_name, "IsaUseL32R") == 0)
2930 {
2931 if (prefer_const16)
2932 a_greater = TRUE;
2933 else
2934 b_greater = TRUE;
2935 }
2936 else if (strcmp (l_or_a->option_name, "IsaUseL32R") == 0
2937 && strcmp (l_or_b->option_name, "IsaUseConst16") == 0)
2938 {
2939 if (prefer_const16)
2940 b_greater = TRUE;
2941 else
2942 a_greater = TRUE;
2943 }
2944 else
2945 return 0;
2946 }
2947 l_or_a = l_or_a->next;
2948 l_or_b = l_or_b->next;
2949 }
2950 if (l_or_a || l_or_b)
2951 return 0;
2952
2953 l_a = l_a->next;
2954 l_b = l_b->next;
2955 }
2956 if (l_a || l_b)
2957 return 0;
2958
2959 /* Incomparable if the substitution was used differently in two cases. */
2960 if (a_greater && b_greater)
2961 return 0;
2962
2963 if (b_greater)
2964 return 1;
2965 if (a_greater)
2966 return -1;
2967
2968 return 0;
2969}
2970
2971
2972static TransitionRule *
2973xg_instruction_match (TInsn *insn)
2974{
2975 TransitionTable *table = xg_build_simplify_table (&transition_rule_cmp);
2976 TransitionList *l;
9c2799c2 2977 gas_assert (insn->opcode < table->num_opcodes);
7fa3d080
BW
2978
2979 /* Walk through all of the possible transitions. */
2980 for (l = table->table[insn->opcode]; l != NULL; l = l->next)
2981 {
2982 TransitionRule *rule = l->rule;
2983 if (xg_instruction_matches_rule (insn, rule))
2984 return rule;
2985 }
2986 return NULL;
2987}
2988
2989\f
2990/* Various Other Internal Functions. */
2991
2992static bfd_boolean
2993is_unique_insn_expansion (TransitionRule *r)
2994{
2995 if (!r->to_instr || r->to_instr->next != NULL)
2996 return FALSE;
2997 if (r->to_instr->typ != INSTR_INSTR)
2998 return FALSE;
2999 return TRUE;
3000}
3001
3002
84b08ed9
BW
3003/* Check if there is exactly one relaxation for INSN that converts it to
3004 another instruction of equal or larger size. If so, and if TARG is
3005 non-null, go ahead and generate the relaxed instruction into TARG. If
3006 NARROW_ONLY is true, then only consider relaxations that widen a narrow
3007 instruction, i.e., ignore relaxations that convert to an instruction of
3008 equal size. In some contexts where this function is used, only
c138bc38 3009 a single widening is allowed and the NARROW_ONLY argument is used to
84b08ed9
BW
3010 exclude cases like ADDI being "widened" to an ADDMI, which may
3011 later be relaxed to an ADDMI/ADDI pair. */
7fa3d080 3012
84b08ed9
BW
3013bfd_boolean
3014xg_is_single_relaxable_insn (TInsn *insn, TInsn *targ, bfd_boolean narrow_only)
7fa3d080
BW
3015{
3016 TransitionTable *table = xg_build_widen_table (&transition_rule_cmp);
3017 TransitionList *l;
84b08ed9 3018 TransitionRule *match = 0;
7fa3d080 3019
9c2799c2
NC
3020 gas_assert (insn->insn_type == ITYPE_INSN);
3021 gas_assert (insn->opcode < table->num_opcodes);
7fa3d080
BW
3022
3023 for (l = table->table[insn->opcode]; l != NULL; l = l->next)
3024 {
3025 TransitionRule *rule = l->rule;
3026
3027 if (xg_instruction_matches_rule (insn, rule)
84b08ed9
BW
3028 && is_unique_insn_expansion (rule)
3029 && (xg_get_single_size (insn->opcode) + (narrow_only ? 1 : 0)
3030 <= xg_get_single_size (rule->to_instr->opcode)))
7fa3d080 3031 {
84b08ed9
BW
3032 if (match)
3033 return FALSE;
3034 match = rule;
7fa3d080
BW
3035 }
3036 }
84b08ed9
BW
3037 if (!match)
3038 return FALSE;
3039
3040 if (targ)
3041 xg_build_to_insn (targ, insn, match->to_instr);
3042 return TRUE;
7fa3d080
BW
3043}
3044
3045
3046/* Return the maximum number of bytes this opcode can expand to. */
3047
3048static int
3049xg_get_max_insn_widen_size (xtensa_opcode opcode)
3050{
3051 TransitionTable *table = xg_build_widen_table (&transition_rule_cmp);
3052 TransitionList *l;
3053 int max_size = xg_get_single_size (opcode);
3054
9c2799c2 3055 gas_assert (opcode < table->num_opcodes);
7fa3d080
BW
3056
3057 for (l = table->table[opcode]; l != NULL; l = l->next)
3058 {
3059 TransitionRule *rule = l->rule;
3060 BuildInstr *build_list;
3061 int this_size = 0;
3062
3063 if (!rule)
3064 continue;
3065 build_list = rule->to_instr;
3066 if (is_unique_insn_expansion (rule))
3067 {
9c2799c2 3068 gas_assert (build_list->typ == INSTR_INSTR);
7fa3d080
BW
3069 this_size = xg_get_max_insn_widen_size (build_list->opcode);
3070 }
3071 else
3072 for (; build_list != NULL; build_list = build_list->next)
3073 {
3074 switch (build_list->typ)
3075 {
3076 case INSTR_INSTR:
3077 this_size += xg_get_single_size (build_list->opcode);
3078 break;
3079 case INSTR_LITERAL_DEF:
3080 case INSTR_LABEL_DEF:
e0001a05
NC
3081 default:
3082 break;
3083 }
3084 }
3085 if (this_size > max_size)
3086 max_size = this_size;
3087 }
3088 return max_size;
3089}
3090
3091
3092/* Return the maximum number of literal bytes this opcode can generate. */
3093
7fa3d080
BW
3094static int
3095xg_get_max_insn_widen_literal_size (xtensa_opcode opcode)
e0001a05 3096{
43cd72b9 3097 TransitionTable *table = xg_build_widen_table (&transition_rule_cmp);
e0001a05
NC
3098 TransitionList *l;
3099 int max_size = 0;
3100
9c2799c2 3101 gas_assert (opcode < table->num_opcodes);
e0001a05
NC
3102
3103 for (l = table->table[opcode]; l != NULL; l = l->next)
3104 {
3105 TransitionRule *rule = l->rule;
3106 BuildInstr *build_list;
3107 int this_size = 0;
3108
3109 if (!rule)
3110 continue;
3111 build_list = rule->to_instr;
3112 if (is_unique_insn_expansion (rule))
3113 {
9c2799c2 3114 gas_assert (build_list->typ == INSTR_INSTR);
e0001a05
NC
3115 this_size = xg_get_max_insn_widen_literal_size (build_list->opcode);
3116 }
3117 else
3118 for (; build_list != NULL; build_list = build_list->next)
3119 {
3120 switch (build_list->typ)
3121 {
3122 case INSTR_LITERAL_DEF:
43cd72b9 3123 /* Hard-coded 4-byte literal. */
e0001a05
NC
3124 this_size += 4;
3125 break;
3126 case INSTR_INSTR:
3127 case INSTR_LABEL_DEF:
3128 default:
3129 break;
3130 }
3131 }
3132 if (this_size > max_size)
3133 max_size = this_size;
3134 }
3135 return max_size;
3136}
3137
3138
7fa3d080
BW
3139static bfd_boolean
3140xg_is_relaxable_insn (TInsn *insn, int lateral_steps)
3141{
3142 int steps_taken = 0;
3143 TransitionTable *table = xg_build_widen_table (&transition_rule_cmp);
3144 TransitionList *l;
3145
9c2799c2
NC
3146 gas_assert (insn->insn_type == ITYPE_INSN);
3147 gas_assert (insn->opcode < table->num_opcodes);
7fa3d080
BW
3148
3149 for (l = table->table[insn->opcode]; l != NULL; l = l->next)
3150 {
3151 TransitionRule *rule = l->rule;
3152
3153 if (xg_instruction_matches_rule (insn, rule))
3154 {
3155 if (steps_taken == lateral_steps)
3156 return TRUE;
3157 steps_taken++;
3158 }
3159 }
3160 return FALSE;
3161}
3162
3163
3164static symbolS *
3165get_special_literal_symbol (void)
3166{
3167 static symbolS *sym = NULL;
3168
3169 if (sym == NULL)
3170 sym = symbol_find_or_make ("SPECIAL_LITERAL0\001");
3171 return sym;
3172}
3173
3174
3175static symbolS *
3176get_special_label_symbol (void)
3177{
3178 static symbolS *sym = NULL;
3179
3180 if (sym == NULL)
3181 sym = symbol_find_or_make ("SPECIAL_LABEL0\001");
3182 return sym;
3183}
3184
3185
3186static bfd_boolean
3187xg_valid_literal_expression (const expressionS *exp)
3188{
3189 switch (exp->X_op)
3190 {
3191 case O_constant:
3192 case O_symbol:
3193 case O_big:
3194 case O_uminus:
3195 case O_subtract:
3196 case O_pltrel:
1bbb5f21 3197 case O_pcrel:
28dbbc02
BW
3198 case O_tlsfunc:
3199 case O_tlsarg:
3200 case O_tpoff:
3201 case O_dtpoff:
7fa3d080
BW
3202 return TRUE;
3203 default:
3204 return FALSE;
3205 }
3206}
3207
3208
3209/* This will check to see if the value can be converted into the
3210 operand type. It will return TRUE if it does not fit. */
3211
3212static bfd_boolean
3213xg_check_operand (int32 value, xtensa_opcode opcode, int operand)
3214{
3215 uint32 valbuf = value;
3216 if (xtensa_operand_encode (xtensa_default_isa, opcode, operand, &valbuf))
3217 return TRUE;
3218 return FALSE;
3219}
3220
3221
3222/* Assumes: All immeds are constants. Check that all constants fit
3223 into their immeds; return FALSE if not. */
3224
3225static bfd_boolean
3226xg_immeds_fit (const TInsn *insn)
3227{
3228 xtensa_isa isa = xtensa_default_isa;
3229 int i;
3230
3231 int n = insn->ntok;
9c2799c2 3232 gas_assert (insn->insn_type == ITYPE_INSN);
7fa3d080
BW
3233 for (i = 0; i < n; ++i)
3234 {
3235 const expressionS *expr = &insn->tok[i];
3236 if (xtensa_operand_is_register (isa, insn->opcode, i) == 1)
3237 continue;
3238
3239 switch (expr->X_op)
3240 {
3241 case O_register:
3242 case O_constant:
3243 if (xg_check_operand (expr->X_add_number, insn->opcode, i))
3244 return FALSE;
3245 break;
3246
3247 default:
3248 /* The symbol should have a fixup associated with it. */
9c2799c2 3249 gas_assert (FALSE);
7fa3d080
BW
3250 break;
3251 }
3252 }
3253 return TRUE;
3254}
3255
3256
3257/* This should only be called after we have an initial
3258 estimate of the addresses. */
3259
3260static bfd_boolean
3261xg_symbolic_immeds_fit (const TInsn *insn,
3262 segT pc_seg,
3263 fragS *pc_frag,
3264 offsetT pc_offset,
3265 long stretch)
e0001a05 3266{
7fa3d080
BW
3267 xtensa_isa isa = xtensa_default_isa;
3268 symbolS *symbolP;
3269 fragS *sym_frag;
3270 offsetT target, pc;
3271 uint32 new_offset;
3272 int i;
3273 int n = insn->ntok;
e0001a05 3274
9c2799c2 3275 gas_assert (insn->insn_type == ITYPE_INSN);
e0001a05 3276
7fa3d080 3277 for (i = 0; i < n; ++i)
e0001a05 3278 {
7fa3d080
BW
3279 const expressionS *expr = &insn->tok[i];
3280 if (xtensa_operand_is_register (isa, insn->opcode, i) == 1)
3281 continue;
e0001a05 3282
7fa3d080 3283 switch (expr->X_op)
e0001a05 3284 {
7fa3d080
BW
3285 case O_register:
3286 case O_constant:
3287 if (xg_check_operand (expr->X_add_number, insn->opcode, i))
3288 return FALSE;
3289 break;
e0001a05 3290
7fa3d080
BW
3291 case O_lo16:
3292 case O_hi16:
3293 /* Check for the worst case. */
3294 if (xg_check_operand (0xffff, insn->opcode, i))
3295 return FALSE;
3296 break;
e0001a05 3297
7fa3d080 3298 case O_symbol:
7c834684 3299 /* We only allow symbols for PC-relative references.
7fa3d080 3300 If pc_frag == 0, then we don't have frag locations yet. */
7c834684
BW
3301 if (pc_frag == 0
3302 || xtensa_operand_is_PCrelative (isa, insn->opcode, i) == 0)
7fa3d080 3303 return FALSE;
e0001a05 3304
8e6bc631
BW
3305 /* If it is a weak symbol or a symbol in a different section,
3306 it cannot be known to fit at assembly time. */
3307 if (S_IS_WEAK (expr->X_add_symbol)
3308 || S_GET_SEGMENT (expr->X_add_symbol) != pc_seg)
7c834684 3309 {
8e6bc631 3310 /* For a direct call with --no-longcalls, be optimistic and
38f9cb7f
BW
3311 assume it will be in range. If the symbol is weak and
3312 undefined, it may remain undefined at link-time, in which
3313 case it will have a zero value and almost certainly be out
3314 of range for a direct call; thus, relax for undefined weak
3315 symbols even if longcalls is not enabled. */
8e6bc631 3316 if (is_direct_call_opcode (insn->opcode)
38f9cb7f
BW
3317 && ! pc_frag->tc_frag_data.use_longcalls
3318 && (! S_IS_WEAK (expr->X_add_symbol)
3319 || S_IS_DEFINED (expr->X_add_symbol)))
7c834684 3320 return TRUE;
7c834684 3321
8e6bc631
BW
3322 return FALSE;
3323 }
e0001a05 3324
7fa3d080
BW
3325 symbolP = expr->X_add_symbol;
3326 sym_frag = symbol_get_frag (symbolP);
3327 target = S_GET_VALUE (symbolP) + expr->X_add_number;
3328 pc = pc_frag->fr_address + pc_offset;
e0001a05 3329
7fa3d080
BW
3330 /* If frag has yet to be reached on this pass, assume it
3331 will move by STRETCH just as we did. If this is not so,
3332 it will be because some frag between grows, and that will
3333 force another pass. Beware zero-length frags. There
3334 should be a faster way to do this. */
3335
3336 if (stretch != 0
3337 && sym_frag->relax_marker != pc_frag->relax_marker
3338 && S_GET_SEGMENT (symbolP) == pc_seg)
3339 {
3340 target += stretch;
3341 }
c138bc38 3342
7fa3d080
BW
3343 new_offset = target;
3344 xtensa_operand_do_reloc (isa, insn->opcode, i, &new_offset, pc);
3345 if (xg_check_operand (new_offset, insn->opcode, i))
3346 return FALSE;
3347 break;
3348
3349 default:
3350 /* The symbol should have a fixup associated with it. */
3351 return FALSE;
3352 }
3353 }
3354
3355 return TRUE;
e0001a05
NC
3356}
3357
3358
43cd72b9 3359/* Return TRUE on success. */
e0001a05 3360
7fa3d080
BW
3361static bfd_boolean
3362xg_build_to_insn (TInsn *targ, TInsn *insn, BuildInstr *bi)
e0001a05
NC
3363{
3364 BuildOp *op;
3365 symbolS *sym;
3366
60242db2 3367 tinsn_init (targ);
b224e962
BW
3368 targ->debug_line = insn->debug_line;
3369 targ->loc_directive_seen = insn->loc_directive_seen;
e0001a05
NC
3370 switch (bi->typ)
3371 {
3372 case INSTR_INSTR:
3373 op = bi->ops;
3374 targ->opcode = bi->opcode;
3375 targ->insn_type = ITYPE_INSN;
3376 targ->is_specific_opcode = FALSE;
3377
3378 for (; op != NULL; op = op->next)
3379 {
3380 int op_num = op->op_num;
3381 int op_data = op->op_data;
3382
9c2799c2 3383 gas_assert (op->op_num < MAX_INSN_ARGS);
e0001a05
NC
3384
3385 if (targ->ntok <= op_num)
3386 targ->ntok = op_num + 1;
3387
3388 switch (op->typ)
3389 {
3390 case OP_CONSTANT:
3391 set_expr_const (&targ->tok[op_num], op_data);
3392 break;
3393 case OP_OPERAND:
9c2799c2 3394 gas_assert (op_data < insn->ntok);
e0001a05
NC
3395 copy_expr (&targ->tok[op_num], &insn->tok[op_data]);
3396 break;
19e8f41a
BW
3397 case OP_FREEREG:
3398 if (insn->extra_arg.X_op != O_register)
3399 return FALSE;
3400 copy_expr (&targ->tok[op_num], &insn->extra_arg);
3401 break;
e0001a05
NC
3402 case OP_LITERAL:
3403 sym = get_special_literal_symbol ();
3404 set_expr_symbol_offset (&targ->tok[op_num], sym, 0);
28dbbc02
BW
3405 if (insn->tok[op_data].X_op == O_tlsfunc
3406 || insn->tok[op_data].X_op == O_tlsarg)
19e8f41a 3407 copy_expr (&targ->extra_arg, &insn->tok[op_data]);
e0001a05
NC
3408 break;
3409 case OP_LABEL:
3410 sym = get_special_label_symbol ();
3411 set_expr_symbol_offset (&targ->tok[op_num], sym, 0);
3412 break;
43cd72b9
BW
3413 case OP_OPERAND_HI16U:
3414 case OP_OPERAND_LOW16U:
9c2799c2 3415 gas_assert (op_data < insn->ntok);
43cd72b9
BW
3416 if (expr_is_const (&insn->tok[op_data]))
3417 {
3418 long val;
3419 copy_expr (&targ->tok[op_num], &insn->tok[op_data]);
3420 val = xg_apply_userdef_op_fn (op->typ,
3421 targ->tok[op_num].
3422 X_add_number);
3423 targ->tok[op_num].X_add_number = val;
3424 }
3425 else
3426 {
3427 /* For const16 we can create relocations for these. */
3428 if (targ->opcode == XTENSA_UNDEFINED
3429 || (targ->opcode != xtensa_const16_opcode))
3430 return FALSE;
9c2799c2 3431 gas_assert (op_data < insn->ntok);
43cd72b9
BW
3432 /* Need to build a O_lo16 or O_hi16. */
3433 copy_expr (&targ->tok[op_num], &insn->tok[op_data]);
3434 if (targ->tok[op_num].X_op == O_symbol)
3435 {
3436 if (op->typ == OP_OPERAND_HI16U)
3437 targ->tok[op_num].X_op = O_hi16;
3438 else if (op->typ == OP_OPERAND_LOW16U)
3439 targ->tok[op_num].X_op = O_lo16;
3440 else
3441 return FALSE;
3442 }
3443 }
3444 break;
e0001a05
NC
3445 default:
3446 /* currently handles:
3447 OP_OPERAND_LOW8
3448 OP_OPERAND_HI24S
3449 OP_OPERAND_F32MINUS */
3450 if (xg_has_userdef_op_fn (op->typ))
3451 {
9c2799c2 3452 gas_assert (op_data < insn->ntok);
e0001a05
NC
3453 if (expr_is_const (&insn->tok[op_data]))
3454 {
3455 long val;
3456 copy_expr (&targ->tok[op_num], &insn->tok[op_data]);
3457 val = xg_apply_userdef_op_fn (op->typ,
3458 targ->tok[op_num].
3459 X_add_number);
3460 targ->tok[op_num].X_add_number = val;
3461 }
3462 else
3463 return FALSE; /* We cannot use a relocation for this. */
3464 break;
3465 }
9c2799c2 3466 gas_assert (0);
e0001a05
NC
3467 break;
3468 }
3469 }
3470 break;
3471
3472 case INSTR_LITERAL_DEF:
3473 op = bi->ops;
3474 targ->opcode = XTENSA_UNDEFINED;
3475 targ->insn_type = ITYPE_LITERAL;
3476 targ->is_specific_opcode = FALSE;
3477 for (; op != NULL; op = op->next)
3478 {
3479 int op_num = op->op_num;
3480 int op_data = op->op_data;
9c2799c2 3481 gas_assert (op->op_num < MAX_INSN_ARGS);
e0001a05
NC
3482
3483 if (targ->ntok <= op_num)
3484 targ->ntok = op_num + 1;
3485
3486 switch (op->typ)
3487 {
3488 case OP_OPERAND:
9c2799c2 3489 gas_assert (op_data < insn->ntok);
43cd72b9
BW
3490 /* We can only pass resolvable literals through. */
3491 if (!xg_valid_literal_expression (&insn->tok[op_data]))
3492 return FALSE;
e0001a05
NC
3493 copy_expr (&targ->tok[op_num], &insn->tok[op_data]);
3494 break;
3495 case OP_LITERAL:
3496 case OP_CONSTANT:
3497 case OP_LABEL:
3498 default:
9c2799c2 3499 gas_assert (0);
e0001a05
NC
3500 break;
3501 }
3502 }
3503 break;
3504
3505 case INSTR_LABEL_DEF:
3506 op = bi->ops;
3507 targ->opcode = XTENSA_UNDEFINED;
3508 targ->insn_type = ITYPE_LABEL;
3509 targ->is_specific_opcode = FALSE;
43cd72b9 3510 /* Literal with no ops is a label? */
9c2799c2 3511 gas_assert (op == NULL);
e0001a05
NC
3512 break;
3513
3514 default:
9c2799c2 3515 gas_assert (0);
e0001a05
NC
3516 }
3517
3518 return TRUE;
3519}
3520
3521
43cd72b9 3522/* Return TRUE on success. */
e0001a05 3523
7fa3d080
BW
3524static bfd_boolean
3525xg_build_to_stack (IStack *istack, TInsn *insn, BuildInstr *bi)
e0001a05
NC
3526{
3527 for (; bi != NULL; bi = bi->next)
3528 {
3529 TInsn *next_insn = istack_push_space (istack);
3530
3531 if (!xg_build_to_insn (next_insn, insn, bi))
3532 return FALSE;
3533 }
3534 return TRUE;
3535}
3536
3537
43cd72b9 3538/* Return TRUE on valid expansion. */
e0001a05 3539
7fa3d080
BW
3540static bfd_boolean
3541xg_expand_to_stack (IStack *istack, TInsn *insn, int lateral_steps)
e0001a05
NC
3542{
3543 int stack_size = istack->ninsn;
3544 int steps_taken = 0;
43cd72b9 3545 TransitionTable *table = xg_build_widen_table (&transition_rule_cmp);
e0001a05
NC
3546 TransitionList *l;
3547
9c2799c2
NC
3548 gas_assert (insn->insn_type == ITYPE_INSN);
3549 gas_assert (insn->opcode < table->num_opcodes);
e0001a05
NC
3550
3551 for (l = table->table[insn->opcode]; l != NULL; l = l->next)
3552 {
3553 TransitionRule *rule = l->rule;
3554
3555 if (xg_instruction_matches_rule (insn, rule))
3556 {
3557 if (lateral_steps == steps_taken)
3558 {
3559 int i;
3560
3561 /* This is it. Expand the rule to the stack. */
3562 if (!xg_build_to_stack (istack, insn, rule->to_instr))
3563 return FALSE;
3564
3565 /* Check to see if it fits. */
3566 for (i = stack_size; i < istack->ninsn; i++)
3567 {
3568 TInsn *insn = &istack->insn[i];
3569
3570 if (insn->insn_type == ITYPE_INSN
3571 && !tinsn_has_symbolic_operands (insn)
3572 && !xg_immeds_fit (insn))
3573 {
3574 istack->ninsn = stack_size;
3575 return FALSE;
3576 }
3577 }
3578 return TRUE;
3579 }
3580 steps_taken++;
3581 }
3582 }
3583 return FALSE;
3584}
3585
43cd72b9 3586\f
43cd72b9 3587/* Relax the assembly instruction at least "min_steps".
b81bf389
BW
3588 Return the number of steps taken.
3589
3590 For relaxation to correctly terminate, every relaxation chain must
3591 terminate in one of two ways:
3592
3593 1. If the chain from one instruction to the next consists entirely of
3594 single instructions, then the chain *must* handle all possible
3595 immediates without failing. It must not ever fail because an
3596 immediate is out of range. The MOVI.N -> MOVI -> L32R relaxation
3597 chain is one example. L32R loads 32 bits, and there cannot be an
3598 immediate larger than 32 bits, so it satisfies this condition.
3599 Single instruction relaxation chains are as defined by
3600 xg_is_single_relaxable_instruction.
3601
3602 2. Otherwise, the chain must end in a multi-instruction expansion: e.g.,
3603 BNEZ.N -> BNEZ -> BNEZ.W15 -> BENZ.N/J
3604
3605 Strictly speaking, in most cases you can violate condition 1 and be OK
3606 -- in particular when the last two instructions have the same single
3607 size. But nevertheless, you should guarantee the above two conditions.
3608
3609 We could fix this so that single-instruction expansions correctly
3610 terminate when they can't handle the range, but the error messages are
3611 worse, and it actually turns out that in every case but one (18-bit wide
3612 branches), you need a multi-instruction expansion to get the full range
3613 anyway. And because 18-bit branches are handled identically to 15-bit
3614 branches, there isn't any point in changing it. */
e0001a05 3615
7fa3d080
BW
3616static int
3617xg_assembly_relax (IStack *istack,
3618 TInsn *insn,
3619 segT pc_seg,
3620 fragS *pc_frag, /* if pc_frag == 0, not pc-relative */
3621 offsetT pc_offset, /* offset in fragment */
3622 int min_steps, /* minimum conversion steps */
3623 long stretch) /* number of bytes stretched so far */
e0001a05
NC
3624{
3625 int steps_taken = 0;
3626
b81bf389
BW
3627 /* Some of its immeds don't fit. Try to build a relaxed version.
3628 This may go through a couple of stages of single instruction
3629 transformations before we get there. */
e0001a05
NC
3630
3631 TInsn single_target;
3632 TInsn current_insn;
3633 int lateral_steps = 0;
3634 int istack_size = istack->ninsn;
3635
3636 if (xg_symbolic_immeds_fit (insn, pc_seg, pc_frag, pc_offset, stretch)
3637 && steps_taken >= min_steps)
3638 {
3639 istack_push (istack, insn);
3640 return steps_taken;
3641 }
43cd72b9 3642 current_insn = *insn;
e0001a05 3643
7c834684 3644 /* Walk through all of the single instruction expansions. */
84b08ed9 3645 while (xg_is_single_relaxable_insn (&current_insn, &single_target, FALSE))
e0001a05 3646 {
21af2bbd 3647 steps_taken++;
e0001a05
NC
3648 if (xg_symbolic_immeds_fit (&single_target, pc_seg, pc_frag, pc_offset,
3649 stretch))
3650 {
e0001a05
NC
3651 if (steps_taken >= min_steps)
3652 {
3653 istack_push (istack, &single_target);
3654 return steps_taken;
3655 }
3656 }
43cd72b9 3657 current_insn = single_target;
e0001a05
NC
3658 }
3659
3660 /* Now check for a multi-instruction expansion. */
3661 while (xg_is_relaxable_insn (&current_insn, lateral_steps))
3662 {
3663 if (xg_symbolic_immeds_fit (&current_insn, pc_seg, pc_frag, pc_offset,
3664 stretch))
3665 {
3666 if (steps_taken >= min_steps)
3667 {
3668 istack_push (istack, &current_insn);
3669 return steps_taken;
3670 }
3671 }
3672 steps_taken++;
3673 if (xg_expand_to_stack (istack, &current_insn, lateral_steps))
3674 {
3675 if (steps_taken >= min_steps)
3676 return steps_taken;
3677 }
3678 lateral_steps++;
3679 istack->ninsn = istack_size;
3680 }
3681
3682 /* It's not going to work -- use the original. */
3683 istack_push (istack, insn);
3684 return steps_taken;
3685}
3686
3687
7fa3d080
BW
3688static void
3689xg_finish_frag (char *last_insn,
3690 enum xtensa_relax_statesE frag_state,
3691 enum xtensa_relax_statesE slot0_state,
3692 int max_growth,
3693 bfd_boolean is_insn)
e0001a05
NC
3694{
3695 /* Finish off this fragment so that it has at LEAST the desired
3696 max_growth. If it doesn't fit in this fragment, close this one
3697 and start a new one. In either case, return a pointer to the
3698 beginning of the growth area. */
3699
3700 fragS *old_frag;
43cd72b9 3701
542f8b94 3702 frag_grow (max_growth);
e0001a05
NC
3703 old_frag = frag_now;
3704
3705 frag_now->fr_opcode = last_insn;
3706 if (is_insn)
3707 frag_now->tc_frag_data.is_insn = TRUE;
3708
3709 frag_var (rs_machine_dependent, max_growth, max_growth,
43cd72b9
BW
3710 frag_state, frag_now->fr_symbol, frag_now->fr_offset, last_insn);
3711
3712 old_frag->tc_frag_data.slot_subtypes[0] = slot0_state;
3713 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
3714
3715 /* Just to make sure that we did not split it up. */
9c2799c2 3716 gas_assert (old_frag->fr_next == frag_now);
e0001a05
NC
3717}
3718
3719
7fa3d080
BW
3720/* Return TRUE if the target frag is one of the next non-empty frags. */
3721
3722static bfd_boolean
3723is_next_frag_target (const fragS *fragP, const fragS *target)
3724{
3725 if (fragP == NULL)
3726 return FALSE;
3727
3728 for (; fragP; fragP = fragP->fr_next)
3729 {
3730 if (fragP == target)
3731 return TRUE;
3732 if (fragP->fr_fix != 0)
3733 return FALSE;
3734 if (fragP->fr_type == rs_fill && fragP->fr_offset != 0)
3735 return FALSE;
3736 if ((fragP->fr_type == rs_align || fragP->fr_type == rs_align_code)
3737 && ((fragP->fr_address % (1 << fragP->fr_offset)) != 0))
3738 return FALSE;
3739 if (fragP->fr_type == rs_space)
3740 return FALSE;
3741 }
3742 return FALSE;
3743}
3744
3745
e0001a05 3746static bfd_boolean
7fa3d080 3747is_branch_jmp_to_next (TInsn *insn, fragS *fragP)
e0001a05
NC
3748{
3749 xtensa_isa isa = xtensa_default_isa;
3750 int i;
43cd72b9 3751 int num_ops = xtensa_opcode_num_operands (isa, insn->opcode);
e0001a05
NC
3752 int target_op = -1;
3753 symbolS *sym;
3754 fragS *target_frag;
3755
64b607e6
BW
3756 if (xtensa_opcode_is_branch (isa, insn->opcode) != 1
3757 && xtensa_opcode_is_jump (isa, insn->opcode) != 1)
e0001a05
NC
3758 return FALSE;
3759
3760 for (i = 0; i < num_ops; i++)
3761 {
43cd72b9 3762 if (xtensa_operand_is_PCrelative (isa, insn->opcode, i) == 1)
e0001a05
NC
3763 {
3764 target_op = i;
3765 break;
3766 }
3767 }
3768 if (target_op == -1)
3769 return FALSE;
3770
3771 if (insn->ntok <= target_op)
3772 return FALSE;
3773
3774 if (insn->tok[target_op].X_op != O_symbol)
3775 return FALSE;
3776
3777 sym = insn->tok[target_op].X_add_symbol;
3778 if (sym == NULL)
3779 return FALSE;
3780
3781 if (insn->tok[target_op].X_add_number != 0)
3782 return FALSE;
3783
3784 target_frag = symbol_get_frag (sym);
3785 if (target_frag == NULL)
3786 return FALSE;
3787
c138bc38 3788 if (is_next_frag_target (fragP->fr_next, target_frag)
e0001a05
NC
3789 && S_GET_VALUE (sym) == target_frag->fr_address)
3790 return TRUE;
3791
3792 return FALSE;
3793}
3794
3795
3796static void
7fa3d080 3797xg_add_branch_and_loop_targets (TInsn *insn)
e0001a05
NC
3798{
3799 xtensa_isa isa = xtensa_default_isa;
7fa3d080 3800 int num_ops = xtensa_opcode_num_operands (isa, insn->opcode);
43cd72b9 3801
7fa3d080
BW
3802 if (xtensa_opcode_is_loop (isa, insn->opcode) == 1)
3803 {
3804 int i = 1;
3805 if (xtensa_operand_is_PCrelative (isa, insn->opcode, i) == 1
3806 && insn->tok[i].X_op == O_symbol)
3807 symbol_get_tc (insn->tok[i].X_add_symbol)->is_loop_target = TRUE;
3808 return;
3809 }
e0001a05 3810
7fa3d080
BW
3811 if (xtensa_opcode_is_branch (isa, insn->opcode) == 1
3812 || xtensa_opcode_is_loop (isa, insn->opcode) == 1)
e0001a05 3813 {
7fa3d080
BW
3814 int i;
3815
3816 for (i = 0; i < insn->ntok && i < num_ops; i++)
3817 {
3818 if (xtensa_operand_is_PCrelative (isa, insn->opcode, i) == 1
3819 && insn->tok[i].X_op == O_symbol)
3820 {
3821 symbolS *sym = insn->tok[i].X_add_symbol;
3822 symbol_get_tc (sym)->is_branch_target = TRUE;
3823 if (S_IS_DEFINED (sym))
3824 symbol_get_frag (sym)->tc_frag_data.is_branch_target = TRUE;
3825 }
3826 }
e0001a05 3827 }
e0001a05
NC
3828}
3829
3830
43cd72b9 3831/* Return FALSE if no error. */
e0001a05 3832
7fa3d080
BW
3833static bfd_boolean
3834xg_build_token_insn (BuildInstr *instr_spec, TInsn *old_insn, TInsn *new_insn)
e0001a05
NC
3835{
3836 int num_ops = 0;
3837 BuildOp *b_op;
3838
3839 switch (instr_spec->typ)
3840 {
3841 case INSTR_INSTR:
3842 new_insn->insn_type = ITYPE_INSN;
3843 new_insn->opcode = instr_spec->opcode;
e0001a05
NC
3844 break;
3845 case INSTR_LITERAL_DEF:
3846 new_insn->insn_type = ITYPE_LITERAL;
3847 new_insn->opcode = XTENSA_UNDEFINED;
e0001a05
NC
3848 break;
3849 case INSTR_LABEL_DEF:
b224e962 3850 abort ();
e0001a05 3851 }
b224e962
BW
3852 new_insn->is_specific_opcode = FALSE;
3853 new_insn->debug_line = old_insn->debug_line;
3854 new_insn->loc_directive_seen = old_insn->loc_directive_seen;
e0001a05
NC
3855
3856 for (b_op = instr_spec->ops; b_op != NULL; b_op = b_op->next)
3857 {
3858 expressionS *exp;
3859 const expressionS *src_exp;
3860
3861 num_ops++;
3862 switch (b_op->typ)
3863 {
3864 case OP_CONSTANT:
3865 /* The expression must be the constant. */
9c2799c2 3866 gas_assert (b_op->op_num < MAX_INSN_ARGS);
e0001a05
NC
3867 exp = &new_insn->tok[b_op->op_num];
3868 set_expr_const (exp, b_op->op_data);
3869 break;
3870
3871 case OP_OPERAND:
9c2799c2
NC
3872 gas_assert (b_op->op_num < MAX_INSN_ARGS);
3873 gas_assert (b_op->op_data < (unsigned) old_insn->ntok);
e0001a05
NC
3874 src_exp = &old_insn->tok[b_op->op_data];
3875 exp = &new_insn->tok[b_op->op_num];
3876 copy_expr (exp, src_exp);
3877 break;
3878
3879 case OP_LITERAL:
3880 case OP_LABEL:
3881 as_bad (_("can't handle generation of literal/labels yet"));
9c2799c2 3882 gas_assert (0);
e0001a05
NC
3883
3884 default:
3885 as_bad (_("can't handle undefined OP TYPE"));
9c2799c2 3886 gas_assert (0);
e0001a05
NC
3887 }
3888 }
3889
3890 new_insn->ntok = num_ops;
3891 return FALSE;
3892}
3893
3894
43cd72b9 3895/* Return TRUE if it was simplified. */
e0001a05 3896
7fa3d080
BW
3897static bfd_boolean
3898xg_simplify_insn (TInsn *old_insn, TInsn *new_insn)
e0001a05 3899{
43cd72b9 3900 TransitionRule *rule;
e0001a05 3901 BuildInstr *insn_spec;
43cd72b9
BW
3902
3903 if (old_insn->is_specific_opcode || !density_supported)
3904 return FALSE;
3905
3906 rule = xg_instruction_match (old_insn);
e0001a05
NC
3907 if (rule == NULL)
3908 return FALSE;
3909
3910 insn_spec = rule->to_instr;
3911 /* There should only be one. */
9c2799c2
NC
3912 gas_assert (insn_spec != NULL);
3913 gas_assert (insn_spec->next == NULL);
e0001a05
NC
3914 if (insn_spec->next != NULL)
3915 return FALSE;
3916
3917 xg_build_token_insn (insn_spec, old_insn, new_insn);
3918
3919 return TRUE;
3920}
3921
3922
3923/* xg_expand_assembly_insn: (1) Simplify the instruction, i.e., l32i ->
3924 l32i.n. (2) Check the number of operands. (3) Place the instruction
7c834684
BW
3925 tokens into the stack or relax it and place multiple
3926 instructions/literals onto the stack. Return FALSE if no error. */
e0001a05
NC
3927
3928static bfd_boolean
7fa3d080 3929xg_expand_assembly_insn (IStack *istack, TInsn *orig_insn)
e0001a05
NC
3930{
3931 int noperands;
3932 TInsn new_insn;
7c834684
BW
3933 bfd_boolean do_expand;
3934
60242db2 3935 tinsn_init (&new_insn);
e0001a05 3936
43cd72b9
BW
3937 /* Narrow it if we can. xg_simplify_insn now does all the
3938 appropriate checking (e.g., for the density option). */
3939 if (xg_simplify_insn (orig_insn, &new_insn))
3940 orig_insn = &new_insn;
e0001a05 3941
43cd72b9
BW
3942 noperands = xtensa_opcode_num_operands (xtensa_default_isa,
3943 orig_insn->opcode);
e0001a05
NC
3944 if (orig_insn->ntok < noperands)
3945 {
3946 as_bad (_("found %d operands for '%s': Expected %d"),
3947 orig_insn->ntok,
3948 xtensa_opcode_name (xtensa_default_isa, orig_insn->opcode),
3949 noperands);
3950 return TRUE;
3951 }
3952 if (orig_insn->ntok > noperands)
3953 as_warn (_("found too many (%d) operands for '%s': Expected %d"),
3954 orig_insn->ntok,
3955 xtensa_opcode_name (xtensa_default_isa, orig_insn->opcode),
3956 noperands);
3957
43cd72b9 3958 /* If there are not enough operands, we will assert above. If there
e0001a05 3959 are too many, just cut out the extras here. */
e0001a05
NC
3960 orig_insn->ntok = noperands;
3961
e0001a05
NC
3962 if (tinsn_has_invalid_symbolic_operands (orig_insn))
3963 return TRUE;
3964
d12f9798
BW
3965 /* Special case for extui opcode which has constraints not handled
3966 by the ordinary operand encoding checks. The number of operands
3967 and related syntax issues have already been checked. */
3968 if (orig_insn->opcode == xtensa_extui_opcode)
3969 {
3970 int shiftimm = orig_insn->tok[2].X_add_number;
3971 int maskimm = orig_insn->tok[3].X_add_number;
3972 if (shiftimm + maskimm > 32)
3973 {
3974 as_bad (_("immediate operands sum to greater than 32"));
3975 return TRUE;
3976 }
3977 }
3978
7c834684
BW
3979 /* If the instruction will definitely need to be relaxed, it is better
3980 to expand it now for better scheduling. Decide whether to expand
3981 now.... */
3982 do_expand = (!orig_insn->is_specific_opcode && use_transform ());
3983
3984 /* Calls should be expanded to longcalls only in the backend relaxation
3985 so that the assembly scheduler will keep the L32R/CALLX instructions
3986 adjacent. */
3987 if (is_direct_call_opcode (orig_insn->opcode))
3988 do_expand = FALSE;
e0001a05
NC
3989
3990 if (tinsn_has_symbolic_operands (orig_insn))
3991 {
7c834684
BW
3992 /* The values of symbolic operands are not known yet, so only expand
3993 now if an operand is "complex" (e.g., difference of symbols) and
3994 will have to be stored as a literal regardless of the value. */
3995 if (!tinsn_has_complex_operands (orig_insn))
3996 do_expand = FALSE;
e0001a05 3997 }
7c834684
BW
3998 else if (xg_immeds_fit (orig_insn))
3999 do_expand = FALSE;
4000
4001 if (do_expand)
4002 xg_assembly_relax (istack, orig_insn, 0, 0, 0, 0, 0);
e0001a05 4003 else
7c834684 4004 istack_push (istack, orig_insn);
e0001a05 4005
e0001a05
NC
4006 return FALSE;
4007}
4008
4009
7fa3d080 4010/* Return TRUE if the section flags are marked linkonce
74869ac7
BW
4011 or the name is .gnu.linkonce.*. */
4012
4013static int linkonce_len = sizeof (".gnu.linkonce.") - 1;
7fa3d080
BW
4014
4015static bfd_boolean
4016get_is_linkonce_section (bfd *abfd ATTRIBUTE_UNUSED, segT sec)
4017{
4018 flagword flags, link_once_flags;
4019
4020 flags = bfd_get_section_flags (abfd, sec);
4021 link_once_flags = (flags & SEC_LINK_ONCE);
4022
4023 /* Flags might not be set yet. */
74869ac7
BW
4024 if (!link_once_flags
4025 && strncmp (segment_name (sec), ".gnu.linkonce.", linkonce_len) == 0)
4026 link_once_flags = SEC_LINK_ONCE;
7fa3d080 4027
7fa3d080
BW
4028 return (link_once_flags != 0);
4029}
4030
4031
4032static void
4033xtensa_add_literal_sym (symbolS *sym)
4034{
4035 sym_list *l;
4036
4037 l = (sym_list *) xmalloc (sizeof (sym_list));
4038 l->sym = sym;
4039 l->next = literal_syms;
4040 literal_syms = l;
4041}
4042
4043
4044static symbolS *
4045xtensa_create_literal_symbol (segT sec, fragS *frag)
4046{
4047 static int lit_num = 0;
4048 static char name[256];
4049 symbolS *symbolP;
4050
4051 sprintf (name, ".L_lit_sym%d", lit_num);
4052
4053 /* Create a local symbol. If it is in a linkonce section, we have to
4054 be careful to make sure that if it is used in a relocation that the
4055 symbol will be in the output file. */
4056 if (get_is_linkonce_section (stdoutput, sec))
4057 {
4058 symbolP = symbol_new (name, sec, 0, frag);
4059 S_CLEAR_EXTERNAL (symbolP);
4060 /* symbolP->local = 1; */
4061 }
4062 else
4063 symbolP = symbol_new (name, sec, 0, frag);
4064
4065 xtensa_add_literal_sym (symbolP);
4066
7fa3d080
BW
4067 lit_num++;
4068 return symbolP;
4069}
4070
4071
e0001a05
NC
4072/* Currently all literals that are generated here are 32-bit L32R targets. */
4073
7fa3d080
BW
4074static symbolS *
4075xg_assemble_literal (/* const */ TInsn *insn)
e0001a05
NC
4076{
4077 emit_state state;
4078 symbolS *lit_sym = NULL;
bbdd25a8 4079 bfd_reloc_code_real_type reloc;
1bbb5f21 4080 bfd_boolean pcrel = FALSE;
bbdd25a8 4081 char *p;
e0001a05
NC
4082
4083 /* size = 4 for L32R. It could easily be larger when we move to
4084 larger constants. Add a parameter later. */
4085 offsetT litsize = 4;
4086 offsetT litalign = 2; /* 2^2 = 4 */
4087 expressionS saved_loc;
43cd72b9
BW
4088 expressionS * emit_val;
4089
e0001a05
NC
4090 set_expr_symbol_offset (&saved_loc, frag_now->fr_symbol, frag_now_fix ());
4091
9c2799c2
NC
4092 gas_assert (insn->insn_type == ITYPE_LITERAL);
4093 gas_assert (insn->ntok == 1); /* must be only one token here */
e0001a05
NC
4094
4095 xtensa_switch_to_literal_fragment (&state);
4096
43cd72b9
BW
4097 emit_val = &insn->tok[0];
4098 if (emit_val->X_op == O_big)
4099 {
4100 int size = emit_val->X_add_number * CHARS_PER_LITTLENUM;
4101 if (size > litsize)
4102 {
4103 /* This happens when someone writes a "movi a2, big_number". */
c138bc38 4104 as_bad_where (frag_now->fr_file, frag_now->fr_line,
43cd72b9
BW
4105 _("invalid immediate"));
4106 xtensa_restore_emit_state (&state);
4107 return NULL;
4108 }
4109 }
4110
e0001a05
NC
4111 /* Force a 4-byte align here. Note that this opens a new frag, so all
4112 literals done with this function have a frag to themselves. That's
4113 important for the way text section literals work. */
4114 frag_align (litalign, 0, 0);
43cd72b9 4115 record_alignment (now_seg, litalign);
e0001a05 4116
bbdd25a8 4117 switch (emit_val->X_op)
43cd72b9 4118 {
1bbb5f21
BW
4119 case O_pcrel:
4120 pcrel = TRUE;
4121 /* fall through */
bbdd25a8 4122 case O_pltrel:
28dbbc02
BW
4123 case O_tlsfunc:
4124 case O_tlsarg:
4125 case O_tpoff:
4126 case O_dtpoff:
bbdd25a8 4127 p = frag_more (litsize);
43cd72b9 4128 xtensa_set_frag_assembly_state (frag_now);
28dbbc02 4129 reloc = map_operator_to_reloc (emit_val->X_op, TRUE);
43cd72b9
BW
4130 if (emit_val->X_add_symbol)
4131 emit_val->X_op = O_symbol;
4132 else
4133 emit_val->X_op = O_constant;
4134 fix_new_exp (frag_now, p - frag_now->fr_literal,
1bbb5f21 4135 litsize, emit_val, pcrel, reloc);
bbdd25a8
BW
4136 break;
4137
4138 default:
4139 emit_expr (emit_val, litsize);
4140 break;
43cd72b9 4141 }
e0001a05 4142
9c2799c2 4143 gas_assert (frag_now->tc_frag_data.literal_frag == NULL);
e0001a05
NC
4144 frag_now->tc_frag_data.literal_frag = get_literal_pool_location (now_seg);
4145 frag_now->fr_symbol = xtensa_create_literal_symbol (now_seg, frag_now);
4146 lit_sym = frag_now->fr_symbol;
e0001a05
NC
4147
4148 /* Go back. */
4149 xtensa_restore_emit_state (&state);
4150 return lit_sym;
4151}
4152
4153
4154static void
7fa3d080 4155xg_assemble_literal_space (/* const */ int size, int slot)
e0001a05
NC
4156{
4157 emit_state state;
43cd72b9 4158 /* We might have to do something about this alignment. It only
e0001a05
NC
4159 takes effect if something is placed here. */
4160 offsetT litalign = 2; /* 2^2 = 4 */
4161 fragS *lit_saved_frag;
4162
9c2799c2 4163 gas_assert (size % 4 == 0);
e0001a05
NC
4164
4165 xtensa_switch_to_literal_fragment (&state);
4166
4167 /* Force a 4-byte align here. */
4168 frag_align (litalign, 0, 0);
43cd72b9 4169 record_alignment (now_seg, litalign);
e0001a05 4170
542f8b94 4171 frag_grow (size);
e0001a05
NC
4172
4173 lit_saved_frag = frag_now;
4174 frag_now->tc_frag_data.literal_frag = get_literal_pool_location (now_seg);
e0001a05 4175 frag_now->fr_symbol = xtensa_create_literal_symbol (now_seg, frag_now);
43cd72b9 4176 xg_finish_frag (0, RELAX_LITERAL, 0, size, FALSE);
e0001a05
NC
4177
4178 /* Go back. */
4179 xtensa_restore_emit_state (&state);
43cd72b9 4180 frag_now->tc_frag_data.literal_frags[slot] = lit_saved_frag;
e0001a05
NC
4181}
4182
4183
e0001a05 4184/* Put in a fixup record based on the opcode.
43cd72b9 4185 Return TRUE on success. */
e0001a05 4186
7fa3d080
BW
4187static bfd_boolean
4188xg_add_opcode_fix (TInsn *tinsn,
4189 int opnum,
4190 xtensa_format fmt,
4191 int slot,
4192 expressionS *expr,
4193 fragS *fragP,
4194 offsetT offset)
43cd72b9
BW
4195{
4196 xtensa_opcode opcode = tinsn->opcode;
4197 bfd_reloc_code_real_type reloc;
4198 reloc_howto_type *howto;
4199 int fmt_length;
e0001a05
NC
4200 fixS *the_fix;
4201
43cd72b9
BW
4202 reloc = BFD_RELOC_NONE;
4203
4204 /* First try the special cases for "alternate" relocs. */
4205 if (opcode == xtensa_l32r_opcode)
4206 {
4207 if (fragP->tc_frag_data.use_absolute_literals)
4208 reloc = encode_alt_reloc (slot);
4209 }
4210 else if (opcode == xtensa_const16_opcode)
4211 {
4212 if (expr->X_op == O_lo16)
4213 {
4214 reloc = encode_reloc (slot);
4215 expr->X_op = O_symbol;
4216 }
4217 else if (expr->X_op == O_hi16)
4218 {
4219 reloc = encode_alt_reloc (slot);
4220 expr->X_op = O_symbol;
4221 }
4222 }
4223
4224 if (opnum != get_relaxable_immed (opcode))
e0001a05 4225 {
43cd72b9 4226 as_bad (_("invalid relocation for operand %i of '%s'"),
431ad2d0 4227 opnum + 1, xtensa_opcode_name (xtensa_default_isa, opcode));
e0001a05
NC
4228 return FALSE;
4229 }
4230
43cd72b9
BW
4231 /* Handle erroneous "@h" and "@l" expressions here before they propagate
4232 into the symbol table where the generic portions of the assembler
4233 won't know what to do with them. */
4234 if (expr->X_op == O_lo16 || expr->X_op == O_hi16)
4235 {
4236 as_bad (_("invalid expression for operand %i of '%s'"),
431ad2d0 4237 opnum + 1, xtensa_opcode_name (xtensa_default_isa, opcode));
43cd72b9
BW
4238 return FALSE;
4239 }
4240
4241 /* Next try the generic relocs. */
4242 if (reloc == BFD_RELOC_NONE)
4243 reloc = encode_reloc (slot);
4244 if (reloc == BFD_RELOC_NONE)
4245 {
4246 as_bad (_("invalid relocation in instruction slot %i"), slot);
4247 return FALSE;
4248 }
e0001a05 4249
43cd72b9 4250 howto = bfd_reloc_type_lookup (stdoutput, reloc);
e0001a05
NC
4251 if (!howto)
4252 {
43cd72b9 4253 as_bad (_("undefined symbol for opcode \"%s\""),
e0001a05
NC
4254 xtensa_opcode_name (xtensa_default_isa, opcode));
4255 return FALSE;
4256 }
4257
43cd72b9
BW
4258 fmt_length = xtensa_format_length (xtensa_default_isa, fmt);
4259 the_fix = fix_new_exp (fragP, offset, fmt_length, expr,
e0001a05 4260 howto->pc_relative, reloc);
d9740523 4261 the_fix->fx_no_overflow = 1;
7fa3d080
BW
4262 the_fix->tc_fix_data.X_add_symbol = expr->X_add_symbol;
4263 the_fix->tc_fix_data.X_add_number = expr->X_add_number;
4264 the_fix->tc_fix_data.slot = slot;
c138bc38 4265
7fa3d080
BW
4266 return TRUE;
4267}
4268
4269
4270static bfd_boolean
4271xg_emit_insn_to_buf (TInsn *tinsn,
7fa3d080
BW
4272 char *buf,
4273 fragS *fragP,
4274 offsetT offset,
4275 bfd_boolean build_fix)
4276{
4277 static xtensa_insnbuf insnbuf = NULL;
4278 bfd_boolean has_symbolic_immed = FALSE;
4279 bfd_boolean ok = TRUE;
b2d179be 4280
7fa3d080
BW
4281 if (!insnbuf)
4282 insnbuf = xtensa_insnbuf_alloc (xtensa_default_isa);
4283
4284 has_symbolic_immed = tinsn_to_insnbuf (tinsn, insnbuf);
4285 if (has_symbolic_immed && build_fix)
4286 {
4287 /* Add a fixup. */
b2d179be
BW
4288 xtensa_format fmt = xg_get_single_format (tinsn->opcode);
4289 int slot = xg_get_single_slot (tinsn->opcode);
7fa3d080
BW
4290 int opnum = get_relaxable_immed (tinsn->opcode);
4291 expressionS *exp = &tinsn->tok[opnum];
43cd72b9 4292
b2d179be 4293 if (!xg_add_opcode_fix (tinsn, opnum, fmt, slot, exp, fragP, offset))
7fa3d080
BW
4294 ok = FALSE;
4295 }
4296 fragP->tc_frag_data.is_insn = TRUE;
d77b99c9
BW
4297 xtensa_insnbuf_to_chars (xtensa_default_isa, insnbuf,
4298 (unsigned char *) buf, 0);
7fa3d080 4299 return ok;
e0001a05
NC
4300}
4301
4302
7fa3d080
BW
4303static void
4304xg_resolve_literals (TInsn *insn, symbolS *lit_sym)
e0001a05
NC
4305{
4306 symbolS *sym = get_special_literal_symbol ();
4307 int i;
4308 if (lit_sym == 0)
4309 return;
9c2799c2 4310 gas_assert (insn->insn_type == ITYPE_INSN);
e0001a05
NC
4311 for (i = 0; i < insn->ntok; i++)
4312 if (insn->tok[i].X_add_symbol == sym)
4313 insn->tok[i].X_add_symbol = lit_sym;
4314
4315}
4316
4317
7fa3d080
BW
4318static void
4319xg_resolve_labels (TInsn *insn, symbolS *label_sym)
e0001a05
NC
4320{
4321 symbolS *sym = get_special_label_symbol ();
4322 int i;
e0001a05
NC
4323 for (i = 0; i < insn->ntok; i++)
4324 if (insn->tok[i].X_add_symbol == sym)
4325 insn->tok[i].X_add_symbol = label_sym;
4326
4327}
4328
4329
43cd72b9 4330/* Return TRUE if the instruction can write to the specified
e0001a05
NC
4331 integer register. */
4332
4333static bfd_boolean
7fa3d080 4334is_register_writer (const TInsn *insn, const char *regset, int regnum)
e0001a05
NC
4335{
4336 int i;
4337 int num_ops;
4338 xtensa_isa isa = xtensa_default_isa;
4339
43cd72b9 4340 num_ops = xtensa_opcode_num_operands (isa, insn->opcode);
e0001a05
NC
4341
4342 for (i = 0; i < num_ops; i++)
4343 {
43cd72b9
BW
4344 char inout;
4345 inout = xtensa_operand_inout (isa, insn->opcode, i);
4346 if ((inout == 'o' || inout == 'm')
4347 && xtensa_operand_is_register (isa, insn->opcode, i) == 1)
e0001a05 4348 {
43cd72b9
BW
4349 xtensa_regfile opnd_rf =
4350 xtensa_operand_regfile (isa, insn->opcode, i);
4351 if (!strcmp (xtensa_regfile_shortname (isa, opnd_rf), regset))
e0001a05
NC
4352 {
4353 if ((insn->tok[i].X_op == O_register)
4354 && (insn->tok[i].X_add_number == regnum))
4355 return TRUE;
4356 }
4357 }
4358 }
4359 return FALSE;
4360}
4361
4362
4363static bfd_boolean
7fa3d080 4364is_bad_loopend_opcode (const TInsn *tinsn)
e0001a05
NC
4365{
4366 xtensa_opcode opcode = tinsn->opcode;
4367
4368 if (opcode == XTENSA_UNDEFINED)
4369 return FALSE;
4370
4371 if (opcode == xtensa_call0_opcode
4372 || opcode == xtensa_callx0_opcode
4373 || opcode == xtensa_call4_opcode
4374 || opcode == xtensa_callx4_opcode
4375 || opcode == xtensa_call8_opcode
4376 || opcode == xtensa_callx8_opcode
4377 || opcode == xtensa_call12_opcode
4378 || opcode == xtensa_callx12_opcode
4379 || opcode == xtensa_isync_opcode
4380 || opcode == xtensa_ret_opcode
4381 || opcode == xtensa_ret_n_opcode
4382 || opcode == xtensa_retw_opcode
4383 || opcode == xtensa_retw_n_opcode
43cd72b9
BW
4384 || opcode == xtensa_waiti_opcode
4385 || opcode == xtensa_rsr_lcount_opcode)
e0001a05 4386 return TRUE;
c138bc38 4387
e0001a05
NC
4388 return FALSE;
4389}
4390
4391
4392/* Labels that begin with ".Ln" or ".LM" are unaligned.
4393 This allows the debugger to add unaligned labels.
4394 Also, the assembler generates stabs labels that need
4395 not be aligned: FAKE_LABEL_NAME . {"F", "L", "endfunc"}. */
4396
7fa3d080
BW
4397static bfd_boolean
4398is_unaligned_label (symbolS *sym)
e0001a05
NC
4399{
4400 const char *name = S_GET_NAME (sym);
4401 static size_t fake_size = 0;
4402
4403 if (name
4404 && name[0] == '.'
4405 && name[1] == 'L' && (name[2] == 'n' || name[2] == 'M'))
4406 return TRUE;
4407
4408 /* FAKE_LABEL_NAME followed by "F", "L" or "endfunc" */
4409 if (fake_size == 0)
4410 fake_size = strlen (FAKE_LABEL_NAME);
4411
43cd72b9 4412 if (name
e0001a05
NC
4413 && strncmp (FAKE_LABEL_NAME, name, fake_size) == 0
4414 && (name[fake_size] == 'F'
4415 || name[fake_size] == 'L'
4416 || (name[fake_size] == 'e'
4417 && strncmp ("endfunc", name+fake_size, 7) == 0)))
4418 return TRUE;
4419
4420 return FALSE;
4421}
4422
4423
7fa3d080
BW
4424static fragS *
4425next_non_empty_frag (const fragS *fragP)
e0001a05
NC
4426{
4427 fragS *next_fragP = fragP->fr_next;
4428
c138bc38 4429 /* Sometimes an empty will end up here due storage allocation issues.
e0001a05
NC
4430 So we have to skip until we find something legit. */
4431 while (next_fragP && next_fragP->fr_fix == 0)
4432 next_fragP = next_fragP->fr_next;
4433
4434 if (next_fragP == NULL || next_fragP->fr_fix == 0)
4435 return NULL;
4436
4437 return next_fragP;
4438}
4439
4440
43cd72b9 4441static bfd_boolean
7fa3d080 4442next_frag_opcode_is_loop (const fragS *fragP, xtensa_opcode *opcode)
43cd72b9
BW
4443{
4444 xtensa_opcode out_opcode;
4445 const fragS *next_fragP = next_non_empty_frag (fragP);
4446
4447 if (next_fragP == NULL)
4448 return FALSE;
4449
4450 out_opcode = get_opcode_from_buf (next_fragP->fr_literal, 0);
4451 if (xtensa_opcode_is_loop (xtensa_default_isa, out_opcode) == 1)
4452 {
4453 *opcode = out_opcode;
4454 return TRUE;
4455 }
4456 return FALSE;
4457}
4458
4459
4460static int
7fa3d080 4461frag_format_size (const fragS *fragP)
43cd72b9 4462{
e0001a05
NC
4463 static xtensa_insnbuf insnbuf = NULL;
4464 xtensa_isa isa = xtensa_default_isa;
43cd72b9 4465 xtensa_format fmt;
c138bc38 4466 int fmt_size;
e0001a05
NC
4467
4468 if (!insnbuf)
4469 insnbuf = xtensa_insnbuf_alloc (isa);
4470
43cd72b9
BW
4471 if (fragP == NULL)
4472 return XTENSA_UNDEFINED;
4473
d77b99c9
BW
4474 xtensa_insnbuf_from_chars (isa, insnbuf,
4475 (unsigned char *) fragP->fr_literal, 0);
43cd72b9
BW
4476
4477 fmt = xtensa_format_decode (isa, insnbuf);
4478 if (fmt == XTENSA_UNDEFINED)
e0001a05 4479 return XTENSA_UNDEFINED;
43cd72b9
BW
4480 fmt_size = xtensa_format_length (isa, fmt);
4481
4482 /* If the next format won't be changing due to relaxation, just
4483 return the length of the first format. */
4484 if (fragP->fr_opcode != fragP->fr_literal)
4485 return fmt_size;
4486
c138bc38 4487 /* If during relaxation we have to pull an instruction out of a
43cd72b9
BW
4488 multi-slot instruction, we will return the more conservative
4489 number. This works because alignment on bigger instructions
4490 is more restrictive than alignment on smaller instructions.
4491 This is more conservative than we would like, but it happens
4492 infrequently. */
4493
4494 if (xtensa_format_num_slots (xtensa_default_isa, fmt) > 1)
4495 return fmt_size;
4496
4497 /* If we aren't doing one of our own relaxations or it isn't
4498 slot-based, then the insn size won't change. */
4499 if (fragP->fr_type != rs_machine_dependent)
4500 return fmt_size;
4501 if (fragP->fr_subtype != RELAX_SLOTS)
4502 return fmt_size;
4503
4504 /* If an instruction is about to grow, return the longer size. */
4505 if (fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED_STEP1
b81bf389
BW
4506 || fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED_STEP2
4507 || fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED_STEP3)
def13efb
BW
4508 {
4509 /* For most frags at RELAX_IMMED_STEPX, with X > 0, the first
4510 instruction in the relaxed version is of length 3. (The case
4511 where we have to pull the instruction out of a FLIX bundle
4512 is handled conservatively above.) However, frags with opcodes
4513 that are expanding to wide branches end up having formats that
4514 are not determinable by the RELAX_IMMED_STEPX enumeration, and
4515 we can't tell directly what format the relaxer picked. This
4516 is a wart in the design of the relaxer that should someday be
4517 fixed, but would require major changes, or at least should
4518 be accompanied by major changes to make use of that data.
4519
4520 In any event, we can tell that we are expanding from a single-slot
4521 three-byte format to a wider one with the logic below. */
4522
4523 if (fmt_size <= 3 && fragP->tc_frag_data.text_expansion[0] != 3)
4524 return 3 + fragP->tc_frag_data.text_expansion[0];
4525 else
4526 return 3;
4527 }
c138bc38 4528
43cd72b9
BW
4529 if (fragP->tc_frag_data.slot_subtypes[0] == RELAX_NARROW)
4530 return 2 + fragP->tc_frag_data.text_expansion[0];
e0001a05 4531
43cd72b9 4532 return fmt_size;
e0001a05
NC
4533}
4534
4535
7fa3d080
BW
4536static int
4537next_frag_format_size (const fragS *fragP)
e0001a05 4538{
7fa3d080
BW
4539 const fragS *next_fragP = next_non_empty_frag (fragP);
4540 return frag_format_size (next_fragP);
e0001a05
NC
4541}
4542
4543
03aaa593
BW
4544/* In early Xtensa Processors, for reasons that are unclear, the ISA
4545 required two-byte instructions to be treated as three-byte instructions
4546 for loop instruction alignment. This restriction was removed beginning
4547 with Xtensa LX. Now the only requirement on loop instruction alignment
4548 is that the first instruction of the loop must appear at an address that
4549 does not cross a fetch boundary. */
4550
4551static int
4552get_loop_align_size (int insn_size)
4553{
4554 if (insn_size == XTENSA_UNDEFINED)
4555 return xtensa_fetch_width;
4556
4557 if (enforce_three_byte_loop_align && insn_size == 2)
4558 return 3;
4559
4560 return insn_size;
4561}
4562
4563
e0001a05
NC
4564/* If the next legit fragment is an end-of-loop marker,
4565 switch its state so it will instantiate a NOP. */
4566
4567static void
1d19a770 4568update_next_frag_state (fragS *fragP)
e0001a05
NC
4569{
4570 fragS *next_fragP = fragP->fr_next;
43cd72b9 4571 fragS *new_target = NULL;
e0001a05 4572
7b1cc377 4573 if (align_targets)
43cd72b9
BW
4574 {
4575 /* We are guaranteed there will be one of these... */
4576 while (!(next_fragP->fr_type == rs_machine_dependent
4577 && (next_fragP->fr_subtype == RELAX_MAYBE_UNREACHABLE
4578 || next_fragP->fr_subtype == RELAX_UNREACHABLE)))
4579 next_fragP = next_fragP->fr_next;
4580
9c2799c2 4581 gas_assert (next_fragP->fr_type == rs_machine_dependent
43cd72b9
BW
4582 && (next_fragP->fr_subtype == RELAX_MAYBE_UNREACHABLE
4583 || next_fragP->fr_subtype == RELAX_UNREACHABLE));
4584
4585 /* ...and one of these. */
4586 new_target = next_fragP->fr_next;
4587 while (!(new_target->fr_type == rs_machine_dependent
4588 && (new_target->fr_subtype == RELAX_MAYBE_DESIRE_ALIGN
4589 || new_target->fr_subtype == RELAX_DESIRE_ALIGN)))
4590 new_target = new_target->fr_next;
4591
9c2799c2 4592 gas_assert (new_target->fr_type == rs_machine_dependent
43cd72b9
BW
4593 && (new_target->fr_subtype == RELAX_MAYBE_DESIRE_ALIGN
4594 || new_target->fr_subtype == RELAX_DESIRE_ALIGN));
4595 }
43cd72b9 4596
1d19a770 4597 while (next_fragP && next_fragP->fr_fix == 0)
43cd72b9 4598 {
1d19a770
BW
4599 if (next_fragP->fr_type == rs_machine_dependent
4600 && next_fragP->fr_subtype == RELAX_LOOP_END)
43cd72b9 4601 {
1d19a770
BW
4602 next_fragP->fr_subtype = RELAX_LOOP_END_ADD_NOP;
4603 return;
e0001a05 4604 }
1d19a770
BW
4605
4606 next_fragP = next_fragP->fr_next;
e0001a05
NC
4607 }
4608}
4609
4610
4611static bfd_boolean
7fa3d080 4612next_frag_is_branch_target (const fragS *fragP)
e0001a05 4613{
43cd72b9 4614 /* Sometimes an empty will end up here due to storage allocation issues,
e0001a05
NC
4615 so we have to skip until we find something legit. */
4616 for (fragP = fragP->fr_next; fragP; fragP = fragP->fr_next)
4617 {
4618 if (fragP->tc_frag_data.is_branch_target)
4619 return TRUE;
4620 if (fragP->fr_fix != 0)
4621 break;
4622 }
4623 return FALSE;
4624}
4625
4626
4627static bfd_boolean
7fa3d080 4628next_frag_is_loop_target (const fragS *fragP)
e0001a05 4629{
c138bc38 4630 /* Sometimes an empty will end up here due storage allocation issues.
e0001a05
NC
4631 So we have to skip until we find something legit. */
4632 for (fragP = fragP->fr_next; fragP; fragP = fragP->fr_next)
4633 {
4634 if (fragP->tc_frag_data.is_loop_target)
4635 return TRUE;
4636 if (fragP->fr_fix != 0)
4637 break;
4638 }
4639 return FALSE;
4640}
4641
4642
4643static addressT
7fa3d080 4644next_frag_pre_opcode_bytes (const fragS *fragp)
e0001a05
NC
4645{
4646 const fragS *next_fragp = fragp->fr_next;
43cd72b9 4647 xtensa_opcode next_opcode;
e0001a05 4648
43cd72b9 4649 if (!next_frag_opcode_is_loop (fragp, &next_opcode))
e0001a05
NC
4650 return 0;
4651
43cd72b9
BW
4652 /* Sometimes an empty will end up here due to storage allocation issues,
4653 so we have to skip until we find something legit. */
e0001a05
NC
4654 while (next_fragp->fr_fix == 0)
4655 next_fragp = next_fragp->fr_next;
4656
4657 if (next_fragp->fr_type != rs_machine_dependent)
4658 return 0;
4659
4660 /* There is some implicit knowledge encoded in here.
4661 The LOOP instructions that are NOT RELAX_IMMED have
43cd72b9
BW
4662 been relaxed. Note that we can assume that the LOOP
4663 instruction is in slot 0 because loops aren't bundleable. */
4664 if (next_fragp->tc_frag_data.slot_subtypes[0] > RELAX_IMMED)
e0001a05
NC
4665 return get_expanded_loop_offset (next_opcode);
4666
4667 return 0;
4668}
4669
4670
4671/* Mark a location where we can later insert literal frags. Update
4672 the section's literal_pool_loc, so subsequent literals can be
4673 placed nearest to their use. */
4674
4675static void
7fa3d080 4676xtensa_mark_literal_pool_location (void)
e0001a05
NC
4677{
4678 /* Any labels pointing to the current location need
4679 to be adjusted to after the literal pool. */
4680 emit_state s;
e0001a05 4681 fragS *pool_location;
e0001a05 4682
1f2a7e38 4683 if (use_literal_section)
43cd72b9
BW
4684 return;
4685
dd49a749
BW
4686 /* We stash info in these frags so we can later move the literal's
4687 fixes into this frchain's fix list. */
e0001a05 4688 pool_location = frag_now;
dd49a749 4689 frag_now->tc_frag_data.lit_frchain = frchain_now;
c48aaca0 4690 frag_now->tc_frag_data.literal_frag = frag_now;
dd49a749 4691 frag_variant (rs_machine_dependent, 0, 0,
e0001a05 4692 RELAX_LITERAL_POOL_BEGIN, NULL, 0, NULL);
43cd72b9 4693 xtensa_set_frag_assembly_state (frag_now);
dd49a749
BW
4694 frag_now->tc_frag_data.lit_seg = now_seg;
4695 frag_variant (rs_machine_dependent, 0, 0,
e0001a05 4696 RELAX_LITERAL_POOL_END, NULL, 0, NULL);
43cd72b9 4697 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
4698
4699 /* Now put a frag into the literal pool that points to this location. */
4700 set_literal_pool_location (now_seg, pool_location);
43cd72b9
BW
4701 xtensa_switch_to_non_abs_literal_fragment (&s);
4702 frag_align (2, 0, 0);
4703 record_alignment (now_seg, 2);
e0001a05
NC
4704
4705 /* Close whatever frag is there. */
4706 frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL);
43cd72b9 4707 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
4708 frag_now->tc_frag_data.literal_frag = pool_location;
4709 frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL);
4710 xtensa_restore_emit_state (&s);
43cd72b9 4711 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
4712}
4713
4714
43cd72b9
BW
4715/* Build a nop of the correct size into tinsn. */
4716
4717static void
7fa3d080 4718build_nop (TInsn *tinsn, int size)
43cd72b9
BW
4719{
4720 tinsn_init (tinsn);
4721 switch (size)
4722 {
4723 case 2:
4724 tinsn->opcode = xtensa_nop_n_opcode;
4725 tinsn->ntok = 0;
4726 if (tinsn->opcode == XTENSA_UNDEFINED)
4727 as_fatal (_("opcode 'NOP.N' unavailable in this configuration"));
4728 break;
4729
4730 case 3:
4731 if (xtensa_nop_opcode == XTENSA_UNDEFINED)
4732 {
4733 tinsn->opcode = xtensa_or_opcode;
4734 set_expr_const (&tinsn->tok[0], 1);
4735 set_expr_const (&tinsn->tok[1], 1);
4736 set_expr_const (&tinsn->tok[2], 1);
4737 tinsn->ntok = 3;
4738 }
4739 else
4740 tinsn->opcode = xtensa_nop_opcode;
4741
9c2799c2 4742 gas_assert (tinsn->opcode != XTENSA_UNDEFINED);
43cd72b9
BW
4743 }
4744}
4745
4746
e0001a05
NC
4747/* Assemble a NOP of the requested size in the buffer. User must have
4748 allocated "buf" with at least "size" bytes. */
4749
7fa3d080 4750static void
d77b99c9 4751assemble_nop (int size, char *buf)
e0001a05
NC
4752{
4753 static xtensa_insnbuf insnbuf = NULL;
43cd72b9 4754 TInsn tinsn;
e0001a05 4755
43cd72b9 4756 build_nop (&tinsn, size);
e0001a05 4757
43cd72b9
BW
4758 if (!insnbuf)
4759 insnbuf = xtensa_insnbuf_alloc (xtensa_default_isa);
e0001a05 4760
43cd72b9 4761 tinsn_to_insnbuf (&tinsn, insnbuf);
d77b99c9
BW
4762 xtensa_insnbuf_to_chars (xtensa_default_isa, insnbuf,
4763 (unsigned char *) buf, 0);
e0001a05
NC
4764}
4765
4766
4767/* Return the number of bytes for the offset of the expanded loop
4768 instruction. This should be incorporated into the relaxation
4769 specification but is hard-coded here. This is used to auto-align
4770 the loop instruction. It is invalid to call this function if the
4771 configuration does not have loops or if the opcode is not a loop
4772 opcode. */
4773
4774static addressT
7fa3d080 4775get_expanded_loop_offset (xtensa_opcode opcode)
e0001a05
NC
4776{
4777 /* This is the OFFSET of the loop instruction in the expanded loop.
4778 This MUST correspond directly to the specification of the loop
4779 expansion. It will be validated on fragment conversion. */
9c2799c2 4780 gas_assert (opcode != XTENSA_UNDEFINED);
e0001a05
NC
4781 if (opcode == xtensa_loop_opcode)
4782 return 0;
4783 if (opcode == xtensa_loopnez_opcode)
4784 return 3;
4785 if (opcode == xtensa_loopgtz_opcode)
4786 return 6;
4787 as_fatal (_("get_expanded_loop_offset: invalid opcode"));
4788 return 0;
4789}
4790
4791
7fa3d080
BW
4792static fragS *
4793get_literal_pool_location (segT seg)
e0001a05
NC
4794{
4795 return seg_info (seg)->tc_segment_info_data.literal_pool_loc;
4796}
4797
4798
4799static void
7fa3d080 4800set_literal_pool_location (segT seg, fragS *literal_pool_loc)
e0001a05
NC
4801{
4802 seg_info (seg)->tc_segment_info_data.literal_pool_loc = literal_pool_loc;
4803}
4804
43cd72b9
BW
4805
4806/* Set frag assembly state should be called when a new frag is
4807 opened and after a frag has been closed. */
4808
7fa3d080
BW
4809static void
4810xtensa_set_frag_assembly_state (fragS *fragP)
43cd72b9
BW
4811{
4812 if (!density_supported)
4813 fragP->tc_frag_data.is_no_density = TRUE;
4814
4815 /* This function is called from subsegs_finish, which is called
c138bc38 4816 after xtensa_end, so we can't use "use_transform" or
43cd72b9
BW
4817 "use_schedule" here. */
4818 if (!directive_state[directive_transform])
4819 fragP->tc_frag_data.is_no_transform = TRUE;
7c834684
BW
4820 if (directive_state[directive_longcalls])
4821 fragP->tc_frag_data.use_longcalls = TRUE;
43cd72b9
BW
4822 fragP->tc_frag_data.use_absolute_literals =
4823 directive_state[directive_absolute_literals];
4824 fragP->tc_frag_data.is_assembly_state_set = TRUE;
4825}
4826
4827
7fa3d080
BW
4828static bfd_boolean
4829relaxable_section (asection *sec)
43cd72b9 4830{
11ac2671
BW
4831 return ((sec->flags & SEC_DEBUGGING) == 0
4832 && strcmp (sec->name, ".eh_frame") != 0);
43cd72b9
BW
4833}
4834
4835
99ded152
BW
4836static void
4837xtensa_mark_frags_for_org (void)
4838{
4839 segT *seclist;
4840
4841 /* Walk over each fragment of all of the current segments. If we find
4842 a .org frag in any of the segments, mark all frags prior to it as
4843 "no transform", which will prevent linker optimizations from messing
4844 up the .org distance. This should be done after
4845 xtensa_find_unmarked_state_frags, because we don't want to worry here
4846 about that function trashing the data we save here. */
4847
4848 for (seclist = &stdoutput->sections;
4849 seclist && *seclist;
4850 seclist = &(*seclist)->next)
4851 {
4852 segT sec = *seclist;
4853 segment_info_type *seginfo;
4854 fragS *fragP;
4855 flagword flags;
4856 flags = bfd_get_section_flags (stdoutput, sec);
4857 if (flags & SEC_DEBUGGING)
4858 continue;
4859 if (!(flags & SEC_ALLOC))
4860 continue;
4861
4862 seginfo = seg_info (sec);
4863 if (seginfo && seginfo->frchainP)
4864 {
4865 fragS *last_fragP = seginfo->frchainP->frch_root;
4866 for (fragP = seginfo->frchainP->frch_root; fragP;
4867 fragP = fragP->fr_next)
4868 {
4869 /* cvt_frag_to_fill has changed the fr_type of org frags to
4870 rs_fill, so use the value as cached in rs_subtype here. */
4871 if (fragP->fr_subtype == RELAX_ORG)
4872 {
4873 while (last_fragP != fragP->fr_next)
4874 {
4875 last_fragP->tc_frag_data.is_no_transform = TRUE;
4876 last_fragP = last_fragP->fr_next;
4877 }
4878 }
4879 }
4880 }
4881 }
4882}
4883
4884
43cd72b9 4885static void
7fa3d080 4886xtensa_find_unmarked_state_frags (void)
43cd72b9
BW
4887{
4888 segT *seclist;
4889
4890 /* Walk over each fragment of all of the current segments. For each
4891 unmarked fragment, mark it with the same info as the previous
4892 fragment. */
4893 for (seclist = &stdoutput->sections;
4894 seclist && *seclist;
4895 seclist = &(*seclist)->next)
4896 {
4897 segT sec = *seclist;
4898 segment_info_type *seginfo;
4899 fragS *fragP;
4900 flagword flags;
4901 flags = bfd_get_section_flags (stdoutput, sec);
4902 if (flags & SEC_DEBUGGING)
4903 continue;
4904 if (!(flags & SEC_ALLOC))
4905 continue;
4906
4907 seginfo = seg_info (sec);
4908 if (seginfo && seginfo->frchainP)
4909 {
4910 fragS *last_fragP = 0;
4911 for (fragP = seginfo->frchainP->frch_root; fragP;
4912 fragP = fragP->fr_next)
4913 {
4914 if (fragP->fr_fix != 0
4915 && !fragP->tc_frag_data.is_assembly_state_set)
4916 {
4917 if (last_fragP == 0)
4918 {
4919 as_warn_where (fragP->fr_file, fragP->fr_line,
4920 _("assembly state not set for first frag in section %s"),
4921 sec->name);
4922 }
4923 else
4924 {
4925 fragP->tc_frag_data.is_assembly_state_set = TRUE;
4926 fragP->tc_frag_data.is_no_density =
4927 last_fragP->tc_frag_data.is_no_density;
4928 fragP->tc_frag_data.is_no_transform =
4929 last_fragP->tc_frag_data.is_no_transform;
7c834684
BW
4930 fragP->tc_frag_data.use_longcalls =
4931 last_fragP->tc_frag_data.use_longcalls;
43cd72b9
BW
4932 fragP->tc_frag_data.use_absolute_literals =
4933 last_fragP->tc_frag_data.use_absolute_literals;
4934 }
4935 }
4936 if (fragP->tc_frag_data.is_assembly_state_set)
4937 last_fragP = fragP;
4938 }
4939 }
4940 }
4941}
4942
4943
4944static void
7fa3d080
BW
4945xtensa_find_unaligned_branch_targets (bfd *abfd ATTRIBUTE_UNUSED,
4946 asection *sec,
4947 void *unused ATTRIBUTE_UNUSED)
43cd72b9
BW
4948{
4949 flagword flags = bfd_get_section_flags (abfd, sec);
4950 segment_info_type *seginfo = seg_info (sec);
4951 fragS *frag = seginfo->frchainP->frch_root;
c138bc38 4952
43cd72b9 4953 if (flags & SEC_CODE)
c138bc38 4954 {
43cd72b9
BW
4955 xtensa_isa isa = xtensa_default_isa;
4956 xtensa_insnbuf insnbuf = xtensa_insnbuf_alloc (isa);
4957 while (frag != NULL)
4958 {
4959 if (frag->tc_frag_data.is_branch_target)
4960 {
4961 int op_size;
664df4e4 4962 addressT branch_align, frag_addr;
43cd72b9
BW
4963 xtensa_format fmt;
4964
d77b99c9
BW
4965 xtensa_insnbuf_from_chars
4966 (isa, insnbuf, (unsigned char *) frag->fr_literal, 0);
43cd72b9
BW
4967 fmt = xtensa_format_decode (isa, insnbuf);
4968 op_size = xtensa_format_length (isa, fmt);
664df4e4
BW
4969 branch_align = 1 << branch_align_power (sec);
4970 frag_addr = frag->fr_address % branch_align;
4971 if (frag_addr + op_size > branch_align)
43cd72b9
BW
4972 as_warn_where (frag->fr_file, frag->fr_line,
4973 _("unaligned branch target: %d bytes at 0x%lx"),
dd49a749 4974 op_size, (long) frag->fr_address);
43cd72b9
BW
4975 }
4976 frag = frag->fr_next;
4977 }
4978 xtensa_insnbuf_free (isa, insnbuf);
4979 }
4980}
4981
4982
4983static void
7fa3d080
BW
4984xtensa_find_unaligned_loops (bfd *abfd ATTRIBUTE_UNUSED,
4985 asection *sec,
4986 void *unused ATTRIBUTE_UNUSED)
43cd72b9
BW
4987{
4988 flagword flags = bfd_get_section_flags (abfd, sec);
4989 segment_info_type *seginfo = seg_info (sec);
4990 fragS *frag = seginfo->frchainP->frch_root;
4991 xtensa_isa isa = xtensa_default_isa;
c138bc38 4992
43cd72b9 4993 if (flags & SEC_CODE)
c138bc38 4994 {
43cd72b9
BW
4995 xtensa_insnbuf insnbuf = xtensa_insnbuf_alloc (isa);
4996 while (frag != NULL)
4997 {
4998 if (frag->tc_frag_data.is_first_loop_insn)
4999 {
5000 int op_size;
d77b99c9 5001 addressT frag_addr;
43cd72b9
BW
5002 xtensa_format fmt;
5003
d77b99c9
BW
5004 xtensa_insnbuf_from_chars
5005 (isa, insnbuf, (unsigned char *) frag->fr_literal, 0);
43cd72b9
BW
5006 fmt = xtensa_format_decode (isa, insnbuf);
5007 op_size = xtensa_format_length (isa, fmt);
5008 frag_addr = frag->fr_address % xtensa_fetch_width;
5009
d77b99c9 5010 if (frag_addr + op_size > xtensa_fetch_width)
43cd72b9
BW
5011 as_warn_where (frag->fr_file, frag->fr_line,
5012 _("unaligned loop: %d bytes at 0x%lx"),
dd49a749 5013 op_size, (long) frag->fr_address);
43cd72b9
BW
5014 }
5015 frag = frag->fr_next;
5016 }
5017 xtensa_insnbuf_free (isa, insnbuf);
5018 }
5019}
5020
5021
30f725a1
BW
5022static int
5023xg_apply_fix_value (fixS *fixP, valueT val)
43cd72b9
BW
5024{
5025 xtensa_isa isa = xtensa_default_isa;
5026 static xtensa_insnbuf insnbuf = NULL;
5027 static xtensa_insnbuf slotbuf = NULL;
5028 xtensa_format fmt;
5029 int slot;
5030 bfd_boolean alt_reloc;
5031 xtensa_opcode opcode;
5032 char *const fixpos = fixP->fx_frag->fr_literal + fixP->fx_where;
5033
1b6e95c2
BW
5034 if (decode_reloc (fixP->fx_r_type, &slot, &alt_reloc)
5035 || alt_reloc)
43cd72b9
BW
5036 as_fatal (_("unexpected fix"));
5037
5038 if (!insnbuf)
5039 {
5040 insnbuf = xtensa_insnbuf_alloc (isa);
5041 slotbuf = xtensa_insnbuf_alloc (isa);
5042 }
5043
d77b99c9 5044 xtensa_insnbuf_from_chars (isa, insnbuf, (unsigned char *) fixpos, 0);
43cd72b9
BW
5045 fmt = xtensa_format_decode (isa, insnbuf);
5046 if (fmt == XTENSA_UNDEFINED)
5047 as_fatal (_("undecodable fix"));
5048 xtensa_format_get_slot (isa, fmt, slot, insnbuf, slotbuf);
5049 opcode = xtensa_opcode_decode (isa, fmt, slot, slotbuf);
5050 if (opcode == XTENSA_UNDEFINED)
5051 as_fatal (_("undecodable fix"));
5052
5053 /* CONST16 immediates are not PC-relative, despite the fact that we
5054 reuse the normal PC-relative operand relocations for the low part
30f725a1 5055 of a CONST16 operand. */
43cd72b9 5056 if (opcode == xtensa_const16_opcode)
30f725a1 5057 return 0;
43cd72b9
BW
5058
5059 xtensa_insnbuf_set_operand (slotbuf, fmt, slot, opcode,
5060 get_relaxable_immed (opcode), val,
5061 fixP->fx_file, fixP->fx_line);
5062
5063 xtensa_format_set_slot (isa, fmt, slot, insnbuf, slotbuf);
d77b99c9 5064 xtensa_insnbuf_to_chars (isa, insnbuf, (unsigned char *) fixpos, 0);
30f725a1
BW
5065
5066 return 1;
43cd72b9
BW
5067}
5068
e0001a05
NC
5069\f
5070/* External Functions and Other GAS Hooks. */
5071
5072const char *
7fa3d080 5073xtensa_target_format (void)
e0001a05
NC
5074{
5075 return (target_big_endian ? "elf32-xtensa-be" : "elf32-xtensa-le");
5076}
5077
5078
5079void
7fa3d080 5080xtensa_file_arch_init (bfd *abfd)
e0001a05
NC
5081{
5082 bfd_set_private_flags (abfd, 0x100 | 0x200);
5083}
5084
5085
5086void
7fa3d080 5087md_number_to_chars (char *buf, valueT val, int n)
e0001a05
NC
5088{
5089 if (target_big_endian)
5090 number_to_chars_bigendian (buf, val, n);
5091 else
5092 number_to_chars_littleendian (buf, val, n);
5093}
5094
5095
5096/* This function is called once, at assembler startup time. It should
5097 set up all the tables, etc. that the MD part of the assembler will
5098 need. */
5099
5100void
7fa3d080 5101md_begin (void)
e0001a05
NC
5102{
5103 segT current_section = now_seg;
5104 int current_subsec = now_subseg;
5105 xtensa_isa isa;
5106
43cd72b9 5107 xtensa_default_isa = xtensa_isa_init (0, 0);
e0001a05 5108 isa = xtensa_default_isa;
e0001a05 5109
43cd72b9
BW
5110 linkrelax = 1;
5111
74869ac7 5112 /* Set up the literal sections. */
e0001a05 5113 memset (&default_lit_sections, 0, sizeof (default_lit_sections));
e0001a05
NC
5114
5115 subseg_set (current_section, current_subsec);
5116
43cd72b9
BW
5117 xg_init_vinsn (&cur_vinsn);
5118
e0001a05
NC
5119 xtensa_addi_opcode = xtensa_opcode_lookup (isa, "addi");
5120 xtensa_addmi_opcode = xtensa_opcode_lookup (isa, "addmi");
5121 xtensa_call0_opcode = xtensa_opcode_lookup (isa, "call0");
5122 xtensa_call4_opcode = xtensa_opcode_lookup (isa, "call4");
5123 xtensa_call8_opcode = xtensa_opcode_lookup (isa, "call8");
5124 xtensa_call12_opcode = xtensa_opcode_lookup (isa, "call12");
5125 xtensa_callx0_opcode = xtensa_opcode_lookup (isa, "callx0");
5126 xtensa_callx4_opcode = xtensa_opcode_lookup (isa, "callx4");
5127 xtensa_callx8_opcode = xtensa_opcode_lookup (isa, "callx8");
5128 xtensa_callx12_opcode = xtensa_opcode_lookup (isa, "callx12");
43cd72b9 5129 xtensa_const16_opcode = xtensa_opcode_lookup (isa, "const16");
e0001a05 5130 xtensa_entry_opcode = xtensa_opcode_lookup (isa, "entry");
d12f9798 5131 xtensa_extui_opcode = xtensa_opcode_lookup (isa, "extui");
43cd72b9
BW
5132 xtensa_movi_opcode = xtensa_opcode_lookup (isa, "movi");
5133 xtensa_movi_n_opcode = xtensa_opcode_lookup (isa, "movi.n");
e0001a05 5134 xtensa_isync_opcode = xtensa_opcode_lookup (isa, "isync");
19e8f41a 5135 xtensa_j_opcode = xtensa_opcode_lookup (isa, "j");
e0001a05 5136 xtensa_jx_opcode = xtensa_opcode_lookup (isa, "jx");
43cd72b9 5137 xtensa_l32r_opcode = xtensa_opcode_lookup (isa, "l32r");
e0001a05
NC
5138 xtensa_loop_opcode = xtensa_opcode_lookup (isa, "loop");
5139 xtensa_loopnez_opcode = xtensa_opcode_lookup (isa, "loopnez");
5140 xtensa_loopgtz_opcode = xtensa_opcode_lookup (isa, "loopgtz");
43cd72b9 5141 xtensa_nop_opcode = xtensa_opcode_lookup (isa, "nop");
e0001a05
NC
5142 xtensa_nop_n_opcode = xtensa_opcode_lookup (isa, "nop.n");
5143 xtensa_or_opcode = xtensa_opcode_lookup (isa, "or");
5144 xtensa_ret_opcode = xtensa_opcode_lookup (isa, "ret");
5145 xtensa_ret_n_opcode = xtensa_opcode_lookup (isa, "ret.n");
5146 xtensa_retw_opcode = xtensa_opcode_lookup (isa, "retw");
5147 xtensa_retw_n_opcode = xtensa_opcode_lookup (isa, "retw.n");
43cd72b9 5148 xtensa_rsr_lcount_opcode = xtensa_opcode_lookup (isa, "rsr.lcount");
e0001a05 5149 xtensa_waiti_opcode = xtensa_opcode_lookup (isa, "waiti");
43cd72b9 5150
77cba8a3
BW
5151 xtensa_num_pipe_stages = xtensa_isa_num_pipe_stages (isa);
5152
43cd72b9
BW
5153 init_op_placement_info_table ();
5154
5155 /* Set up the assembly state. */
5156 if (!frag_now->tc_frag_data.is_assembly_state_set)
5157 xtensa_set_frag_assembly_state (frag_now);
5158}
5159
5160
5161/* TC_INIT_FIX_DATA hook */
5162
5163void
7fa3d080 5164xtensa_init_fix_data (fixS *x)
43cd72b9
BW
5165{
5166 x->tc_fix_data.slot = 0;
5167 x->tc_fix_data.X_add_symbol = NULL;
5168 x->tc_fix_data.X_add_number = 0;
e0001a05
NC
5169}
5170
5171
5172/* tc_frob_label hook */
5173
5174void
7fa3d080 5175xtensa_frob_label (symbolS *sym)
e0001a05 5176{
3ea38ac2
BW
5177 float freq;
5178
5179 if (cur_vinsn.inside_bundle)
5180 {
5181 as_bad (_("labels are not valid inside bundles"));
5182 return;
5183 }
5184
5185 freq = get_subseg_target_freq (now_seg, now_subseg);
7b1cc377 5186
43cd72b9
BW
5187 /* Since the label was already attached to a frag associated with the
5188 previous basic block, it now needs to be reset to the current frag. */
5189 symbol_set_frag (sym, frag_now);
5190 S_SET_VALUE (sym, (valueT) frag_now_fix ());
5191
82e7541d
BW
5192 if (generating_literals)
5193 xtensa_add_literal_sym (sym);
5194 else
5195 xtensa_add_insn_label (sym);
5196
7b1cc377
BW
5197 if (symbol_get_tc (sym)->is_loop_target)
5198 {
5199 if ((get_last_insn_flags (now_seg, now_subseg)
e0001a05 5200 & FLAG_IS_BAD_LOOPEND) != 0)
7b1cc377
BW
5201 as_bad (_("invalid last instruction for a zero-overhead loop"));
5202
5203 xtensa_set_frag_assembly_state (frag_now);
5204 frag_var (rs_machine_dependent, 4, 4, RELAX_LOOP_END,
5205 frag_now->fr_symbol, frag_now->fr_offset, NULL);
5206
5207 xtensa_set_frag_assembly_state (frag_now);
c3ea6048 5208 xtensa_move_labels (frag_now, 0);
07a53e5c 5209 }
e0001a05
NC
5210
5211 /* No target aligning in the absolute section. */
61846f28 5212 if (now_seg != absolute_section
61846f28 5213 && !is_unaligned_label (sym)
43cd72b9
BW
5214 && !generating_literals)
5215 {
43cd72b9
BW
5216 xtensa_set_frag_assembly_state (frag_now);
5217
b7afdeef
SA
5218 if (do_align_targets ())
5219 frag_var (rs_machine_dependent, 0, (int) freq,
5220 RELAX_DESIRE_ALIGN_IF_TARGET, frag_now->fr_symbol,
5221 frag_now->fr_offset, NULL);
5222 else
5223 frag_var (rs_fill, 0, 0, frag_now->fr_subtype,
5224 frag_now->fr_symbol, frag_now->fr_offset, NULL);
43cd72b9 5225 xtensa_set_frag_assembly_state (frag_now);
c3ea6048 5226 xtensa_move_labels (frag_now, 0);
43cd72b9
BW
5227 }
5228
5229 /* We need to mark the following properties even if we aren't aligning. */
5230
5231 /* If the label is already known to be a branch target, i.e., a
5232 forward branch, mark the frag accordingly. Backward branches
5233 are handled by xg_add_branch_and_loop_targets. */
5234 if (symbol_get_tc (sym)->is_branch_target)
5235 symbol_get_frag (sym)->tc_frag_data.is_branch_target = TRUE;
5236
5237 /* Loops only go forward, so they can be identified here. */
5238 if (symbol_get_tc (sym)->is_loop_target)
5239 symbol_get_frag (sym)->tc_frag_data.is_loop_target = TRUE;
07a53e5c
RH
5240
5241 dwarf2_emit_label (sym);
43cd72b9
BW
5242}
5243
5244
5245/* tc_unrecognized_line hook */
5246
5247int
7fa3d080 5248xtensa_unrecognized_line (int ch)
43cd72b9
BW
5249{
5250 switch (ch)
5251 {
5252 case '{' :
5253 if (cur_vinsn.inside_bundle == 0)
5254 {
5255 /* PR8110: Cannot emit line number info inside a FLIX bundle
5256 when using --gstabs. Temporarily disable debug info. */
5257 generate_lineno_debug ();
5258 if (debug_type == DEBUG_STABS)
5259 {
5260 xt_saved_debug_type = debug_type;
5261 debug_type = DEBUG_NONE;
5262 }
82e7541d 5263
43cd72b9
BW
5264 cur_vinsn.inside_bundle = 1;
5265 }
5266 else
5267 {
5268 as_bad (_("extra opening brace"));
5269 return 0;
5270 }
5271 break;
82e7541d 5272
43cd72b9
BW
5273 case '}' :
5274 if (cur_vinsn.inside_bundle)
5275 finish_vinsn (&cur_vinsn);
5276 else
5277 {
5278 as_bad (_("extra closing brace"));
5279 return 0;
5280 }
5281 break;
5282 default:
5283 as_bad (_("syntax error"));
5284 return 0;
e0001a05 5285 }
43cd72b9 5286 return 1;
e0001a05
NC
5287}
5288
5289
5290/* md_flush_pending_output hook */
5291
5292void
7fa3d080 5293xtensa_flush_pending_output (void)
e0001a05 5294{
a3582eee
BW
5295 /* This line fixes a bug where automatically generated gstabs info
5296 separates a function label from its entry instruction, ending up
5297 with the literal position between the function label and the entry
5298 instruction and crashing code. It only happens with --gstabs and
5299 --text-section-literals, and when several other obscure relaxation
5300 conditions are met. */
5301 if (outputting_stabs_line_debug)
5302 return;
5303
43cd72b9
BW
5304 if (cur_vinsn.inside_bundle)
5305 as_bad (_("missing closing brace"));
5306
e0001a05
NC
5307 /* If there is a non-zero instruction fragment, close it. */
5308 if (frag_now_fix () != 0 && frag_now->tc_frag_data.is_insn)
5309 {
5310 frag_wane (frag_now);
5311 frag_new (0);
43cd72b9 5312 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
5313 }
5314 frag_now->tc_frag_data.is_insn = FALSE;
82e7541d
BW
5315
5316 xtensa_clear_insn_labels ();
e0001a05
NC
5317}
5318
5319
43cd72b9
BW
5320/* We had an error while parsing an instruction. The string might look
5321 like this: "insn arg1, arg2 }". If so, we need to see the closing
5322 brace and reset some fields. Otherwise, the vinsn never gets closed
5323 and the num_slots field will grow past the end of the array of slots,
5324 and bad things happen. */
5325
5326static void
7fa3d080 5327error_reset_cur_vinsn (void)
43cd72b9
BW
5328{
5329 if (cur_vinsn.inside_bundle)
5330 {
5331 if (*input_line_pointer == '}'
5332 || *(input_line_pointer - 1) == '}'
5333 || *(input_line_pointer - 2) == '}')
5334 xg_clear_vinsn (&cur_vinsn);
5335 }
5336}
5337
5338
e0001a05 5339void
7fa3d080 5340md_assemble (char *str)
e0001a05
NC
5341{
5342 xtensa_isa isa = xtensa_default_isa;
b224e962 5343 char *opname;
e0001a05
NC
5344 unsigned opnamelen;
5345 bfd_boolean has_underbar = FALSE;
43cd72b9 5346 char *arg_strings[MAX_INSN_ARGS];
e0001a05 5347 int num_args;
e0001a05 5348 TInsn orig_insn; /* Original instruction from the input. */
e0001a05 5349
e0001a05
NC
5350 tinsn_init (&orig_insn);
5351
5352 /* Split off the opcode. */
5353 opnamelen = strspn (str, "abcdefghijklmnopqrstuvwxyz_/0123456789.");
5354 opname = xmalloc (opnamelen + 1);
5355 memcpy (opname, str, opnamelen);
5356 opname[opnamelen] = '\0';
5357
5358 num_args = tokenize_arguments (arg_strings, str + opnamelen);
5359 if (num_args == -1)
5360 {
5361 as_bad (_("syntax error"));
5362 return;
5363 }
5364
5365 if (xg_translate_idioms (&opname, &num_args, arg_strings))
5366 return;
5367
5368 /* Check for an underbar prefix. */
5369 if (*opname == '_')
5370 {
5371 has_underbar = TRUE;
5372 opname += 1;
5373 }
5374
5375 orig_insn.insn_type = ITYPE_INSN;
5376 orig_insn.ntok = 0;
43cd72b9 5377 orig_insn.is_specific_opcode = (has_underbar || !use_transform ());
e0001a05 5378 orig_insn.opcode = xtensa_opcode_lookup (isa, opname);
28dbbc02
BW
5379
5380 /* Special case: Check for "CALLXn.TLS" psuedo op. If found, grab its
5381 extra argument and set the opcode to "CALLXn". */
5382 if (orig_insn.opcode == XTENSA_UNDEFINED
5383 && strncasecmp (opname, "callx", 5) == 0)
5384 {
5385 unsigned long window_size;
5386 char *suffix;
5387
5388 window_size = strtoul (opname + 5, &suffix, 10);
5389 if (suffix != opname + 5
5390 && (window_size == 0
5391 || window_size == 4
5392 || window_size == 8
5393 || window_size == 12)
5394 && strcasecmp (suffix, ".tls") == 0)
5395 {
5396 switch (window_size)
5397 {
5398 case 0: orig_insn.opcode = xtensa_callx0_opcode; break;
5399 case 4: orig_insn.opcode = xtensa_callx4_opcode; break;
5400 case 8: orig_insn.opcode = xtensa_callx8_opcode; break;
5401 case 12: orig_insn.opcode = xtensa_callx12_opcode; break;
5402 }
5403
5404 if (num_args != 2)
5405 as_bad (_("wrong number of operands for '%s'"), opname);
5406 else
5407 {
5408 bfd_reloc_code_real_type reloc;
5409 char *old_input_line_pointer;
19e8f41a 5410 expressionS *tok = &orig_insn.extra_arg;
28dbbc02
BW
5411 segT t;
5412
5413 old_input_line_pointer = input_line_pointer;
5414 input_line_pointer = arg_strings[num_args - 1];
5415
5416 t = expression (tok);
5417 if (tok->X_op == O_symbol
5418 && ((reloc = xtensa_elf_suffix (&input_line_pointer, tok))
5419 == BFD_RELOC_XTENSA_TLS_CALL))
5420 tok->X_op = map_suffix_reloc_to_operator (reloc);
5421 else
5422 as_bad (_("bad relocation expression for '%s'"), opname);
5423
5424 input_line_pointer = old_input_line_pointer;
5425 num_args -= 1;
5426 }
5427 }
5428 }
5429
19e8f41a
BW
5430 /* Special case: Check for "j.l" psuedo op. */
5431 if (orig_insn.opcode == XTENSA_UNDEFINED
5432 && strncasecmp (opname, "j.l", 3) == 0)
5433 {
5434 if (num_args != 2)
5435 as_bad (_("wrong number of operands for '%s'"), opname);
5436 else
5437 {
5438 char *old_input_line_pointer;
5439 expressionS *tok = &orig_insn.extra_arg;
5440
5441 old_input_line_pointer = input_line_pointer;
5442 input_line_pointer = arg_strings[num_args - 1];
5443
5444 expression_maybe_register (xtensa_jx_opcode, 0, tok);
5445 input_line_pointer = old_input_line_pointer;
5446
5447 num_args -= 1;
5448 orig_insn.opcode = xtensa_j_opcode;
5449 }
5450 }
5451
e0001a05
NC
5452 if (orig_insn.opcode == XTENSA_UNDEFINED)
5453 {
43cd72b9
BW
5454 xtensa_format fmt = xtensa_format_lookup (isa, opname);
5455 if (fmt == XTENSA_UNDEFINED)
5456 {
5457 as_bad (_("unknown opcode or format name '%s'"), opname);
5458 error_reset_cur_vinsn ();
5459 return;
5460 }
5461 if (!cur_vinsn.inside_bundle)
5462 {
5463 as_bad (_("format names only valid inside bundles"));
5464 error_reset_cur_vinsn ();
5465 return;
5466 }
5467 if (cur_vinsn.format != XTENSA_UNDEFINED)
5468 as_warn (_("multiple formats specified for one bundle; using '%s'"),
5469 opname);
5470 cur_vinsn.format = fmt;
5471 free (has_underbar ? opname - 1 : opname);
5472 error_reset_cur_vinsn ();
e0001a05
NC
5473 return;
5474 }
5475
e0001a05
NC
5476 /* Parse the arguments. */
5477 if (parse_arguments (&orig_insn, num_args, arg_strings))
5478 {
5479 as_bad (_("syntax error"));
43cd72b9 5480 error_reset_cur_vinsn ();
e0001a05
NC
5481 return;
5482 }
5483
5484 /* Free the opcode and argument strings, now that they've been parsed. */
5485 free (has_underbar ? opname - 1 : opname);
5486 opname = 0;
5487 while (num_args-- > 0)
5488 free (arg_strings[num_args]);
5489
43cd72b9
BW
5490 /* Get expressions for invisible operands. */
5491 if (get_invisible_operands (&orig_insn))
5492 {
5493 error_reset_cur_vinsn ();
5494 return;
5495 }
5496
e0001a05
NC
5497 /* Check for the right number and type of arguments. */
5498 if (tinsn_check_arguments (&orig_insn))
e0001a05 5499 {
43cd72b9
BW
5500 error_reset_cur_vinsn ();
5501 return;
e0001a05
NC
5502 }
5503
b224e962
BW
5504 /* Record the line number for each TInsn, because a FLIX bundle may be
5505 spread across multiple input lines and individual instructions may be
5506 moved around in some cases. */
5507 orig_insn.loc_directive_seen = dwarf2_loc_directive_seen;
5508 dwarf2_where (&orig_insn.debug_line);
5509 dwarf2_consume_line_info ();
c138bc38 5510
43cd72b9
BW
5511 xg_add_branch_and_loop_targets (&orig_insn);
5512
431ad2d0
BW
5513 /* Check that immediate value for ENTRY is >= 16. */
5514 if (orig_insn.opcode == xtensa_entry_opcode && orig_insn.ntok >= 3)
e0001a05 5515 {
431ad2d0
BW
5516 expressionS *exp = &orig_insn.tok[2];
5517 if (exp->X_op == O_constant && exp->X_add_number < 16)
5518 as_warn (_("entry instruction with stack decrement < 16"));
e0001a05
NC
5519 }
5520
e0001a05 5521 /* Finish it off:
43cd72b9
BW
5522 assemble_tokens (opcode, tok, ntok);
5523 expand the tokens from the orig_insn into the
5524 stack of instructions that will not expand
e0001a05 5525 unless required at relaxation time. */
e0001a05 5526
43cd72b9
BW
5527 if (!cur_vinsn.inside_bundle)
5528 emit_single_op (&orig_insn);
5529 else /* We are inside a bundle. */
e0001a05 5530 {
43cd72b9
BW
5531 cur_vinsn.slots[cur_vinsn.num_slots] = orig_insn;
5532 cur_vinsn.num_slots++;
5533 if (*input_line_pointer == '}'
5534 || *(input_line_pointer - 1) == '}'
5535 || *(input_line_pointer - 2) == '}')
5536 finish_vinsn (&cur_vinsn);
e0001a05
NC
5537 }
5538
43cd72b9
BW
5539 /* We've just emitted a new instruction so clear the list of labels. */
5540 xtensa_clear_insn_labels ();
e0001a05
NC
5541}
5542
5543
43cd72b9 5544/* HANDLE_ALIGN hook */
e0001a05 5545
43cd72b9
BW
5546/* For a .align directive, we mark the previous block with the alignment
5547 information. This will be placed in the object file in the
5548 property section corresponding to this section. */
e0001a05 5549
43cd72b9 5550void
7fa3d080 5551xtensa_handle_align (fragS *fragP)
43cd72b9
BW
5552{
5553 if (linkrelax
b08b5071 5554 && ! fragP->tc_frag_data.is_literal
43cd72b9
BW
5555 && (fragP->fr_type == rs_align
5556 || fragP->fr_type == rs_align_code)
5557 && fragP->fr_address + fragP->fr_fix > 0
5558 && fragP->fr_offset > 0
5559 && now_seg != bss_section)
e0001a05 5560 {
43cd72b9
BW
5561 fragP->tc_frag_data.is_align = TRUE;
5562 fragP->tc_frag_data.alignment = fragP->fr_offset;
e0001a05
NC
5563 }
5564
43cd72b9 5565 if (fragP->fr_type == rs_align_test)
e0001a05 5566 {
43cd72b9
BW
5567 int count;
5568 count = fragP->fr_next->fr_address - fragP->fr_address - fragP->fr_fix;
5569 if (count != 0)
c138bc38 5570 as_bad_where (fragP->fr_file, fragP->fr_line,
43cd72b9 5571 _("unaligned entry instruction"));
e0001a05 5572 }
99ded152
BW
5573
5574 if (linkrelax && fragP->fr_type == rs_org)
5575 fragP->fr_subtype = RELAX_ORG;
e0001a05 5576}
43cd72b9 5577
e0001a05
NC
5578
5579/* TC_FRAG_INIT hook */
5580
5581void
7fa3d080 5582xtensa_frag_init (fragS *frag)
e0001a05 5583{
43cd72b9 5584 xtensa_set_frag_assembly_state (frag);
e0001a05
NC
5585}
5586
5587
5588symbolS *
7fa3d080 5589md_undefined_symbol (char *name ATTRIBUTE_UNUSED)
e0001a05
NC
5590{
5591 return NULL;
5592}
5593
5594
5595/* Round up a section size to the appropriate boundary. */
5596
5597valueT
7fa3d080 5598md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
e0001a05
NC
5599{
5600 return size; /* Byte alignment is fine. */
5601}
5602
5603
5604long
7fa3d080 5605md_pcrel_from (fixS *fixP)
e0001a05
NC
5606{
5607 char *insn_p;
5608 static xtensa_insnbuf insnbuf = NULL;
43cd72b9 5609 static xtensa_insnbuf slotbuf = NULL;
e0001a05 5610 int opnum;
43cd72b9 5611 uint32 opnd_value;
e0001a05 5612 xtensa_opcode opcode;
43cd72b9
BW
5613 xtensa_format fmt;
5614 int slot;
e0001a05
NC
5615 xtensa_isa isa = xtensa_default_isa;
5616 valueT addr = fixP->fx_where + fixP->fx_frag->fr_address;
43cd72b9 5617 bfd_boolean alt_reloc;
e0001a05 5618
e0001a05 5619 if (fixP->fx_r_type == BFD_RELOC_XTENSA_ASM_EXPAND)
30f725a1 5620 return 0;
e0001a05 5621
1bbb5f21
BW
5622 if (fixP->fx_r_type == BFD_RELOC_32_PCREL)
5623 return addr;
5624
e0001a05 5625 if (!insnbuf)
43cd72b9
BW
5626 {
5627 insnbuf = xtensa_insnbuf_alloc (isa);
5628 slotbuf = xtensa_insnbuf_alloc (isa);
5629 }
e0001a05
NC
5630
5631 insn_p = &fixP->fx_frag->fr_literal[fixP->fx_where];
d77b99c9 5632 xtensa_insnbuf_from_chars (isa, insnbuf, (unsigned char *) insn_p, 0);
43cd72b9
BW
5633 fmt = xtensa_format_decode (isa, insnbuf);
5634
5635 if (fmt == XTENSA_UNDEFINED)
5636 as_fatal (_("bad instruction format"));
5637
5638 if (decode_reloc (fixP->fx_r_type, &slot, &alt_reloc) != 0)
5639 as_fatal (_("invalid relocation"));
5640
5641 xtensa_format_get_slot (isa, fmt, slot, insnbuf, slotbuf);
5642 opcode = xtensa_opcode_decode (isa, fmt, slot, slotbuf);
5643
30f725a1
BW
5644 /* Check for "alternate" relocations (operand not specified). None
5645 of the current uses for these are really PC-relative. */
43cd72b9
BW
5646 if (alt_reloc || opcode == xtensa_const16_opcode)
5647 {
5648 if (opcode != xtensa_l32r_opcode
5649 && opcode != xtensa_const16_opcode)
5650 as_fatal (_("invalid relocation for '%s' instruction"),
5651 xtensa_opcode_name (isa, opcode));
30f725a1 5652 return 0;
e0001a05
NC
5653 }
5654
43cd72b9
BW
5655 opnum = get_relaxable_immed (opcode);
5656 opnd_value = 0;
5657 if (xtensa_operand_is_PCrelative (isa, opcode, opnum) != 1
5658 || xtensa_operand_do_reloc (isa, opcode, opnum, &opnd_value, addr))
e0001a05
NC
5659 {
5660 as_bad_where (fixP->fx_file,
5661 fixP->fx_line,
5662 _("invalid relocation for operand %d of '%s'"),
5663 opnum, xtensa_opcode_name (isa, opcode));
30f725a1 5664 return 0;
e0001a05 5665 }
43cd72b9
BW
5666 return 0 - opnd_value;
5667}
5668
5669
5670/* TC_FORCE_RELOCATION hook */
5671
5672int
7fa3d080 5673xtensa_force_relocation (fixS *fix)
43cd72b9
BW
5674{
5675 switch (fix->fx_r_type)
30f725a1
BW
5676 {
5677 case BFD_RELOC_XTENSA_ASM_EXPAND:
43cd72b9
BW
5678 case BFD_RELOC_XTENSA_SLOT0_ALT:
5679 case BFD_RELOC_XTENSA_SLOT1_ALT:
5680 case BFD_RELOC_XTENSA_SLOT2_ALT:
5681 case BFD_RELOC_XTENSA_SLOT3_ALT:
5682 case BFD_RELOC_XTENSA_SLOT4_ALT:
5683 case BFD_RELOC_XTENSA_SLOT5_ALT:
5684 case BFD_RELOC_XTENSA_SLOT6_ALT:
5685 case BFD_RELOC_XTENSA_SLOT7_ALT:
5686 case BFD_RELOC_XTENSA_SLOT8_ALT:
5687 case BFD_RELOC_XTENSA_SLOT9_ALT:
5688 case BFD_RELOC_XTENSA_SLOT10_ALT:
5689 case BFD_RELOC_XTENSA_SLOT11_ALT:
5690 case BFD_RELOC_XTENSA_SLOT12_ALT:
5691 case BFD_RELOC_XTENSA_SLOT13_ALT:
5692 case BFD_RELOC_XTENSA_SLOT14_ALT:
43cd72b9
BW
5693 return 1;
5694 default:
5695 break;
e0001a05
NC
5696 }
5697
43cd72b9
BW
5698 if (linkrelax && fix->fx_addsy
5699 && relaxable_section (S_GET_SEGMENT (fix->fx_addsy)))
5700 return 1;
5701
5702 return generic_force_reloc (fix);
5703}
5704
5705
30f725a1
BW
5706/* TC_VALIDATE_FIX_SUB hook */
5707
5708int
5709xtensa_validate_fix_sub (fixS *fix)
5710{
5711 segT add_symbol_segment, sub_symbol_segment;
5712
5713 /* The difference of two symbols should be resolved by the assembler when
5714 linkrelax is not set. If the linker may relax the section containing
5715 the symbols, then an Xtensa DIFF relocation must be generated so that
5716 the linker knows to adjust the difference value. */
5717 if (!linkrelax || fix->fx_addsy == NULL)
5718 return 0;
5719
5720 /* Make sure both symbols are in the same segment, and that segment is
5721 "normal" and relaxable. If the segment is not "normal", then the
5722 fix is not valid. If the segment is not "relaxable", then the fix
5723 should have been handled earlier. */
5724 add_symbol_segment = S_GET_SEGMENT (fix->fx_addsy);
5725 if (! SEG_NORMAL (add_symbol_segment) ||
5726 ! relaxable_section (add_symbol_segment))
5727 return 0;
5728 sub_symbol_segment = S_GET_SEGMENT (fix->fx_subsy);
5729 return (sub_symbol_segment == add_symbol_segment);
5730}
5731
5732
43cd72b9
BW
5733/* NO_PSEUDO_DOT hook */
5734
5735/* This function has nothing to do with pseudo dots, but this is the
5736 nearest macro to where the check needs to take place. FIXME: This
5737 seems wrong. */
5738
5739bfd_boolean
7fa3d080 5740xtensa_check_inside_bundle (void)
43cd72b9
BW
5741{
5742 if (cur_vinsn.inside_bundle && input_line_pointer[-1] == '.')
5743 as_bad (_("directives are not valid inside bundles"));
5744
5745 /* This function must always return FALSE because it is called via a
5746 macro that has nothing to do with bundling. */
5747 return FALSE;
e0001a05
NC
5748}
5749
5750
43cd72b9 5751/* md_elf_section_change_hook */
e0001a05
NC
5752
5753void
7fa3d080 5754xtensa_elf_section_change_hook (void)
e0001a05 5755{
43cd72b9
BW
5756 /* Set up the assembly state. */
5757 if (!frag_now->tc_frag_data.is_assembly_state_set)
5758 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
5759}
5760
5761
5762/* tc_fix_adjustable hook */
5763
5764bfd_boolean
7fa3d080 5765xtensa_fix_adjustable (fixS *fixP)
e0001a05 5766{
43cd72b9
BW
5767 /* An offset is not allowed in combination with the difference of two
5768 symbols, but that cannot be easily detected after a local symbol
5769 has been adjusted to a (section+offset) form. Return 0 so that such
5770 an fix will not be adjusted. */
5771 if (fixP->fx_subsy && fixP->fx_addsy && fixP->fx_offset
5772 && relaxable_section (S_GET_SEGMENT (fixP->fx_subsy)))
5773 return 0;
5774
e0001a05
NC
5775 /* We need the symbol name for the VTABLE entries. */
5776 if (fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
5777 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
5778 return 0;
5779
5780 return 1;
5781}
5782
5783
6a7eedfe
BW
5784/* tc_symbol_new_hook */
5785
5786symbolS *expr_symbols = NULL;
5787
5788void
5789xtensa_symbol_new_hook (symbolS *sym)
5790{
fb227da0 5791 if (is_leb128_expr && S_GET_SEGMENT (sym) == expr_section)
6a7eedfe
BW
5792 {
5793 symbol_get_tc (sym)->next_expr_symbol = expr_symbols;
5794 expr_symbols = sym;
5795 }
5796}
5797
5798
e0001a05 5799void
55cf6793 5800md_apply_fix (fixS *fixP, valueT *valP, segT seg)
e0001a05 5801{
30f725a1 5802 char *const fixpos = fixP->fx_frag->fr_literal + fixP->fx_where;
d47d412e 5803 valueT val = 0;
30f725a1 5804
e7da6241
BW
5805 /* Subtracted symbols are only allowed for a few relocation types, and
5806 unless linkrelax is enabled, they should not make it to this point. */
5807 if (fixP->fx_subsy && !(linkrelax && (fixP->fx_r_type == BFD_RELOC_32
5808 || fixP->fx_r_type == BFD_RELOC_16
5809 || fixP->fx_r_type == BFD_RELOC_8)))
5810 as_bad_where (fixP->fx_file, fixP->fx_line, _("expression too complex"));
5811
30f725a1 5812 switch (fixP->fx_r_type)
e0001a05 5813 {
1bbb5f21 5814 case BFD_RELOC_32_PCREL:
30f725a1
BW
5815 case BFD_RELOC_32:
5816 case BFD_RELOC_16:
5817 case BFD_RELOC_8:
e7da6241 5818 if (fixP->fx_subsy)
30f725a1
BW
5819 {
5820 switch (fixP->fx_r_type)
5821 {
5822 case BFD_RELOC_8:
5823 fixP->fx_r_type = BFD_RELOC_XTENSA_DIFF8;
5824 break;
5825 case BFD_RELOC_16:
5826 fixP->fx_r_type = BFD_RELOC_XTENSA_DIFF16;
5827 break;
5828 case BFD_RELOC_32:
5829 fixP->fx_r_type = BFD_RELOC_XTENSA_DIFF32;
5830 break;
5831 default:
5832 break;
5833 }
e0001a05 5834
30f725a1
BW
5835 /* An offset is only allowed when it results from adjusting a
5836 local symbol into a section-relative offset. If the offset
5837 came from the original expression, tc_fix_adjustable will have
5838 prevented the fix from being converted to a section-relative
5839 form so that we can flag the error here. */
5840 if (fixP->fx_offset != 0 && !symbol_section_p (fixP->fx_addsy))
5841 as_bad_where (fixP->fx_file, fixP->fx_line,
5842 _("cannot represent subtraction with an offset"));
5843
5844 val = (S_GET_VALUE (fixP->fx_addsy) + fixP->fx_offset
5845 - S_GET_VALUE (fixP->fx_subsy));
5846
5847 /* The difference value gets written out, and the DIFF reloc
5848 identifies the address of the subtracted symbol (i.e., the one
5849 with the lowest address). */
5850 *valP = val;
5851 fixP->fx_offset -= val;
5852 fixP->fx_subsy = NULL;
5853 }
5854 else if (! fixP->fx_addsy)
e0001a05 5855 {
30f725a1 5856 val = *valP;
e0001a05 5857 fixP->fx_done = 1;
30f725a1 5858 }
d47d412e
BW
5859 /* fall through */
5860
5861 case BFD_RELOC_XTENSA_PLT:
30f725a1
BW
5862 md_number_to_chars (fixpos, val, fixP->fx_size);
5863 fixP->fx_no_overflow = 0; /* Use the standard overflow check. */
5864 break;
e0001a05 5865
28dbbc02
BW
5866 case BFD_RELOC_XTENSA_TLSDESC_FN:
5867 case BFD_RELOC_XTENSA_TLSDESC_ARG:
5868 case BFD_RELOC_XTENSA_TLS_TPOFF:
5869 case BFD_RELOC_XTENSA_TLS_DTPOFF:
5870 S_SET_THREAD_LOCAL (fixP->fx_addsy);
5871 md_number_to_chars (fixpos, 0, fixP->fx_size);
5872 fixP->fx_no_overflow = 0; /* Use the standard overflow check. */
5873 break;
5874
30f725a1
BW
5875 case BFD_RELOC_XTENSA_SLOT0_OP:
5876 case BFD_RELOC_XTENSA_SLOT1_OP:
5877 case BFD_RELOC_XTENSA_SLOT2_OP:
5878 case BFD_RELOC_XTENSA_SLOT3_OP:
5879 case BFD_RELOC_XTENSA_SLOT4_OP:
5880 case BFD_RELOC_XTENSA_SLOT5_OP:
5881 case BFD_RELOC_XTENSA_SLOT6_OP:
5882 case BFD_RELOC_XTENSA_SLOT7_OP:
5883 case BFD_RELOC_XTENSA_SLOT8_OP:
5884 case BFD_RELOC_XTENSA_SLOT9_OP:
5885 case BFD_RELOC_XTENSA_SLOT10_OP:
5886 case BFD_RELOC_XTENSA_SLOT11_OP:
5887 case BFD_RELOC_XTENSA_SLOT12_OP:
5888 case BFD_RELOC_XTENSA_SLOT13_OP:
5889 case BFD_RELOC_XTENSA_SLOT14_OP:
5890 if (linkrelax)
5891 {
5892 /* Write the tentative value of a PC-relative relocation to a
5893 local symbol into the instruction. The value will be ignored
5894 by the linker, and it makes the object file disassembly
5895 readable when all branch targets are encoded in relocations. */
5896
9c2799c2 5897 gas_assert (fixP->fx_addsy);
20ee54e8 5898 if (S_GET_SEGMENT (fixP->fx_addsy) == seg
30f725a1
BW
5899 && !S_FORCE_RELOC (fixP->fx_addsy, 1))
5900 {
5901 val = (S_GET_VALUE (fixP->fx_addsy) + fixP->fx_offset
5902 - md_pcrel_from (fixP));
5903 (void) xg_apply_fix_value (fixP, val);
5904 }
5905 }
5906 else if (! fixP->fx_addsy)
5907 {
5908 val = *valP;
5909 if (xg_apply_fix_value (fixP, val))
5910 fixP->fx_done = 1;
5911 }
5912 break;
e0001a05 5913
30f725a1 5914 case BFD_RELOC_XTENSA_ASM_EXPAND:
28dbbc02
BW
5915 case BFD_RELOC_XTENSA_TLS_FUNC:
5916 case BFD_RELOC_XTENSA_TLS_ARG:
5917 case BFD_RELOC_XTENSA_TLS_CALL:
30f725a1
BW
5918 case BFD_RELOC_XTENSA_SLOT0_ALT:
5919 case BFD_RELOC_XTENSA_SLOT1_ALT:
5920 case BFD_RELOC_XTENSA_SLOT2_ALT:
5921 case BFD_RELOC_XTENSA_SLOT3_ALT:
5922 case BFD_RELOC_XTENSA_SLOT4_ALT:
5923 case BFD_RELOC_XTENSA_SLOT5_ALT:
5924 case BFD_RELOC_XTENSA_SLOT6_ALT:
5925 case BFD_RELOC_XTENSA_SLOT7_ALT:
5926 case BFD_RELOC_XTENSA_SLOT8_ALT:
5927 case BFD_RELOC_XTENSA_SLOT9_ALT:
5928 case BFD_RELOC_XTENSA_SLOT10_ALT:
5929 case BFD_RELOC_XTENSA_SLOT11_ALT:
5930 case BFD_RELOC_XTENSA_SLOT12_ALT:
5931 case BFD_RELOC_XTENSA_SLOT13_ALT:
5932 case BFD_RELOC_XTENSA_SLOT14_ALT:
5933 /* These all need to be resolved at link-time. Do nothing now. */
5934 break;
e0001a05 5935
30f725a1
BW
5936 case BFD_RELOC_VTABLE_INHERIT:
5937 case BFD_RELOC_VTABLE_ENTRY:
5938 fixP->fx_done = 0;
5939 break;
e0001a05 5940
30f725a1
BW
5941 default:
5942 as_bad (_("unhandled local relocation fix %s"),
5943 bfd_get_reloc_code_name (fixP->fx_r_type));
e0001a05
NC
5944 }
5945}
5946
5947
5948char *
7fa3d080 5949md_atof (int type, char *litP, int *sizeP)
e0001a05 5950{
499ac353 5951 return ieee_md_atof (type, litP, sizeP, target_big_endian);
e0001a05
NC
5952}
5953
5954
5955int
7fa3d080 5956md_estimate_size_before_relax (fragS *fragP, segT seg ATTRIBUTE_UNUSED)
e0001a05 5957{
34e41783 5958 return total_frag_text_expansion (fragP);
e0001a05
NC
5959}
5960
5961
5962/* Translate internal representation of relocation info to BFD target
5963 format. */
5964
5965arelent *
30f725a1 5966tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
e0001a05
NC
5967{
5968 arelent *reloc;
5969
5970 reloc = (arelent *) xmalloc (sizeof (arelent));
5971 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
5972 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
5973 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
5974
5975 /* Make sure none of our internal relocations make it this far.
5976 They'd better have been fully resolved by this point. */
9c2799c2 5977 gas_assert ((int) fixp->fx_r_type > 0);
e0001a05 5978
30f725a1 5979 reloc->addend = fixp->fx_offset;
43cd72b9 5980
e0001a05
NC
5981 reloc->howto = bfd_reloc_type_lookup (stdoutput, fixp->fx_r_type);
5982 if (reloc->howto == NULL)
5983 {
5984 as_bad_where (fixp->fx_file, fixp->fx_line,
5985 _("cannot represent `%s' relocation in object file"),
5986 bfd_get_reloc_code_name (fixp->fx_r_type));
43cd72b9
BW
5987 free (reloc->sym_ptr_ptr);
5988 free (reloc);
e0001a05
NC
5989 return NULL;
5990 }
5991
5992 if (!fixp->fx_pcrel != !reloc->howto->pc_relative)
1bbb5f21 5993 as_fatal (_("internal error; cannot generate `%s' relocation"),
43cd72b9 5994 bfd_get_reloc_code_name (fixp->fx_r_type));
e0001a05 5995
e0001a05
NC
5996 return reloc;
5997}
5998
7fa3d080
BW
5999\f
6000/* Checks for resource conflicts between instructions. */
6001
c138bc38
BW
6002/* The func unit stuff could be implemented as bit-vectors rather
6003 than the iterative approach here. If it ends up being too
7fa3d080
BW
6004 slow, we will switch it. */
6005
c138bc38 6006resource_table *
7fa3d080
BW
6007new_resource_table (void *data,
6008 int cycles,
6009 int nu,
6010 unit_num_copies_func uncf,
6011 opcode_num_units_func onuf,
6012 opcode_funcUnit_use_unit_func ouuf,
6013 opcode_funcUnit_use_stage_func ousf)
6014{
6015 int i;
6016 resource_table *rt = (resource_table *) xmalloc (sizeof (resource_table));
6017 rt->data = data;
6018 rt->cycles = cycles;
6019 rt->allocated_cycles = cycles;
6020 rt->num_units = nu;
6021 rt->unit_num_copies = uncf;
6022 rt->opcode_num_units = onuf;
6023 rt->opcode_unit_use = ouuf;
6024 rt->opcode_unit_stage = ousf;
6025
0bf60745 6026 rt->units = (unsigned char **) xcalloc (cycles, sizeof (unsigned char *));
7fa3d080 6027 for (i = 0; i < cycles; i++)
0bf60745 6028 rt->units[i] = (unsigned char *) xcalloc (nu, sizeof (unsigned char));
7fa3d080
BW
6029
6030 return rt;
6031}
6032
6033
c138bc38 6034void
7fa3d080
BW
6035clear_resource_table (resource_table *rt)
6036{
6037 int i, j;
6038 for (i = 0; i < rt->allocated_cycles; i++)
6039 for (j = 0; j < rt->num_units; j++)
6040 rt->units[i][j] = 0;
6041}
6042
6043
6044/* We never shrink it, just fake it into thinking so. */
6045
c138bc38 6046void
7fa3d080
BW
6047resize_resource_table (resource_table *rt, int cycles)
6048{
6049 int i, old_cycles;
6050
6051 rt->cycles = cycles;
6052 if (cycles <= rt->allocated_cycles)
6053 return;
6054
6055 old_cycles = rt->allocated_cycles;
6056 rt->allocated_cycles = cycles;
6057
0bf60745
BW
6058 rt->units = xrealloc (rt->units,
6059 rt->allocated_cycles * sizeof (unsigned char *));
7fa3d080 6060 for (i = 0; i < old_cycles; i++)
0bf60745
BW
6061 rt->units[i] = xrealloc (rt->units[i],
6062 rt->num_units * sizeof (unsigned char));
7fa3d080 6063 for (i = old_cycles; i < cycles; i++)
0bf60745 6064 rt->units[i] = xcalloc (rt->num_units, sizeof (unsigned char));
7fa3d080
BW
6065}
6066
6067
c138bc38 6068bfd_boolean
7fa3d080
BW
6069resources_available (resource_table *rt, xtensa_opcode opcode, int cycle)
6070{
6071 int i;
6072 int uses = (rt->opcode_num_units) (rt->data, opcode);
6073
c138bc38 6074 for (i = 0; i < uses; i++)
7fa3d080
BW
6075 {
6076 xtensa_funcUnit unit = (rt->opcode_unit_use) (rt->data, opcode, i);
6077 int stage = (rt->opcode_unit_stage) (rt->data, opcode, i);
6078 int copies_in_use = rt->units[stage + cycle][unit];
6079 int copies = (rt->unit_num_copies) (rt->data, unit);
6080 if (copies_in_use >= copies)
6081 return FALSE;
6082 }
6083 return TRUE;
6084}
7fa3d080 6085
c138bc38
BW
6086
6087void
7fa3d080
BW
6088reserve_resources (resource_table *rt, xtensa_opcode opcode, int cycle)
6089{
6090 int i;
6091 int uses = (rt->opcode_num_units) (rt->data, opcode);
6092
c138bc38 6093 for (i = 0; i < uses; i++)
7fa3d080
BW
6094 {
6095 xtensa_funcUnit unit = (rt->opcode_unit_use) (rt->data, opcode, i);
6096 int stage = (rt->opcode_unit_stage) (rt->data, opcode, i);
c138bc38
BW
6097 /* Note that this allows resources to be oversubscribed. That's
6098 essential to the way the optional scheduler works.
7fa3d080
BW
6099 resources_available reports when a resource is over-subscribed,
6100 so it's easy to tell. */
6101 rt->units[stage + cycle][unit]++;
6102 }
6103}
6104
6105
c138bc38 6106void
7fa3d080
BW
6107release_resources (resource_table *rt, xtensa_opcode opcode, int cycle)
6108{
6109 int i;
6110 int uses = (rt->opcode_num_units) (rt->data, opcode);
6111
c138bc38 6112 for (i = 0; i < uses; i++)
7fa3d080
BW
6113 {
6114 xtensa_funcUnit unit = (rt->opcode_unit_use) (rt->data, opcode, i);
6115 int stage = (rt->opcode_unit_stage) (rt->data, opcode, i);
9c2799c2 6116 gas_assert (rt->units[stage + cycle][unit] > 0);
7fa3d080 6117 rt->units[stage + cycle][unit]--;
7fa3d080
BW
6118 }
6119}
c138bc38 6120
7fa3d080
BW
6121
6122/* Wrapper functions make parameterized resource reservation
6123 more convenient. */
6124
c138bc38 6125int
7fa3d080
BW
6126opcode_funcUnit_use_unit (void *data, xtensa_opcode opcode, int idx)
6127{
6128 xtensa_funcUnit_use *use = xtensa_opcode_funcUnit_use (data, opcode, idx);
c138bc38 6129 return use->unit;
7fa3d080
BW
6130}
6131
6132
c138bc38 6133int
7fa3d080
BW
6134opcode_funcUnit_use_stage (void *data, xtensa_opcode opcode, int idx)
6135{
6136 xtensa_funcUnit_use *use = xtensa_opcode_funcUnit_use (data, opcode, idx);
6137 return use->stage;
6138}
6139
6140
6141/* Note that this function does not check issue constraints, but
6142 solely whether the hardware is available to execute the given
c138bc38 6143 instructions together. It also doesn't check if the tinsns
7fa3d080 6144 write the same state, or access the same tieports. That is
a1ace8d8 6145 checked by check_t1_t2_reads_and_writes. */
7fa3d080
BW
6146
6147static bfd_boolean
6148resources_conflict (vliw_insn *vinsn)
6149{
6150 int i;
6151 static resource_table *rt = NULL;
6152
6153 /* This is the most common case by far. Optimize it. */
6154 if (vinsn->num_slots == 1)
6155 return FALSE;
43cd72b9 6156
c138bc38 6157 if (rt == NULL)
7fa3d080
BW
6158 {
6159 xtensa_isa isa = xtensa_default_isa;
6160 rt = new_resource_table
77cba8a3 6161 (isa, xtensa_num_pipe_stages,
7fa3d080
BW
6162 xtensa_isa_num_funcUnits (isa),
6163 (unit_num_copies_func) xtensa_funcUnit_num_copies,
6164 (opcode_num_units_func) xtensa_opcode_num_funcUnit_uses,
6165 opcode_funcUnit_use_unit,
6166 opcode_funcUnit_use_stage);
6167 }
43cd72b9 6168
7fa3d080 6169 clear_resource_table (rt);
43cd72b9 6170
7fa3d080
BW
6171 for (i = 0; i < vinsn->num_slots; i++)
6172 {
6173 if (!resources_available (rt, vinsn->slots[i].opcode, 0))
6174 return TRUE;
6175 reserve_resources (rt, vinsn->slots[i].opcode, 0);
6176 }
e0001a05 6177
7fa3d080
BW
6178 return FALSE;
6179}
e0001a05 6180
7fa3d080
BW
6181\f
6182/* finish_vinsn, emit_single_op and helper functions. */
e0001a05 6183
7fa3d080
BW
6184static bfd_boolean find_vinsn_conflicts (vliw_insn *);
6185static xtensa_format xg_find_narrowest_format (vliw_insn *);
7fa3d080 6186static void xg_assemble_vliw_tokens (vliw_insn *);
e0001a05
NC
6187
6188
43cd72b9
BW
6189/* We have reached the end of a bundle; emit into the frag. */
6190
e0001a05 6191static void
7fa3d080 6192finish_vinsn (vliw_insn *vinsn)
e0001a05 6193{
43cd72b9
BW
6194 IStack slotstack;
6195 int i;
6196 char *file_name;
d77b99c9 6197 unsigned line;
e0001a05 6198
43cd72b9 6199 if (find_vinsn_conflicts (vinsn))
a1ace8d8
BW
6200 {
6201 xg_clear_vinsn (vinsn);
6202 return;
6203 }
43cd72b9
BW
6204
6205 /* First, find a format that works. */
6206 if (vinsn->format == XTENSA_UNDEFINED)
6207 vinsn->format = xg_find_narrowest_format (vinsn);
6208
19fc3723
SA
6209 if (xtensa_format_num_slots (xtensa_default_isa, vinsn->format) > 1
6210 && produce_flix == FLIX_NONE)
6211 {
6212 as_bad (_("The option \"--no-allow-flix\" prohibits multi-slot flix."));
6213 xg_clear_vinsn (vinsn);
6214 return;
6215 }
6216
43cd72b9
BW
6217 if (vinsn->format == XTENSA_UNDEFINED)
6218 {
6219 as_where (&file_name, &line);
6220 as_bad_where (file_name, line,
6221 _("couldn't find a valid instruction format"));
6222 fprintf (stderr, _(" ops were: "));
6223 for (i = 0; i < vinsn->num_slots; i++)
6224 fprintf (stderr, _(" %s;"),
6225 xtensa_opcode_name (xtensa_default_isa,
6226 vinsn->slots[i].opcode));
6227 fprintf (stderr, _("\n"));
6228 xg_clear_vinsn (vinsn);
6229 return;
6230 }
6231
6232 if (vinsn->num_slots
6233 != xtensa_format_num_slots (xtensa_default_isa, vinsn->format))
e0001a05 6234 {
43cd72b9
BW
6235 as_bad (_("format '%s' allows %d slots, but there are %d opcodes"),
6236 xtensa_format_name (xtensa_default_isa, vinsn->format),
6237 xtensa_format_num_slots (xtensa_default_isa, vinsn->format),
6238 vinsn->num_slots);
6239 xg_clear_vinsn (vinsn);
6240 return;
6241 }
e0001a05 6242
c138bc38 6243 if (resources_conflict (vinsn))
43cd72b9
BW
6244 {
6245 as_where (&file_name, &line);
6246 as_bad_where (file_name, line, _("illegal resource usage in bundle"));
6247 fprintf (stderr, " ops were: ");
6248 for (i = 0; i < vinsn->num_slots; i++)
6249 fprintf (stderr, " %s;",
6250 xtensa_opcode_name (xtensa_default_isa,
6251 vinsn->slots[i].opcode));
6252 fprintf (stderr, "\n");
6253 xg_clear_vinsn (vinsn);
6254 return;
6255 }
6256
6257 for (i = 0; i < vinsn->num_slots; i++)
6258 {
6259 if (vinsn->slots[i].opcode != XTENSA_UNDEFINED)
e0001a05 6260 {
43cd72b9
BW
6261 symbolS *lit_sym = NULL;
6262 int j;
6263 bfd_boolean e = FALSE;
6264 bfd_boolean saved_density = density_supported;
6265
6266 /* We don't want to narrow ops inside multi-slot bundles. */
6267 if (vinsn->num_slots > 1)
6268 density_supported = FALSE;
6269
6270 istack_init (&slotstack);
6271 if (vinsn->slots[i].opcode == xtensa_nop_opcode)
e0001a05 6272 {
43cd72b9
BW
6273 vinsn->slots[i].opcode =
6274 xtensa_format_slot_nop_opcode (xtensa_default_isa,
6275 vinsn->format, i);
6276 vinsn->slots[i].ntok = 0;
6277 }
e0001a05 6278
43cd72b9
BW
6279 if (xg_expand_assembly_insn (&slotstack, &vinsn->slots[i]))
6280 {
6281 e = TRUE;
6282 continue;
e0001a05 6283 }
e0001a05 6284
43cd72b9 6285 density_supported = saved_density;
e0001a05 6286
43cd72b9
BW
6287 if (e)
6288 {
6289 xg_clear_vinsn (vinsn);
6290 return;
6291 }
e0001a05 6292
0fa77c95 6293 for (j = 0; j < slotstack.ninsn; j++)
43cd72b9
BW
6294 {
6295 TInsn *insn = &slotstack.insn[j];
6296 if (insn->insn_type == ITYPE_LITERAL)
6297 {
9c2799c2 6298 gas_assert (lit_sym == NULL);
43cd72b9
BW
6299 lit_sym = xg_assemble_literal (insn);
6300 }
6301 else
6302 {
9c2799c2 6303 gas_assert (insn->insn_type == ITYPE_INSN);
43cd72b9
BW
6304 if (lit_sym)
6305 xg_resolve_literals (insn, lit_sym);
0fa77c95
BW
6306 if (j != slotstack.ninsn - 1)
6307 emit_single_op (insn);
43cd72b9
BW
6308 }
6309 }
6310
6311 if (vinsn->num_slots > 1)
6312 {
6313 if (opcode_fits_format_slot
6314 (slotstack.insn[slotstack.ninsn - 1].opcode,
6315 vinsn->format, i))
6316 {
6317 vinsn->slots[i] = slotstack.insn[slotstack.ninsn - 1];
6318 }
6319 else
6320 {
b2d179be 6321 emit_single_op (&slotstack.insn[slotstack.ninsn - 1]);
43cd72b9
BW
6322 if (vinsn->format == XTENSA_UNDEFINED)
6323 vinsn->slots[i].opcode = xtensa_nop_opcode;
6324 else
c138bc38 6325 vinsn->slots[i].opcode
43cd72b9
BW
6326 = xtensa_format_slot_nop_opcode (xtensa_default_isa,
6327 vinsn->format, i);
6328
6329 vinsn->slots[i].ntok = 0;
6330 }
6331 }
6332 else
6333 {
6334 vinsn->slots[0] = slotstack.insn[slotstack.ninsn - 1];
6335 vinsn->format = XTENSA_UNDEFINED;
6336 }
6337 }
6338 }
6339
6340 /* Now check resource conflicts on the modified bundle. */
c138bc38 6341 if (resources_conflict (vinsn))
43cd72b9
BW
6342 {
6343 as_where (&file_name, &line);
6344 as_bad_where (file_name, line, _("illegal resource usage in bundle"));
6345 fprintf (stderr, " ops were: ");
6346 for (i = 0; i < vinsn->num_slots; i++)
6347 fprintf (stderr, " %s;",
6348 xtensa_opcode_name (xtensa_default_isa,
6349 vinsn->slots[i].opcode));
6350 fprintf (stderr, "\n");
6351 xg_clear_vinsn (vinsn);
6352 return;
6353 }
6354
6355 /* First, find a format that works. */
6356 if (vinsn->format == XTENSA_UNDEFINED)
6357 vinsn->format = xg_find_narrowest_format (vinsn);
6358
6359 xg_assemble_vliw_tokens (vinsn);
6360
6361 xg_clear_vinsn (vinsn);
6362}
6363
6364
6365/* Given an vliw instruction, what conflicts are there in register
6366 usage and in writes to states and queues?
6367
6368 This function does two things:
6369 1. Reports an error when a vinsn contains illegal combinations
6370 of writes to registers states or queues.
6371 2. Marks individual tinsns as not relaxable if the combination
6372 contains antidependencies.
6373
6374 Job 2 handles things like swap semantics in instructions that need
6375 to be relaxed. For example,
6376
6377 addi a0, a1, 100000
6378
6379 normally would be relaxed to
6380
6381 l32r a0, some_label
6382 add a0, a1, a0
6383
6384 _but_, if the above instruction is bundled with an a0 reader, e.g.,
6385
6386 { addi a0, a1, 10000 ; add a2, a0, a4 ; }
6387
6388 then we can't relax it into
6389
6390 l32r a0, some_label
6391 { add a0, a1, a0 ; add a2, a0, a4 ; }
6392
6393 because the value of a0 is trashed before the second add can read it. */
6394
7fa3d080
BW
6395static char check_t1_t2_reads_and_writes (TInsn *, TInsn *);
6396
43cd72b9 6397static bfd_boolean
7fa3d080 6398find_vinsn_conflicts (vliw_insn *vinsn)
43cd72b9
BW
6399{
6400 int i, j;
6401 int branches = 0;
6402 xtensa_isa isa = xtensa_default_isa;
6403
9c2799c2 6404 gas_assert (!past_xtensa_end);
43cd72b9
BW
6405
6406 for (i = 0 ; i < vinsn->num_slots; i++)
6407 {
6408 TInsn *op1 = &vinsn->slots[i];
6409 if (op1->is_specific_opcode)
6410 op1->keep_wide = TRUE;
6411 else
6412 op1->keep_wide = FALSE;
6413 }
6414
6415 for (i = 0 ; i < vinsn->num_slots; i++)
6416 {
6417 TInsn *op1 = &vinsn->slots[i];
6418
6419 if (xtensa_opcode_is_branch (isa, op1->opcode) == 1)
6420 branches++;
6421
6422 for (j = 0; j < vinsn->num_slots; j++)
6423 {
6424 if (i != j)
6425 {
6426 TInsn *op2 = &vinsn->slots[j];
6427 char conflict_type = check_t1_t2_reads_and_writes (op1, op2);
6428 switch (conflict_type)
6429 {
6430 case 'c':
6431 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same register"),
6432 xtensa_opcode_name (isa, op1->opcode), i,
6433 xtensa_opcode_name (isa, op2->opcode), j);
6434 return TRUE;
6435 case 'd':
6436 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same state"),
6437 xtensa_opcode_name (isa, op1->opcode), i,
6438 xtensa_opcode_name (isa, op2->opcode), j);
6439 return TRUE;
6440 case 'e':
53dfbcc7 6441 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same port"),
43cd72b9
BW
6442 xtensa_opcode_name (isa, op1->opcode), i,
6443 xtensa_opcode_name (isa, op2->opcode), j);
6444 return TRUE;
6445 case 'f':
53dfbcc7 6446 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) both have volatile port accesses"),
43cd72b9
BW
6447 xtensa_opcode_name (isa, op1->opcode), i,
6448 xtensa_opcode_name (isa, op2->opcode), j);
6449 return TRUE;
6450 default:
6451 /* Everything is OK. */
6452 break;
6453 }
6454 op2->is_specific_opcode = (op2->is_specific_opcode
6455 || conflict_type == 'a');
6456 }
6457 }
6458 }
6459
6460 if (branches > 1)
6461 {
6462 as_bad (_("multiple branches or jumps in the same bundle"));
6463 return TRUE;
6464 }
6465
6466 return FALSE;
6467}
6468
6469
a1ace8d8 6470/* Check how the state used by t1 and t2 relate.
43cd72b9
BW
6471 Cases found are:
6472
6473 case A: t1 reads a register t2 writes (an antidependency within a bundle)
6474 case B: no relationship between what is read and written (both could
6475 read the same reg though)
c138bc38 6476 case C: t1 writes a register t2 writes (a register conflict within a
43cd72b9
BW
6477 bundle)
6478 case D: t1 writes a state that t2 also writes
6479 case E: t1 writes a tie queue that t2 also writes
a1ace8d8 6480 case F: two volatile queue accesses
43cd72b9
BW
6481*/
6482
6483static char
7fa3d080 6484check_t1_t2_reads_and_writes (TInsn *t1, TInsn *t2)
43cd72b9
BW
6485{
6486 xtensa_isa isa = xtensa_default_isa;
6487 xtensa_regfile t1_regfile, t2_regfile;
6488 int t1_reg, t2_reg;
6489 int t1_base_reg, t1_last_reg;
6490 int t2_base_reg, t2_last_reg;
6491 char t1_inout, t2_inout;
6492 int i, j;
6493 char conflict = 'b';
6494 int t1_states;
6495 int t2_states;
6496 int t1_interfaces;
6497 int t2_interfaces;
6498 bfd_boolean t1_volatile = FALSE;
6499 bfd_boolean t2_volatile = FALSE;
6500
6501 /* Check registers. */
6502 for (j = 0; j < t2->ntok; j++)
6503 {
6504 if (xtensa_operand_is_register (isa, t2->opcode, j) != 1)
6505 continue;
6506
6507 t2_regfile = xtensa_operand_regfile (isa, t2->opcode, j);
6508 t2_base_reg = t2->tok[j].X_add_number;
6509 t2_last_reg = t2_base_reg + xtensa_operand_num_regs (isa, t2->opcode, j);
6510
6511 for (i = 0; i < t1->ntok; i++)
6512 {
6513 if (xtensa_operand_is_register (isa, t1->opcode, i) != 1)
6514 continue;
6515
6516 t1_regfile = xtensa_operand_regfile (isa, t1->opcode, i);
6517
6518 if (t1_regfile != t2_regfile)
6519 continue;
6520
6521 t1_inout = xtensa_operand_inout (isa, t1->opcode, i);
6522 t2_inout = xtensa_operand_inout (isa, t2->opcode, j);
6523
6524 if (xtensa_operand_is_known_reg (isa, t1->opcode, i) == 0
6525 || xtensa_operand_is_known_reg (isa, t2->opcode, j) == 0)
6526 {
6527 if (t1_inout == 'm' || t1_inout == 'o'
6528 || t2_inout == 'm' || t2_inout == 'o')
6529 {
6530 conflict = 'a';
6531 continue;
6532 }
6533 }
6534
6535 t1_base_reg = t1->tok[i].X_add_number;
6536 t1_last_reg = (t1_base_reg
6537 + xtensa_operand_num_regs (isa, t1->opcode, i));
6538
6539 for (t1_reg = t1_base_reg; t1_reg < t1_last_reg; t1_reg++)
6540 {
6541 for (t2_reg = t2_base_reg; t2_reg < t2_last_reg; t2_reg++)
6542 {
6543 if (t1_reg != t2_reg)
6544 continue;
6545
6546 if (t2_inout == 'i' && (t1_inout == 'm' || t1_inout == 'o'))
7fa3d080
BW
6547 {
6548 conflict = 'a';
6549 continue;
6550 }
43cd72b9 6551
7fa3d080
BW
6552 if (t1_inout == 'i' && (t2_inout == 'm' || t2_inout == 'o'))
6553 {
6554 conflict = 'a';
6555 continue;
6556 }
43cd72b9 6557
7fa3d080
BW
6558 if (t1_inout != 'i' && t2_inout != 'i')
6559 return 'c';
6560 }
6561 }
6562 }
6563 }
43cd72b9 6564
7fa3d080
BW
6565 /* Check states. */
6566 t1_states = xtensa_opcode_num_stateOperands (isa, t1->opcode);
6567 t2_states = xtensa_opcode_num_stateOperands (isa, t2->opcode);
6568 for (j = 0; j < t2_states; j++)
43cd72b9 6569 {
7fa3d080
BW
6570 xtensa_state t2_so = xtensa_stateOperand_state (isa, t2->opcode, j);
6571 t2_inout = xtensa_stateOperand_inout (isa, t2->opcode, j);
6572 for (i = 0; i < t1_states; i++)
6573 {
6574 xtensa_state t1_so = xtensa_stateOperand_state (isa, t1->opcode, i);
6575 t1_inout = xtensa_stateOperand_inout (isa, t1->opcode, i);
1fa3cd83 6576 if (t1_so != t2_so || xtensa_state_is_shared_or (isa, t1_so) == 1)
7fa3d080 6577 continue;
43cd72b9 6578
7fa3d080
BW
6579 if (t2_inout == 'i' && (t1_inout == 'm' || t1_inout == 'o'))
6580 {
6581 conflict = 'a';
6582 continue;
6583 }
c138bc38 6584
7fa3d080
BW
6585 if (t1_inout == 'i' && (t2_inout == 'm' || t2_inout == 'o'))
6586 {
6587 conflict = 'a';
6588 continue;
6589 }
c138bc38 6590
7fa3d080
BW
6591 if (t1_inout != 'i' && t2_inout != 'i')
6592 return 'd';
c138bc38 6593 }
7fa3d080 6594 }
43cd72b9 6595
7fa3d080
BW
6596 /* Check tieports. */
6597 t1_interfaces = xtensa_opcode_num_interfaceOperands (isa, t1->opcode);
6598 t2_interfaces = xtensa_opcode_num_interfaceOperands (isa, t2->opcode);
c138bc38 6599 for (j = 0; j < t2_interfaces; j++)
43cd72b9 6600 {
7fa3d080
BW
6601 xtensa_interface t2_int
6602 = xtensa_interfaceOperand_interface (isa, t2->opcode, j);
a1ace8d8
BW
6603 int t2_class = xtensa_interface_class_id (isa, t2_int);
6604
53dfbcc7 6605 t2_inout = xtensa_interface_inout (isa, t2_int);
a1ace8d8 6606 if (xtensa_interface_has_side_effect (isa, t2_int) == 1)
7fa3d080 6607 t2_volatile = TRUE;
a1ace8d8 6608
7fa3d080
BW
6609 for (i = 0; i < t1_interfaces; i++)
6610 {
6611 xtensa_interface t1_int
6612 = xtensa_interfaceOperand_interface (isa, t1->opcode, j);
2eccd1b4 6613 int t1_class = xtensa_interface_class_id (isa, t1_int);
a1ace8d8 6614
53dfbcc7 6615 t1_inout = xtensa_interface_inout (isa, t1_int);
a1ace8d8 6616 if (xtensa_interface_has_side_effect (isa, t1_int) == 1)
7fa3d080 6617 t1_volatile = TRUE;
a1ace8d8
BW
6618
6619 if (t1_volatile && t2_volatile && (t1_class == t2_class))
6620 return 'f';
c138bc38 6621
7fa3d080
BW
6622 if (t1_int != t2_int)
6623 continue;
c138bc38 6624
7fa3d080
BW
6625 if (t2_inout == 'i' && t1_inout == 'o')
6626 {
6627 conflict = 'a';
6628 continue;
6629 }
c138bc38 6630
7fa3d080
BW
6631 if (t1_inout == 'i' && t2_inout == 'o')
6632 {
6633 conflict = 'a';
6634 continue;
6635 }
c138bc38 6636
7fa3d080
BW
6637 if (t1_inout != 'i' && t2_inout != 'i')
6638 return 'e';
6639 }
43cd72b9 6640 }
c138bc38 6641
7fa3d080 6642 return conflict;
43cd72b9
BW
6643}
6644
6645
6646static xtensa_format
7fa3d080 6647xg_find_narrowest_format (vliw_insn *vinsn)
43cd72b9
BW
6648{
6649 /* Right now we assume that the ops within the vinsn are properly
6650 ordered for the slots that the programmer wanted them in. In
6651 other words, we don't rearrange the ops in hopes of finding a
6652 better format. The scheduler handles that. */
6653
6654 xtensa_isa isa = xtensa_default_isa;
6655 xtensa_format format;
6656 vliw_insn v_copy = *vinsn;
6657 xtensa_opcode nop_opcode = xtensa_nop_opcode;
6658
65738a7d
BW
6659 if (vinsn->num_slots == 1)
6660 return xg_get_single_format (vinsn->slots[0].opcode);
6661
43cd72b9
BW
6662 for (format = 0; format < xtensa_isa_num_formats (isa); format++)
6663 {
6664 v_copy = *vinsn;
6665 if (xtensa_format_num_slots (isa, format) == v_copy.num_slots)
6666 {
6667 int slot;
6668 int fit = 0;
6669 for (slot = 0; slot < v_copy.num_slots; slot++)
6670 {
6671 if (v_copy.slots[slot].opcode == nop_opcode)
6672 {
6673 v_copy.slots[slot].opcode =
6674 xtensa_format_slot_nop_opcode (isa, format, slot);
6675 v_copy.slots[slot].ntok = 0;
6676 }
6677
6678 if (opcode_fits_format_slot (v_copy.slots[slot].opcode,
6679 format, slot))
6680 fit++;
7fa3d080 6681 else if (v_copy.num_slots > 1)
43cd72b9 6682 {
7fa3d080
BW
6683 TInsn widened;
6684 /* Try the widened version. */
6685 if (!v_copy.slots[slot].keep_wide
6686 && !v_copy.slots[slot].is_specific_opcode
84b08ed9
BW
6687 && xg_is_single_relaxable_insn (&v_copy.slots[slot],
6688 &widened, TRUE)
7fa3d080
BW
6689 && opcode_fits_format_slot (widened.opcode,
6690 format, slot))
43cd72b9 6691 {
7fa3d080
BW
6692 v_copy.slots[slot] = widened;
6693 fit++;
43cd72b9
BW
6694 }
6695 }
6696 }
6697 if (fit == v_copy.num_slots)
6698 {
6699 *vinsn = v_copy;
6700 xtensa_format_encode (isa, format, vinsn->insnbuf);
6701 vinsn->format = format;
6702 break;
6703 }
6704 }
6705 }
6706
6707 if (format == xtensa_isa_num_formats (isa))
6708 return XTENSA_UNDEFINED;
6709
6710 return format;
6711}
6712
6713
6714/* Return the additional space needed in a frag
6715 for possible relaxations of any ops in a VLIW insn.
6716 Also fill out the relaxations that might be required of
6717 each tinsn in the vinsn. */
6718
6719static int
e7da6241 6720relaxation_requirements (vliw_insn *vinsn, bfd_boolean *pfinish_frag)
43cd72b9 6721{
e7da6241 6722 bfd_boolean finish_frag = FALSE;
43cd72b9
BW
6723 int extra_space = 0;
6724 int slot;
6725
6726 for (slot = 0; slot < vinsn->num_slots; slot++)
6727 {
6728 TInsn *tinsn = &vinsn->slots[slot];
6729 if (!tinsn_has_symbolic_operands (tinsn))
6730 {
6731 /* A narrow instruction could be widened later to help
6732 alignment issues. */
84b08ed9 6733 if (xg_is_single_relaxable_insn (tinsn, 0, TRUE)
43cd72b9
BW
6734 && !tinsn->is_specific_opcode
6735 && vinsn->num_slots == 1)
6736 {
6737 /* Difference in bytes between narrow and wide insns... */
6738 extra_space += 1;
6739 tinsn->subtype = RELAX_NARROW;
43cd72b9
BW
6740 }
6741 }
6742 else
6743 {
b08b5071
BW
6744 if (workaround_b_j_loop_end
6745 && tinsn->opcode == xtensa_jx_opcode
43cd72b9
BW
6746 && use_transform ())
6747 {
6748 /* Add 2 of these. */
6749 extra_space += 3; /* for the nop size */
6750 tinsn->subtype = RELAX_ADD_NOP_IF_PRE_LOOP_END;
6751 }
c138bc38 6752
43cd72b9
BW
6753 /* Need to assemble it with space for the relocation. */
6754 if (xg_is_relaxable_insn (tinsn, 0)
6755 && !tinsn->is_specific_opcode)
6756 {
6757 int max_size = xg_get_max_insn_widen_size (tinsn->opcode);
6758 int max_literal_size =
6759 xg_get_max_insn_widen_literal_size (tinsn->opcode);
c138bc38 6760
43cd72b9 6761 tinsn->literal_space = max_literal_size;
c138bc38 6762
43cd72b9 6763 tinsn->subtype = RELAX_IMMED;
43cd72b9
BW
6764 extra_space += max_size;
6765 }
6766 else
6767 {
e7da6241
BW
6768 /* A fix record will be added for this instruction prior
6769 to relaxation, so make it end the frag. */
6770 finish_frag = TRUE;
43cd72b9
BW
6771 }
6772 }
6773 }
e7da6241 6774 *pfinish_frag = finish_frag;
43cd72b9
BW
6775 return extra_space;
6776}
6777
6778
6779static void
b2d179be 6780bundle_tinsn (TInsn *tinsn, vliw_insn *vinsn)
43cd72b9
BW
6781{
6782 xtensa_isa isa = xtensa_default_isa;
b2d179be 6783 int slot, chosen_slot;
43cd72b9 6784
b2d179be 6785 vinsn->format = xg_get_single_format (tinsn->opcode);
9c2799c2 6786 gas_assert (vinsn->format != XTENSA_UNDEFINED);
b2d179be 6787 vinsn->num_slots = xtensa_format_num_slots (isa, vinsn->format);
43cd72b9 6788
b2d179be
BW
6789 chosen_slot = xg_get_single_slot (tinsn->opcode);
6790 for (slot = 0; slot < vinsn->num_slots; slot++)
43cd72b9 6791 {
b2d179be
BW
6792 if (slot == chosen_slot)
6793 vinsn->slots[slot] = *tinsn;
6794 else
6795 {
6796 vinsn->slots[slot].opcode =
6797 xtensa_format_slot_nop_opcode (isa, vinsn->format, slot);
6798 vinsn->slots[slot].ntok = 0;
6799 vinsn->slots[slot].insn_type = ITYPE_INSN;
6800 }
43cd72b9 6801 }
43cd72b9
BW
6802}
6803
6804
6805static bfd_boolean
7fa3d080 6806emit_single_op (TInsn *orig_insn)
43cd72b9
BW
6807{
6808 int i;
6809 IStack istack; /* put instructions into here */
6810 symbolS *lit_sym = NULL;
6811 symbolS *label_sym = NULL;
6812
6813 istack_init (&istack);
6814
6815 /* Special-case for "movi aX, foo" which is guaranteed to need relaxing.
c138bc38
BW
6816 Because the scheduling and bundling characteristics of movi and
6817 l32r or const16 are so different, we can do much better if we relax
43cd72b9 6818 it prior to scheduling and bundling, rather than after. */
c138bc38 6819 if ((orig_insn->opcode == xtensa_movi_opcode
b08b5071
BW
6820 || orig_insn->opcode == xtensa_movi_n_opcode)
6821 && !cur_vinsn.inside_bundle
43cd72b9 6822 && (orig_insn->tok[1].X_op == O_symbol
28dbbc02
BW
6823 || orig_insn->tok[1].X_op == O_pltrel
6824 || orig_insn->tok[1].X_op == O_tlsfunc
6825 || orig_insn->tok[1].X_op == O_tlsarg
6826 || orig_insn->tok[1].X_op == O_tpoff
6827 || orig_insn->tok[1].X_op == O_dtpoff)
482fd9f9 6828 && !orig_insn->is_specific_opcode && use_transform ())
43cd72b9
BW
6829 xg_assembly_relax (&istack, orig_insn, now_seg, frag_now, 0, 1, 0);
6830 else
6831 if (xg_expand_assembly_insn (&istack, orig_insn))
6832 return TRUE;
6833
6834 for (i = 0; i < istack.ninsn; i++)
6835 {
6836 TInsn *insn = &istack.insn[i];
c138bc38 6837 switch (insn->insn_type)
43cd72b9
BW
6838 {
6839 case ITYPE_LITERAL:
9c2799c2 6840 gas_assert (lit_sym == NULL);
43cd72b9
BW
6841 lit_sym = xg_assemble_literal (insn);
6842 break;
6843 case ITYPE_LABEL:
6844 {
6845 static int relaxed_sym_idx = 0;
6846 char *label = xmalloc (strlen (FAKE_LABEL_NAME) + 12);
6847 sprintf (label, "%s_rl_%x", FAKE_LABEL_NAME, relaxed_sym_idx++);
6848 colon (label);
9c2799c2 6849 gas_assert (label_sym == NULL);
43cd72b9 6850 label_sym = symbol_find_or_make (label);
9c2799c2 6851 gas_assert (label_sym);
43cd72b9
BW
6852 free (label);
6853 }
6854 break;
6855 case ITYPE_INSN:
b2d179be
BW
6856 {
6857 vliw_insn v;
6858 if (lit_sym)
6859 xg_resolve_literals (insn, lit_sym);
6860 if (label_sym)
6861 xg_resolve_labels (insn, label_sym);
6862 xg_init_vinsn (&v);
6863 bundle_tinsn (insn, &v);
6864 finish_vinsn (&v);
6865 xg_free_vinsn (&v);
6866 }
43cd72b9
BW
6867 break;
6868 default:
9c2799c2 6869 gas_assert (0);
43cd72b9
BW
6870 break;
6871 }
6872 }
6873 return FALSE;
6874}
6875
6876
34e41783
BW
6877static int
6878total_frag_text_expansion (fragS *fragP)
6879{
6880 int slot;
6881 int total_expansion = 0;
6882
6883 for (slot = 0; slot < MAX_SLOTS; slot++)
6884 total_expansion += fragP->tc_frag_data.text_expansion[slot];
6885
6886 return total_expansion;
6887}
6888
6889
43cd72b9
BW
6890/* Emit a vliw instruction to the current fragment. */
6891
7fa3d080
BW
6892static void
6893xg_assemble_vliw_tokens (vliw_insn *vinsn)
43cd72b9 6894{
e7da6241 6895 bfd_boolean finish_frag;
43cd72b9
BW
6896 bfd_boolean is_jump = FALSE;
6897 bfd_boolean is_branch = FALSE;
6898 xtensa_isa isa = xtensa_default_isa;
43cd72b9
BW
6899 int insn_size;
6900 int extra_space;
6901 char *f = NULL;
6902 int slot;
b224e962
BW
6903 struct dwarf2_line_info debug_line;
6904 bfd_boolean loc_directive_seen = FALSE;
6905 TInsn *tinsn;
43cd72b9 6906
b224e962 6907 memset (&debug_line, 0, sizeof (struct dwarf2_line_info));
43cd72b9
BW
6908
6909 if (generating_literals)
6910 {
6911 static int reported = 0;
6912 if (reported < 4)
6913 as_bad_where (frag_now->fr_file, frag_now->fr_line,
6914 _("cannot assemble into a literal fragment"));
6915 if (reported == 3)
6916 as_bad (_("..."));
6917 reported++;
6918 return;
6919 }
6920
6921 if (frag_now_fix () != 0
b08b5071 6922 && (! frag_now->tc_frag_data.is_insn
43cd72b9 6923 || (vinsn_has_specific_opcodes (vinsn) && use_transform ())
b08b5071 6924 || !use_transform () != frag_now->tc_frag_data.is_no_transform
7c834684
BW
6925 || (directive_state[directive_longcalls]
6926 != frag_now->tc_frag_data.use_longcalls)
43cd72b9
BW
6927 || (directive_state[directive_absolute_literals]
6928 != frag_now->tc_frag_data.use_absolute_literals)))
6929 {
6930 frag_wane (frag_now);
6931 frag_new (0);
6932 xtensa_set_frag_assembly_state (frag_now);
6933 }
6934
6935 if (workaround_a0_b_retw
6936 && vinsn->num_slots == 1
6937 && (get_last_insn_flags (now_seg, now_subseg) & FLAG_IS_A0_WRITER) != 0
6938 && xtensa_opcode_is_branch (isa, vinsn->slots[0].opcode) == 1
6939 && use_transform ())
6940 {
6941 has_a0_b_retw = TRUE;
6942
6943 /* Mark this fragment with the special RELAX_ADD_NOP_IF_A0_B_RETW.
6944 After the first assembly pass we will check all of them and
6945 add a nop if needed. */
6946 frag_now->tc_frag_data.is_insn = TRUE;
6947 frag_var (rs_machine_dependent, 4, 4,
6948 RELAX_ADD_NOP_IF_A0_B_RETW,
6949 frag_now->fr_symbol,
6950 frag_now->fr_offset,
6951 NULL);
6952 xtensa_set_frag_assembly_state (frag_now);
6953 frag_now->tc_frag_data.is_insn = TRUE;
6954 frag_var (rs_machine_dependent, 4, 4,
6955 RELAX_ADD_NOP_IF_A0_B_RETW,
6956 frag_now->fr_symbol,
6957 frag_now->fr_offset,
6958 NULL);
6959 xtensa_set_frag_assembly_state (frag_now);
6960 }
6961
b224e962 6962 for (slot = 0; slot < vinsn->num_slots; slot++)
43cd72b9 6963 {
b224e962
BW
6964 tinsn = &vinsn->slots[slot];
6965
43cd72b9 6966 /* See if the instruction implies an aligned section. */
b224e962 6967 if (xtensa_opcode_is_loop (isa, tinsn->opcode) == 1)
43cd72b9 6968 record_alignment (now_seg, 2);
c138bc38 6969
b224e962
BW
6970 /* Determine the best line number for debug info. */
6971 if ((tinsn->loc_directive_seen || !loc_directive_seen)
6972 && (tinsn->debug_line.filenum != debug_line.filenum
6973 || tinsn->debug_line.line < debug_line.line
6974 || tinsn->debug_line.column < debug_line.column))
6975 debug_line = tinsn->debug_line;
6976 if (tinsn->loc_directive_seen)
6977 loc_directive_seen = TRUE;
43cd72b9
BW
6978 }
6979
6980 /* Special cases for instructions that force an alignment... */
6981 /* None of these opcodes are bundle-able. */
6982 if (xtensa_opcode_is_loop (isa, vinsn->slots[0].opcode) == 1)
6983 {
d77b99c9 6984 int max_fill;
c138bc38 6985
05d58145
BW
6986 /* Remember the symbol that marks the end of the loop in the frag
6987 that marks the start of the loop. This way we can easily find
6988 the end of the loop at the beginning, without adding special code
6989 to mark the loop instructions themselves. */
6990 symbolS *target_sym = NULL;
6991 if (vinsn->slots[0].tok[1].X_op == O_symbol)
6992 target_sym = vinsn->slots[0].tok[1].X_add_symbol;
6993
43cd72b9
BW
6994 xtensa_set_frag_assembly_state (frag_now);
6995 frag_now->tc_frag_data.is_insn = TRUE;
c138bc38 6996
43cd72b9
BW
6997 max_fill = get_text_align_max_fill_size
6998 (get_text_align_power (xtensa_fetch_width),
6999 TRUE, frag_now->tc_frag_data.is_no_density);
7000
7001 if (use_transform ())
7002 frag_var (rs_machine_dependent, max_fill, max_fill,
05d58145 7003 RELAX_ALIGN_NEXT_OPCODE, target_sym, 0, NULL);
43cd72b9 7004 else
c138bc38 7005 frag_var (rs_machine_dependent, 0, 0,
05d58145 7006 RELAX_CHECK_ALIGN_NEXT_OPCODE, target_sym, 0, NULL);
43cd72b9 7007 xtensa_set_frag_assembly_state (frag_now);
43cd72b9
BW
7008 }
7009
b08b5071 7010 if (vinsn->slots[0].opcode == xtensa_entry_opcode
43cd72b9
BW
7011 && !vinsn->slots[0].is_specific_opcode)
7012 {
7013 xtensa_mark_literal_pool_location ();
c3ea6048 7014 xtensa_move_labels (frag_now, 0);
43cd72b9
BW
7015 frag_var (rs_align_test, 1, 1, 0, NULL, 2, NULL);
7016 }
7017
7018 if (vinsn->num_slots == 1)
7019 {
7020 if (workaround_a0_b_retw && use_transform ())
7021 set_last_insn_flags (now_seg, now_subseg, FLAG_IS_A0_WRITER,
7022 is_register_writer (&vinsn->slots[0], "a", 0));
7023
7024 set_last_insn_flags (now_seg, now_subseg, FLAG_IS_BAD_LOOPEND,
7025 is_bad_loopend_opcode (&vinsn->slots[0]));
7026 }
7027 else
7028 set_last_insn_flags (now_seg, now_subseg, FLAG_IS_BAD_LOOPEND, FALSE);
7029
7030 insn_size = xtensa_format_length (isa, vinsn->format);
7031
e7da6241 7032 extra_space = relaxation_requirements (vinsn, &finish_frag);
43cd72b9
BW
7033
7034 /* vinsn_to_insnbuf will produce the error. */
7035 if (vinsn->format != XTENSA_UNDEFINED)
7036 {
d77b99c9 7037 f = frag_more (insn_size + extra_space);
43cd72b9
BW
7038 xtensa_set_frag_assembly_state (frag_now);
7039 frag_now->tc_frag_data.is_insn = TRUE;
7040 }
7041
e7da6241 7042 vinsn_to_insnbuf (vinsn, f, frag_now, FALSE);
43cd72b9
BW
7043 if (vinsn->format == XTENSA_UNDEFINED)
7044 return;
7045
d77b99c9 7046 xtensa_insnbuf_to_chars (isa, vinsn->insnbuf, (unsigned char *) f, 0);
c138bc38 7047
b224e962
BW
7048 if (debug_type == DEBUG_DWARF2 || loc_directive_seen)
7049 dwarf2_gen_line_info (frag_now_fix () - (insn_size + extra_space),
7050 &debug_line);
43cd72b9
BW
7051
7052 for (slot = 0; slot < vinsn->num_slots; slot++)
7053 {
b224e962 7054 tinsn = &vinsn->slots[slot];
43cd72b9 7055 frag_now->tc_frag_data.slot_subtypes[slot] = tinsn->subtype;
7c834684 7056 frag_now->tc_frag_data.slot_symbols[slot] = tinsn->symbol;
7c834684 7057 frag_now->tc_frag_data.slot_offsets[slot] = tinsn->offset;
43cd72b9
BW
7058 frag_now->tc_frag_data.literal_frags[slot] = tinsn->literal_frag;
7059 if (tinsn->literal_space != 0)
7060 xg_assemble_literal_space (tinsn->literal_space, slot);
19e8f41a 7061 frag_now->tc_frag_data.free_reg[slot] = tinsn->extra_arg;
43cd72b9
BW
7062
7063 if (tinsn->subtype == RELAX_NARROW)
9c2799c2 7064 gas_assert (vinsn->num_slots == 1);
43cd72b9
BW
7065 if (xtensa_opcode_is_jump (isa, tinsn->opcode) == 1)
7066 is_jump = TRUE;
7067 if (xtensa_opcode_is_branch (isa, tinsn->opcode) == 1)
7068 is_branch = TRUE;
7069
e7da6241
BW
7070 if (tinsn->subtype || tinsn->symbol || tinsn->offset
7071 || tinsn->literal_frag || is_jump || is_branch)
43cd72b9
BW
7072 finish_frag = TRUE;
7073 }
7074
7075 if (vinsn_has_specific_opcodes (vinsn) && use_transform ())
b08b5071 7076 frag_now->tc_frag_data.is_specific_opcode = TRUE;
43cd72b9
BW
7077
7078 if (finish_frag)
7079 {
7080 frag_variant (rs_machine_dependent,
7081 extra_space, extra_space, RELAX_SLOTS,
7082 frag_now->fr_symbol, frag_now->fr_offset, f);
7083 xtensa_set_frag_assembly_state (frag_now);
7084 }
7085
7086 /* Special cases for loops:
7087 close_loop_end should be inserted AFTER short_loop.
7088 Make sure that CLOSE loops are processed BEFORE short_loops
7089 when converting them. */
7090
7091 /* "short_loop": Add a NOP if the loop is < 4 bytes. */
64b607e6 7092 if (xtensa_opcode_is_loop (isa, vinsn->slots[0].opcode) == 1
43cd72b9
BW
7093 && !vinsn->slots[0].is_specific_opcode)
7094 {
7095 if (workaround_short_loop && use_transform ())
7096 {
7097 maybe_has_short_loop = TRUE;
7098 frag_now->tc_frag_data.is_insn = TRUE;
7099 frag_var (rs_machine_dependent, 4, 4,
7100 RELAX_ADD_NOP_IF_SHORT_LOOP,
7101 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7102 frag_now->tc_frag_data.is_insn = TRUE;
7103 frag_var (rs_machine_dependent, 4, 4,
7104 RELAX_ADD_NOP_IF_SHORT_LOOP,
7105 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7106 }
7107
7108 /* "close_loop_end": Add up to 12 bytes of NOPs to keep a
7109 loop at least 12 bytes away from another loop's end. */
7110 if (workaround_close_loop_end && use_transform ())
7111 {
7112 maybe_has_close_loop_end = TRUE;
7113 frag_now->tc_frag_data.is_insn = TRUE;
7114 frag_var (rs_machine_dependent, 12, 12,
7115 RELAX_ADD_NOP_IF_CLOSE_LOOP_END,
7116 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7117 }
7118 }
7119
7120 if (use_transform ())
7121 {
7122 if (is_jump)
7123 {
9c2799c2 7124 gas_assert (finish_frag);
43cd72b9
BW
7125 frag_var (rs_machine_dependent,
7126 UNREACHABLE_MAX_WIDTH, UNREACHABLE_MAX_WIDTH,
7127 RELAX_UNREACHABLE,
7128 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7129 xtensa_set_frag_assembly_state (frag_now);
7130 }
7b1cc377 7131 else if (is_branch && do_align_targets ())
43cd72b9 7132 {
9c2799c2 7133 gas_assert (finish_frag);
43cd72b9
BW
7134 frag_var (rs_machine_dependent,
7135 UNREACHABLE_MAX_WIDTH, UNREACHABLE_MAX_WIDTH,
7136 RELAX_MAYBE_UNREACHABLE,
7137 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7138 xtensa_set_frag_assembly_state (frag_now);
7139 frag_var (rs_machine_dependent,
7140 0, 0,
7141 RELAX_MAYBE_DESIRE_ALIGN,
7142 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7143 xtensa_set_frag_assembly_state (frag_now);
7144 }
7145 }
7146
7147 /* Now, if the original opcode was a call... */
7148 if (do_align_targets ()
7149 && xtensa_opcode_is_call (isa, vinsn->slots[0].opcode) == 1)
7150 {
b08b5071 7151 float freq = get_subseg_total_freq (now_seg, now_subseg);
43cd72b9
BW
7152 frag_now->tc_frag_data.is_insn = TRUE;
7153 frag_var (rs_machine_dependent, 4, (int) freq, RELAX_DESIRE_ALIGN,
7154 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7155 xtensa_set_frag_assembly_state (frag_now);
7156 }
7157
7158 if (vinsn_has_specific_opcodes (vinsn) && use_transform ())
7159 {
7160 frag_wane (frag_now);
7161 frag_new (0);
7162 xtensa_set_frag_assembly_state (frag_now);
7163 }
7164}
7165
7166\f
7fa3d080
BW
7167/* xtensa_end and helper functions. */
7168
7169static void xtensa_cleanup_align_frags (void);
7170static void xtensa_fix_target_frags (void);
7171static void xtensa_mark_narrow_branches (void);
7172static void xtensa_mark_zcl_first_insns (void);
6a7eedfe 7173static void xtensa_mark_difference_of_two_symbols (void);
7fa3d080
BW
7174static void xtensa_fix_a0_b_retw_frags (void);
7175static void xtensa_fix_b_j_loop_end_frags (void);
7176static void xtensa_fix_close_loop_end_frags (void);
7177static void xtensa_fix_short_loop_frags (void);
7178static void xtensa_sanity_check (void);
2caa7ca0 7179static void xtensa_add_config_info (void);
7fa3d080 7180
43cd72b9 7181void
7fa3d080 7182xtensa_end (void)
43cd72b9
BW
7183{
7184 directive_balance ();
7185 xtensa_flush_pending_output ();
7186
7187 past_xtensa_end = TRUE;
7188
7189 xtensa_move_literals ();
7190
7191 xtensa_reorder_segments ();
7192 xtensa_cleanup_align_frags ();
7193 xtensa_fix_target_frags ();
7194 if (workaround_a0_b_retw && has_a0_b_retw)
7195 xtensa_fix_a0_b_retw_frags ();
7196 if (workaround_b_j_loop_end)
7197 xtensa_fix_b_j_loop_end_frags ();
7198
7199 /* "close_loop_end" should be processed BEFORE "short_loop". */
7200 if (workaround_close_loop_end && maybe_has_close_loop_end)
7201 xtensa_fix_close_loop_end_frags ();
7202
7203 if (workaround_short_loop && maybe_has_short_loop)
7204 xtensa_fix_short_loop_frags ();
03aaa593
BW
7205 if (align_targets)
7206 xtensa_mark_narrow_branches ();
43cd72b9
BW
7207 xtensa_mark_zcl_first_insns ();
7208
7209 xtensa_sanity_check ();
2caa7ca0
BW
7210
7211 xtensa_add_config_info ();
43cd72b9
BW
7212}
7213
7214
7215static void
7fa3d080 7216xtensa_cleanup_align_frags (void)
43cd72b9
BW
7217{
7218 frchainS *frchP;
c9049d30 7219 asection *s;
43cd72b9 7220
c9049d30
AM
7221 for (s = stdoutput->sections; s; s = s->next)
7222 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7223 {
7224 fragS *fragP;
7225 /* Walk over all of the fragments in a subsection. */
7226 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7227 {
7228 if ((fragP->fr_type == rs_align
7229 || fragP->fr_type == rs_align_code
7230 || (fragP->fr_type == rs_machine_dependent
7231 && (fragP->fr_subtype == RELAX_DESIRE_ALIGN
7232 || fragP->fr_subtype == RELAX_DESIRE_ALIGN_IF_TARGET)))
7233 && fragP->fr_fix == 0)
7234 {
7235 fragS *next = fragP->fr_next;
7236
7237 while (next
7238 && next->fr_fix == 0
7239 && next->fr_type == rs_machine_dependent
7240 && next->fr_subtype == RELAX_DESIRE_ALIGN_IF_TARGET)
7241 {
7242 frag_wane (next);
7243 next = next->fr_next;
7244 }
7245 }
7246 /* If we don't widen branch targets, then they
7247 will be easier to align. */
7248 if (fragP->tc_frag_data.is_branch_target
7249 && fragP->fr_opcode == fragP->fr_literal
7250 && fragP->fr_type == rs_machine_dependent
7251 && fragP->fr_subtype == RELAX_SLOTS
7252 && fragP->tc_frag_data.slot_subtypes[0] == RELAX_NARROW)
7253 frag_wane (fragP);
7254 if (fragP->fr_type == rs_machine_dependent
7255 && fragP->fr_subtype == RELAX_UNREACHABLE)
7256 fragP->tc_frag_data.is_unreachable = TRUE;
7257 }
7258 }
43cd72b9
BW
7259}
7260
7261
7262/* Re-process all of the fragments looking to convert all of the
7263 RELAX_DESIRE_ALIGN_IF_TARGET fragments. If there is a branch
7264 target in the next fragment, convert this to RELAX_DESIRE_ALIGN.
7b1cc377 7265 Otherwise, convert to a .fill 0. */
7fa3d080 7266
43cd72b9 7267static void
7fa3d080 7268xtensa_fix_target_frags (void)
e0001a05
NC
7269{
7270 frchainS *frchP;
c9049d30 7271 asection *s;
e0001a05
NC
7272
7273 /* When this routine is called, all of the subsections are still intact
7274 so we walk over subsections instead of sections. */
c9049d30
AM
7275 for (s = stdoutput->sections; s; s = s->next)
7276 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7277 {
7278 fragS *fragP;
e0001a05 7279
c9049d30
AM
7280 /* Walk over all of the fragments in a subsection. */
7281 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7282 {
7283 if (fragP->fr_type == rs_machine_dependent
7284 && fragP->fr_subtype == RELAX_DESIRE_ALIGN_IF_TARGET)
7285 {
7286 if (next_frag_is_branch_target (fragP))
7287 fragP->fr_subtype = RELAX_DESIRE_ALIGN;
7288 else
7289 frag_wane (fragP);
7290 }
7291 }
7292 }
e0001a05
NC
7293}
7294
7295
7fa3d080
BW
7296static bfd_boolean is_narrow_branch_guaranteed_in_range (fragS *, TInsn *);
7297
43cd72b9 7298static void
7fa3d080 7299xtensa_mark_narrow_branches (void)
43cd72b9
BW
7300{
7301 frchainS *frchP;
c9049d30 7302 asection *s;
43cd72b9 7303
c9049d30
AM
7304 for (s = stdoutput->sections; s; s = s->next)
7305 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7306 {
7307 fragS *fragP;
7308 /* Walk over all of the fragments in a subsection. */
7309 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7310 {
7311 if (fragP->fr_type == rs_machine_dependent
7312 && fragP->fr_subtype == RELAX_SLOTS
7313 && fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED)
7314 {
7315 vliw_insn vinsn;
7316
7317 vinsn_from_chars (&vinsn, fragP->fr_opcode);
7318 tinsn_immed_from_frag (&vinsn.slots[0], fragP, 0);
7319
7320 if (vinsn.num_slots == 1
7321 && xtensa_opcode_is_branch (xtensa_default_isa,
64b607e6 7322 vinsn.slots[0].opcode) == 1
c9049d30
AM
7323 && xg_get_single_size (vinsn.slots[0].opcode) == 2
7324 && is_narrow_branch_guaranteed_in_range (fragP,
7325 &vinsn.slots[0]))
7326 {
7327 fragP->fr_subtype = RELAX_SLOTS;
7328 fragP->tc_frag_data.slot_subtypes[0] = RELAX_NARROW;
7329 fragP->tc_frag_data.is_aligning_branch = 1;
7330 }
7331 }
7332 }
7333 }
43cd72b9
BW
7334}
7335
7336
7337/* A branch is typically widened only when its target is out of
7338 range. However, we would like to widen them to align a subsequent
7339 branch target when possible.
7340
7341 Because the branch relaxation code is so convoluted, the optimal solution
7342 (combining the two cases) is difficult to get right in all circumstances.
7343 We therefore go with an "almost as good" solution, where we only
7344 use for alignment narrow branches that definitely will not expand to a
7345 jump and a branch. These functions find and mark these cases. */
7346
a67517f4
BW
7347/* The range in bytes of BNEZ.N and BEQZ.N. The target operand is encoded
7348 as PC + 4 + imm6, where imm6 is a 6-bit immediate ranging from 0 to 63.
7349 We start counting beginning with the frag after the 2-byte branch, so the
7350 maximum offset is (4 - 2) + 63 = 65. */
7351#define MAX_IMMED6 65
43cd72b9 7352
d77b99c9 7353static offsetT unrelaxed_frag_max_size (fragS *);
7fa3d080 7354
43cd72b9 7355static bfd_boolean
7fa3d080 7356is_narrow_branch_guaranteed_in_range (fragS *fragP, TInsn *tinsn)
43cd72b9
BW
7357{
7358 const expressionS *expr = &tinsn->tok[1];
7359 symbolS *symbolP = expr->X_add_symbol;
d77b99c9 7360 offsetT max_distance = expr->X_add_number;
e7da6241
BW
7361 fragS *target_frag;
7362
7363 if (expr->X_op != O_symbol)
7364 return FALSE;
7365
7366 target_frag = symbol_get_frag (symbolP);
7367
43cd72b9
BW
7368 max_distance += (S_GET_VALUE (symbolP) - target_frag->fr_address);
7369 if (is_branch_jmp_to_next (tinsn, fragP))
7370 return FALSE;
7371
7372 /* The branch doesn't branch over it's own frag,
7373 but over the subsequent ones. */
7374 fragP = fragP->fr_next;
7375 while (fragP != NULL && fragP != target_frag && max_distance <= MAX_IMMED6)
7376 {
7377 max_distance += unrelaxed_frag_max_size (fragP);
7378 fragP = fragP->fr_next;
7379 }
7380 if (max_distance <= MAX_IMMED6 && fragP == target_frag)
7381 return TRUE;
e0001a05
NC
7382 return FALSE;
7383}
7384
7385
43cd72b9 7386static void
7fa3d080 7387xtensa_mark_zcl_first_insns (void)
43cd72b9
BW
7388{
7389 frchainS *frchP;
c9049d30 7390 asection *s;
43cd72b9 7391
c9049d30
AM
7392 for (s = stdoutput->sections; s; s = s->next)
7393 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7394 {
7395 fragS *fragP;
7396 /* Walk over all of the fragments in a subsection. */
7397 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7398 {
7399 if (fragP->fr_type == rs_machine_dependent
7400 && (fragP->fr_subtype == RELAX_ALIGN_NEXT_OPCODE
7401 || fragP->fr_subtype == RELAX_CHECK_ALIGN_NEXT_OPCODE))
7402 {
7403 /* Find the loop frag. */
7404 fragS *targ_frag = next_non_empty_frag (fragP);
7405 /* Find the first insn frag. */
7406 targ_frag = next_non_empty_frag (targ_frag);
7407
7408 /* Of course, sometimes (mostly for toy test cases) a
7409 zero-cost loop instruction is the last in a section. */
7410 if (targ_frag)
7411 {
7412 targ_frag->tc_frag_data.is_first_loop_insn = TRUE;
7413 /* Do not widen a frag that is the first instruction of a
7414 zero-cost loop. It makes that loop harder to align. */
7415 if (targ_frag->fr_type == rs_machine_dependent
7416 && targ_frag->fr_subtype == RELAX_SLOTS
7417 && (targ_frag->tc_frag_data.slot_subtypes[0]
7418 == RELAX_NARROW))
7419 {
7420 if (targ_frag->tc_frag_data.is_aligning_branch)
7421 targ_frag->tc_frag_data.slot_subtypes[0] = RELAX_IMMED;
7422 else
7423 {
7424 frag_wane (targ_frag);
7425 targ_frag->tc_frag_data.slot_subtypes[0] = 0;
7426 }
7427 }
7428 }
7429 if (fragP->fr_subtype == RELAX_CHECK_ALIGN_NEXT_OPCODE)
7430 frag_wane (fragP);
7431 }
7432 }
7433 }
43cd72b9
BW
7434}
7435
7436
fb227da0
BW
7437/* When a difference-of-symbols expression is encoded as a uleb128 or
7438 sleb128 value, the linker is unable to adjust that value to account for
7439 link-time relaxation. Mark all the code between such symbols so that
7440 its size cannot be changed by linker relaxation. */
7441
6a7eedfe
BW
7442static void
7443xtensa_mark_difference_of_two_symbols (void)
7444{
7445 symbolS *expr_sym;
7446
7447 for (expr_sym = expr_symbols; expr_sym;
7448 expr_sym = symbol_get_tc (expr_sym)->next_expr_symbol)
7449 {
7450 expressionS *expr = symbol_get_value_expression (expr_sym);
7451
7452 if (expr->X_op == O_subtract)
7453 {
7454 symbolS *left = expr->X_add_symbol;
7455 symbolS *right = expr->X_op_symbol;
7456
7457 /* Difference of two symbols not in the same section
7458 are handled with relocations in the linker. */
7459 if (S_GET_SEGMENT (left) == S_GET_SEGMENT (right))
7460 {
7461 fragS *start;
7462 fragS *end;
7463
7464 if (symbol_get_frag (left)->fr_address
7465 <= symbol_get_frag (right)->fr_address)
7466 {
7467 start = symbol_get_frag (left);
7468 end = symbol_get_frag (right);
7469 }
7470 else
7471 {
7472 start = symbol_get_frag (right);
7473 end = symbol_get_frag (left);
7474 }
7475 do
7476 {
7477 start->tc_frag_data.is_no_transform = 1;
7478 start = start->fr_next;
7479 }
7480 while (start && start->fr_address < end->fr_address);
7481 }
7482 }
7483 }
7484}
7485
7486
e0001a05
NC
7487/* Re-process all of the fragments looking to convert all of the
7488 RELAX_ADD_NOP_IF_A0_B_RETW. If the next instruction is a
7489 conditional branch or a retw/retw.n, convert this frag to one that
7490 will generate a NOP. In any case close it off with a .fill 0. */
7491
7fa3d080
BW
7492static bfd_boolean next_instrs_are_b_retw (fragS *);
7493
e0001a05 7494static void
7fa3d080 7495xtensa_fix_a0_b_retw_frags (void)
e0001a05
NC
7496{
7497 frchainS *frchP;
c9049d30 7498 asection *s;
e0001a05
NC
7499
7500 /* When this routine is called, all of the subsections are still intact
7501 so we walk over subsections instead of sections. */
c9049d30
AM
7502 for (s = stdoutput->sections; s; s = s->next)
7503 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7504 {
7505 fragS *fragP;
e0001a05 7506
c9049d30
AM
7507 /* Walk over all of the fragments in a subsection. */
7508 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7509 {
7510 if (fragP->fr_type == rs_machine_dependent
7511 && fragP->fr_subtype == RELAX_ADD_NOP_IF_A0_B_RETW)
7512 {
7513 if (next_instrs_are_b_retw (fragP))
7514 {
7515 if (fragP->tc_frag_data.is_no_transform)
7516 as_bad (_("instruction sequence (write a0, branch, retw) may trigger hardware errata"));
7517 else
7518 relax_frag_add_nop (fragP);
7519 }
7520 frag_wane (fragP);
7521 }
7522 }
7523 }
e0001a05
NC
7524}
7525
7526
7fa3d080
BW
7527static bfd_boolean
7528next_instrs_are_b_retw (fragS *fragP)
e0001a05
NC
7529{
7530 xtensa_opcode opcode;
43cd72b9 7531 xtensa_format fmt;
e0001a05
NC
7532 const fragS *next_fragP = next_non_empty_frag (fragP);
7533 static xtensa_insnbuf insnbuf = NULL;
43cd72b9 7534 static xtensa_insnbuf slotbuf = NULL;
e0001a05
NC
7535 xtensa_isa isa = xtensa_default_isa;
7536 int offset = 0;
43cd72b9
BW
7537 int slot;
7538 bfd_boolean branch_seen = FALSE;
e0001a05
NC
7539
7540 if (!insnbuf)
43cd72b9
BW
7541 {
7542 insnbuf = xtensa_insnbuf_alloc (isa);
7543 slotbuf = xtensa_insnbuf_alloc (isa);
7544 }
e0001a05
NC
7545
7546 if (next_fragP == NULL)
7547 return FALSE;
7548
7549 /* Check for the conditional branch. */
d77b99c9
BW
7550 xtensa_insnbuf_from_chars
7551 (isa, insnbuf, (unsigned char *) &next_fragP->fr_literal[offset], 0);
43cd72b9
BW
7552 fmt = xtensa_format_decode (isa, insnbuf);
7553 if (fmt == XTENSA_UNDEFINED)
7554 return FALSE;
7555
7556 for (slot = 0; slot < xtensa_format_num_slots (isa, fmt); slot++)
7557 {
7558 xtensa_format_get_slot (isa, fmt, slot, insnbuf, slotbuf);
7559 opcode = xtensa_opcode_decode (isa, fmt, slot, slotbuf);
7560
7561 branch_seen = (branch_seen
7562 || xtensa_opcode_is_branch (isa, opcode) == 1);
7563 }
e0001a05 7564
43cd72b9 7565 if (!branch_seen)
e0001a05
NC
7566 return FALSE;
7567
43cd72b9 7568 offset += xtensa_format_length (isa, fmt);
e0001a05
NC
7569 if (offset == next_fragP->fr_fix)
7570 {
7571 next_fragP = next_non_empty_frag (next_fragP);
7572 offset = 0;
7573 }
43cd72b9 7574
e0001a05
NC
7575 if (next_fragP == NULL)
7576 return FALSE;
7577
7578 /* Check for the retw/retw.n. */
d77b99c9
BW
7579 xtensa_insnbuf_from_chars
7580 (isa, insnbuf, (unsigned char *) &next_fragP->fr_literal[offset], 0);
43cd72b9
BW
7581 fmt = xtensa_format_decode (isa, insnbuf);
7582
7583 /* Because RETW[.N] is not bundleable, a VLIW bundle here means that we
7584 have no problems. */
7585 if (fmt == XTENSA_UNDEFINED
7586 || xtensa_format_num_slots (isa, fmt) != 1)
7587 return FALSE;
7588
7589 xtensa_format_get_slot (isa, fmt, 0, insnbuf, slotbuf);
7590 opcode = xtensa_opcode_decode (isa, fmt, 0, slotbuf);
e0001a05 7591
b08b5071 7592 if (opcode == xtensa_retw_opcode || opcode == xtensa_retw_n_opcode)
e0001a05 7593 return TRUE;
43cd72b9 7594
e0001a05
NC
7595 return FALSE;
7596}
7597
7598
7599/* Re-process all of the fragments looking to convert all of the
7600 RELAX_ADD_NOP_IF_PRE_LOOP_END. If there is one instruction and a
7601 loop end label, convert this frag to one that will generate a NOP.
7602 In any case close it off with a .fill 0. */
7603
7fa3d080
BW
7604static bfd_boolean next_instr_is_loop_end (fragS *);
7605
e0001a05 7606static void
7fa3d080 7607xtensa_fix_b_j_loop_end_frags (void)
e0001a05
NC
7608{
7609 frchainS *frchP;
c9049d30 7610 asection *s;
e0001a05
NC
7611
7612 /* When this routine is called, all of the subsections are still intact
7613 so we walk over subsections instead of sections. */
c9049d30
AM
7614 for (s = stdoutput->sections; s; s = s->next)
7615 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7616 {
7617 fragS *fragP;
e0001a05 7618
c9049d30
AM
7619 /* Walk over all of the fragments in a subsection. */
7620 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7621 {
7622 if (fragP->fr_type == rs_machine_dependent
7623 && fragP->fr_subtype == RELAX_ADD_NOP_IF_PRE_LOOP_END)
7624 {
7625 if (next_instr_is_loop_end (fragP))
7626 {
7627 if (fragP->tc_frag_data.is_no_transform)
7628 as_bad (_("branching or jumping to a loop end may trigger hardware errata"));
7629 else
7630 relax_frag_add_nop (fragP);
7631 }
7632 frag_wane (fragP);
7633 }
7634 }
7635 }
e0001a05
NC
7636}
7637
7638
7fa3d080
BW
7639static bfd_boolean
7640next_instr_is_loop_end (fragS *fragP)
e0001a05
NC
7641{
7642 const fragS *next_fragP;
7643
7644 if (next_frag_is_loop_target (fragP))
7645 return FALSE;
7646
7647 next_fragP = next_non_empty_frag (fragP);
7648 if (next_fragP == NULL)
7649 return FALSE;
7650
7651 if (!next_frag_is_loop_target (next_fragP))
7652 return FALSE;
7653
7654 /* If the size is >= 3 then there is more than one instruction here.
7655 The hardware bug will not fire. */
7656 if (next_fragP->fr_fix > 3)
7657 return FALSE;
7658
7659 return TRUE;
7660}
7661
7662
7663/* Re-process all of the fragments looking to convert all of the
7664 RELAX_ADD_NOP_IF_CLOSE_LOOP_END. If there is an loop end that is
7665 not MY loop's loop end within 12 bytes, add enough nops here to
7666 make it at least 12 bytes away. In any case close it off with a
7667 .fill 0. */
7668
d77b99c9 7669static offsetT min_bytes_to_other_loop_end
05d58145 7670 (fragS *, fragS *, offsetT);
7fa3d080 7671
e0001a05 7672static void
7fa3d080 7673xtensa_fix_close_loop_end_frags (void)
e0001a05
NC
7674{
7675 frchainS *frchP;
c9049d30 7676 asection *s;
e0001a05
NC
7677
7678 /* When this routine is called, all of the subsections are still intact
7679 so we walk over subsections instead of sections. */
c9049d30
AM
7680 for (s = stdoutput->sections; s; s = s->next)
7681 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7682 {
7683 fragS *fragP;
e0001a05 7684
c9049d30 7685 fragS *current_target = NULL;
e0001a05 7686
c9049d30
AM
7687 /* Walk over all of the fragments in a subsection. */
7688 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7689 {
7690 if (fragP->fr_type == rs_machine_dependent
7691 && ((fragP->fr_subtype == RELAX_ALIGN_NEXT_OPCODE)
7692 || (fragP->fr_subtype == RELAX_CHECK_ALIGN_NEXT_OPCODE)))
05d58145 7693 current_target = symbol_get_frag (fragP->fr_symbol);
e0001a05 7694
c9049d30
AM
7695 if (current_target
7696 && fragP->fr_type == rs_machine_dependent
7697 && fragP->fr_subtype == RELAX_ADD_NOP_IF_CLOSE_LOOP_END)
7698 {
7699 offsetT min_bytes;
7700 int bytes_added = 0;
e0001a05
NC
7701
7702#define REQUIRED_LOOP_DIVIDING_BYTES 12
c9049d30
AM
7703 /* Max out at 12. */
7704 min_bytes = min_bytes_to_other_loop_end
7705 (fragP->fr_next, current_target, REQUIRED_LOOP_DIVIDING_BYTES);
7706
7707 if (min_bytes < REQUIRED_LOOP_DIVIDING_BYTES)
7708 {
7709 if (fragP->tc_frag_data.is_no_transform)
7710 as_bad (_("loop end too close to another loop end may trigger hardware errata"));
7711 else
7712 {
7713 while (min_bytes + bytes_added
7714 < REQUIRED_LOOP_DIVIDING_BYTES)
7715 {
7716 int length = 3;
7717
7718 if (fragP->fr_var < length)
7719 as_fatal (_("fr_var %lu < length %d"),
7720 (long) fragP->fr_var, length);
7721 else
7722 {
7723 assemble_nop (length,
7724 fragP->fr_literal + fragP->fr_fix);
7725 fragP->fr_fix += length;
7726 fragP->fr_var -= length;
7727 }
7728 bytes_added += length;
7729 }
7730 }
7731 }
7732 frag_wane (fragP);
7733 }
9c2799c2 7734 gas_assert (fragP->fr_type != rs_machine_dependent
c9049d30
AM
7735 || fragP->fr_subtype != RELAX_ADD_NOP_IF_CLOSE_LOOP_END);
7736 }
7737 }
e0001a05
NC
7738}
7739
7740
d77b99c9 7741static offsetT unrelaxed_frag_min_size (fragS *);
7fa3d080 7742
d77b99c9 7743static offsetT
7fa3d080
BW
7744min_bytes_to_other_loop_end (fragS *fragP,
7745 fragS *current_target,
d77b99c9 7746 offsetT max_size)
e0001a05 7747{
d77b99c9 7748 offsetT offset = 0;
e0001a05
NC
7749 fragS *current_fragP;
7750
7751 for (current_fragP = fragP;
7752 current_fragP;
7753 current_fragP = current_fragP->fr_next)
7754 {
7755 if (current_fragP->tc_frag_data.is_loop_target
7756 && current_fragP != current_target)
05d58145 7757 return offset;
e0001a05
NC
7758
7759 offset += unrelaxed_frag_min_size (current_fragP);
7760
05d58145 7761 if (offset >= max_size)
e0001a05
NC
7762 return max_size;
7763 }
7764 return max_size;
7765}
7766
7767
d77b99c9 7768static offsetT
7fa3d080 7769unrelaxed_frag_min_size (fragS *fragP)
e0001a05 7770{
d77b99c9 7771 offsetT size = fragP->fr_fix;
e0001a05 7772
d77b99c9 7773 /* Add fill size. */
e0001a05
NC
7774 if (fragP->fr_type == rs_fill)
7775 size += fragP->fr_offset;
7776
7777 return size;
7778}
7779
7780
d77b99c9 7781static offsetT
7fa3d080 7782unrelaxed_frag_max_size (fragS *fragP)
43cd72b9 7783{
d77b99c9 7784 offsetT size = fragP->fr_fix;
43cd72b9
BW
7785 switch (fragP->fr_type)
7786 {
7787 case 0:
c138bc38 7788 /* Empty frags created by the obstack allocation scheme
43cd72b9
BW
7789 end up with type 0. */
7790 break;
7791 case rs_fill:
7792 case rs_org:
7793 case rs_space:
7794 size += fragP->fr_offset;
7795 break;
7796 case rs_align:
7797 case rs_align_code:
7798 case rs_align_test:
7799 case rs_leb128:
7800 case rs_cfa:
7801 case rs_dwarf2dbg:
7802 /* No further adjustments needed. */
7803 break;
7804 case rs_machine_dependent:
7805 if (fragP->fr_subtype != RELAX_DESIRE_ALIGN)
7806 size += fragP->fr_var;
7807 break;
7808 default:
7809 /* We had darn well better know how big it is. */
9c2799c2 7810 gas_assert (0);
43cd72b9
BW
7811 break;
7812 }
7813
7814 return size;
7815}
7816
7817
e0001a05
NC
7818/* Re-process all of the fragments looking to convert all
7819 of the RELAX_ADD_NOP_IF_SHORT_LOOP. If:
7820
7821 A)
7822 1) the instruction size count to the loop end label
7823 is too short (<= 2 instructions),
7824 2) loop has a jump or branch in it
7825
7826 or B)
43cd72b9 7827 1) workaround_all_short_loops is TRUE
e0001a05
NC
7828 2) The generating loop was a 'loopgtz' or 'loopnez'
7829 3) the instruction size count to the loop end label is too short
7830 (<= 2 instructions)
7831 then convert this frag (and maybe the next one) to generate a NOP.
7832 In any case close it off with a .fill 0. */
7833
d77b99c9 7834static int count_insns_to_loop_end (fragS *, bfd_boolean, int);
7fa3d080
BW
7835static bfd_boolean branch_before_loop_end (fragS *);
7836
e0001a05 7837static void
7fa3d080 7838xtensa_fix_short_loop_frags (void)
e0001a05
NC
7839{
7840 frchainS *frchP;
c9049d30 7841 asection *s;
e0001a05
NC
7842
7843 /* When this routine is called, all of the subsections are still intact
7844 so we walk over subsections instead of sections. */
c9049d30
AM
7845 for (s = stdoutput->sections; s; s = s->next)
7846 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7847 {
7848 fragS *fragP;
7849 fragS *current_target = NULL;
7850 xtensa_opcode current_opcode = XTENSA_UNDEFINED;
e0001a05 7851
c9049d30
AM
7852 /* Walk over all of the fragments in a subsection. */
7853 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7854 {
7855 if (fragP->fr_type == rs_machine_dependent
7856 && ((fragP->fr_subtype == RELAX_ALIGN_NEXT_OPCODE)
7857 || (fragP->fr_subtype == RELAX_CHECK_ALIGN_NEXT_OPCODE)))
7858 {
7859 TInsn t_insn;
7860 fragS *loop_frag = next_non_empty_frag (fragP);
7861 tinsn_from_chars (&t_insn, loop_frag->fr_opcode, 0);
7862 current_target = symbol_get_frag (fragP->fr_symbol);
7863 current_opcode = t_insn.opcode;
9c2799c2 7864 gas_assert (xtensa_opcode_is_loop (xtensa_default_isa,
64b607e6 7865 current_opcode) == 1);
c9049d30 7866 }
e0001a05 7867
c9049d30
AM
7868 if (fragP->fr_type == rs_machine_dependent
7869 && fragP->fr_subtype == RELAX_ADD_NOP_IF_SHORT_LOOP)
7870 {
7871 if (count_insns_to_loop_end (fragP->fr_next, TRUE, 3) < 3
7872 && (branch_before_loop_end (fragP->fr_next)
7873 || (workaround_all_short_loops
7874 && current_opcode != XTENSA_UNDEFINED
7875 && current_opcode != xtensa_loop_opcode)))
7876 {
7877 if (fragP->tc_frag_data.is_no_transform)
7878 as_bad (_("loop containing less than three instructions may trigger hardware errata"));
7879 else
7880 relax_frag_add_nop (fragP);
7881 }
7882 frag_wane (fragP);
7883 }
7884 }
7885 }
e0001a05
NC
7886}
7887
7888
d77b99c9 7889static int unrelaxed_frag_min_insn_count (fragS *);
7fa3d080 7890
d77b99c9 7891static int
7fa3d080
BW
7892count_insns_to_loop_end (fragS *base_fragP,
7893 bfd_boolean count_relax_add,
d77b99c9 7894 int max_count)
e0001a05
NC
7895{
7896 fragS *fragP = NULL;
d77b99c9 7897 int insn_count = 0;
e0001a05
NC
7898
7899 fragP = base_fragP;
7900
7901 for (; fragP && !fragP->tc_frag_data.is_loop_target; fragP = fragP->fr_next)
7902 {
7903 insn_count += unrelaxed_frag_min_insn_count (fragP);
7904 if (insn_count >= max_count)
7905 return max_count;
7906
7907 if (count_relax_add)
7908 {
7909 if (fragP->fr_type == rs_machine_dependent
7910 && fragP->fr_subtype == RELAX_ADD_NOP_IF_SHORT_LOOP)
7911 {
7912 /* In order to add the appropriate number of
7913 NOPs, we count an instruction for downstream
7914 occurrences. */
7915 insn_count++;
7916 if (insn_count >= max_count)
7917 return max_count;
7918 }
7919 }
7920 }
7921 return insn_count;
7922}
7923
7924
d77b99c9 7925static int
7fa3d080 7926unrelaxed_frag_min_insn_count (fragS *fragP)
e0001a05 7927{
43cd72b9
BW
7928 xtensa_isa isa = xtensa_default_isa;
7929 static xtensa_insnbuf insnbuf = NULL;
d77b99c9 7930 int insn_count = 0;
e0001a05
NC
7931 int offset = 0;
7932
7933 if (!fragP->tc_frag_data.is_insn)
7934 return insn_count;
7935
43cd72b9
BW
7936 if (!insnbuf)
7937 insnbuf = xtensa_insnbuf_alloc (isa);
7938
e0001a05
NC
7939 /* Decode the fixed instructions. */
7940 while (offset < fragP->fr_fix)
7941 {
43cd72b9
BW
7942 xtensa_format fmt;
7943
d77b99c9
BW
7944 xtensa_insnbuf_from_chars
7945 (isa, insnbuf, (unsigned char *) fragP->fr_literal + offset, 0);
43cd72b9
BW
7946 fmt = xtensa_format_decode (isa, insnbuf);
7947
7948 if (fmt == XTENSA_UNDEFINED)
e0001a05
NC
7949 {
7950 as_fatal (_("undecodable instruction in instruction frag"));
7951 return insn_count;
7952 }
43cd72b9 7953 offset += xtensa_format_length (isa, fmt);
e0001a05
NC
7954 insn_count++;
7955 }
7956
7957 return insn_count;
7958}
7959
7960
7fa3d080
BW
7961static bfd_boolean unrelaxed_frag_has_b_j (fragS *);
7962
43cd72b9 7963static bfd_boolean
7fa3d080 7964branch_before_loop_end (fragS *base_fragP)
e0001a05
NC
7965{
7966 fragS *fragP;
7967
7968 for (fragP = base_fragP;
7969 fragP && !fragP->tc_frag_data.is_loop_target;
7970 fragP = fragP->fr_next)
7971 {
7972 if (unrelaxed_frag_has_b_j (fragP))
7973 return TRUE;
7974 }
7975 return FALSE;
7976}
7977
7978
43cd72b9 7979static bfd_boolean
7fa3d080 7980unrelaxed_frag_has_b_j (fragS *fragP)
e0001a05 7981{
43cd72b9
BW
7982 static xtensa_insnbuf insnbuf = NULL;
7983 xtensa_isa isa = xtensa_default_isa;
e0001a05
NC
7984 int offset = 0;
7985
7986 if (!fragP->tc_frag_data.is_insn)
7987 return FALSE;
7988
43cd72b9
BW
7989 if (!insnbuf)
7990 insnbuf = xtensa_insnbuf_alloc (isa);
7991
e0001a05
NC
7992 /* Decode the fixed instructions. */
7993 while (offset < fragP->fr_fix)
7994 {
43cd72b9
BW
7995 xtensa_format fmt;
7996 int slot;
7997
d77b99c9
BW
7998 xtensa_insnbuf_from_chars
7999 (isa, insnbuf, (unsigned char *) fragP->fr_literal + offset, 0);
43cd72b9
BW
8000 fmt = xtensa_format_decode (isa, insnbuf);
8001 if (fmt == XTENSA_UNDEFINED)
8002 return FALSE;
8003
8004 for (slot = 0; slot < xtensa_format_num_slots (isa, fmt); slot++)
e0001a05 8005 {
43cd72b9
BW
8006 xtensa_opcode opcode =
8007 get_opcode_from_buf (fragP->fr_literal + offset, slot);
8008 if (xtensa_opcode_is_branch (isa, opcode) == 1
8009 || xtensa_opcode_is_jump (isa, opcode) == 1)
8010 return TRUE;
e0001a05 8011 }
43cd72b9 8012 offset += xtensa_format_length (isa, fmt);
e0001a05
NC
8013 }
8014 return FALSE;
8015}
8016
8017
8018/* Checks to be made after initial assembly but before relaxation. */
8019
7fa3d080
BW
8020static bfd_boolean is_empty_loop (const TInsn *, fragS *);
8021static bfd_boolean is_local_forward_loop (const TInsn *, fragS *);
8022
e0001a05 8023static void
7fa3d080 8024xtensa_sanity_check (void)
e0001a05
NC
8025{
8026 char *file_name;
d77b99c9 8027 unsigned line;
e0001a05 8028 frchainS *frchP;
c9049d30 8029 asection *s;
e0001a05
NC
8030
8031 as_where (&file_name, &line);
c9049d30
AM
8032 for (s = stdoutput->sections; s; s = s->next)
8033 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
8034 {
8035 fragS *fragP;
e0001a05 8036
c9049d30
AM
8037 /* Walk over all of the fragments in a subsection. */
8038 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
8039 {
c9049d30 8040 if (fragP->fr_type == rs_machine_dependent
a7284bf1
BW
8041 && fragP->fr_subtype == RELAX_SLOTS
8042 && fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED)
c9049d30
AM
8043 {
8044 static xtensa_insnbuf insnbuf = NULL;
8045 TInsn t_insn;
8046
8047 if (fragP->fr_opcode != NULL)
8048 {
8049 if (!insnbuf)
8050 insnbuf = xtensa_insnbuf_alloc (xtensa_default_isa);
8051 tinsn_from_chars (&t_insn, fragP->fr_opcode, 0);
8052 tinsn_immed_from_frag (&t_insn, fragP, 0);
8053
8054 if (xtensa_opcode_is_loop (xtensa_default_isa,
8055 t_insn.opcode) == 1)
8056 {
8057 if (is_empty_loop (&t_insn, fragP))
8058 {
8059 new_logical_line (fragP->fr_file, fragP->fr_line);
8060 as_bad (_("invalid empty loop"));
8061 }
8062 if (!is_local_forward_loop (&t_insn, fragP))
8063 {
8064 new_logical_line (fragP->fr_file, fragP->fr_line);
8065 as_bad (_("loop target does not follow "
8066 "loop instruction in section"));
8067 }
8068 }
8069 }
8070 }
8071 }
8072 }
e0001a05
NC
8073 new_logical_line (file_name, line);
8074}
8075
8076
8077#define LOOP_IMMED_OPN 1
8078
43cd72b9 8079/* Return TRUE if the loop target is the next non-zero fragment. */
e0001a05 8080
7fa3d080
BW
8081static bfd_boolean
8082is_empty_loop (const TInsn *insn, fragS *fragP)
e0001a05
NC
8083{
8084 const expressionS *expr;
8085 symbolS *symbolP;
8086 fragS *next_fragP;
8087
8088 if (insn->insn_type != ITYPE_INSN)
8089 return FALSE;
8090
43cd72b9 8091 if (xtensa_opcode_is_loop (xtensa_default_isa, insn->opcode) != 1)
e0001a05
NC
8092 return FALSE;
8093
8094 if (insn->ntok <= LOOP_IMMED_OPN)
8095 return FALSE;
8096
8097 expr = &insn->tok[LOOP_IMMED_OPN];
8098
8099 if (expr->X_op != O_symbol)
8100 return FALSE;
8101
8102 symbolP = expr->X_add_symbol;
8103 if (!symbolP)
8104 return FALSE;
8105
8106 if (symbol_get_frag (symbolP) == NULL)
8107 return FALSE;
8108
8109 if (S_GET_VALUE (symbolP) != 0)
8110 return FALSE;
8111
8112 /* Walk through the zero-size fragments from this one. If we find
8113 the target fragment, then this is a zero-size loop. */
43cd72b9 8114
e0001a05
NC
8115 for (next_fragP = fragP->fr_next;
8116 next_fragP != NULL;
8117 next_fragP = next_fragP->fr_next)
8118 {
8119 if (next_fragP == symbol_get_frag (symbolP))
8120 return TRUE;
8121 if (next_fragP->fr_fix != 0)
8122 return FALSE;
8123 }
8124 return FALSE;
8125}
8126
8127
7fa3d080
BW
8128static bfd_boolean
8129is_local_forward_loop (const TInsn *insn, fragS *fragP)
e0001a05
NC
8130{
8131 const expressionS *expr;
8132 symbolS *symbolP;
8133 fragS *next_fragP;
8134
8135 if (insn->insn_type != ITYPE_INSN)
8136 return FALSE;
8137
64b607e6 8138 if (xtensa_opcode_is_loop (xtensa_default_isa, insn->opcode) != 1)
e0001a05
NC
8139 return FALSE;
8140
8141 if (insn->ntok <= LOOP_IMMED_OPN)
8142 return FALSE;
8143
8144 expr = &insn->tok[LOOP_IMMED_OPN];
8145
8146 if (expr->X_op != O_symbol)
8147 return FALSE;
8148
8149 symbolP = expr->X_add_symbol;
8150 if (!symbolP)
8151 return FALSE;
8152
8153 if (symbol_get_frag (symbolP) == NULL)
8154 return FALSE;
8155
8156 /* Walk through fragments until we find the target.
8157 If we do not find the target, then this is an invalid loop. */
43cd72b9 8158
e0001a05
NC
8159 for (next_fragP = fragP->fr_next;
8160 next_fragP != NULL;
8161 next_fragP = next_fragP->fr_next)
43cd72b9
BW
8162 {
8163 if (next_fragP == symbol_get_frag (symbolP))
8164 return TRUE;
8165 }
e0001a05
NC
8166
8167 return FALSE;
8168}
8169
2caa7ca0
BW
8170
8171#define XTINFO_NAME "Xtensa_Info"
8172#define XTINFO_NAMESZ 12
8173#define XTINFO_TYPE 1
8174
8175static void
8176xtensa_add_config_info (void)
8177{
8178 asection *info_sec;
8179 char *data, *p;
8180 int sz;
8181
8182 info_sec = subseg_new (".xtensa.info", 0);
8183 bfd_set_section_flags (stdoutput, info_sec, SEC_HAS_CONTENTS | SEC_READONLY);
8184
8185 data = xmalloc (100);
8186 sprintf (data, "USE_ABSOLUTE_LITERALS=%d\nABI=%d\n",
8187 XSHAL_USE_ABSOLUTE_LITERALS, XSHAL_ABI);
8188 sz = strlen (data) + 1;
8189
8190 /* Add enough null terminators to pad to a word boundary. */
8191 do
8192 data[sz++] = 0;
8193 while ((sz & 3) != 0);
8194
8195 /* Follow the standard note section layout:
8196 First write the length of the name string. */
8197 p = frag_more (4);
8198 md_number_to_chars (p, (valueT) XTINFO_NAMESZ, 4);
8199
8200 /* Next comes the length of the "descriptor", i.e., the actual data. */
8201 p = frag_more (4);
8202 md_number_to_chars (p, (valueT) sz, 4);
8203
8204 /* Write the note type. */
8205 p = frag_more (4);
8206 md_number_to_chars (p, (valueT) XTINFO_TYPE, 4);
8207
8208 /* Write the name field. */
8209 p = frag_more (XTINFO_NAMESZ);
8210 memcpy (p, XTINFO_NAME, XTINFO_NAMESZ);
8211
8212 /* Finally, write the descriptor. */
8213 p = frag_more (sz);
8214 memcpy (p, data, sz);
8215
8216 free (data);
8217}
8218
e0001a05
NC
8219\f
8220/* Alignment Functions. */
8221
d77b99c9
BW
8222static int
8223get_text_align_power (unsigned target_size)
e0001a05 8224{
03aaa593
BW
8225 if (target_size <= 4)
8226 return 2;
9c2799c2 8227 gas_assert (target_size == 8);
03aaa593 8228 return 3;
e0001a05
NC
8229}
8230
8231
d77b99c9 8232static int
7fa3d080
BW
8233get_text_align_max_fill_size (int align_pow,
8234 bfd_boolean use_nops,
8235 bfd_boolean use_no_density)
e0001a05
NC
8236{
8237 if (!use_nops)
8238 return (1 << align_pow);
8239 if (use_no_density)
8240 return 3 * (1 << align_pow);
8241
8242 return 1 + (1 << align_pow);
8243}
8244
8245
d77b99c9
BW
8246/* Calculate the minimum bytes of fill needed at "address" to align a
8247 target instruction of size "target_size" so that it does not cross a
8248 power-of-two boundary specified by "align_pow". If "use_nops" is FALSE,
8249 the fill can be an arbitrary number of bytes. Otherwise, the space must
8250 be filled by NOP instructions. */
e0001a05 8251
d77b99c9 8252static int
7fa3d080
BW
8253get_text_align_fill_size (addressT address,
8254 int align_pow,
8255 int target_size,
8256 bfd_boolean use_nops,
8257 bfd_boolean use_no_density)
e0001a05 8258{
d77b99c9
BW
8259 addressT alignment, fill, fill_limit, fill_step;
8260 bfd_boolean skip_one = FALSE;
e0001a05 8261
d77b99c9 8262 alignment = (1 << align_pow);
9c2799c2 8263 gas_assert (target_size > 0 && alignment >= (addressT) target_size);
c138bc38 8264
e0001a05
NC
8265 if (!use_nops)
8266 {
d77b99c9
BW
8267 fill_limit = alignment;
8268 fill_step = 1;
e0001a05 8269 }
d77b99c9 8270 else if (!use_no_density)
e0001a05 8271 {
d77b99c9
BW
8272 /* Combine 2- and 3-byte NOPs to fill anything larger than one. */
8273 fill_limit = alignment * 2;
8274 fill_step = 1;
8275 skip_one = TRUE;
e0001a05
NC
8276 }
8277 else
8278 {
d77b99c9
BW
8279 /* Fill with 3-byte NOPs -- can only fill multiples of 3. */
8280 fill_limit = alignment * 3;
8281 fill_step = 3;
8282 }
e0001a05 8283
d77b99c9
BW
8284 /* Try all fill sizes until finding one that works. */
8285 for (fill = 0; fill < fill_limit; fill += fill_step)
8286 {
8287 if (skip_one && fill == 1)
8288 continue;
8289 if ((address + fill) >> align_pow
8290 == (address + fill + target_size - 1) >> align_pow)
8291 return fill;
e0001a05 8292 }
9c2799c2 8293 gas_assert (0);
e0001a05
NC
8294 return 0;
8295}
8296
8297
664df4e4
BW
8298static int
8299branch_align_power (segT sec)
8300{
8301 /* If the Xtensa processor has a fetch width of 8 bytes, and the section
8302 is aligned to at least an 8-byte boundary, then a branch target need
8303 only fit within an 8-byte aligned block of memory to avoid a stall.
8304 Otherwise, try to fit branch targets within 4-byte aligned blocks
8305 (which may be insufficient, e.g., if the section has no alignment, but
8306 it's good enough). */
8307 if (xtensa_fetch_width == 8)
8308 {
8309 if (get_recorded_alignment (sec) >= 3)
8310 return 3;
8311 }
8312 else
9c2799c2 8313 gas_assert (xtensa_fetch_width == 4);
664df4e4
BW
8314
8315 return 2;
8316}
8317
8318
e0001a05
NC
8319/* This will assert if it is not possible. */
8320
d77b99c9
BW
8321static int
8322get_text_align_nop_count (offsetT fill_size, bfd_boolean use_no_density)
e0001a05 8323{
d77b99c9
BW
8324 int count = 0;
8325
e0001a05
NC
8326 if (use_no_density)
8327 {
9c2799c2 8328 gas_assert (fill_size % 3 == 0);
e0001a05
NC
8329 return (fill_size / 3);
8330 }
8331
9c2799c2 8332 gas_assert (fill_size != 1); /* Bad argument. */
e0001a05
NC
8333
8334 while (fill_size > 1)
8335 {
d77b99c9 8336 int insn_size = 3;
e0001a05
NC
8337 if (fill_size == 2 || fill_size == 4)
8338 insn_size = 2;
8339 fill_size -= insn_size;
8340 count++;
8341 }
9c2799c2 8342 gas_assert (fill_size != 1); /* Bad algorithm. */
e0001a05
NC
8343 return count;
8344}
8345
8346
d77b99c9
BW
8347static int
8348get_text_align_nth_nop_size (offsetT fill_size,
8349 int n,
7fa3d080 8350 bfd_boolean use_no_density)
e0001a05 8351{
d77b99c9 8352 int count = 0;
e0001a05
NC
8353
8354 if (use_no_density)
8355 return 3;
8356
9c2799c2 8357 gas_assert (fill_size != 1); /* Bad argument. */
d77b99c9 8358
e0001a05
NC
8359 while (fill_size > 1)
8360 {
d77b99c9 8361 int insn_size = 3;
e0001a05
NC
8362 if (fill_size == 2 || fill_size == 4)
8363 insn_size = 2;
8364 fill_size -= insn_size;
8365 count++;
8366 if (n + 1 == count)
8367 return insn_size;
8368 }
9c2799c2 8369 gas_assert (0);
e0001a05
NC
8370 return 0;
8371}
8372
8373
8374/* For the given fragment, find the appropriate address
8375 for it to begin at if we are using NOPs to align it. */
8376
8377static addressT
7fa3d080 8378get_noop_aligned_address (fragS *fragP, addressT address)
e0001a05 8379{
43cd72b9
BW
8380 /* The rule is: get next fragment's FIRST instruction. Find
8381 the smallest number of bytes that need to be added to
8382 ensure that the next fragment's FIRST instruction will fit
8383 in a single word.
c138bc38 8384
43cd72b9
BW
8385 E.G., 2 bytes : 0, 1, 2 mod 4
8386 3 bytes: 0, 1 mod 4
c138bc38 8387
43cd72b9
BW
8388 If the FIRST instruction MIGHT be relaxed,
8389 assume that it will become a 3-byte instruction.
c138bc38 8390
43cd72b9
BW
8391 Note again here that LOOP instructions are not bundleable,
8392 and this relaxation only applies to LOOP opcodes. */
c138bc38 8393
d77b99c9 8394 int fill_size = 0;
43cd72b9
BW
8395 int first_insn_size;
8396 int loop_insn_size;
8397 addressT pre_opcode_bytes;
d77b99c9 8398 int align_power;
43cd72b9
BW
8399 fragS *first_insn;
8400 xtensa_opcode opcode;
8401 bfd_boolean is_loop;
e0001a05 8402
9c2799c2
NC
8403 gas_assert (fragP->fr_type == rs_machine_dependent);
8404 gas_assert (fragP->fr_subtype == RELAX_ALIGN_NEXT_OPCODE);
e0001a05 8405
43cd72b9
BW
8406 /* Find the loop frag. */
8407 first_insn = next_non_empty_frag (fragP);
8408 /* Now find the first insn frag. */
8409 first_insn = next_non_empty_frag (first_insn);
e0001a05 8410
43cd72b9 8411 is_loop = next_frag_opcode_is_loop (fragP, &opcode);
9c2799c2 8412 gas_assert (is_loop);
43cd72b9 8413 loop_insn_size = xg_get_single_size (opcode);
e0001a05 8414
43cd72b9
BW
8415 pre_opcode_bytes = next_frag_pre_opcode_bytes (fragP);
8416 pre_opcode_bytes += loop_insn_size;
e0001a05 8417
43cd72b9
BW
8418 /* For loops, the alignment depends on the size of the
8419 instruction following the loop, not the LOOP instruction. */
e0001a05 8420
43cd72b9 8421 if (first_insn == NULL)
03aaa593
BW
8422 first_insn_size = xtensa_fetch_width;
8423 else
8424 first_insn_size = get_loop_align_size (frag_format_size (first_insn));
e0001a05 8425
43cd72b9 8426 /* If it was 8, then we'll need a larger alignment for the section. */
d77b99c9
BW
8427 align_power = get_text_align_power (first_insn_size);
8428 record_alignment (now_seg, align_power);
c138bc38 8429
43cd72b9 8430 fill_size = get_text_align_fill_size
d77b99c9
BW
8431 (address + pre_opcode_bytes, align_power, first_insn_size, TRUE,
8432 fragP->tc_frag_data.is_no_density);
e0001a05
NC
8433
8434 return address + fill_size;
8435}
8436
8437
43cd72b9
BW
8438/* 3 mechanisms for relaxing an alignment:
8439
8440 Align to a power of 2.
8441 Align so the next fragment's instruction does not cross a word boundary.
8442 Align the current instruction so that if the next instruction
8443 were 3 bytes, it would not cross a word boundary.
8444
e0001a05
NC
8445 We can align with:
8446
43cd72b9
BW
8447 zeros - This is easy; always insert zeros.
8448 nops - 3-byte and 2-byte instructions
8449 2 - 2-byte nop
8450 3 - 3-byte nop
8451 4 - 2 2-byte nops
8452 >=5 : 3-byte instruction + fn (n-3)
e0001a05
NC
8453 widening - widen previous instructions. */
8454
d77b99c9
BW
8455static offsetT
8456get_aligned_diff (fragS *fragP, addressT address, offsetT *max_diff)
e0001a05 8457{
43cd72b9
BW
8458 addressT target_address, loop_insn_offset;
8459 int target_size;
8460 xtensa_opcode loop_opcode;
8461 bfd_boolean is_loop;
d77b99c9
BW
8462 int align_power;
8463 offsetT opt_diff;
5f9084e9 8464 offsetT branch_align;
def13efb 8465 fragS *loop_frag;
e0001a05 8466
9c2799c2 8467 gas_assert (fragP->fr_type == rs_machine_dependent);
43cd72b9 8468 switch (fragP->fr_subtype)
e0001a05 8469 {
43cd72b9
BW
8470 case RELAX_DESIRE_ALIGN:
8471 target_size = next_frag_format_size (fragP);
8472 if (target_size == XTENSA_UNDEFINED)
8473 target_size = 3;
664df4e4
BW
8474 align_power = branch_align_power (now_seg);
8475 branch_align = 1 << align_power;
0e5cd789
BW
8476 /* Don't count on the section alignment being as large as the target. */
8477 if (target_size > branch_align)
8478 target_size = branch_align;
d77b99c9 8479 opt_diff = get_text_align_fill_size (address, align_power,
43cd72b9
BW
8480 target_size, FALSE, FALSE);
8481
664df4e4
BW
8482 *max_diff = (opt_diff + branch_align
8483 - (target_size + ((address + opt_diff) % branch_align)));
9c2799c2 8484 gas_assert (*max_diff >= opt_diff);
43cd72b9 8485 return opt_diff;
e0001a05 8486
43cd72b9 8487 case RELAX_ALIGN_NEXT_OPCODE:
def13efb
BW
8488 /* The next non-empty frag after this one holds the LOOP instruction
8489 that needs to be aligned. The required alignment depends on the
8490 size of the next non-empty frag after the loop frag, i.e., the
8491 first instruction in the loop. */
8492 loop_frag = next_non_empty_frag (fragP);
8493 target_size = get_loop_align_size (next_frag_format_size (loop_frag));
43cd72b9
BW
8494 loop_insn_offset = 0;
8495 is_loop = next_frag_opcode_is_loop (fragP, &loop_opcode);
9c2799c2 8496 gas_assert (is_loop);
43cd72b9
BW
8497
8498 /* If the loop has been expanded then the LOOP instruction
8499 could be at an offset from this fragment. */
def13efb 8500 if (loop_frag->tc_frag_data.slot_subtypes[0] != RELAX_IMMED)
43cd72b9
BW
8501 loop_insn_offset = get_expanded_loop_offset (loop_opcode);
8502
43cd72b9
BW
8503 /* In an ideal world, which is what we are shooting for here,
8504 we wouldn't need to use any NOPs immediately prior to the
8505 LOOP instruction. If this approach fails, relax_frag_loop_align
8506 will call get_noop_aligned_address. */
8507 target_address =
8508 address + loop_insn_offset + xg_get_single_size (loop_opcode);
def13efb 8509 align_power = get_text_align_power (target_size);
d77b99c9 8510 opt_diff = get_text_align_fill_size (target_address, align_power,
43cd72b9
BW
8511 target_size, FALSE, FALSE);
8512
8513 *max_diff = xtensa_fetch_width
8514 - ((target_address + opt_diff) % xtensa_fetch_width)
8515 - target_size + opt_diff;
9c2799c2 8516 gas_assert (*max_diff >= opt_diff);
43cd72b9 8517 return opt_diff;
e0001a05 8518
43cd72b9
BW
8519 default:
8520 break;
e0001a05 8521 }
9c2799c2 8522 gas_assert (0);
43cd72b9 8523 return 0;
e0001a05
NC
8524}
8525
8526\f
8527/* md_relax_frag Hook and Helper Functions. */
8528
7fa3d080
BW
8529static long relax_frag_loop_align (fragS *, long);
8530static long relax_frag_for_align (fragS *, long);
8531static long relax_frag_immed
8532 (segT, fragS *, long, int, xtensa_format, int, int *, bfd_boolean);
8533
8534
e0001a05
NC
8535/* Return the number of bytes added to this fragment, given that the
8536 input has been stretched already by "stretch". */
8537
8538long
7fa3d080 8539xtensa_relax_frag (fragS *fragP, long stretch, int *stretched_p)
e0001a05 8540{
43cd72b9 8541 xtensa_isa isa = xtensa_default_isa;
e0001a05
NC
8542 int unreported = fragP->tc_frag_data.unreported_expansion;
8543 long new_stretch = 0;
8544 char *file_name;
d77b99c9
BW
8545 unsigned line;
8546 int lit_size;
43cd72b9
BW
8547 static xtensa_insnbuf vbuf = NULL;
8548 int slot, num_slots;
8549 xtensa_format fmt;
e0001a05
NC
8550
8551 as_where (&file_name, &line);
8552 new_logical_line (fragP->fr_file, fragP->fr_line);
8553
8554 fragP->tc_frag_data.unreported_expansion = 0;
8555
8556 switch (fragP->fr_subtype)
8557 {
8558 case RELAX_ALIGN_NEXT_OPCODE:
8559 /* Always convert. */
43cd72b9
BW
8560 if (fragP->tc_frag_data.relax_seen)
8561 new_stretch = relax_frag_loop_align (fragP, stretch);
e0001a05
NC
8562 break;
8563
8564 case RELAX_LOOP_END:
8565 /* Do nothing. */
8566 break;
8567
8568 case RELAX_LOOP_END_ADD_NOP:
8569 /* Add a NOP and switch to .fill 0. */
8570 new_stretch = relax_frag_add_nop (fragP);
43cd72b9 8571 frag_wane (fragP);
e0001a05
NC
8572 break;
8573
8574 case RELAX_DESIRE_ALIGN:
43cd72b9 8575 /* Do nothing. The narrowing before this frag will either align
e0001a05
NC
8576 it or not. */
8577 break;
8578
8579 case RELAX_LITERAL:
8580 case RELAX_LITERAL_FINAL:
8581 return 0;
8582
8583 case RELAX_LITERAL_NR:
8584 lit_size = 4;
8585 fragP->fr_subtype = RELAX_LITERAL_FINAL;
9c2799c2 8586 gas_assert (unreported == lit_size);
e0001a05
NC
8587 memset (&fragP->fr_literal[fragP->fr_fix], 0, 4);
8588 fragP->fr_var -= lit_size;
8589 fragP->fr_fix += lit_size;
8590 new_stretch = 4;
8591 break;
8592
43cd72b9
BW
8593 case RELAX_SLOTS:
8594 if (vbuf == NULL)
8595 vbuf = xtensa_insnbuf_alloc (isa);
8596
d77b99c9
BW
8597 xtensa_insnbuf_from_chars
8598 (isa, vbuf, (unsigned char *) fragP->fr_opcode, 0);
43cd72b9
BW
8599 fmt = xtensa_format_decode (isa, vbuf);
8600 num_slots = xtensa_format_num_slots (isa, fmt);
e0001a05 8601
43cd72b9
BW
8602 for (slot = 0; slot < num_slots; slot++)
8603 {
8604 switch (fragP->tc_frag_data.slot_subtypes[slot])
8605 {
8606 case RELAX_NARROW:
8607 if (fragP->tc_frag_data.relax_seen)
8608 new_stretch += relax_frag_for_align (fragP, stretch);
8609 break;
8610
8611 case RELAX_IMMED:
8612 case RELAX_IMMED_STEP1:
8613 case RELAX_IMMED_STEP2:
b81bf389 8614 case RELAX_IMMED_STEP3:
43cd72b9
BW
8615 /* Place the immediate. */
8616 new_stretch += relax_frag_immed
8617 (now_seg, fragP, stretch,
8618 fragP->tc_frag_data.slot_subtypes[slot] - RELAX_IMMED,
8619 fmt, slot, stretched_p, FALSE);
8620 break;
8621
8622 default:
8623 /* This is OK; see the note in xg_assemble_vliw_tokens. */
8624 break;
8625 }
8626 }
e0001a05
NC
8627 break;
8628
8629 case RELAX_LITERAL_POOL_BEGIN:
8630 case RELAX_LITERAL_POOL_END:
43cd72b9
BW
8631 case RELAX_MAYBE_UNREACHABLE:
8632 case RELAX_MAYBE_DESIRE_ALIGN:
e0001a05
NC
8633 /* No relaxation required. */
8634 break;
8635
43cd72b9
BW
8636 case RELAX_FILL_NOP:
8637 case RELAX_UNREACHABLE:
8638 if (fragP->tc_frag_data.relax_seen)
8639 new_stretch += relax_frag_for_align (fragP, stretch);
8640 break;
8641
e0001a05
NC
8642 default:
8643 as_bad (_("bad relaxation state"));
8644 }
8645
43cd72b9 8646 /* Tell gas we need another relaxation pass. */
c138bc38 8647 if (! fragP->tc_frag_data.relax_seen)
43cd72b9
BW
8648 {
8649 fragP->tc_frag_data.relax_seen = TRUE;
8650 *stretched_p = 1;
8651 }
8652
e0001a05
NC
8653 new_logical_line (file_name, line);
8654 return new_stretch;
8655}
8656
8657
8658static long
7fa3d080 8659relax_frag_loop_align (fragS *fragP, long stretch)
e0001a05
NC
8660{
8661 addressT old_address, old_next_address, old_size;
8662 addressT new_address, new_next_address, new_size;
8663 addressT growth;
8664
43cd72b9
BW
8665 /* All the frags with relax_frag_for_alignment prior to this one in the
8666 section have been done, hopefully eliminating the need for a NOP here.
8667 But, this will put it in if necessary. */
e0001a05
NC
8668
8669 /* Calculate the old address of this fragment and the next fragment. */
8670 old_address = fragP->fr_address - stretch;
8671 old_next_address = (fragP->fr_address - stretch + fragP->fr_fix +
43cd72b9 8672 fragP->tc_frag_data.text_expansion[0]);
e0001a05
NC
8673 old_size = old_next_address - old_address;
8674
8675 /* Calculate the new address of this fragment and the next fragment. */
8676 new_address = fragP->fr_address;
8677 new_next_address =
8678 get_noop_aligned_address (fragP, fragP->fr_address + fragP->fr_fix);
8679 new_size = new_next_address - new_address;
8680
8681 growth = new_size - old_size;
8682
8683 /* Fix up the text_expansion field and return the new growth. */
43cd72b9 8684 fragP->tc_frag_data.text_expansion[0] += growth;
e0001a05
NC
8685 return growth;
8686}
8687
8688
43cd72b9 8689/* Add a NOP instruction. */
e0001a05
NC
8690
8691static long
7fa3d080 8692relax_frag_add_nop (fragS *fragP)
e0001a05 8693{
e0001a05 8694 char *nop_buf = fragP->fr_literal + fragP->fr_fix;
43cd72b9
BW
8695 int length = fragP->tc_frag_data.is_no_density ? 3 : 2;
8696 assemble_nop (length, nop_buf);
e0001a05 8697 fragP->tc_frag_data.is_insn = TRUE;
e0001a05 8698
e0001a05
NC
8699 if (fragP->fr_var < length)
8700 {
dd49a749 8701 as_fatal (_("fr_var (%ld) < length (%d)"), (long) fragP->fr_var, length);
e0001a05
NC
8702 return 0;
8703 }
8704
8705 fragP->fr_fix += length;
8706 fragP->fr_var -= length;
e0001a05
NC
8707 return length;
8708}
8709
8710
7fa3d080
BW
8711static long future_alignment_required (fragS *, long);
8712
e0001a05 8713static long
7fa3d080 8714relax_frag_for_align (fragS *fragP, long stretch)
e0001a05 8715{
43cd72b9
BW
8716 /* Overview of the relaxation procedure for alignment:
8717 We can widen with NOPs or by widening instructions or by filling
8718 bytes after jump instructions. Find the opportune places and widen
8719 them if necessary. */
8720
8721 long stretch_me;
8722 long diff;
e0001a05 8723
9c2799c2 8724 gas_assert (fragP->fr_subtype == RELAX_FILL_NOP
43cd72b9
BW
8725 || fragP->fr_subtype == RELAX_UNREACHABLE
8726 || (fragP->fr_subtype == RELAX_SLOTS
8727 && fragP->tc_frag_data.slot_subtypes[0] == RELAX_NARROW));
8728
8729 stretch_me = future_alignment_required (fragP, stretch);
8730 diff = stretch_me - fragP->tc_frag_data.text_expansion[0];
8731 if (diff == 0)
8732 return 0;
e0001a05 8733
43cd72b9 8734 if (diff < 0)
e0001a05 8735 {
43cd72b9
BW
8736 /* We expanded on a previous pass. Can we shrink now? */
8737 long shrink = fragP->tc_frag_data.text_expansion[0] - stretch_me;
8738 if (shrink <= stretch && stretch > 0)
e0001a05 8739 {
43cd72b9
BW
8740 fragP->tc_frag_data.text_expansion[0] = stretch_me;
8741 return -shrink;
e0001a05
NC
8742 }
8743 return 0;
8744 }
8745
43cd72b9
BW
8746 /* Below here, diff > 0. */
8747 fragP->tc_frag_data.text_expansion[0] = stretch_me;
e0001a05 8748
43cd72b9 8749 return diff;
e0001a05
NC
8750}
8751
8752
43cd72b9
BW
8753/* Return the address of the next frag that should be aligned.
8754
8755 By "address" we mean the address it _would_ be at if there
8756 is no action taken to align it between here and the target frag.
8757 In other words, if no narrows and no fill nops are used between
8758 here and the frag to align, _even_if_ some of the frags we use
8759 to align targets have already expanded on a previous relaxation
8760 pass.
8761
8762 Also, count each frag that may be used to help align the target.
8763
8764 Return 0 if there are no frags left in the chain that need to be
8765 aligned. */
8766
8767static addressT
7fa3d080
BW
8768find_address_of_next_align_frag (fragS **fragPP,
8769 int *wide_nops,
8770 int *narrow_nops,
8771 int *widens,
8772 bfd_boolean *paddable)
e0001a05 8773{
43cd72b9
BW
8774 fragS *fragP = *fragPP;
8775 addressT address = fragP->fr_address;
8776
8777 /* Do not reset the counts to 0. */
e0001a05
NC
8778
8779 while (fragP)
8780 {
8781 /* Limit this to a small search. */
b5e4a23d 8782 if (*widens >= (int) xtensa_fetch_width)
43cd72b9
BW
8783 {
8784 *fragPP = fragP;
8785 return 0;
8786 }
e0001a05
NC
8787 address += fragP->fr_fix;
8788
43cd72b9
BW
8789 if (fragP->fr_type == rs_fill)
8790 address += fragP->fr_offset * fragP->fr_var;
8791 else if (fragP->fr_type == rs_machine_dependent)
e0001a05 8792 {
e0001a05
NC
8793 switch (fragP->fr_subtype)
8794 {
43cd72b9
BW
8795 case RELAX_UNREACHABLE:
8796 *paddable = TRUE;
8797 break;
8798
8799 case RELAX_FILL_NOP:
8800 (*wide_nops)++;
8801 if (!fragP->tc_frag_data.is_no_density)
8802 (*narrow_nops)++;
8803 break;
8804
8805 case RELAX_SLOTS:
8806 if (fragP->tc_frag_data.slot_subtypes[0] == RELAX_NARROW)
8807 {
8808 (*widens)++;
8809 break;
8810 }
34e41783 8811 address += total_frag_text_expansion (fragP);;
e0001a05
NC
8812 break;
8813
8814 case RELAX_IMMED:
43cd72b9 8815 address += fragP->tc_frag_data.text_expansion[0];
e0001a05
NC
8816 break;
8817
8818 case RELAX_ALIGN_NEXT_OPCODE:
8819 case RELAX_DESIRE_ALIGN:
43cd72b9
BW
8820 *fragPP = fragP;
8821 return address;
8822
8823 case RELAX_MAYBE_UNREACHABLE:
8824 case RELAX_MAYBE_DESIRE_ALIGN:
8825 /* Do nothing. */
e0001a05
NC
8826 break;
8827
8828 default:
43cd72b9
BW
8829 /* Just punt if we don't know the type. */
8830 *fragPP = fragP;
8831 return 0;
e0001a05 8832 }
43cd72b9 8833 }
c138bc38 8834 else
43cd72b9
BW
8835 {
8836 /* Just punt if we don't know the type. */
8837 *fragPP = fragP;
8838 return 0;
8839 }
8840 fragP = fragP->fr_next;
8841 }
8842
8843 *fragPP = fragP;
8844 return 0;
8845}
8846
8847
7fa3d080
BW
8848static long bytes_to_stretch (fragS *, int, int, int, int);
8849
43cd72b9 8850static long
7fa3d080 8851future_alignment_required (fragS *fragP, long stretch ATTRIBUTE_UNUSED)
43cd72b9
BW
8852{
8853 fragS *this_frag = fragP;
8854 long address;
8855 int num_widens = 0;
8856 int wide_nops = 0;
8857 int narrow_nops = 0;
8858 bfd_boolean paddable = FALSE;
8859 offsetT local_opt_diff;
8860 offsetT opt_diff;
8861 offsetT max_diff;
8862 int stretch_amount = 0;
8863 int local_stretch_amount;
8864 int global_stretch_amount;
8865
7fa3d080
BW
8866 address = find_address_of_next_align_frag
8867 (&fragP, &wide_nops, &narrow_nops, &num_widens, &paddable);
43cd72b9 8868
b5e4a23d
BW
8869 if (!address)
8870 {
8871 if (this_frag->tc_frag_data.is_aligning_branch)
8872 this_frag->tc_frag_data.slot_subtypes[0] = RELAX_IMMED;
8873 else
8874 frag_wane (this_frag);
8875 }
8876 else
43cd72b9
BW
8877 {
8878 local_opt_diff = get_aligned_diff (fragP, address, &max_diff);
8879 opt_diff = local_opt_diff;
9c2799c2
NC
8880 gas_assert (opt_diff >= 0);
8881 gas_assert (max_diff >= opt_diff);
c138bc38 8882 if (max_diff == 0)
43cd72b9 8883 return 0;
d2a033cd 8884
43cd72b9
BW
8885 if (fragP)
8886 fragP = fragP->fr_next;
8887
8888 while (fragP && opt_diff < max_diff && address)
8889 {
8890 /* We only use these to determine if we can exit early
c138bc38 8891 because there will be plenty of ways to align future
43cd72b9 8892 align frags. */
d77b99c9 8893 int glob_widens = 0;
43cd72b9
BW
8894 int dnn = 0;
8895 int dw = 0;
8896 bfd_boolean glob_pad = 0;
7fa3d080
BW
8897 address = find_address_of_next_align_frag
8898 (&fragP, &glob_widens, &dnn, &dw, &glob_pad);
43cd72b9 8899 /* If there is a padable portion, then skip. */
664df4e4 8900 if (glob_pad || glob_widens >= (1 << branch_align_power (now_seg)))
b5e4a23d 8901 address = 0;
43cd72b9 8902
c138bc38 8903 if (address)
43cd72b9
BW
8904 {
8905 offsetT next_m_diff;
8906 offsetT next_o_diff;
8907
8908 /* Downrange frags haven't had stretch added to them yet. */
8909 address += stretch;
8910
8911 /* The address also includes any text expansion from this
8912 frag in a previous pass, but we don't want that. */
8913 address -= this_frag->tc_frag_data.text_expansion[0];
8914
8915 /* Assume we are going to move at least opt_diff. In
8916 reality, we might not be able to, but assuming that
8917 we will helps catch cases where moving opt_diff pushes
8918 the next target from aligned to unaligned. */
8919 address += opt_diff;
8920
8921 next_o_diff = get_aligned_diff (fragP, address, &next_m_diff);
8922
8923 /* Now cleanup for the adjustments to address. */
8924 next_o_diff += opt_diff;
8925 next_m_diff += opt_diff;
8926 if (next_o_diff <= max_diff && next_o_diff > opt_diff)
8927 opt_diff = next_o_diff;
8928 if (next_m_diff < max_diff)
8929 max_diff = next_m_diff;
8930 fragP = fragP->fr_next;
8931 }
8932 }
d2a033cd 8933
43cd72b9
BW
8934 /* If there are enough wideners in between, do it. */
8935 if (paddable)
8936 {
8937 if (this_frag->fr_subtype == RELAX_UNREACHABLE)
8938 {
9c2799c2 8939 gas_assert (opt_diff <= UNREACHABLE_MAX_WIDTH);
43cd72b9
BW
8940 return opt_diff;
8941 }
8942 return 0;
8943 }
c138bc38 8944 local_stretch_amount
43cd72b9
BW
8945 = bytes_to_stretch (this_frag, wide_nops, narrow_nops,
8946 num_widens, local_opt_diff);
c138bc38
BW
8947 global_stretch_amount
8948 = bytes_to_stretch (this_frag, wide_nops, narrow_nops,
43cd72b9 8949 num_widens, opt_diff);
c138bc38
BW
8950 /* If the condition below is true, then the frag couldn't
8951 stretch the correct amount for the global case, so we just
8952 optimize locally. We'll rely on the subsequent frags to get
43cd72b9
BW
8953 the correct alignment in the global case. */
8954 if (global_stretch_amount < local_stretch_amount)
8955 stretch_amount = local_stretch_amount;
8956 else
8957 stretch_amount = global_stretch_amount;
d2a033cd 8958
43cd72b9
BW
8959 if (this_frag->fr_subtype == RELAX_SLOTS
8960 && this_frag->tc_frag_data.slot_subtypes[0] == RELAX_NARROW)
9c2799c2 8961 gas_assert (stretch_amount <= 1);
43cd72b9
BW
8962 else if (this_frag->fr_subtype == RELAX_FILL_NOP)
8963 {
8964 if (this_frag->tc_frag_data.is_no_density)
9c2799c2 8965 gas_assert (stretch_amount == 3 || stretch_amount == 0);
43cd72b9 8966 else
9c2799c2 8967 gas_assert (stretch_amount <= 3);
43cd72b9
BW
8968 }
8969 }
8970 return stretch_amount;
8971}
8972
8973
8974/* The idea: widen everything you can to get a target or loop aligned,
8975 then start using NOPs.
8976
8977 When we must have a NOP, here is a table of how we decide
8978 (so you don't have to fight through the control flow below):
8979
8980 wide_nops = the number of wide NOPs available for aligning
8981 narrow_nops = the number of narrow NOPs available for aligning
8982 (a subset of wide_nops)
8983 widens = the number of narrow instructions that should be widened
8984
8985 Desired wide narrow
8986 Diff nop nop widens
8987 1 0 0 1
8988 2 0 1 0
8989 3a 1 0 0
8990 b 0 1 1 (case 3a makes this case unnecessary)
8991 4a 1 0 1
8992 b 0 2 0
8993 c 0 1 2 (case 4a makes this case unnecessary)
8994 5a 1 0 2
8995 b 1 1 0
8996 c 0 2 1 (case 5b makes this case unnecessary)
8997 6a 2 0 0
8998 b 1 0 3
708587a4 8999 c 0 1 4 (case 6b makes this case unnecessary)
43cd72b9
BW
9000 d 1 1 1 (case 6a makes this case unnecessary)
9001 e 0 2 2 (case 6a makes this case unnecessary)
9002 f 0 3 0 (case 6a makes this case unnecessary)
9003 7a 1 0 4
9004 b 2 0 1
9005 c 1 1 2 (case 7b makes this case unnecessary)
9006 d 0 1 5 (case 7a makes this case unnecessary)
9007 e 0 2 3 (case 7b makes this case unnecessary)
9008 f 0 3 1 (case 7b makes this case unnecessary)
9009 g 1 2 1 (case 7b makes this case unnecessary)
9010*/
9011
9012static long
7fa3d080
BW
9013bytes_to_stretch (fragS *this_frag,
9014 int wide_nops,
9015 int narrow_nops,
9016 int num_widens,
9017 int desired_diff)
43cd72b9
BW
9018{
9019 int bytes_short = desired_diff - num_widens;
9020
9c2799c2 9021 gas_assert (desired_diff >= 0 && desired_diff < 8);
43cd72b9
BW
9022 if (desired_diff == 0)
9023 return 0;
c138bc38 9024
9c2799c2 9025 gas_assert (wide_nops > 0 || num_widens > 0);
e0001a05 9026
43cd72b9
BW
9027 /* Always prefer widening to NOP-filling. */
9028 if (bytes_short < 0)
9029 {
9030 /* There are enough RELAX_NARROW frags after this one
9031 to align the target without widening this frag in any way. */
9032 return 0;
9033 }
c138bc38 9034
43cd72b9
BW
9035 if (bytes_short == 0)
9036 {
9037 /* Widen every narrow between here and the align target
9038 and the align target will be properly aligned. */
9039 if (this_frag->fr_subtype == RELAX_FILL_NOP)
9040 return 0;
9041 else
9042 return 1;
9043 }
c138bc38 9044
43cd72b9
BW
9045 /* From here we will need at least one NOP to get an alignment.
9046 However, we may not be able to align at all, in which case,
9047 don't widen. */
9048 if (this_frag->fr_subtype == RELAX_FILL_NOP)
9049 {
9050 switch (desired_diff)
9051 {
9052 case 1:
9053 return 0;
9054 case 2:
9055 if (!this_frag->tc_frag_data.is_no_density && narrow_nops == 1)
9056 return 2; /* case 2 */
9057 return 0;
c138bc38 9058 case 3:
43cd72b9
BW
9059 if (wide_nops > 1)
9060 return 0;
9061 else
9062 return 3; /* case 3a */
9063 case 4:
9064 if (num_widens >= 1 && wide_nops == 1)
9065 return 3; /* case 4a */
9066 if (!this_frag->tc_frag_data.is_no_density && narrow_nops == 2)
9067 return 2; /* case 4b */
9068 return 0;
9069 case 5:
9070 if (num_widens >= 2 && wide_nops == 1)
9071 return 3; /* case 5a */
c138bc38 9072 /* We will need two nops. Are there enough nops
43cd72b9
BW
9073 between here and the align target? */
9074 if (wide_nops < 2 || narrow_nops == 0)
9075 return 0;
9076 /* Are there other nops closer that can serve instead? */
9077 if (wide_nops > 2 && narrow_nops > 1)
9078 return 0;
9079 /* Take the density one first, because there might not be
9080 another density one available. */
9081 if (!this_frag->tc_frag_data.is_no_density)
9082 return 2; /* case 5b narrow */
9083 else
9084 return 3; /* case 5b wide */
9085 return 0;
9086 case 6:
9087 if (wide_nops == 2)
9088 return 3; /* case 6a */
9089 else if (num_widens >= 3 && wide_nops == 1)
9090 return 3; /* case 6b */
9091 return 0;
9092 case 7:
9093 if (wide_nops == 1 && num_widens >= 4)
9094 return 3; /* case 7a */
9095 else if (wide_nops == 2 && num_widens >= 1)
9096 return 3; /* case 7b */
9097 return 0;
e0001a05 9098 default:
9c2799c2 9099 gas_assert (0);
e0001a05 9100 }
e0001a05 9101 }
43cd72b9
BW
9102 else
9103 {
c138bc38 9104 /* We will need a NOP no matter what, but should we widen
43cd72b9 9105 this instruction to help?
e0001a05 9106
03aaa593 9107 This is a RELAX_NARROW frag. */
43cd72b9
BW
9108 switch (desired_diff)
9109 {
9110 case 1:
9c2799c2 9111 gas_assert (0);
43cd72b9
BW
9112 return 0;
9113 case 2:
9114 case 3:
9115 return 0;
9116 case 4:
9117 if (wide_nops >= 1 && num_widens == 1)
9118 return 1; /* case 4a */
9119 return 0;
9120 case 5:
9121 if (wide_nops >= 1 && num_widens == 2)
9122 return 1; /* case 5a */
9123 return 0;
9124 case 6:
9125 if (wide_nops >= 2)
9126 return 0; /* case 6a */
9127 else if (wide_nops >= 1 && num_widens == 3)
9128 return 1; /* case 6b */
9129 return 0;
9130 case 7:
9131 if (wide_nops >= 1 && num_widens == 4)
9132 return 1; /* case 7a */
9133 else if (wide_nops >= 2 && num_widens == 1)
9134 return 1; /* case 7b */
9135 return 0;
9136 default:
9c2799c2 9137 gas_assert (0);
43cd72b9
BW
9138 return 0;
9139 }
9140 }
9c2799c2 9141 gas_assert (0);
43cd72b9 9142 return 0;
e0001a05
NC
9143}
9144
9145
9146static long
7fa3d080
BW
9147relax_frag_immed (segT segP,
9148 fragS *fragP,
9149 long stretch,
9150 int min_steps,
9151 xtensa_format fmt,
9152 int slot,
9153 int *stretched_p,
9154 bfd_boolean estimate_only)
e0001a05 9155{
43cd72b9 9156 TInsn tinsn;
e0001a05
NC
9157 int old_size;
9158 bfd_boolean negatable_branch = FALSE;
9159 bfd_boolean branch_jmp_to_next = FALSE;
def13efb 9160 bfd_boolean from_wide_insn = FALSE;
43cd72b9 9161 xtensa_isa isa = xtensa_default_isa;
e0001a05
NC
9162 IStack istack;
9163 offsetT frag_offset;
9164 int num_steps;
e0001a05 9165 int num_text_bytes, num_literal_bytes;
2276bc20 9166 int literal_diff, total_text_diff, this_text_diff;
e0001a05 9167
9c2799c2 9168 gas_assert (fragP->fr_opcode != NULL);
e0001a05 9169
b5e4a23d
BW
9170 xg_clear_vinsn (&cur_vinsn);
9171 vinsn_from_chars (&cur_vinsn, fragP->fr_opcode);
b2d179be 9172 if (cur_vinsn.num_slots > 1)
def13efb 9173 from_wide_insn = TRUE;
43cd72b9 9174
b5e4a23d 9175 tinsn = cur_vinsn.slots[slot];
43cd72b9 9176 tinsn_immed_from_frag (&tinsn, fragP, slot);
e0001a05 9177
64b607e6 9178 if (estimate_only && xtensa_opcode_is_loop (isa, tinsn.opcode) == 1)
43cd72b9 9179 return 0;
e0001a05 9180
b08b5071 9181 if (workaround_b_j_loop_end && ! fragP->tc_frag_data.is_no_transform)
43cd72b9 9182 branch_jmp_to_next = is_branch_jmp_to_next (&tinsn, fragP);
e0001a05 9183
43cd72b9 9184 negatable_branch = (xtensa_opcode_is_branch (isa, tinsn.opcode) == 1);
e0001a05 9185
43cd72b9 9186 old_size = xtensa_format_length (isa, fmt);
e0001a05
NC
9187
9188 /* Special case: replace a branch to the next instruction with a NOP.
9189 This is required to work around a hardware bug in T1040.0 and also
9190 serves as an optimization. */
9191
9192 if (branch_jmp_to_next
9193 && ((old_size == 2) || (old_size == 3))
9194 && !next_frag_is_loop_target (fragP))
9195 return 0;
9196
9197 /* Here is the fun stuff: Get the immediate field from this
9198 instruction. If it fits, we are done. If not, find the next
9199 instruction sequence that fits. */
9200
9201 frag_offset = fragP->fr_opcode - fragP->fr_literal;
9202 istack_init (&istack);
43cd72b9 9203 num_steps = xg_assembly_relax (&istack, &tinsn, segP, fragP, frag_offset,
e0001a05 9204 min_steps, stretch);
9c2799c2 9205 gas_assert (num_steps >= min_steps && num_steps <= RELAX_IMMED_MAXSTEPS);
e0001a05 9206
43cd72b9 9207 fragP->tc_frag_data.slot_subtypes[slot] = (int) RELAX_IMMED + num_steps;
e0001a05
NC
9208
9209 /* Figure out the number of bytes needed. */
e0001a05 9210 num_literal_bytes = get_num_stack_literal_bytes (&istack);
2276bc20
BW
9211 literal_diff
9212 = num_literal_bytes - fragP->tc_frag_data.literal_expansion[slot];
43cd72b9 9213 num_text_bytes = get_num_stack_text_bytes (&istack);
def13efb
BW
9214
9215 if (from_wide_insn)
43cd72b9 9216 {
2276bc20
BW
9217 int first = 0;
9218 while (istack.insn[first].opcode == XTENSA_UNDEFINED)
9219 first++;
9220
43cd72b9
BW
9221 num_text_bytes += old_size;
9222 if (opcode_fits_format_slot (istack.insn[first].opcode, fmt, slot))
9223 num_text_bytes -= xg_get_single_size (istack.insn[first].opcode);
2276bc20
BW
9224 else
9225 {
9226 /* The first instruction in the relaxed sequence will go after
9227 the current wide instruction, and thus its symbolic immediates
9228 might not fit. */
9229
9230 istack_init (&istack);
9231 num_steps = xg_assembly_relax (&istack, &tinsn, segP, fragP,
9232 frag_offset + old_size,
9233 min_steps, stretch + old_size);
9c2799c2 9234 gas_assert (num_steps >= min_steps && num_steps <= RELAX_IMMED_MAXSTEPS);
2276bc20
BW
9235
9236 fragP->tc_frag_data.slot_subtypes[slot]
9237 = (int) RELAX_IMMED + num_steps;
9238
9239 num_literal_bytes = get_num_stack_literal_bytes (&istack);
9240 literal_diff
9241 = num_literal_bytes - fragP->tc_frag_data.literal_expansion[slot];
9242
9243 num_text_bytes = get_num_stack_text_bytes (&istack) + old_size;
9244 }
43cd72b9 9245 }
def13efb 9246
43cd72b9
BW
9247 total_text_diff = num_text_bytes - old_size;
9248 this_text_diff = total_text_diff - fragP->tc_frag_data.text_expansion[slot];
e0001a05
NC
9249
9250 /* It MUST get larger. If not, we could get an infinite loop. */
9c2799c2
NC
9251 gas_assert (num_text_bytes >= 0);
9252 gas_assert (literal_diff >= 0);
9253 gas_assert (total_text_diff >= 0);
e0001a05 9254
43cd72b9
BW
9255 fragP->tc_frag_data.text_expansion[slot] = total_text_diff;
9256 fragP->tc_frag_data.literal_expansion[slot] = num_literal_bytes;
9c2799c2
NC
9257 gas_assert (fragP->tc_frag_data.text_expansion[slot] >= 0);
9258 gas_assert (fragP->tc_frag_data.literal_expansion[slot] >= 0);
e0001a05
NC
9259
9260 /* Find the associated expandable literal for this. */
9261 if (literal_diff != 0)
9262 {
2276bc20 9263 fragS *lit_fragP = fragP->tc_frag_data.literal_frags[slot];
e0001a05
NC
9264 if (lit_fragP)
9265 {
9c2799c2 9266 gas_assert (literal_diff == 4);
e0001a05
NC
9267 lit_fragP->tc_frag_data.unreported_expansion += literal_diff;
9268
9269 /* We expect that the literal section state has NOT been
9270 modified yet. */
9c2799c2 9271 gas_assert (lit_fragP->fr_type == rs_machine_dependent
e0001a05
NC
9272 && lit_fragP->fr_subtype == RELAX_LITERAL);
9273 lit_fragP->fr_subtype = RELAX_LITERAL_NR;
9274
9275 /* We need to mark this section for another iteration
9276 of relaxation. */
9277 (*stretched_p)++;
9278 }
9279 }
9280
43cd72b9 9281 if (negatable_branch && istack.ninsn > 1)
1d19a770 9282 update_next_frag_state (fragP);
e0001a05 9283
43cd72b9 9284 return this_text_diff;
e0001a05
NC
9285}
9286
9287\f
9288/* md_convert_frag Hook and Helper Functions. */
9289
7fa3d080
BW
9290static void convert_frag_align_next_opcode (fragS *);
9291static void convert_frag_narrow (segT, fragS *, xtensa_format, int);
9292static void convert_frag_fill_nop (fragS *);
9293static void convert_frag_immed (segT, fragS *, int, xtensa_format, int);
9294
e0001a05 9295void
7fa3d080 9296md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT sec, fragS *fragp)
e0001a05 9297{
43cd72b9
BW
9298 static xtensa_insnbuf vbuf = NULL;
9299 xtensa_isa isa = xtensa_default_isa;
9300 int slot;
9301 int num_slots;
9302 xtensa_format fmt;
e0001a05 9303 char *file_name;
d77b99c9 9304 unsigned line;
e0001a05
NC
9305
9306 as_where (&file_name, &line);
9307 new_logical_line (fragp->fr_file, fragp->fr_line);
9308
9309 switch (fragp->fr_subtype)
9310 {
9311 case RELAX_ALIGN_NEXT_OPCODE:
9312 /* Always convert. */
9313 convert_frag_align_next_opcode (fragp);
9314 break;
9315
9316 case RELAX_DESIRE_ALIGN:
9317 /* Do nothing. If not aligned already, too bad. */
9318 break;
9319
43cd72b9
BW
9320 case RELAX_LITERAL:
9321 case RELAX_LITERAL_FINAL:
9322 break;
9323
9324 case RELAX_SLOTS:
9325 if (vbuf == NULL)
9326 vbuf = xtensa_insnbuf_alloc (isa);
9327
d77b99c9
BW
9328 xtensa_insnbuf_from_chars
9329 (isa, vbuf, (unsigned char *) fragp->fr_opcode, 0);
43cd72b9
BW
9330 fmt = xtensa_format_decode (isa, vbuf);
9331 num_slots = xtensa_format_num_slots (isa, fmt);
9332
9333 for (slot = 0; slot < num_slots; slot++)
9334 {
9335 switch (fragp->tc_frag_data.slot_subtypes[slot])
9336 {
9337 case RELAX_NARROW:
9338 convert_frag_narrow (sec, fragp, fmt, slot);
9339 break;
9340
9341 case RELAX_IMMED:
9342 case RELAX_IMMED_STEP1:
9343 case RELAX_IMMED_STEP2:
b81bf389 9344 case RELAX_IMMED_STEP3:
43cd72b9
BW
9345 /* Place the immediate. */
9346 convert_frag_immed
9347 (sec, fragp,
9348 fragp->tc_frag_data.slot_subtypes[slot] - RELAX_IMMED,
9349 fmt, slot);
9350 break;
9351
9352 default:
9353 /* This is OK because some slots could have
9354 relaxations and others have none. */
9355 break;
9356 }
9357 }
9358 break;
9359
9360 case RELAX_UNREACHABLE:
9361 memset (&fragp->fr_literal[fragp->fr_fix], 0, fragp->fr_var);
9362 fragp->fr_fix += fragp->tc_frag_data.text_expansion[0];
9363 fragp->fr_var -= fragp->tc_frag_data.text_expansion[0];
9364 frag_wane (fragp);
e0001a05
NC
9365 break;
9366
43cd72b9
BW
9367 case RELAX_MAYBE_UNREACHABLE:
9368 case RELAX_MAYBE_DESIRE_ALIGN:
9369 frag_wane (fragp);
e0001a05
NC
9370 break;
9371
43cd72b9
BW
9372 case RELAX_FILL_NOP:
9373 convert_frag_fill_nop (fragp);
e0001a05
NC
9374 break;
9375
9376 case RELAX_LITERAL_NR:
9377 if (use_literal_section)
9378 {
9379 /* This should have been handled during relaxation. When
9380 relaxing a code segment, literals sometimes need to be
9381 added to the corresponding literal segment. If that
9382 literal segment has already been relaxed, then we end up
9383 in this situation. Marking the literal segments as data
9384 would make this happen less often (since GAS always relaxes
9385 code before data), but we could still get into trouble if
9386 there are instructions in a segment that is not marked as
9387 containing code. Until we can implement a better solution,
9388 cheat and adjust the addresses of all the following frags.
9389 This could break subsequent alignments, but the linker's
9390 literal coalescing will do that anyway. */
9391
9392 fragS *f;
9393 fragp->fr_subtype = RELAX_LITERAL_FINAL;
9c2799c2 9394 gas_assert (fragp->tc_frag_data.unreported_expansion == 4);
e0001a05
NC
9395 memset (&fragp->fr_literal[fragp->fr_fix], 0, 4);
9396 fragp->fr_var -= 4;
9397 fragp->fr_fix += 4;
9398 for (f = fragp->fr_next; f; f = f->fr_next)
9399 f->fr_address += 4;
9400 }
9401 else
9402 as_bad (_("invalid relaxation fragment result"));
9403 break;
9404 }
9405
9406 fragp->fr_var = 0;
9407 new_logical_line (file_name, line);
9408}
9409
9410
7fa3d080
BW
9411static void
9412convert_frag_align_next_opcode (fragS *fragp)
e0001a05
NC
9413{
9414 char *nop_buf; /* Location for Writing. */
e0001a05
NC
9415 bfd_boolean use_no_density = fragp->tc_frag_data.is_no_density;
9416 addressT aligned_address;
d77b99c9
BW
9417 offsetT fill_size;
9418 int nop, nop_count;
e0001a05
NC
9419
9420 aligned_address = get_noop_aligned_address (fragp, fragp->fr_address +
9421 fragp->fr_fix);
9422 fill_size = aligned_address - (fragp->fr_address + fragp->fr_fix);
9423 nop_count = get_text_align_nop_count (fill_size, use_no_density);
9424 nop_buf = fragp->fr_literal + fragp->fr_fix;
9425
d77b99c9 9426 for (nop = 0; nop < nop_count; nop++)
e0001a05 9427 {
d77b99c9
BW
9428 int nop_size;
9429 nop_size = get_text_align_nth_nop_size (fill_size, nop, use_no_density);
e0001a05
NC
9430
9431 assemble_nop (nop_size, nop_buf);
9432 nop_buf += nop_size;
9433 }
9434
9435 fragp->fr_fix += fill_size;
9436 fragp->fr_var -= fill_size;
9437}
9438
9439
9440static void
7fa3d080 9441convert_frag_narrow (segT segP, fragS *fragP, xtensa_format fmt, int slot)
e0001a05 9442{
43cd72b9 9443 TInsn tinsn, single_target;
84b08ed9 9444 int size, old_size, diff;
e0001a05
NC
9445 offsetT frag_offset;
9446
9c2799c2 9447 gas_assert (slot == 0);
43cd72b9
BW
9448 tinsn_from_chars (&tinsn, fragP->fr_opcode, 0);
9449
b5e4a23d 9450 if (fragP->tc_frag_data.is_aligning_branch == 1)
43cd72b9 9451 {
9c2799c2 9452 gas_assert (fragP->tc_frag_data.text_expansion[0] == 1
43cd72b9
BW
9453 || fragP->tc_frag_data.text_expansion[0] == 0);
9454 convert_frag_immed (segP, fragP, fragP->tc_frag_data.text_expansion[0],
9455 fmt, slot);
9456 return;
9457 }
9458
9459 if (fragP->tc_frag_data.text_expansion[0] == 0)
e0001a05
NC
9460 {
9461 /* No conversion. */
9462 fragP->fr_var = 0;
9463 return;
9464 }
9465
9c2799c2 9466 gas_assert (fragP->fr_opcode != NULL);
e0001a05 9467
43cd72b9
BW
9468 /* Frags in this relaxation state should only contain
9469 single instruction bundles. */
9470 tinsn_immed_from_frag (&tinsn, fragP, 0);
e0001a05
NC
9471
9472 /* Just convert it to a wide form.... */
9473 size = 0;
43cd72b9 9474 old_size = xg_get_single_size (tinsn.opcode);
e0001a05
NC
9475
9476 tinsn_init (&single_target);
9477 frag_offset = fragP->fr_opcode - fragP->fr_literal;
9478
84b08ed9 9479 if (! xg_is_single_relaxable_insn (&tinsn, &single_target, FALSE))
43cd72b9
BW
9480 {
9481 as_bad (_("unable to widen instruction"));
9482 return;
9483 }
9484
9485 size = xg_get_single_size (single_target.opcode);
b2d179be
BW
9486 xg_emit_insn_to_buf (&single_target, fragP->fr_opcode, fragP,
9487 frag_offset, TRUE);
e0001a05
NC
9488
9489 diff = size - old_size;
9c2799c2
NC
9490 gas_assert (diff >= 0);
9491 gas_assert (diff <= fragP->fr_var);
e0001a05
NC
9492 fragP->fr_var -= diff;
9493 fragP->fr_fix += diff;
9494
9495 /* clean it up */
9496 fragP->fr_var = 0;
9497}
9498
9499
9500static void
7fa3d080 9501convert_frag_fill_nop (fragS *fragP)
43cd72b9
BW
9502{
9503 char *loc = &fragP->fr_literal[fragP->fr_fix];
9504 int size = fragP->tc_frag_data.text_expansion[0];
9c2799c2 9505 gas_assert ((unsigned) size == (fragP->fr_next->fr_address
43cd72b9
BW
9506 - fragP->fr_address - fragP->fr_fix));
9507 if (size == 0)
9508 {
9509 /* No conversion. */
9510 fragP->fr_var = 0;
9511 return;
9512 }
9513 assemble_nop (size, loc);
9514 fragP->tc_frag_data.is_insn = TRUE;
9515 fragP->fr_var -= size;
9516 fragP->fr_fix += size;
9517 frag_wane (fragP);
9518}
9519
9520
7fa3d080
BW
9521static fixS *fix_new_exp_in_seg
9522 (segT, subsegT, fragS *, int, int, expressionS *, int,
9523 bfd_reloc_code_real_type);
9524static void convert_frag_immed_finish_loop (segT, fragS *, TInsn *);
9525
43cd72b9 9526static void
7fa3d080
BW
9527convert_frag_immed (segT segP,
9528 fragS *fragP,
9529 int min_steps,
9530 xtensa_format fmt,
9531 int slot)
e0001a05
NC
9532{
9533 char *immed_instr = fragP->fr_opcode;
43cd72b9 9534 TInsn orig_tinsn;
e0001a05 9535 bfd_boolean expanded = FALSE;
e0001a05 9536 bfd_boolean branch_jmp_to_next = FALSE;
43cd72b9 9537 char *fr_opcode = fragP->fr_opcode;
43cd72b9 9538 xtensa_isa isa = xtensa_default_isa;
def13efb 9539 bfd_boolean from_wide_insn = FALSE;
43cd72b9
BW
9540 int bytes;
9541 bfd_boolean is_loop;
e0001a05 9542
9c2799c2 9543 gas_assert (fr_opcode != NULL);
e0001a05 9544
b5e4a23d 9545 xg_clear_vinsn (&cur_vinsn);
e0001a05 9546
b5e4a23d 9547 vinsn_from_chars (&cur_vinsn, fr_opcode);
b2d179be 9548 if (cur_vinsn.num_slots > 1)
def13efb 9549 from_wide_insn = TRUE;
e0001a05 9550
b5e4a23d 9551 orig_tinsn = cur_vinsn.slots[slot];
43cd72b9
BW
9552 tinsn_immed_from_frag (&orig_tinsn, fragP, slot);
9553
9554 is_loop = xtensa_opcode_is_loop (xtensa_default_isa, orig_tinsn.opcode) == 1;
e0001a05 9555
b08b5071 9556 if (workaround_b_j_loop_end && ! fragP->tc_frag_data.is_no_transform)
43cd72b9 9557 branch_jmp_to_next = is_branch_jmp_to_next (&orig_tinsn, fragP);
e0001a05
NC
9558
9559 if (branch_jmp_to_next && !next_frag_is_loop_target (fragP))
9560 {
9561 /* Conversion just inserts a NOP and marks the fix as completed. */
43cd72b9
BW
9562 bytes = xtensa_format_length (isa, fmt);
9563 if (bytes >= 4)
9564 {
b5e4a23d
BW
9565 cur_vinsn.slots[slot].opcode =
9566 xtensa_format_slot_nop_opcode (isa, cur_vinsn.format, slot);
9567 cur_vinsn.slots[slot].ntok = 0;
43cd72b9
BW
9568 }
9569 else
9570 {
9571 bytes += fragP->tc_frag_data.text_expansion[0];
9c2799c2 9572 gas_assert (bytes == 2 || bytes == 3);
b5e4a23d 9573 build_nop (&cur_vinsn.slots[0], bytes);
43cd72b9
BW
9574 fragP->fr_fix += fragP->tc_frag_data.text_expansion[0];
9575 }
e7da6241 9576 vinsn_to_insnbuf (&cur_vinsn, fr_opcode, frag_now, TRUE);
d77b99c9 9577 xtensa_insnbuf_to_chars
b5e4a23d 9578 (isa, cur_vinsn.insnbuf, (unsigned char *) fr_opcode, 0);
e0001a05
NC
9579 fragP->fr_var = 0;
9580 }
7c834684 9581 else
e0001a05 9582 {
43cd72b9
BW
9583 /* Here is the fun stuff: Get the immediate field from this
9584 instruction. If it fits, we're done. If not, find the next
9585 instruction sequence that fits. */
9586
e0001a05
NC
9587 IStack istack;
9588 int i;
9589 symbolS *lit_sym = NULL;
9590 int total_size = 0;
43cd72b9 9591 int target_offset = 0;
e0001a05
NC
9592 int old_size;
9593 int diff;
9594 symbolS *gen_label = NULL;
9595 offsetT frag_offset;
43cd72b9
BW
9596 bfd_boolean first = TRUE;
9597 bfd_boolean last_is_jump;
e0001a05 9598
43cd72b9 9599 /* It does not fit. Find something that does and
e0001a05 9600 convert immediately. */
43cd72b9 9601 frag_offset = fr_opcode - fragP->fr_literal;
e0001a05 9602 istack_init (&istack);
43cd72b9 9603 xg_assembly_relax (&istack, &orig_tinsn,
e0001a05
NC
9604 segP, fragP, frag_offset, min_steps, 0);
9605
43cd72b9 9606 old_size = xtensa_format_length (isa, fmt);
e0001a05
NC
9607
9608 /* Assemble this right inline. */
9609
9610 /* First, create the mapping from a label name to the REAL label. */
43cd72b9 9611 target_offset = 0;
e0001a05
NC
9612 for (i = 0; i < istack.ninsn; i++)
9613 {
43cd72b9 9614 TInsn *tinsn = &istack.insn[i];
e0001a05
NC
9615 fragS *lit_frag;
9616
43cd72b9 9617 switch (tinsn->insn_type)
e0001a05
NC
9618 {
9619 case ITYPE_LITERAL:
9620 if (lit_sym != NULL)
9621 as_bad (_("multiple literals in expansion"));
9622 /* First find the appropriate space in the literal pool. */
43cd72b9 9623 lit_frag = fragP->tc_frag_data.literal_frags[slot];
e0001a05
NC
9624 if (lit_frag == NULL)
9625 as_bad (_("no registered fragment for literal"));
43cd72b9 9626 if (tinsn->ntok != 1)
e0001a05
NC
9627 as_bad (_("number of literal tokens != 1"));
9628
9629 /* Set the literal symbol and add a fixup. */
9630 lit_sym = lit_frag->fr_symbol;
9631 break;
9632
9633 case ITYPE_LABEL:
43cd72b9
BW
9634 if (align_targets && !is_loop)
9635 {
9636 fragS *unreach = fragP->fr_next;
9637 while (!(unreach->fr_type == rs_machine_dependent
9638 && (unreach->fr_subtype == RELAX_MAYBE_UNREACHABLE
9639 || unreach->fr_subtype == RELAX_UNREACHABLE)))
9640 {
9641 unreach = unreach->fr_next;
9642 }
9643
9c2799c2 9644 gas_assert (unreach->fr_type == rs_machine_dependent
43cd72b9
BW
9645 && (unreach->fr_subtype == RELAX_MAYBE_UNREACHABLE
9646 || unreach->fr_subtype == RELAX_UNREACHABLE));
9647
9648 target_offset += unreach->tc_frag_data.text_expansion[0];
9649 }
9c2799c2 9650 gas_assert (gen_label == NULL);
e0001a05 9651 gen_label = symbol_new (FAKE_LABEL_NAME, now_seg,
43cd72b9
BW
9652 fr_opcode - fragP->fr_literal
9653 + target_offset, fragP);
e0001a05
NC
9654 break;
9655
9656 case ITYPE_INSN:
def13efb 9657 if (first && from_wide_insn)
43cd72b9
BW
9658 {
9659 target_offset += xtensa_format_length (isa, fmt);
9660 first = FALSE;
9661 if (!opcode_fits_format_slot (tinsn->opcode, fmt, slot))
9662 target_offset += xg_get_single_size (tinsn->opcode);
9663 }
9664 else
9665 target_offset += xg_get_single_size (tinsn->opcode);
e0001a05
NC
9666 break;
9667 }
9668 }
9669
9670 total_size = 0;
43cd72b9
BW
9671 first = TRUE;
9672 last_is_jump = FALSE;
e0001a05
NC
9673 for (i = 0; i < istack.ninsn; i++)
9674 {
43cd72b9 9675 TInsn *tinsn = &istack.insn[i];
e0001a05
NC
9676 fragS *lit_frag;
9677 int size;
9678 segT target_seg;
43cd72b9 9679 bfd_reloc_code_real_type reloc_type;
e0001a05 9680
43cd72b9 9681 switch (tinsn->insn_type)
e0001a05
NC
9682 {
9683 case ITYPE_LITERAL:
43cd72b9
BW
9684 lit_frag = fragP->tc_frag_data.literal_frags[slot];
9685 /* Already checked. */
9c2799c2
NC
9686 gas_assert (lit_frag != NULL);
9687 gas_assert (lit_sym != NULL);
9688 gas_assert (tinsn->ntok == 1);
43cd72b9 9689 /* Add a fixup. */
e0001a05 9690 target_seg = S_GET_SEGMENT (lit_sym);
9c2799c2 9691 gas_assert (target_seg);
28dbbc02 9692 reloc_type = map_operator_to_reloc (tinsn->tok[0].X_op, TRUE);
e0001a05 9693 fix_new_exp_in_seg (target_seg, 0, lit_frag, 0, 4,
43cd72b9 9694 &tinsn->tok[0], FALSE, reloc_type);
e0001a05
NC
9695 break;
9696
9697 case ITYPE_LABEL:
9698 break;
9699
9700 case ITYPE_INSN:
43cd72b9
BW
9701 xg_resolve_labels (tinsn, gen_label);
9702 xg_resolve_literals (tinsn, lit_sym);
def13efb 9703 if (from_wide_insn && first)
43cd72b9
BW
9704 {
9705 first = FALSE;
9706 if (opcode_fits_format_slot (tinsn->opcode, fmt, slot))
9707 {
b5e4a23d 9708 cur_vinsn.slots[slot] = *tinsn;
43cd72b9
BW
9709 }
9710 else
9711 {
b5e4a23d 9712 cur_vinsn.slots[slot].opcode =
43cd72b9 9713 xtensa_format_slot_nop_opcode (isa, fmt, slot);
b5e4a23d 9714 cur_vinsn.slots[slot].ntok = 0;
43cd72b9 9715 }
b5e4a23d
BW
9716 vinsn_to_insnbuf (&cur_vinsn, immed_instr, fragP, TRUE);
9717 xtensa_insnbuf_to_chars (isa, cur_vinsn.insnbuf,
d77b99c9 9718 (unsigned char *) immed_instr, 0);
43cd72b9
BW
9719 fragP->tc_frag_data.is_insn = TRUE;
9720 size = xtensa_format_length (isa, fmt);
9721 if (!opcode_fits_format_slot (tinsn->opcode, fmt, slot))
9722 {
43cd72b9 9723 xg_emit_insn_to_buf
b2d179be 9724 (tinsn, immed_instr + size, fragP,
43cd72b9
BW
9725 immed_instr - fragP->fr_literal + size, TRUE);
9726 size += xg_get_single_size (tinsn->opcode);
9727 }
9728 }
9729 else
9730 {
43cd72b9 9731 size = xg_get_single_size (tinsn->opcode);
b2d179be 9732 xg_emit_insn_to_buf (tinsn, immed_instr, fragP,
43cd72b9 9733 immed_instr - fragP->fr_literal, TRUE);
43cd72b9 9734 }
e0001a05 9735 immed_instr += size;
43cd72b9 9736 total_size += size;
e0001a05
NC
9737 break;
9738 }
9739 }
9740
9741 diff = total_size - old_size;
9c2799c2 9742 gas_assert (diff >= 0);
e0001a05
NC
9743 if (diff != 0)
9744 expanded = TRUE;
9c2799c2 9745 gas_assert (diff <= fragP->fr_var);
e0001a05
NC
9746 fragP->fr_var -= diff;
9747 fragP->fr_fix += diff;
9748 }
9749
e0001a05 9750 /* Check for undefined immediates in LOOP instructions. */
43cd72b9 9751 if (is_loop)
e0001a05
NC
9752 {
9753 symbolS *sym;
43cd72b9 9754 sym = orig_tinsn.tok[1].X_add_symbol;
e0001a05
NC
9755 if (sym != NULL && !S_IS_DEFINED (sym))
9756 {
9757 as_bad (_("unresolved loop target symbol: %s"), S_GET_NAME (sym));
9758 return;
9759 }
43cd72b9 9760 sym = orig_tinsn.tok[1].X_op_symbol;
e0001a05
NC
9761 if (sym != NULL && !S_IS_DEFINED (sym))
9762 {
9763 as_bad (_("unresolved loop target symbol: %s"), S_GET_NAME (sym));
9764 return;
9765 }
9766 }
9767
43cd72b9
BW
9768 if (expanded && xtensa_opcode_is_loop (isa, orig_tinsn.opcode) == 1)
9769 convert_frag_immed_finish_loop (segP, fragP, &orig_tinsn);
e0001a05 9770
43cd72b9 9771 if (expanded && is_direct_call_opcode (orig_tinsn.opcode))
e0001a05
NC
9772 {
9773 /* Add an expansion note on the expanded instruction. */
9774 fix_new_exp_in_seg (now_seg, 0, fragP, fr_opcode - fragP->fr_literal, 4,
43cd72b9 9775 &orig_tinsn.tok[0], TRUE,
e0001a05 9776 BFD_RELOC_XTENSA_ASM_EXPAND);
e0001a05
NC
9777 }
9778}
9779
9780
9781/* Add a new fix expression into the desired segment. We have to
9782 switch to that segment to do this. */
9783
9784static fixS *
7fa3d080
BW
9785fix_new_exp_in_seg (segT new_seg,
9786 subsegT new_subseg,
9787 fragS *frag,
9788 int where,
9789 int size,
9790 expressionS *exp,
9791 int pcrel,
9792 bfd_reloc_code_real_type r_type)
e0001a05
NC
9793{
9794 fixS *new_fix;
9795 segT seg = now_seg;
9796 subsegT subseg = now_subseg;
43cd72b9 9797
9c2799c2 9798 gas_assert (new_seg != 0);
e0001a05
NC
9799 subseg_set (new_seg, new_subseg);
9800
e0001a05
NC
9801 new_fix = fix_new_exp (frag, where, size, exp, pcrel, r_type);
9802 subseg_set (seg, subseg);
9803 return new_fix;
9804}
9805
9806
43cd72b9
BW
9807/* Relax a loop instruction so that it can span loop >256 bytes.
9808
9809 loop as, .L1
9810 .L0:
9811 rsr as, LEND
9812 wsr as, LBEG
9813 addi as, as, lo8 (label-.L1)
9814 addmi as, as, mid8 (label-.L1)
9815 wsr as, LEND
9816 isync
9817 rsr as, LCOUNT
9818 addi as, as, 1
9819 .L1:
9820 <<body>>
9821 label:
9822*/
e0001a05
NC
9823
9824static void
7fa3d080 9825convert_frag_immed_finish_loop (segT segP, fragS *fragP, TInsn *tinsn)
e0001a05
NC
9826{
9827 TInsn loop_insn;
9828 TInsn addi_insn;
9829 TInsn addmi_insn;
9830 unsigned long target;
9831 static xtensa_insnbuf insnbuf = NULL;
9832 unsigned int loop_length, loop_length_hi, loop_length_lo;
9833 xtensa_isa isa = xtensa_default_isa;
9834 addressT loop_offset;
9835 addressT addi_offset = 9;
9836 addressT addmi_offset = 12;
43cd72b9 9837 fragS *next_fragP;
d77b99c9 9838 int target_count;
e0001a05
NC
9839
9840 if (!insnbuf)
9841 insnbuf = xtensa_insnbuf_alloc (isa);
9842
9843 /* Get the loop offset. */
43cd72b9 9844 loop_offset = get_expanded_loop_offset (tinsn->opcode);
e0001a05 9845
43cd72b9
BW
9846 /* Validate that there really is a LOOP at the loop_offset. Because
9847 loops are not bundleable, we can assume that the instruction will be
9848 in slot 0. */
9849 tinsn_from_chars (&loop_insn, fragP->fr_opcode + loop_offset, 0);
9850 tinsn_immed_from_frag (&loop_insn, fragP, 0);
9851
9c2799c2 9852 gas_assert (xtensa_opcode_is_loop (isa, loop_insn.opcode) == 1);
e0001a05
NC
9853 addi_offset += loop_offset;
9854 addmi_offset += loop_offset;
9855
9c2799c2 9856 gas_assert (tinsn->ntok == 2);
b08b5071
BW
9857 if (tinsn->tok[1].X_op == O_constant)
9858 target = tinsn->tok[1].X_add_number;
9859 else if (tinsn->tok[1].X_op == O_symbol)
9860 {
9861 /* Find the fragment. */
9862 symbolS *sym = tinsn->tok[1].X_add_symbol;
9c2799c2 9863 gas_assert (S_GET_SEGMENT (sym) == segP
b08b5071
BW
9864 || S_GET_SEGMENT (sym) == absolute_section);
9865 target = (S_GET_VALUE (sym) + tinsn->tok[1].X_add_number);
9866 }
9867 else
9868 {
9869 as_bad (_("invalid expression evaluation type %d"), tinsn->tok[1].X_op);
9870 target = 0;
9871 }
e0001a05 9872
e0001a05
NC
9873 loop_length = target - (fragP->fr_address + fragP->fr_fix);
9874 loop_length_hi = loop_length & ~0x0ff;
9875 loop_length_lo = loop_length & 0x0ff;
9876 if (loop_length_lo >= 128)
9877 {
9878 loop_length_lo -= 256;
9879 loop_length_hi += 256;
9880 }
9881
43cd72b9 9882 /* Because addmi sign-extends the immediate, 'loop_length_hi' can be at most
e0001a05
NC
9883 32512. If the loop is larger than that, then we just fail. */
9884 if (loop_length_hi > 32512)
9885 as_bad_where (fragP->fr_file, fragP->fr_line,
9886 _("loop too long for LOOP instruction"));
9887
43cd72b9 9888 tinsn_from_chars (&addi_insn, fragP->fr_opcode + addi_offset, 0);
9c2799c2 9889 gas_assert (addi_insn.opcode == xtensa_addi_opcode);
e0001a05 9890
43cd72b9 9891 tinsn_from_chars (&addmi_insn, fragP->fr_opcode + addmi_offset, 0);
9c2799c2 9892 gas_assert (addmi_insn.opcode == xtensa_addmi_opcode);
e0001a05
NC
9893
9894 set_expr_const (&addi_insn.tok[2], loop_length_lo);
9895 tinsn_to_insnbuf (&addi_insn, insnbuf);
43cd72b9 9896
e0001a05 9897 fragP->tc_frag_data.is_insn = TRUE;
d77b99c9
BW
9898 xtensa_insnbuf_to_chars
9899 (isa, insnbuf, (unsigned char *) fragP->fr_opcode + addi_offset, 0);
e0001a05
NC
9900
9901 set_expr_const (&addmi_insn.tok[2], loop_length_hi);
9902 tinsn_to_insnbuf (&addmi_insn, insnbuf);
d77b99c9
BW
9903 xtensa_insnbuf_to_chars
9904 (isa, insnbuf, (unsigned char *) fragP->fr_opcode + addmi_offset, 0);
43cd72b9
BW
9905
9906 /* Walk through all of the frags from here to the loop end
9907 and mark them as no_transform to keep them from being modified
9908 by the linker. If we ever have a relocation for the
9909 addi/addmi of the difference of two symbols we can remove this. */
9910
9911 target_count = 0;
9912 for (next_fragP = fragP; next_fragP != NULL;
9913 next_fragP = next_fragP->fr_next)
9914 {
b08b5071 9915 next_fragP->tc_frag_data.is_no_transform = TRUE;
43cd72b9
BW
9916 if (next_fragP->tc_frag_data.is_loop_target)
9917 target_count++;
9918 if (target_count == 2)
9919 break;
9920 }
e0001a05
NC
9921}
9922
b08b5071
BW
9923\f
9924/* A map that keeps information on a per-subsegment basis. This is
9925 maintained during initial assembly, but is invalid once the
9926 subsegments are smashed together. I.E., it cannot be used during
9927 the relaxation. */
e0001a05 9928
b08b5071 9929typedef struct subseg_map_struct
e0001a05 9930{
b08b5071
BW
9931 /* the key */
9932 segT seg;
9933 subsegT subseg;
e0001a05 9934
b08b5071
BW
9935 /* the data */
9936 unsigned flags;
9937 float total_freq; /* fall-through + branch target frequency */
9938 float target_freq; /* branch target frequency alone */
9939
9940 struct subseg_map_struct *next;
9941} subseg_map;
e0001a05 9942
e0001a05 9943
e0001a05
NC
9944static subseg_map *sseg_map = NULL;
9945
43cd72b9 9946static subseg_map *
7fa3d080 9947get_subseg_info (segT seg, subsegT subseg)
e0001a05
NC
9948{
9949 subseg_map *subseg_e;
9950
9951 for (subseg_e = sseg_map; subseg_e; subseg_e = subseg_e->next)
e0001a05 9952 {
43cd72b9 9953 if (seg == subseg_e->seg && subseg == subseg_e->subseg)
b08b5071 9954 break;
e0001a05 9955 }
b08b5071
BW
9956 return subseg_e;
9957}
9958
9959
9960static subseg_map *
9961add_subseg_info (segT seg, subsegT subseg)
9962{
9963 subseg_map *subseg_e = (subseg_map *) xmalloc (sizeof (subseg_map));
43cd72b9
BW
9964 memset (subseg_e, 0, sizeof (subseg_map));
9965 subseg_e->seg = seg;
9966 subseg_e->subseg = subseg;
9967 subseg_e->flags = 0;
9968 /* Start off considering every branch target very important. */
b08b5071
BW
9969 subseg_e->target_freq = 1.0;
9970 subseg_e->total_freq = 1.0;
43cd72b9
BW
9971 subseg_e->next = sseg_map;
9972 sseg_map = subseg_e;
43cd72b9
BW
9973 return subseg_e;
9974}
e0001a05 9975
7fa3d080
BW
9976
9977static unsigned
9978get_last_insn_flags (segT seg, subsegT subseg)
9979{
9980 subseg_map *subseg_e = get_subseg_info (seg, subseg);
b08b5071
BW
9981 if (subseg_e)
9982 return subseg_e->flags;
9983 return 0;
7fa3d080
BW
9984}
9985
9986
43cd72b9 9987static void
7fa3d080
BW
9988set_last_insn_flags (segT seg,
9989 subsegT subseg,
9990 unsigned fl,
9991 bfd_boolean val)
43cd72b9
BW
9992{
9993 subseg_map *subseg_e = get_subseg_info (seg, subseg);
b08b5071
BW
9994 if (! subseg_e)
9995 subseg_e = add_subseg_info (seg, subseg);
e0001a05
NC
9996 if (val)
9997 subseg_e->flags |= fl;
9998 else
9999 subseg_e->flags &= ~fl;
10000}
10001
b08b5071
BW
10002
10003static float
10004get_subseg_total_freq (segT seg, subsegT subseg)
10005{
10006 subseg_map *subseg_e = get_subseg_info (seg, subseg);
10007 if (subseg_e)
10008 return subseg_e->total_freq;
10009 return 1.0;
10010}
10011
10012
10013static float
10014get_subseg_target_freq (segT seg, subsegT subseg)
10015{
10016 subseg_map *subseg_e = get_subseg_info (seg, subseg);
10017 if (subseg_e)
10018 return subseg_e->target_freq;
10019 return 1.0;
10020}
10021
10022
10023static void
10024set_subseg_freq (segT seg, subsegT subseg, float total_f, float target_f)
10025{
10026 subseg_map *subseg_e = get_subseg_info (seg, subseg);
10027 if (! subseg_e)
10028 subseg_e = add_subseg_info (seg, subseg);
10029 subseg_e->total_freq = total_f;
10030 subseg_e->target_freq = target_f;
10031}
10032
e0001a05
NC
10033\f
10034/* Segment Lists and emit_state Stuff. */
10035
e0001a05 10036static void
7fa3d080 10037xtensa_move_seg_list_to_beginning (seg_list *head)
e0001a05
NC
10038{
10039 head = head->next;
10040 while (head)
10041 {
10042 segT literal_section = head->seg;
10043
10044 /* Move the literal section to the front of the section list. */
9c2799c2 10045 gas_assert (literal_section);
69852798
AM
10046 if (literal_section != stdoutput->sections)
10047 {
10048 bfd_section_list_remove (stdoutput, literal_section);
10049 bfd_section_list_prepend (stdoutput, literal_section);
10050 }
e0001a05
NC
10051 head = head->next;
10052 }
10053}
10054
10055
7fa3d080
BW
10056static void mark_literal_frags (seg_list *);
10057
10058static void
10059xtensa_move_literals (void)
e0001a05
NC
10060{
10061 seg_list *segment;
10062 frchainS *frchain_from, *frchain_to;
10063 fragS *search_frag, *next_frag, *last_frag, *literal_pool, *insert_after;
10064 fragS **frag_splice;
10065 emit_state state;
10066 segT dest_seg;
10067 fixS *fix, *next_fix, **fix_splice;
82e7541d 10068 sym_list *lit;
e0001a05 10069
a7877748 10070 mark_literal_frags (literal_head->next);
e0001a05
NC
10071
10072 if (use_literal_section)
10073 return;
10074
74869ac7 10075 for (segment = literal_head->next; segment; segment = segment->next)
e0001a05 10076 {
74869ac7
BW
10077 /* Keep the literals for .init and .fini in separate sections. */
10078 if (!strcmp (segment_name (segment->seg), INIT_SECTION_NAME)
10079 || !strcmp (segment_name (segment->seg), FINI_SECTION_NAME))
10080 continue;
10081
e0001a05
NC
10082 frchain_from = seg_info (segment->seg)->frchainP;
10083 search_frag = frchain_from->frch_root;
10084 literal_pool = NULL;
10085 frchain_to = NULL;
10086 frag_splice = &(frchain_from->frch_root);
10087
10088 while (!search_frag->tc_frag_data.literal_frag)
10089 {
9c2799c2 10090 gas_assert (search_frag->fr_fix == 0
e0001a05
NC
10091 || search_frag->fr_type == rs_align);
10092 search_frag = search_frag->fr_next;
10093 }
10094
9c2799c2 10095 gas_assert (search_frag->tc_frag_data.literal_frag->fr_subtype
e0001a05
NC
10096 == RELAX_LITERAL_POOL_BEGIN);
10097 xtensa_switch_section_emit_state (&state, segment->seg, 0);
10098
10099 /* Make sure that all the frags in this series are closed, and
10100 that there is at least one left over of zero-size. This
10101 prevents us from making a segment with an frchain without any
10102 frags in it. */
10103 frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL);
43cd72b9 10104 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
10105 last_frag = frag_now;
10106 frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL);
43cd72b9 10107 xtensa_set_frag_assembly_state (frag_now);
e0001a05 10108
43cd72b9 10109 while (search_frag != frag_now)
e0001a05
NC
10110 {
10111 next_frag = search_frag->fr_next;
10112
43cd72b9 10113 /* First, move the frag out of the literal section and
e0001a05
NC
10114 to the appropriate place. */
10115 if (search_frag->tc_frag_data.literal_frag)
10116 {
10117 literal_pool = search_frag->tc_frag_data.literal_frag;
9c2799c2 10118 gas_assert (literal_pool->fr_subtype == RELAX_LITERAL_POOL_BEGIN);
dd49a749 10119 frchain_to = literal_pool->tc_frag_data.lit_frchain;
9c2799c2 10120 gas_assert (frchain_to);
e0001a05 10121 }
c48aaca0 10122 insert_after = literal_pool->tc_frag_data.literal_frag;
dd49a749 10123 dest_seg = insert_after->fr_next->tc_frag_data.lit_seg;
43cd72b9 10124
e0001a05
NC
10125 *frag_splice = next_frag;
10126 search_frag->fr_next = insert_after->fr_next;
10127 insert_after->fr_next = search_frag;
10128 search_frag->tc_frag_data.lit_seg = dest_seg;
c48aaca0 10129 literal_pool->tc_frag_data.literal_frag = search_frag;
e0001a05
NC
10130
10131 /* Now move any fixups associated with this frag to the
10132 right section. */
10133 fix = frchain_from->fix_root;
10134 fix_splice = &(frchain_from->fix_root);
10135 while (fix)
10136 {
10137 next_fix = fix->fx_next;
10138 if (fix->fx_frag == search_frag)
10139 {
10140 *fix_splice = next_fix;
10141 fix->fx_next = frchain_to->fix_root;
10142 frchain_to->fix_root = fix;
10143 if (frchain_to->fix_tail == NULL)
10144 frchain_to->fix_tail = fix;
10145 }
10146 else
10147 fix_splice = &(fix->fx_next);
10148 fix = next_fix;
10149 }
10150 search_frag = next_frag;
10151 }
10152
10153 if (frchain_from->fix_root != NULL)
10154 {
10155 frchain_from = seg_info (segment->seg)->frchainP;
10156 as_warn (_("fixes not all moved from %s"), segment->seg->name);
10157
9c2799c2 10158 gas_assert (frchain_from->fix_root == NULL);
e0001a05
NC
10159 }
10160 frchain_from->fix_tail = NULL;
10161 xtensa_restore_emit_state (&state);
e0001a05
NC
10162 }
10163
82e7541d
BW
10164 /* Now fix up the SEGMENT value for all the literal symbols. */
10165 for (lit = literal_syms; lit; lit = lit->next)
10166 {
10167 symbolS *lit_sym = lit->sym;
10168 segT dest_seg = symbol_get_frag (lit_sym)->tc_frag_data.lit_seg;
43cd72b9
BW
10169 if (dest_seg)
10170 S_SET_SEGMENT (lit_sym, dest_seg);
82e7541d 10171 }
e0001a05
NC
10172}
10173
10174
a7877748
BW
10175/* Walk over all the frags for segments in a list and mark them as
10176 containing literals. As clunky as this is, we can't rely on frag_var
10177 and frag_variant to get called in all situations. */
10178
10179static void
7fa3d080 10180mark_literal_frags (seg_list *segment)
a7877748
BW
10181{
10182 frchainS *frchain_from;
10183 fragS *search_frag;
10184
10185 while (segment)
10186 {
10187 frchain_from = seg_info (segment->seg)->frchainP;
10188 search_frag = frchain_from->frch_root;
c138bc38 10189 while (search_frag)
a7877748
BW
10190 {
10191 search_frag->tc_frag_data.is_literal = TRUE;
10192 search_frag = search_frag->fr_next;
10193 }
10194 segment = segment->next;
10195 }
10196}
10197
10198
e0001a05 10199static void
7fa3d080 10200xtensa_reorder_seg_list (seg_list *head, segT after)
e0001a05
NC
10201{
10202 /* Move all of the sections in the section list to come
10203 after "after" in the gnu segment list. */
10204
10205 head = head->next;
10206 while (head)
10207 {
10208 segT literal_section = head->seg;
10209
10210 /* Move the literal section after "after". */
9c2799c2 10211 gas_assert (literal_section);
e0001a05
NC
10212 if (literal_section != after)
10213 {
69852798
AM
10214 bfd_section_list_remove (stdoutput, literal_section);
10215 bfd_section_list_insert_after (stdoutput, after, literal_section);
e0001a05
NC
10216 }
10217
10218 head = head->next;
10219 }
10220}
10221
10222
10223/* Push all the literal segments to the end of the gnu list. */
10224
7fa3d080
BW
10225static void
10226xtensa_reorder_segments (void)
e0001a05
NC
10227{
10228 segT sec;
b08b5071 10229 segT last_sec = 0;
e0001a05
NC
10230 int old_count = 0;
10231 int new_count = 0;
10232
10233 for (sec = stdoutput->sections; sec != NULL; sec = sec->next)
b08b5071
BW
10234 {
10235 last_sec = sec;
10236 old_count++;
10237 }
e0001a05
NC
10238
10239 /* Now that we have the last section, push all the literal
10240 sections to the end. */
e0001a05 10241 xtensa_reorder_seg_list (literal_head, last_sec);
e0001a05
NC
10242
10243 /* Now perform the final error check. */
10244 for (sec = stdoutput->sections; sec != NULL; sec = sec->next)
10245 new_count++;
9c2799c2 10246 gas_assert (new_count == old_count);
e0001a05
NC
10247}
10248
10249
e0001a05
NC
10250/* Change the emit state (seg, subseg, and frag related stuff) to the
10251 correct location. Return a emit_state which can be passed to
10252 xtensa_restore_emit_state to return to current fragment. */
10253
7fa3d080
BW
10254static void
10255xtensa_switch_to_literal_fragment (emit_state *result)
43cd72b9
BW
10256{
10257 if (directive_state[directive_absolute_literals])
10258 {
74869ac7
BW
10259 segT lit4_seg = cache_literal_section (TRUE);
10260 xtensa_switch_section_emit_state (result, lit4_seg, 0);
43cd72b9
BW
10261 }
10262 else
10263 xtensa_switch_to_non_abs_literal_fragment (result);
10264
10265 /* Do a 4-byte align here. */
10266 frag_align (2, 0, 0);
10267 record_alignment (now_seg, 2);
10268}
10269
10270
7fa3d080
BW
10271static void
10272xtensa_switch_to_non_abs_literal_fragment (emit_state *result)
e0001a05 10273{
e0001a05
NC
10274 static bfd_boolean recursive = FALSE;
10275 fragS *pool_location = get_literal_pool_location (now_seg);
74869ac7 10276 segT lit_seg;
c138bc38 10277 bfd_boolean is_init =
e0001a05 10278 (now_seg && !strcmp (segment_name (now_seg), INIT_SECTION_NAME));
c138bc38 10279 bfd_boolean is_fini =
e0001a05 10280 (now_seg && !strcmp (segment_name (now_seg), FINI_SECTION_NAME));
e0001a05 10281
43cd72b9
BW
10282 if (pool_location == NULL
10283 && !use_literal_section
e0001a05
NC
10284 && !recursive
10285 && !is_init && ! is_fini)
10286 {
43cd72b9 10287 as_bad (_("literal pool location required for text-section-literals; specify with .literal_position"));
74869ac7
BW
10288
10289 /* When we mark a literal pool location, we want to put a frag in
10290 the literal pool that points to it. But to do that, we want to
10291 switch_to_literal_fragment. But literal sections don't have
10292 literal pools, so their location is always null, so we would
10293 recurse forever. This is kind of hacky, but it works. */
10294
e0001a05 10295 recursive = TRUE;
61846f28 10296 xtensa_mark_literal_pool_location ();
e0001a05
NC
10297 recursive = FALSE;
10298 }
10299
74869ac7
BW
10300 lit_seg = cache_literal_section (FALSE);
10301 xtensa_switch_section_emit_state (result, lit_seg, 0);
e0001a05 10302
43cd72b9
BW
10303 if (!use_literal_section
10304 && !is_init && !is_fini
10305 && get_literal_pool_location (now_seg) != pool_location)
e0001a05
NC
10306 {
10307 /* Close whatever frag is there. */
10308 frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL);
43cd72b9 10309 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
10310 frag_now->tc_frag_data.literal_frag = pool_location;
10311 frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL);
43cd72b9 10312 xtensa_set_frag_assembly_state (frag_now);
e0001a05 10313 }
e0001a05
NC
10314}
10315
10316
10317/* Call this function before emitting data into the literal section.
10318 This is a helper function for xtensa_switch_to_literal_fragment.
10319 This is similar to a .section new_now_seg subseg. */
10320
7fa3d080
BW
10321static void
10322xtensa_switch_section_emit_state (emit_state *state,
10323 segT new_now_seg,
10324 subsegT new_now_subseg)
e0001a05
NC
10325{
10326 state->name = now_seg->name;
10327 state->now_seg = now_seg;
10328 state->now_subseg = now_subseg;
10329 state->generating_literals = generating_literals;
10330 generating_literals++;
2b0210eb 10331 subseg_set (new_now_seg, new_now_subseg);
e0001a05
NC
10332}
10333
10334
10335/* Use to restore the emitting into the normal place. */
10336
7fa3d080
BW
10337static void
10338xtensa_restore_emit_state (emit_state *state)
e0001a05
NC
10339{
10340 generating_literals = state->generating_literals;
2b0210eb 10341 subseg_set (state->now_seg, state->now_subseg);
e0001a05
NC
10342}
10343
10344
74869ac7 10345/* Predicate function used to look up a section in a particular group. */
e0001a05 10346
74869ac7
BW
10347static bfd_boolean
10348match_section_group (bfd *abfd ATTRIBUTE_UNUSED, asection *sec, void *inf)
e0001a05 10349{
74869ac7
BW
10350 const char *gname = inf;
10351 const char *group_name = elf_group_name (sec);
10352
10353 return (group_name == gname
10354 || (group_name != NULL
10355 && gname != NULL
10356 && strcmp (group_name, gname) == 0));
10357}
e0001a05 10358
e0001a05 10359
74869ac7
BW
10360/* Get the literal section to be used for the current text section.
10361 The result may be cached in the default_lit_sections structure. */
10362
10363static segT
10364cache_literal_section (bfd_boolean use_abs_literals)
10365{
10366 const char *text_name, *group_name = 0;
10367 char *base_name, *name, *suffix;
10368 segT *pcached;
10369 segT seg, current_section;
10370 int current_subsec;
10371 bfd_boolean linkonce = FALSE;
10372
10373 /* Save the current section/subsection. */
10374 current_section = now_seg;
10375 current_subsec = now_subseg;
10376
10377 /* Clear the cached values if they are no longer valid. */
10378 if (now_seg != default_lit_sections.current_text_seg)
b08b5071 10379 {
74869ac7
BW
10380 default_lit_sections.current_text_seg = now_seg;
10381 default_lit_sections.lit_seg = NULL;
10382 default_lit_sections.lit4_seg = NULL;
10383 }
10384
10385 /* Check if the literal section is already cached. */
10386 if (use_abs_literals)
10387 pcached = &default_lit_sections.lit4_seg;
10388 else
10389 pcached = &default_lit_sections.lit_seg;
10390
10391 if (*pcached)
10392 return *pcached;
10393
10394 text_name = default_lit_sections.lit_prefix;
10395 if (! text_name || ! *text_name)
10396 {
10397 text_name = segment_name (current_section);
10398 group_name = elf_group_name (current_section);
10399 linkonce = (current_section->flags & SEC_LINK_ONCE) != 0;
10400 }
10401
10402 base_name = use_abs_literals ? ".lit4" : ".literal";
10403 if (group_name)
10404 {
10405 name = xmalloc (strlen (base_name) + strlen (group_name) + 2);
10406 sprintf (name, "%s.%s", base_name, group_name);
10407 }
10408 else if (strncmp (text_name, ".gnu.linkonce.", linkonce_len) == 0)
10409 {
10410 suffix = strchr (text_name + linkonce_len, '.');
10411
10412 name = xmalloc (linkonce_len + strlen (base_name) + 1
10413 + (suffix ? strlen (suffix) : 0));
10414 strcpy (name, ".gnu.linkonce");
10415 strcat (name, base_name);
10416 if (suffix)
10417 strcat (name, suffix);
10418 linkonce = TRUE;
10419 }
10420 else
10421 {
10422 /* If the section name ends with ".text", then replace that suffix
10423 instead of appending an additional suffix. */
10424 size_t len = strlen (text_name);
10425 if (len >= 5 && strcmp (text_name + len - 5, ".text") == 0)
10426 len -= 5;
10427
10428 name = xmalloc (len + strlen (base_name) + 1);
10429 strcpy (name, text_name);
10430 strcpy (name + len, base_name);
b08b5071 10431 }
e0001a05 10432
74869ac7
BW
10433 /* Canonicalize section names to allow renaming literal sections.
10434 The group name, if any, came from the current text section and
10435 has already been canonicalized. */
10436 name = tc_canonicalize_symbol_name (name);
10437
10438 seg = bfd_get_section_by_name_if (stdoutput, name, match_section_group,
10439 (void *) group_name);
10440 if (! seg)
e0001a05 10441 {
74869ac7
BW
10442 flagword flags;
10443
10444 seg = subseg_force_new (name, 0);
10445
10446 if (! use_abs_literals)
b08b5071 10447 {
74869ac7 10448 /* Add the newly created literal segment to the list. */
b08b5071
BW
10449 seg_list *n = (seg_list *) xmalloc (sizeof (seg_list));
10450 n->seg = seg;
74869ac7
BW
10451 n->next = literal_head->next;
10452 literal_head->next = n;
b08b5071 10453 }
74869ac7
BW
10454
10455 flags = (SEC_HAS_CONTENTS | SEC_READONLY | SEC_ALLOC | SEC_LOAD
10456 | (linkonce ? (SEC_LINK_ONCE | SEC_LINK_DUPLICATES_DISCARD) : 0)
10457 | (use_abs_literals ? SEC_DATA : SEC_CODE));
10458
10459 elf_group_name (seg) = group_name;
10460
10461 bfd_set_section_flags (stdoutput, seg, flags);
b08b5071 10462 bfd_set_section_alignment (stdoutput, seg, 2);
e0001a05
NC
10463 }
10464
74869ac7 10465 *pcached = seg;
b08b5071 10466 subseg_set (current_section, current_subsec);
74869ac7 10467 return seg;
e0001a05
NC
10468}
10469
43cd72b9
BW
10470\f
10471/* Property Tables Stuff. */
10472
7fa3d080
BW
10473#define XTENSA_INSN_SEC_NAME ".xt.insn"
10474#define XTENSA_LIT_SEC_NAME ".xt.lit"
10475#define XTENSA_PROP_SEC_NAME ".xt.prop"
10476
10477typedef bfd_boolean (*frag_predicate) (const fragS *);
10478typedef void (*frag_flags_fn) (const fragS *, frag_flags *);
10479
b08b5071 10480static bfd_boolean get_frag_is_literal (const fragS *);
7fa3d080
BW
10481static void xtensa_create_property_segments
10482 (frag_predicate, frag_predicate, const char *, xt_section_type);
10483static void xtensa_create_xproperty_segments
10484 (frag_flags_fn, const char *, xt_section_type);
532f93bd 10485static bfd_boolean exclude_section_from_property_tables (segT);
7fa3d080
BW
10486static bfd_boolean section_has_property (segT, frag_predicate);
10487static bfd_boolean section_has_xproperty (segT, frag_flags_fn);
10488static void add_xt_block_frags
542f8b94 10489 (segT, xtensa_block_info **, frag_predicate, frag_predicate);
7fa3d080
BW
10490static bfd_boolean xtensa_frag_flags_is_empty (const frag_flags *);
10491static void xtensa_frag_flags_init (frag_flags *);
10492static void get_frag_property_flags (const fragS *, frag_flags *);
2f1bf5c1 10493static flagword frag_flags_to_number (const frag_flags *);
542f8b94 10494static void add_xt_prop_frags (segT, xtensa_block_info **, frag_flags_fn);
7fa3d080
BW
10495
10496/* Set up property tables after relaxation. */
10497
10498void
10499xtensa_post_relax_hook (void)
10500{
10501 xtensa_move_seg_list_to_beginning (literal_head);
7fa3d080
BW
10502
10503 xtensa_find_unmarked_state_frags ();
99ded152 10504 xtensa_mark_frags_for_org ();
6a7eedfe 10505 xtensa_mark_difference_of_two_symbols ();
7fa3d080 10506
b29757dc
BW
10507 xtensa_create_property_segments (get_frag_is_literal,
10508 NULL,
10509 XTENSA_LIT_SEC_NAME,
10510 xt_literal_sec);
7fa3d080
BW
10511 xtensa_create_xproperty_segments (get_frag_property_flags,
10512 XTENSA_PROP_SEC_NAME,
10513 xt_prop_sec);
10514
10515 if (warn_unaligned_branch_targets)
10516 bfd_map_over_sections (stdoutput, xtensa_find_unaligned_branch_targets, 0);
10517 bfd_map_over_sections (stdoutput, xtensa_find_unaligned_loops, 0);
10518}
10519
10520
43cd72b9
BW
10521/* This function is only meaningful after xtensa_move_literals. */
10522
10523static bfd_boolean
7fa3d080 10524get_frag_is_literal (const fragS *fragP)
43cd72b9 10525{
9c2799c2 10526 gas_assert (fragP != NULL);
43cd72b9
BW
10527 return fragP->tc_frag_data.is_literal;
10528}
10529
10530
43cd72b9 10531static void
7fa3d080
BW
10532xtensa_create_property_segments (frag_predicate property_function,
10533 frag_predicate end_property_function,
10534 const char *section_name_base,
10535 xt_section_type sec_type)
43cd72b9
BW
10536{
10537 segT *seclist;
10538
10539 /* Walk over all of the current segments.
10540 Walk over each fragment
10541 For each non-empty fragment,
10542 Build a property record (append where possible). */
10543
10544 for (seclist = &stdoutput->sections;
10545 seclist && *seclist;
10546 seclist = &(*seclist)->next)
10547 {
10548 segT sec = *seclist;
43cd72b9 10549
532f93bd 10550 if (exclude_section_from_property_tables (sec))
43cd72b9
BW
10551 continue;
10552
10553 if (section_has_property (sec, property_function))
10554 {
542f8b94
BW
10555 segment_info_type *xt_seg_info;
10556 xtensa_block_info **xt_blocks;
51c8ebc1 10557 segT prop_sec = xtensa_make_property_section (sec, section_name_base);
542f8b94
BW
10558
10559 prop_sec->output_section = prop_sec;
10560 subseg_set (prop_sec, 0);
10561 xt_seg_info = seg_info (prop_sec);
10562 xt_blocks = &xt_seg_info->tc_segment_info_data.blocks[sec_type];
10563
43cd72b9 10564 /* Walk over all of the frchains here and add new sections. */
542f8b94 10565 add_xt_block_frags (sec, xt_blocks, property_function,
43cd72b9
BW
10566 end_property_function);
10567 }
10568 }
10569
10570 /* Now we fill them out.... */
10571
10572 for (seclist = &stdoutput->sections;
10573 seclist && *seclist;
10574 seclist = &(*seclist)->next)
10575 {
10576 segment_info_type *seginfo;
10577 xtensa_block_info *block;
10578 segT sec = *seclist;
10579
10580 seginfo = seg_info (sec);
10581 block = seginfo->tc_segment_info_data.blocks[sec_type];
10582
10583 if (block)
10584 {
10585 xtensa_block_info *cur_block;
43cd72b9 10586 int num_recs = 0;
d77b99c9 10587 bfd_size_type rec_size;
43cd72b9
BW
10588
10589 for (cur_block = block; cur_block; cur_block = cur_block->next)
10590 num_recs++;
10591
10592 rec_size = num_recs * 8;
10593 bfd_set_section_size (stdoutput, sec, rec_size);
10594
43cd72b9
BW
10595 if (num_recs)
10596 {
43cd72b9 10597 char *frag_data;
542f8b94 10598 int i;
43cd72b9 10599
542f8b94
BW
10600 subseg_set (sec, 0);
10601 frag_data = frag_more (rec_size);
43cd72b9 10602 cur_block = block;
43cd72b9
BW
10603 for (i = 0; i < num_recs; i++)
10604 {
542f8b94 10605 fixS *fix;
e0001a05 10606
43cd72b9 10607 /* Write the fixup. */
9c2799c2 10608 gas_assert (cur_block);
542f8b94
BW
10609 fix = fix_new (frag_now, i * 8, 4,
10610 section_symbol (cur_block->sec),
10611 cur_block->offset,
10612 FALSE, BFD_RELOC_32);
10613 fix->fx_file = "<internal>";
43cd72b9 10614 fix->fx_line = 0;
e0001a05 10615
43cd72b9 10616 /* Write the length. */
542f8b94 10617 md_number_to_chars (&frag_data[4 + i * 8],
43cd72b9
BW
10618 cur_block->size, 4);
10619 cur_block = cur_block->next;
10620 }
542f8b94
BW
10621 frag_wane (frag_now);
10622 frag_new (0);
10623 frag_wane (frag_now);
43cd72b9
BW
10624 }
10625 }
10626 }
e0001a05
NC
10627}
10628
10629
7fa3d080
BW
10630static void
10631xtensa_create_xproperty_segments (frag_flags_fn flag_fn,
10632 const char *section_name_base,
10633 xt_section_type sec_type)
e0001a05
NC
10634{
10635 segT *seclist;
10636
10637 /* Walk over all of the current segments.
43cd72b9
BW
10638 Walk over each fragment.
10639 For each fragment that has instructions,
10640 build an instruction record (append where possible). */
e0001a05
NC
10641
10642 for (seclist = &stdoutput->sections;
10643 seclist && *seclist;
10644 seclist = &(*seclist)->next)
10645 {
10646 segT sec = *seclist;
43cd72b9 10647
532f93bd 10648 if (exclude_section_from_property_tables (sec))
43cd72b9
BW
10649 continue;
10650
10651 if (section_has_xproperty (sec, flag_fn))
e0001a05 10652 {
542f8b94
BW
10653 segment_info_type *xt_seg_info;
10654 xtensa_block_info **xt_blocks;
51c8ebc1 10655 segT prop_sec = xtensa_make_property_section (sec, section_name_base);
542f8b94
BW
10656
10657 prop_sec->output_section = prop_sec;
10658 subseg_set (prop_sec, 0);
10659 xt_seg_info = seg_info (prop_sec);
10660 xt_blocks = &xt_seg_info->tc_segment_info_data.blocks[sec_type];
10661
e0001a05 10662 /* Walk over all of the frchains here and add new sections. */
542f8b94 10663 add_xt_prop_frags (sec, xt_blocks, flag_fn);
e0001a05
NC
10664 }
10665 }
10666
10667 /* Now we fill them out.... */
10668
10669 for (seclist = &stdoutput->sections;
10670 seclist && *seclist;
10671 seclist = &(*seclist)->next)
10672 {
10673 segment_info_type *seginfo;
10674 xtensa_block_info *block;
10675 segT sec = *seclist;
43cd72b9 10676
e0001a05
NC
10677 seginfo = seg_info (sec);
10678 block = seginfo->tc_segment_info_data.blocks[sec_type];
10679
10680 if (block)
10681 {
10682 xtensa_block_info *cur_block;
43cd72b9 10683 int num_recs = 0;
d77b99c9 10684 bfd_size_type rec_size;
e0001a05
NC
10685
10686 for (cur_block = block; cur_block; cur_block = cur_block->next)
10687 num_recs++;
10688
43cd72b9 10689 rec_size = num_recs * (8 + 4);
e0001a05 10690 bfd_set_section_size (stdoutput, sec, rec_size);
43cd72b9
BW
10691 /* elf_section_data (sec)->this_hdr.sh_entsize = 12; */
10692
e0001a05
NC
10693 if (num_recs)
10694 {
e0001a05 10695 char *frag_data;
542f8b94 10696 int i;
e0001a05 10697
542f8b94
BW
10698 subseg_set (sec, 0);
10699 frag_data = frag_more (rec_size);
e0001a05 10700 cur_block = block;
e0001a05
NC
10701 for (i = 0; i < num_recs; i++)
10702 {
542f8b94 10703 fixS *fix;
e0001a05
NC
10704
10705 /* Write the fixup. */
9c2799c2 10706 gas_assert (cur_block);
542f8b94
BW
10707 fix = fix_new (frag_now, i * 12, 4,
10708 section_symbol (cur_block->sec),
10709 cur_block->offset,
10710 FALSE, BFD_RELOC_32);
10711 fix->fx_file = "<internal>";
e0001a05
NC
10712 fix->fx_line = 0;
10713
10714 /* Write the length. */
542f8b94 10715 md_number_to_chars (&frag_data[4 + i * 12],
e0001a05 10716 cur_block->size, 4);
542f8b94 10717 md_number_to_chars (&frag_data[8 + i * 12],
43cd72b9 10718 frag_flags_to_number (&cur_block->flags),
2f1bf5c1 10719 sizeof (flagword));
e0001a05
NC
10720 cur_block = cur_block->next;
10721 }
542f8b94
BW
10722 frag_wane (frag_now);
10723 frag_new (0);
10724 frag_wane (frag_now);
e0001a05
NC
10725 }
10726 }
10727 }
10728}
10729
10730
532f93bd
BW
10731static bfd_boolean
10732exclude_section_from_property_tables (segT sec)
10733{
10734 flagword flags = bfd_get_section_flags (stdoutput, sec);
10735
10736 /* Sections that don't contribute to the memory footprint are excluded. */
10737 if ((flags & SEC_DEBUGGING)
10738 || !(flags & SEC_ALLOC)
10739 || (flags & SEC_MERGE))
10740 return TRUE;
10741
10742 /* Linker cie and fde optimizations mess up property entries for
10743 eh_frame sections, but there is nothing inside them relevant to
10744 property tables anyway. */
10745 if (strcmp (sec->name, ".eh_frame") == 0)
10746 return TRUE;
10747
10748 return FALSE;
10749}
10750
10751
7fa3d080
BW
10752static bfd_boolean
10753section_has_property (segT sec, frag_predicate property_function)
e0001a05
NC
10754{
10755 segment_info_type *seginfo = seg_info (sec);
10756 fragS *fragP;
10757
10758 if (seginfo && seginfo->frchainP)
10759 {
10760 for (fragP = seginfo->frchainP->frch_root; fragP; fragP = fragP->fr_next)
10761 {
10762 if (property_function (fragP)
10763 && (fragP->fr_type != rs_fill || fragP->fr_fix != 0))
10764 return TRUE;
10765 }
10766 }
10767 return FALSE;
10768}
10769
10770
7fa3d080
BW
10771static bfd_boolean
10772section_has_xproperty (segT sec, frag_flags_fn property_function)
43cd72b9
BW
10773{
10774 segment_info_type *seginfo = seg_info (sec);
10775 fragS *fragP;
10776
10777 if (seginfo && seginfo->frchainP)
10778 {
10779 for (fragP = seginfo->frchainP->frch_root; fragP; fragP = fragP->fr_next)
10780 {
10781 frag_flags prop_flags;
10782 property_function (fragP, &prop_flags);
10783 if (!xtensa_frag_flags_is_empty (&prop_flags))
10784 return TRUE;
10785 }
10786 }
10787 return FALSE;
10788}
10789
10790
e0001a05
NC
10791/* Two types of block sections exist right now: literal and insns. */
10792
7fa3d080
BW
10793static void
10794add_xt_block_frags (segT sec,
7fa3d080
BW
10795 xtensa_block_info **xt_block,
10796 frag_predicate property_function,
10797 frag_predicate end_property_function)
e0001a05 10798{
e0001a05
NC
10799 fragS *fragP;
10800
e0001a05
NC
10801 /* Build it if needed. */
10802 while (*xt_block != NULL)
10803 xt_block = &(*xt_block)->next;
10804 /* We are either at NULL at the beginning or at the end. */
10805
10806 /* Walk through the frags. */
542f8b94 10807 if (seg_info (sec)->frchainP)
e0001a05 10808 {
542f8b94 10809 for (fragP = seg_info (sec)->frchainP->frch_root;
e0001a05
NC
10810 fragP;
10811 fragP = fragP->fr_next)
10812 {
10813 if (property_function (fragP)
10814 && (fragP->fr_type != rs_fill || fragP->fr_fix != 0))
10815 {
10816 if (*xt_block != NULL)
10817 {
10818 if ((*xt_block)->offset + (*xt_block)->size
10819 == fragP->fr_address)
10820 (*xt_block)->size += fragP->fr_fix;
10821 else
10822 xt_block = &((*xt_block)->next);
10823 }
10824 if (*xt_block == NULL)
10825 {
43cd72b9
BW
10826 xtensa_block_info *new_block = (xtensa_block_info *)
10827 xmalloc (sizeof (xtensa_block_info));
10828 new_block->sec = sec;
10829 new_block->offset = fragP->fr_address;
10830 new_block->size = fragP->fr_fix;
10831 new_block->next = NULL;
10832 xtensa_frag_flags_init (&new_block->flags);
10833 *xt_block = new_block;
10834 }
10835 if (end_property_function
10836 && end_property_function (fragP))
10837 {
10838 xt_block = &((*xt_block)->next);
10839 }
10840 }
10841 }
10842 }
10843}
10844
10845
10846/* Break the encapsulation of add_xt_prop_frags here. */
10847
7fa3d080
BW
10848static bfd_boolean
10849xtensa_frag_flags_is_empty (const frag_flags *prop_flags)
43cd72b9
BW
10850{
10851 if (prop_flags->is_literal
10852 || prop_flags->is_insn
10853 || prop_flags->is_data
10854 || prop_flags->is_unreachable)
10855 return FALSE;
10856 return TRUE;
10857}
10858
10859
7fa3d080
BW
10860static void
10861xtensa_frag_flags_init (frag_flags *prop_flags)
43cd72b9
BW
10862{
10863 memset (prop_flags, 0, sizeof (frag_flags));
10864}
10865
10866
7fa3d080
BW
10867static void
10868get_frag_property_flags (const fragS *fragP, frag_flags *prop_flags)
43cd72b9
BW
10869{
10870 xtensa_frag_flags_init (prop_flags);
10871 if (fragP->tc_frag_data.is_literal)
10872 prop_flags->is_literal = TRUE;
99ded152
BW
10873 if (fragP->tc_frag_data.is_specific_opcode
10874 || fragP->tc_frag_data.is_no_transform)
1f7efbae
BW
10875 {
10876 prop_flags->is_no_transform = TRUE;
10877 if (xtensa_frag_flags_is_empty (prop_flags))
10878 prop_flags->is_data = TRUE;
10879 }
43cd72b9 10880 if (fragP->tc_frag_data.is_unreachable)
7fa3d080 10881 prop_flags->is_unreachable = TRUE;
43cd72b9
BW
10882 else if (fragP->tc_frag_data.is_insn)
10883 {
10884 prop_flags->is_insn = TRUE;
10885 if (fragP->tc_frag_data.is_loop_target)
10886 prop_flags->insn.is_loop_target = TRUE;
10887 if (fragP->tc_frag_data.is_branch_target)
10888 prop_flags->insn.is_branch_target = TRUE;
43cd72b9
BW
10889 if (fragP->tc_frag_data.is_no_density)
10890 prop_flags->insn.is_no_density = TRUE;
10891 if (fragP->tc_frag_data.use_absolute_literals)
10892 prop_flags->insn.is_abslit = TRUE;
10893 }
10894 if (fragP->tc_frag_data.is_align)
10895 {
10896 prop_flags->is_align = TRUE;
10897 prop_flags->alignment = fragP->tc_frag_data.alignment;
10898 if (xtensa_frag_flags_is_empty (prop_flags))
10899 prop_flags->is_data = TRUE;
10900 }
10901}
10902
10903
2f1bf5c1 10904static flagword
7fa3d080 10905frag_flags_to_number (const frag_flags *prop_flags)
43cd72b9 10906{
2f1bf5c1 10907 flagword num = 0;
43cd72b9
BW
10908 if (prop_flags->is_literal)
10909 num |= XTENSA_PROP_LITERAL;
10910 if (prop_flags->is_insn)
10911 num |= XTENSA_PROP_INSN;
10912 if (prop_flags->is_data)
10913 num |= XTENSA_PROP_DATA;
10914 if (prop_flags->is_unreachable)
10915 num |= XTENSA_PROP_UNREACHABLE;
10916 if (prop_flags->insn.is_loop_target)
10917 num |= XTENSA_PROP_INSN_LOOP_TARGET;
10918 if (prop_flags->insn.is_branch_target)
10919 {
10920 num |= XTENSA_PROP_INSN_BRANCH_TARGET;
10921 num = SET_XTENSA_PROP_BT_ALIGN (num, prop_flags->insn.bt_align_priority);
10922 }
10923
10924 if (prop_flags->insn.is_no_density)
10925 num |= XTENSA_PROP_INSN_NO_DENSITY;
99ded152
BW
10926 if (prop_flags->is_no_transform)
10927 num |= XTENSA_PROP_NO_TRANSFORM;
43cd72b9
BW
10928 if (prop_flags->insn.is_no_reorder)
10929 num |= XTENSA_PROP_INSN_NO_REORDER;
10930 if (prop_flags->insn.is_abslit)
10931 num |= XTENSA_PROP_INSN_ABSLIT;
10932
10933 if (prop_flags->is_align)
10934 {
10935 num |= XTENSA_PROP_ALIGN;
10936 num = SET_XTENSA_PROP_ALIGNMENT (num, prop_flags->alignment);
10937 }
10938
10939 return num;
10940}
10941
10942
10943static bfd_boolean
7fa3d080
BW
10944xtensa_frag_flags_combinable (const frag_flags *prop_flags_1,
10945 const frag_flags *prop_flags_2)
43cd72b9
BW
10946{
10947 /* Cannot combine with an end marker. */
10948
10949 if (prop_flags_1->is_literal != prop_flags_2->is_literal)
10950 return FALSE;
10951 if (prop_flags_1->is_insn != prop_flags_2->is_insn)
10952 return FALSE;
10953 if (prop_flags_1->is_data != prop_flags_2->is_data)
10954 return FALSE;
10955
10956 if (prop_flags_1->is_insn)
10957 {
10958 /* Properties of the beginning of the frag. */
10959 if (prop_flags_2->insn.is_loop_target)
10960 return FALSE;
10961 if (prop_flags_2->insn.is_branch_target)
10962 return FALSE;
10963 if (prop_flags_1->insn.is_no_density !=
10964 prop_flags_2->insn.is_no_density)
10965 return FALSE;
99ded152
BW
10966 if (prop_flags_1->is_no_transform !=
10967 prop_flags_2->is_no_transform)
43cd72b9
BW
10968 return FALSE;
10969 if (prop_flags_1->insn.is_no_reorder !=
10970 prop_flags_2->insn.is_no_reorder)
10971 return FALSE;
10972 if (prop_flags_1->insn.is_abslit !=
10973 prop_flags_2->insn.is_abslit)
10974 return FALSE;
10975 }
10976
10977 if (prop_flags_1->is_align)
10978 return FALSE;
10979
10980 return TRUE;
10981}
10982
10983
7fa3d080
BW
10984static bfd_vma
10985xt_block_aligned_size (const xtensa_block_info *xt_block)
43cd72b9
BW
10986{
10987 bfd_vma end_addr;
d77b99c9 10988 unsigned align_bits;
43cd72b9
BW
10989
10990 if (!xt_block->flags.is_align)
10991 return xt_block->size;
10992
10993 end_addr = xt_block->offset + xt_block->size;
10994 align_bits = xt_block->flags.alignment;
10995 end_addr = ((end_addr + ((1 << align_bits) -1)) >> align_bits) << align_bits;
10996 return end_addr - xt_block->offset;
10997}
10998
10999
11000static bfd_boolean
7fa3d080
BW
11001xtensa_xt_block_combine (xtensa_block_info *xt_block,
11002 const xtensa_block_info *xt_block_2)
43cd72b9
BW
11003{
11004 if (xt_block->sec != xt_block_2->sec)
11005 return FALSE;
11006 if (xt_block->offset + xt_block_aligned_size (xt_block)
11007 != xt_block_2->offset)
11008 return FALSE;
11009
11010 if (xt_block_2->size == 0
11011 && (!xt_block_2->flags.is_unreachable
11012 || xt_block->flags.is_unreachable))
11013 {
11014 if (xt_block_2->flags.is_align
11015 && xt_block->flags.is_align)
11016 {
11017 /* Nothing needed. */
11018 if (xt_block->flags.alignment >= xt_block_2->flags.alignment)
11019 return TRUE;
11020 }
11021 else
11022 {
11023 if (xt_block_2->flags.is_align)
11024 {
11025 /* Push alignment to previous entry. */
11026 xt_block->flags.is_align = xt_block_2->flags.is_align;
11027 xt_block->flags.alignment = xt_block_2->flags.alignment;
11028 }
11029 return TRUE;
11030 }
11031 }
11032 if (!xtensa_frag_flags_combinable (&xt_block->flags,
11033 &xt_block_2->flags))
11034 return FALSE;
11035
11036 xt_block->size += xt_block_2->size;
11037
11038 if (xt_block_2->flags.is_align)
11039 {
11040 xt_block->flags.is_align = TRUE;
11041 xt_block->flags.alignment = xt_block_2->flags.alignment;
11042 }
11043
11044 return TRUE;
11045}
11046
11047
7fa3d080
BW
11048static void
11049add_xt_prop_frags (segT sec,
7fa3d080
BW
11050 xtensa_block_info **xt_block,
11051 frag_flags_fn property_function)
43cd72b9 11052{
43cd72b9
BW
11053 fragS *fragP;
11054
43cd72b9
BW
11055 /* Build it if needed. */
11056 while (*xt_block != NULL)
11057 {
11058 xt_block = &(*xt_block)->next;
11059 }
11060 /* We are either at NULL at the beginning or at the end. */
11061
11062 /* Walk through the frags. */
542f8b94 11063 if (seg_info (sec)->frchainP)
43cd72b9 11064 {
542f8b94 11065 for (fragP = seg_info (sec)->frchainP->frch_root; fragP;
43cd72b9
BW
11066 fragP = fragP->fr_next)
11067 {
11068 xtensa_block_info tmp_block;
11069 tmp_block.sec = sec;
11070 tmp_block.offset = fragP->fr_address;
11071 tmp_block.size = fragP->fr_fix;
11072 tmp_block.next = NULL;
11073 property_function (fragP, &tmp_block.flags);
11074
11075 if (!xtensa_frag_flags_is_empty (&tmp_block.flags))
11076 /* && fragP->fr_fix != 0) */
11077 {
11078 if ((*xt_block) == NULL
11079 || !xtensa_xt_block_combine (*xt_block, &tmp_block))
11080 {
11081 xtensa_block_info *new_block;
11082 if ((*xt_block) != NULL)
11083 xt_block = &(*xt_block)->next;
11084 new_block = (xtensa_block_info *)
11085 xmalloc (sizeof (xtensa_block_info));
11086 *new_block = tmp_block;
11087 *xt_block = new_block;
11088 }
11089 }
11090 }
11091 }
11092}
11093
11094\f
11095/* op_placement_info_table */
11096
11097/* op_placement_info makes it easier to determine which
11098 ops can go in which slots. */
11099
11100static void
7fa3d080 11101init_op_placement_info_table (void)
43cd72b9
BW
11102{
11103 xtensa_isa isa = xtensa_default_isa;
11104 xtensa_insnbuf ibuf = xtensa_insnbuf_alloc (isa);
11105 xtensa_opcode opcode;
11106 xtensa_format fmt;
11107 int slot;
11108 int num_opcodes = xtensa_isa_num_opcodes (isa);
11109
11110 op_placement_table = (op_placement_info_table)
11111 xmalloc (sizeof (op_placement_info) * num_opcodes);
9c2799c2 11112 gas_assert (xtensa_isa_num_formats (isa) < MAX_FORMATS);
43cd72b9
BW
11113
11114 for (opcode = 0; opcode < num_opcodes; opcode++)
11115 {
11116 op_placement_info *opi = &op_placement_table[opcode];
11117 /* FIXME: Make tinsn allocation dynamic. */
51add5c3 11118 if (xtensa_opcode_num_operands (isa, opcode) > MAX_INSN_ARGS)
43cd72b9 11119 as_fatal (_("too many operands in instruction"));
43cd72b9
BW
11120 opi->narrowest = XTENSA_UNDEFINED;
11121 opi->narrowest_size = 0x7F;
b2d179be 11122 opi->narrowest_slot = 0;
43cd72b9
BW
11123 opi->formats = 0;
11124 opi->num_formats = 0;
11125 opi->issuef = 0;
11126 for (fmt = 0; fmt < xtensa_isa_num_formats (isa); fmt++)
11127 {
11128 opi->slots[fmt] = 0;
11129 for (slot = 0; slot < xtensa_format_num_slots (isa, fmt); slot++)
11130 {
11131 if (xtensa_opcode_encode (isa, fmt, slot, ibuf, opcode) == 0)
11132 {
11133 int fmt_length = xtensa_format_length (isa, fmt);
11134 opi->issuef++;
11135 set_bit (fmt, opi->formats);
11136 set_bit (slot, opi->slots[fmt]);
a02728c8
BW
11137 if (fmt_length < opi->narrowest_size
11138 || (fmt_length == opi->narrowest_size
11139 && (xtensa_format_num_slots (isa, fmt)
11140 < xtensa_format_num_slots (isa,
11141 opi->narrowest))))
43cd72b9
BW
11142 {
11143 opi->narrowest = fmt;
11144 opi->narrowest_size = fmt_length;
b2d179be 11145 opi->narrowest_slot = slot;
43cd72b9 11146 }
e0001a05
NC
11147 }
11148 }
43cd72b9
BW
11149 if (opi->formats)
11150 opi->num_formats++;
e0001a05
NC
11151 }
11152 }
43cd72b9
BW
11153 xtensa_insnbuf_free (isa, ibuf);
11154}
11155
11156
11157bfd_boolean
7fa3d080 11158opcode_fits_format_slot (xtensa_opcode opcode, xtensa_format fmt, int slot)
43cd72b9
BW
11159{
11160 return bit_is_set (slot, op_placement_table[opcode].slots[fmt]);
11161}
11162
11163
11164/* If the opcode is available in a single slot format, return its size. */
11165
7fa3d080
BW
11166static int
11167xg_get_single_size (xtensa_opcode opcode)
43cd72b9 11168{
b2d179be 11169 return op_placement_table[opcode].narrowest_size;
43cd72b9
BW
11170}
11171
11172
7fa3d080
BW
11173static xtensa_format
11174xg_get_single_format (xtensa_opcode opcode)
43cd72b9 11175{
b2d179be
BW
11176 return op_placement_table[opcode].narrowest;
11177}
11178
11179
11180static int
11181xg_get_single_slot (xtensa_opcode opcode)
11182{
11183 return op_placement_table[opcode].narrowest_slot;
e0001a05
NC
11184}
11185
11186\f
11187/* Instruction Stack Functions (from "xtensa-istack.h"). */
11188
11189void
7fa3d080 11190istack_init (IStack *stack)
e0001a05
NC
11191{
11192 memset (stack, 0, sizeof (IStack));
11193 stack->ninsn = 0;
11194}
11195
11196
11197bfd_boolean
7fa3d080 11198istack_empty (IStack *stack)
e0001a05
NC
11199{
11200 return (stack->ninsn == 0);
11201}
11202
11203
11204bfd_boolean
7fa3d080 11205istack_full (IStack *stack)
e0001a05
NC
11206{
11207 return (stack->ninsn == MAX_ISTACK);
11208}
11209
11210
11211/* Return a pointer to the top IStack entry.
43cd72b9 11212 It is an error to call this if istack_empty () is TRUE. */
e0001a05
NC
11213
11214TInsn *
7fa3d080 11215istack_top (IStack *stack)
e0001a05
NC
11216{
11217 int rec = stack->ninsn - 1;
9c2799c2 11218 gas_assert (!istack_empty (stack));
e0001a05
NC
11219 return &stack->insn[rec];
11220}
11221
11222
11223/* Add a new TInsn to an IStack.
43cd72b9 11224 It is an error to call this if istack_full () is TRUE. */
e0001a05
NC
11225
11226void
7fa3d080 11227istack_push (IStack *stack, TInsn *insn)
e0001a05
NC
11228{
11229 int rec = stack->ninsn;
9c2799c2 11230 gas_assert (!istack_full (stack));
43cd72b9 11231 stack->insn[rec] = *insn;
e0001a05
NC
11232 stack->ninsn++;
11233}
11234
11235
11236/* Clear space for the next TInsn on the IStack and return a pointer
43cd72b9 11237 to it. It is an error to call this if istack_full () is TRUE. */
e0001a05
NC
11238
11239TInsn *
7fa3d080 11240istack_push_space (IStack *stack)
e0001a05
NC
11241{
11242 int rec = stack->ninsn;
11243 TInsn *insn;
9c2799c2 11244 gas_assert (!istack_full (stack));
e0001a05 11245 insn = &stack->insn[rec];
60242db2 11246 tinsn_init (insn);
e0001a05
NC
11247 stack->ninsn++;
11248 return insn;
11249}
11250
11251
11252/* Remove the last pushed instruction. It is an error to call this if
43cd72b9 11253 istack_empty () returns TRUE. */
e0001a05
NC
11254
11255void
7fa3d080 11256istack_pop (IStack *stack)
e0001a05
NC
11257{
11258 int rec = stack->ninsn - 1;
9c2799c2 11259 gas_assert (!istack_empty (stack));
e0001a05 11260 stack->ninsn--;
60242db2 11261 tinsn_init (&stack->insn[rec]);
e0001a05
NC
11262}
11263
11264\f
11265/* TInsn functions. */
11266
11267void
7fa3d080 11268tinsn_init (TInsn *dst)
e0001a05
NC
11269{
11270 memset (dst, 0, sizeof (TInsn));
11271}
11272
11273
43cd72b9 11274/* Return TRUE if ANY of the operands in the insn are symbolic. */
e0001a05
NC
11275
11276static bfd_boolean
7fa3d080 11277tinsn_has_symbolic_operands (const TInsn *insn)
e0001a05
NC
11278{
11279 int i;
11280 int n = insn->ntok;
11281
9c2799c2 11282 gas_assert (insn->insn_type == ITYPE_INSN);
e0001a05
NC
11283
11284 for (i = 0; i < n; ++i)
11285 {
11286 switch (insn->tok[i].X_op)
11287 {
11288 case O_register:
11289 case O_constant:
11290 break;
11291 default:
11292 return TRUE;
11293 }
11294 }
11295 return FALSE;
11296}
11297
11298
11299bfd_boolean
7fa3d080 11300tinsn_has_invalid_symbolic_operands (const TInsn *insn)
e0001a05 11301{
43cd72b9 11302 xtensa_isa isa = xtensa_default_isa;
e0001a05
NC
11303 int i;
11304 int n = insn->ntok;
11305
9c2799c2 11306 gas_assert (insn->insn_type == ITYPE_INSN);
e0001a05
NC
11307
11308 for (i = 0; i < n; ++i)
11309 {
11310 switch (insn->tok[i].X_op)
11311 {
11312 case O_register:
11313 case O_constant:
11314 break;
43cd72b9
BW
11315 case O_big:
11316 case O_illegal:
11317 case O_absent:
11318 /* Errors for these types are caught later. */
11319 break;
11320 case O_hi16:
11321 case O_lo16:
e0001a05 11322 default:
43cd72b9
BW
11323 /* Symbolic immediates are only allowed on the last immediate
11324 operand. At this time, CONST16 is the only opcode where we
e7da6241 11325 support non-PC-relative relocations. */
43cd72b9
BW
11326 if (i != get_relaxable_immed (insn->opcode)
11327 || (xtensa_operand_is_PCrelative (isa, insn->opcode, i) != 1
11328 && insn->opcode != xtensa_const16_opcode))
11329 {
431ad2d0 11330 as_bad (_("invalid symbolic operand"));
43cd72b9
BW
11331 return TRUE;
11332 }
e0001a05
NC
11333 }
11334 }
11335 return FALSE;
11336}
11337
11338
11339/* For assembly code with complex expressions (e.g. subtraction),
11340 we have to build them in the literal pool so that
11341 their results are calculated correctly after relaxation.
11342 The relaxation only handles expressions that
11343 boil down to SYMBOL + OFFSET. */
11344
11345static bfd_boolean
7fa3d080 11346tinsn_has_complex_operands (const TInsn *insn)
e0001a05
NC
11347{
11348 int i;
11349 int n = insn->ntok;
9c2799c2 11350 gas_assert (insn->insn_type == ITYPE_INSN);
e0001a05
NC
11351 for (i = 0; i < n; ++i)
11352 {
11353 switch (insn->tok[i].X_op)
11354 {
11355 case O_register:
11356 case O_constant:
11357 case O_symbol:
43cd72b9
BW
11358 case O_lo16:
11359 case O_hi16:
e0001a05
NC
11360 break;
11361 default:
11362 return TRUE;
11363 }
11364 }
11365 return FALSE;
11366}
11367
11368
b2d179be
BW
11369/* Encode a TInsn opcode and its constant operands into slotbuf.
11370 Return TRUE if there is a symbol in the immediate field. This
11371 function assumes that:
11372 1) The number of operands are correct.
11373 2) The insn_type is ITYPE_INSN.
11374 3) The opcode can be encoded in the specified format and slot.
11375 4) Operands are either O_constant or O_symbol, and all constants fit. */
43cd72b9
BW
11376
11377static bfd_boolean
7fa3d080
BW
11378tinsn_to_slotbuf (xtensa_format fmt,
11379 int slot,
11380 TInsn *tinsn,
11381 xtensa_insnbuf slotbuf)
43cd72b9
BW
11382{
11383 xtensa_isa isa = xtensa_default_isa;
11384 xtensa_opcode opcode = tinsn->opcode;
11385 bfd_boolean has_fixup = FALSE;
11386 int noperands = xtensa_opcode_num_operands (isa, opcode);
11387 int i;
11388
9c2799c2 11389 gas_assert (tinsn->insn_type == ITYPE_INSN);
43cd72b9
BW
11390 if (noperands != tinsn->ntok)
11391 as_fatal (_("operand number mismatch"));
11392
11393 if (xtensa_opcode_encode (isa, fmt, slot, slotbuf, opcode))
11394 {
11395 as_bad (_("cannot encode opcode \"%s\" in the given format \"%s\""),
11396 xtensa_opcode_name (isa, opcode), xtensa_format_name (isa, fmt));
11397 return FALSE;
11398 }
11399
11400 for (i = 0; i < noperands; i++)
11401 {
11402 expressionS *expr = &tinsn->tok[i];
d77b99c9
BW
11403 int rc;
11404 unsigned line;
43cd72b9
BW
11405 char *file_name;
11406 uint32 opnd_value;
11407
11408 switch (expr->X_op)
11409 {
11410 case O_register:
11411 if (xtensa_operand_is_visible (isa, opcode, i) == 0)
11412 break;
11413 /* The register number has already been checked in
11414 expression_maybe_register, so we don't need to check here. */
11415 opnd_value = expr->X_add_number;
11416 (void) xtensa_operand_encode (isa, opcode, i, &opnd_value);
11417 rc = xtensa_operand_set_field (isa, opcode, i, fmt, slot, slotbuf,
11418 opnd_value);
11419 if (rc != 0)
11420 as_warn (_("xtensa-isa failure: %s"), xtensa_isa_error_msg (isa));
11421 break;
11422
11423 case O_constant:
11424 if (xtensa_operand_is_visible (isa, opcode, i) == 0)
11425 break;
11426 as_where (&file_name, &line);
11427 /* It is a constant and we called this function
11428 then we have to try to fit it. */
11429 xtensa_insnbuf_set_operand (slotbuf, fmt, slot, opcode, i,
e0001a05
NC
11430 expr->X_add_number, file_name, line);
11431 break;
11432
e0001a05
NC
11433 default:
11434 has_fixup = TRUE;
11435 break;
11436 }
11437 }
43cd72b9 11438
e0001a05
NC
11439 return has_fixup;
11440}
11441
11442
b2d179be
BW
11443/* Encode a single TInsn into an insnbuf. If the opcode can only be encoded
11444 into a multi-slot instruction, fill the other slots with NOPs.
11445 Return TRUE if there is a symbol in the immediate field. See also the
11446 assumptions listed for tinsn_to_slotbuf. */
11447
11448static bfd_boolean
11449tinsn_to_insnbuf (TInsn *tinsn, xtensa_insnbuf insnbuf)
11450{
11451 static xtensa_insnbuf slotbuf = 0;
11452 static vliw_insn vinsn;
11453 xtensa_isa isa = xtensa_default_isa;
11454 bfd_boolean has_fixup = FALSE;
11455 int i;
11456
11457 if (!slotbuf)
11458 {
11459 slotbuf = xtensa_insnbuf_alloc (isa);
11460 xg_init_vinsn (&vinsn);
11461 }
11462
11463 xg_clear_vinsn (&vinsn);
11464
11465 bundle_tinsn (tinsn, &vinsn);
11466
11467 xtensa_format_encode (isa, vinsn.format, insnbuf);
11468
11469 for (i = 0; i < vinsn.num_slots; i++)
11470 {
11471 /* Only one slot may have a fix-up because the rest contains NOPs. */
11472 has_fixup |=
11473 tinsn_to_slotbuf (vinsn.format, i, &vinsn.slots[i], vinsn.slotbuf[i]);
11474 xtensa_format_set_slot (isa, vinsn.format, i, insnbuf, vinsn.slotbuf[i]);
11475 }
11476
11477 return has_fixup;
11478}
11479
11480
43cd72b9 11481/* Check the instruction arguments. Return TRUE on failure. */
e0001a05 11482
7fa3d080
BW
11483static bfd_boolean
11484tinsn_check_arguments (const TInsn *insn)
e0001a05
NC
11485{
11486 xtensa_isa isa = xtensa_default_isa;
11487 xtensa_opcode opcode = insn->opcode;
6dc6b655
BW
11488 xtensa_regfile t1_regfile, t2_regfile;
11489 int t1_reg, t2_reg;
11490 int t1_base_reg, t1_last_reg;
11491 int t2_base_reg, t2_last_reg;
11492 char t1_inout, t2_inout;
11493 int i, j;
e0001a05
NC
11494
11495 if (opcode == XTENSA_UNDEFINED)
11496 {
11497 as_bad (_("invalid opcode"));
11498 return TRUE;
11499 }
11500
43cd72b9 11501 if (xtensa_opcode_num_operands (isa, opcode) > insn->ntok)
e0001a05
NC
11502 {
11503 as_bad (_("too few operands"));
11504 return TRUE;
11505 }
11506
43cd72b9 11507 if (xtensa_opcode_num_operands (isa, opcode) < insn->ntok)
e0001a05
NC
11508 {
11509 as_bad (_("too many operands"));
11510 return TRUE;
11511 }
6dc6b655
BW
11512
11513 /* Check registers. */
11514 for (j = 0; j < insn->ntok; j++)
11515 {
11516 if (xtensa_operand_is_register (isa, insn->opcode, j) != 1)
11517 continue;
11518
11519 t2_regfile = xtensa_operand_regfile (isa, insn->opcode, j);
11520 t2_base_reg = insn->tok[j].X_add_number;
11521 t2_last_reg
11522 = t2_base_reg + xtensa_operand_num_regs (isa, insn->opcode, j);
11523
11524 for (i = 0; i < insn->ntok; i++)
11525 {
11526 if (i == j)
11527 continue;
11528
11529 if (xtensa_operand_is_register (isa, insn->opcode, i) != 1)
11530 continue;
11531
11532 t1_regfile = xtensa_operand_regfile (isa, insn->opcode, i);
11533
11534 if (t1_regfile != t2_regfile)
11535 continue;
11536
11537 t1_inout = xtensa_operand_inout (isa, insn->opcode, i);
11538 t2_inout = xtensa_operand_inout (isa, insn->opcode, j);
11539
11540 t1_base_reg = insn->tok[i].X_add_number;
11541 t1_last_reg = (t1_base_reg
11542 + xtensa_operand_num_regs (isa, insn->opcode, i));
11543
11544 for (t1_reg = t1_base_reg; t1_reg < t1_last_reg; t1_reg++)
11545 {
11546 for (t2_reg = t2_base_reg; t2_reg < t2_last_reg; t2_reg++)
11547 {
11548 if (t1_reg != t2_reg)
11549 continue;
11550
11551 if (t1_inout != 'i' && t2_inout != 'i')
11552 {
11553 as_bad (_("multiple writes to the same register"));
11554 return TRUE;
11555 }
11556 }
11557 }
11558 }
11559 }
e0001a05
NC
11560 return FALSE;
11561}
11562
11563
11564/* Load an instruction from its encoded form. */
11565
11566static void
7fa3d080 11567tinsn_from_chars (TInsn *tinsn, char *f, int slot)
e0001a05 11568{
43cd72b9 11569 vliw_insn vinsn;
e0001a05 11570
43cd72b9
BW
11571 xg_init_vinsn (&vinsn);
11572 vinsn_from_chars (&vinsn, f);
11573
11574 *tinsn = vinsn.slots[slot];
11575 xg_free_vinsn (&vinsn);
11576}
e0001a05 11577
43cd72b9
BW
11578
11579static void
7fa3d080
BW
11580tinsn_from_insnbuf (TInsn *tinsn,
11581 xtensa_insnbuf slotbuf,
11582 xtensa_format fmt,
11583 int slot)
43cd72b9
BW
11584{
11585 int i;
11586 xtensa_isa isa = xtensa_default_isa;
e0001a05
NC
11587
11588 /* Find the immed. */
43cd72b9
BW
11589 tinsn_init (tinsn);
11590 tinsn->insn_type = ITYPE_INSN;
11591 tinsn->is_specific_opcode = FALSE; /* must not be specific */
11592 tinsn->opcode = xtensa_opcode_decode (isa, fmt, slot, slotbuf);
11593 tinsn->ntok = xtensa_opcode_num_operands (isa, tinsn->opcode);
11594 for (i = 0; i < tinsn->ntok; i++)
e0001a05 11595 {
43cd72b9
BW
11596 set_expr_const (&tinsn->tok[i],
11597 xtensa_insnbuf_get_operand (slotbuf, fmt, slot,
11598 tinsn->opcode, i));
e0001a05
NC
11599 }
11600}
11601
11602
11603/* Read the value of the relaxable immed from the fr_symbol and fr_offset. */
11604
11605static void
7fa3d080 11606tinsn_immed_from_frag (TInsn *tinsn, fragS *fragP, int slot)
e0001a05 11607{
43cd72b9 11608 xtensa_opcode opcode = tinsn->opcode;
e0001a05
NC
11609 int opnum;
11610
43cd72b9 11611 if (fragP->tc_frag_data.slot_symbols[slot])
e0001a05
NC
11612 {
11613 opnum = get_relaxable_immed (opcode);
9c2799c2 11614 gas_assert (opnum >= 0);
e7da6241
BW
11615 set_expr_symbol_offset (&tinsn->tok[opnum],
11616 fragP->tc_frag_data.slot_symbols[slot],
11617 fragP->tc_frag_data.slot_offsets[slot]);
e0001a05 11618 }
19e8f41a 11619 tinsn->extra_arg = fragP->tc_frag_data.free_reg[slot];
e0001a05
NC
11620}
11621
11622
11623static int
7fa3d080 11624get_num_stack_text_bytes (IStack *istack)
e0001a05
NC
11625{
11626 int i;
11627 int text_bytes = 0;
11628
11629 for (i = 0; i < istack->ninsn; i++)
11630 {
43cd72b9
BW
11631 TInsn *tinsn = &istack->insn[i];
11632 if (tinsn->insn_type == ITYPE_INSN)
11633 text_bytes += xg_get_single_size (tinsn->opcode);
e0001a05
NC
11634 }
11635 return text_bytes;
11636}
11637
11638
11639static int
7fa3d080 11640get_num_stack_literal_bytes (IStack *istack)
e0001a05
NC
11641{
11642 int i;
11643 int lit_bytes = 0;
11644
11645 for (i = 0; i < istack->ninsn; i++)
11646 {
43cd72b9
BW
11647 TInsn *tinsn = &istack->insn[i];
11648 if (tinsn->insn_type == ITYPE_LITERAL && tinsn->ntok == 1)
e0001a05
NC
11649 lit_bytes += 4;
11650 }
11651 return lit_bytes;
11652}
11653
43cd72b9
BW
11654\f
11655/* vliw_insn functions. */
11656
7fa3d080
BW
11657static void
11658xg_init_vinsn (vliw_insn *v)
43cd72b9
BW
11659{
11660 int i;
11661 xtensa_isa isa = xtensa_default_isa;
11662
11663 xg_clear_vinsn (v);
11664
11665 v->insnbuf = xtensa_insnbuf_alloc (isa);
11666 if (v->insnbuf == NULL)
11667 as_fatal (_("out of memory"));
11668
11669 for (i = 0; i < MAX_SLOTS; i++)
11670 {
43cd72b9
BW
11671 v->slotbuf[i] = xtensa_insnbuf_alloc (isa);
11672 if (v->slotbuf[i] == NULL)
11673 as_fatal (_("out of memory"));
11674 }
11675}
11676
11677
7fa3d080
BW
11678static void
11679xg_clear_vinsn (vliw_insn *v)
43cd72b9
BW
11680{
11681 int i;
65738a7d
BW
11682
11683 memset (v, 0, offsetof (vliw_insn, insnbuf));
11684
43cd72b9
BW
11685 v->format = XTENSA_UNDEFINED;
11686 v->num_slots = 0;
11687 v->inside_bundle = FALSE;
11688
11689 if (xt_saved_debug_type != DEBUG_NONE)
11690 debug_type = xt_saved_debug_type;
11691
11692 for (i = 0; i < MAX_SLOTS; i++)
65738a7d 11693 v->slots[i].opcode = XTENSA_UNDEFINED;
43cd72b9
BW
11694}
11695
11696
7fa3d080
BW
11697static bfd_boolean
11698vinsn_has_specific_opcodes (vliw_insn *v)
43cd72b9
BW
11699{
11700 int i;
c138bc38 11701
43cd72b9
BW
11702 for (i = 0; i < v->num_slots; i++)
11703 {
11704 if (v->slots[i].is_specific_opcode)
11705 return TRUE;
11706 }
11707 return FALSE;
11708}
11709
11710
7fa3d080
BW
11711static void
11712xg_free_vinsn (vliw_insn *v)
43cd72b9
BW
11713{
11714 int i;
11715 xtensa_insnbuf_free (xtensa_default_isa, v->insnbuf);
11716 for (i = 0; i < MAX_SLOTS; i++)
11717 xtensa_insnbuf_free (xtensa_default_isa, v->slotbuf[i]);
11718}
11719
11720
e7da6241
BW
11721/* Encode a vliw_insn into an insnbuf. Return TRUE if there are any symbolic
11722 operands. See also the assumptions listed for tinsn_to_slotbuf. */
43cd72b9
BW
11723
11724static bfd_boolean
7fa3d080
BW
11725vinsn_to_insnbuf (vliw_insn *vinsn,
11726 char *frag_offset,
11727 fragS *fragP,
11728 bfd_boolean record_fixup)
43cd72b9
BW
11729{
11730 xtensa_isa isa = xtensa_default_isa;
11731 xtensa_format fmt = vinsn->format;
11732 xtensa_insnbuf insnbuf = vinsn->insnbuf;
11733 int slot;
11734 bfd_boolean has_fixup = FALSE;
11735
11736 xtensa_format_encode (isa, fmt, insnbuf);
11737
11738 for (slot = 0; slot < vinsn->num_slots; slot++)
11739 {
11740 TInsn *tinsn = &vinsn->slots[slot];
19e8f41a 11741 expressionS *extra_arg = &tinsn->extra_arg;
43cd72b9
BW
11742 bfd_boolean tinsn_has_fixup =
11743 tinsn_to_slotbuf (vinsn->format, slot, tinsn,
11744 vinsn->slotbuf[slot]);
11745
11746 xtensa_format_set_slot (isa, fmt, slot,
11747 insnbuf, vinsn->slotbuf[slot]);
19e8f41a 11748 if (extra_arg->X_op != O_illegal && extra_arg->X_op != O_register)
28dbbc02
BW
11749 {
11750 if (vinsn->num_slots != 1)
11751 as_bad (_("TLS relocation not allowed in FLIX bundle"));
11752 else if (record_fixup)
11753 /* Instructions that generate TLS relocations should always be
11754 relaxed in the front-end. If "record_fixup" is set, then this
11755 function is being called during back-end relaxation, so flag
11756 the unexpected behavior as an error. */
11757 as_bad (_("unexpected TLS relocation"));
11758 else
11759 fix_new (fragP, frag_offset - fragP->fr_literal,
11760 xtensa_format_length (isa, fmt),
19e8f41a
BW
11761 extra_arg->X_add_symbol, extra_arg->X_add_number,
11762 FALSE, map_operator_to_reloc (extra_arg->X_op, FALSE));
28dbbc02 11763 }
e7da6241 11764 if (tinsn_has_fixup)
43cd72b9
BW
11765 {
11766 int i;
11767 xtensa_opcode opcode = tinsn->opcode;
11768 int noperands = xtensa_opcode_num_operands (isa, opcode);
11769 has_fixup = TRUE;
11770
11771 for (i = 0; i < noperands; i++)
11772 {
11773 expressionS* expr = &tinsn->tok[i];
11774 switch (expr->X_op)
11775 {
11776 case O_symbol:
11777 case O_lo16:
11778 case O_hi16:
11779 if (get_relaxable_immed (opcode) == i)
11780 {
e7da6241
BW
11781 /* Add a fix record for the instruction, except if this
11782 function is being called prior to relaxation, i.e.,
11783 if record_fixup is false, and the instruction might
11784 be relaxed later. */
11785 if (record_fixup
11786 || tinsn->is_specific_opcode
11787 || !xg_is_relaxable_insn (tinsn, 0))
43cd72b9 11788 {
e7da6241
BW
11789 xg_add_opcode_fix (tinsn, i, fmt, slot, expr, fragP,
11790 frag_offset - fragP->fr_literal);
43cd72b9
BW
11791 }
11792 else
11793 {
e7da6241
BW
11794 if (expr->X_op != O_symbol)
11795 as_bad (_("invalid operand"));
43cd72b9
BW
11796 tinsn->symbol = expr->X_add_symbol;
11797 tinsn->offset = expr->X_add_number;
11798 }
11799 }
11800 else
e7da6241 11801 as_bad (_("symbolic operand not allowed"));
43cd72b9
BW
11802 break;
11803
11804 case O_constant:
11805 case O_register:
11806 break;
11807
43cd72b9 11808 default:
e7da6241 11809 as_bad (_("expression too complex"));
43cd72b9
BW
11810 break;
11811 }
11812 }
11813 }
11814 }
11815
11816 return has_fixup;
11817}
11818
11819
11820static void
7fa3d080 11821vinsn_from_chars (vliw_insn *vinsn, char *f)
43cd72b9
BW
11822{
11823 static xtensa_insnbuf insnbuf = NULL;
11824 static xtensa_insnbuf slotbuf = NULL;
11825 int i;
11826 xtensa_format fmt;
11827 xtensa_isa isa = xtensa_default_isa;
11828
11829 if (!insnbuf)
11830 {
11831 insnbuf = xtensa_insnbuf_alloc (isa);
11832 slotbuf = xtensa_insnbuf_alloc (isa);
11833 }
11834
d77b99c9 11835 xtensa_insnbuf_from_chars (isa, insnbuf, (unsigned char *) f, 0);
43cd72b9
BW
11836 fmt = xtensa_format_decode (isa, insnbuf);
11837 if (fmt == XTENSA_UNDEFINED)
11838 as_fatal (_("cannot decode instruction format"));
11839 vinsn->format = fmt;
11840 vinsn->num_slots = xtensa_format_num_slots (isa, fmt);
11841
11842 for (i = 0; i < vinsn->num_slots; i++)
11843 {
11844 TInsn *tinsn = &vinsn->slots[i];
11845 xtensa_format_get_slot (isa, fmt, i, insnbuf, slotbuf);
11846 tinsn_from_insnbuf (tinsn, slotbuf, fmt, i);
11847 }
11848}
11849
e0001a05
NC
11850\f
11851/* Expression utilities. */
11852
43cd72b9 11853/* Return TRUE if the expression is an integer constant. */
e0001a05
NC
11854
11855bfd_boolean
7fa3d080 11856expr_is_const (const expressionS *s)
e0001a05
NC
11857{
11858 return (s->X_op == O_constant);
11859}
11860
11861
11862/* Get the expression constant.
43cd72b9 11863 Calling this is illegal if expr_is_const () returns TRUE. */
e0001a05
NC
11864
11865offsetT
7fa3d080 11866get_expr_const (const expressionS *s)
e0001a05 11867{
9c2799c2 11868 gas_assert (expr_is_const (s));
e0001a05
NC
11869 return s->X_add_number;
11870}
11871
11872
11873/* Set the expression to a constant value. */
11874
11875void
7fa3d080 11876set_expr_const (expressionS *s, offsetT val)
e0001a05
NC
11877{
11878 s->X_op = O_constant;
11879 s->X_add_number = val;
11880 s->X_add_symbol = NULL;
11881 s->X_op_symbol = NULL;
11882}
11883
11884
43cd72b9 11885bfd_boolean
7fa3d080 11886expr_is_register (const expressionS *s)
43cd72b9
BW
11887{
11888 return (s->X_op == O_register);
11889}
11890
11891
11892/* Get the expression constant.
11893 Calling this is illegal if expr_is_const () returns TRUE. */
11894
11895offsetT
7fa3d080 11896get_expr_register (const expressionS *s)
43cd72b9 11897{
9c2799c2 11898 gas_assert (expr_is_register (s));
43cd72b9
BW
11899 return s->X_add_number;
11900}
11901
11902
e0001a05
NC
11903/* Set the expression to a symbol + constant offset. */
11904
11905void
7fa3d080 11906set_expr_symbol_offset (expressionS *s, symbolS *sym, offsetT offset)
e0001a05
NC
11907{
11908 s->X_op = O_symbol;
11909 s->X_add_symbol = sym;
11910 s->X_op_symbol = NULL; /* unused */
11911 s->X_add_number = offset;
11912}
11913
11914
43cd72b9
BW
11915/* Return TRUE if the two expressions are equal. */
11916
e0001a05 11917bfd_boolean
7fa3d080 11918expr_is_equal (expressionS *s1, expressionS *s2)
e0001a05
NC
11919{
11920 if (s1->X_op != s2->X_op)
11921 return FALSE;
11922 if (s1->X_add_symbol != s2->X_add_symbol)
11923 return FALSE;
11924 if (s1->X_op_symbol != s2->X_op_symbol)
11925 return FALSE;
11926 if (s1->X_add_number != s2->X_add_number)
11927 return FALSE;
11928 return TRUE;
11929}
11930
11931
11932static void
7fa3d080 11933copy_expr (expressionS *dst, const expressionS *src)
e0001a05
NC
11934{
11935 memcpy (dst, src, sizeof (expressionS));
11936}
11937
11938\f
9456465c 11939/* Support for the "--rename-section" option. */
e0001a05
NC
11940
11941struct rename_section_struct
11942{
11943 char *old_name;
11944 char *new_name;
11945 struct rename_section_struct *next;
11946};
11947
11948static struct rename_section_struct *section_rename;
11949
11950
9456465c
BW
11951/* Parse the string "oldname=new_name(:oldname2=new_name2)*" and add
11952 entries to the section_rename list. Note: Specifying multiple
11953 renamings separated by colons is not documented and is retained only
11954 for backward compatibility. */
e0001a05 11955
7fa3d080
BW
11956static void
11957build_section_rename (const char *arg)
e0001a05 11958{
9456465c 11959 struct rename_section_struct *r;
e0001a05
NC
11960 char *this_arg = NULL;
11961 char *next_arg = NULL;
11962
9456465c 11963 for (this_arg = xstrdup (arg); this_arg != NULL; this_arg = next_arg)
e0001a05 11964 {
9456465c
BW
11965 char *old_name, *new_name;
11966
e0001a05
NC
11967 if (this_arg)
11968 {
11969 next_arg = strchr (this_arg, ':');
11970 if (next_arg)
11971 {
11972 *next_arg = '\0';
11973 next_arg++;
11974 }
11975 }
e0001a05 11976
9456465c
BW
11977 old_name = this_arg;
11978 new_name = strchr (this_arg, '=');
e0001a05 11979
9456465c
BW
11980 if (*old_name == '\0')
11981 {
11982 as_warn (_("ignoring extra '-rename-section' delimiter ':'"));
11983 continue;
11984 }
11985 if (!new_name || new_name[1] == '\0')
11986 {
11987 as_warn (_("ignoring invalid '-rename-section' specification: '%s'"),
11988 old_name);
11989 continue;
11990 }
11991 *new_name = '\0';
11992 new_name++;
e0001a05 11993
9456465c
BW
11994 /* Check for invalid section renaming. */
11995 for (r = section_rename; r != NULL; r = r->next)
11996 {
11997 if (strcmp (r->old_name, old_name) == 0)
11998 as_bad (_("section %s renamed multiple times"), old_name);
11999 if (strcmp (r->new_name, new_name) == 0)
12000 as_bad (_("multiple sections remapped to output section %s"),
12001 new_name);
12002 }
e0001a05 12003
9456465c
BW
12004 /* Now add it. */
12005 r = (struct rename_section_struct *)
12006 xmalloc (sizeof (struct rename_section_struct));
12007 r->old_name = xstrdup (old_name);
12008 r->new_name = xstrdup (new_name);
12009 r->next = section_rename;
12010 section_rename = r;
e0001a05 12011 }
e0001a05
NC
12012}
12013
12014
9456465c
BW
12015char *
12016xtensa_section_rename (char *name)
e0001a05
NC
12017{
12018 struct rename_section_struct *r = section_rename;
12019
12020 for (r = section_rename; r != NULL; r = r->next)
43cd72b9
BW
12021 {
12022 if (strcmp (r->old_name, name) == 0)
12023 return r->new_name;
12024 }
e0001a05
NC
12025
12026 return name;
12027}