]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/doc/c-mips.texi
Preserve addend for R_386_GOT32 and R_X86_64_GOT32
[thirdparty/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
6f2750fe 1@c Copyright (C) 1991-2016 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4@ifset GENERIC
5@page
6@node MIPS-Dependent
7@chapter MIPS Dependent Features
8@end ifset
9@ifclear GENERIC
10@node Machine Dependencies
11@chapter MIPS Dependent Features
12@end ifclear
13
14@cindex MIPS processor
98508b2a
RS
15@sc{gnu} @code{@value{AS}} for MIPS architectures supports several
16different MIPS processors, and MIPS ISA levels I through V, MIPS32,
17and MIPS64. For information about the MIPS instruction set, see
584da044 18@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
98508b2a 19For an overview of MIPS assembly conventions, see ``Appendix D:
584da044 20Assembly Language Programming'' in the same work.
252b5132
RH
21
22@menu
98508b2a 23* MIPS Options:: Assembler options
fc16f8cc 24* MIPS Macros:: High-level assembly macros
5a7560b5 25* MIPS Symbol Sizes:: Directives to override the size of symbols
fc16f8cc 26* MIPS Small Data:: Controlling the use of small data accesses
252b5132 27* MIPS ISA:: Directives to override the ISA level
833794fc 28* MIPS assembly options:: Directives to control code generation
252b5132
RH
29* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
30* MIPS insn:: Directive to mark data as an instruction
351cdf24 31* MIPS FP ABIs:: Marking which FP ABI is in use
ba92f887 32* MIPS NaN Encodings:: Directives to record which NaN encoding is being used
98508b2a
RS
33* MIPS Option Stack:: Directives to save and restore options
34* MIPS ASE Instruction Generation Overrides:: Directives to control
0eb7102d 35 generation of MIPS ASE instructions
98508b2a 36* MIPS Floating-Point:: Directives to override floating-point options
7c31ae13 37* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
38@end menu
39
98508b2a 40@node MIPS Options
252b5132
RH
41@section Assembler options
42
98508b2a 43The MIPS configurations of @sc{gnu} @code{@value{AS}} support these
252b5132
RH
44special options:
45
46@table @code
47@cindex @code{-G} option (MIPS)
48@item -G @var{num}
fc16f8cc
RS
49Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes.
50@xref{MIPS Small Data,, Controlling the use of small data accesses}.
252b5132
RH
51
52@cindex @code{-EB} option (MIPS)
53@cindex @code{-EL} option (MIPS)
54@cindex MIPS big-endian output
55@cindex MIPS little-endian output
56@cindex big-endian output, MIPS
57@cindex little-endian output, MIPS
58@item -EB
59@itemx -EL
98508b2a 60Any MIPS configuration of @code{@value{AS}} can select big-endian or
252b5132
RH
61little-endian output at run time (unlike the other @sc{gnu} development
62tools, which must be configured for one or the other). Use @samp{-EB}
63to select big-endian output, and @samp{-EL} for little-endian.
64
0c000745
RS
65@item -KPIC
66@cindex PIC selection, MIPS
67@cindex @option{-KPIC} option, MIPS
68Generate SVR4-style PIC. This option tells the assembler to generate
69SVR4-style position-independent macro expansions. It also tells the
70assembler to mark the output file as PIC.
71
72@item -mvxworks-pic
73@cindex @option{-mvxworks-pic} option, MIPS
74Generate VxWorks PIC. This option tells the assembler to generate
75VxWorks-style position-independent macro expansions.
76
252b5132
RH
77@cindex MIPS architecture options
78@item -mips1
79@itemx -mips2
80@itemx -mips3
81@itemx -mips4
b1929900 82@itemx -mips5
e7af610e 83@itemx -mips32
af7ee8bf 84@itemx -mips32r2
ae52f483
AB
85@itemx -mips32r3
86@itemx -mips32r5
7361da2c 87@itemx -mips32r6
84ea6cf2 88@itemx -mips64
5f74bc13 89@itemx -mips64r2
ae52f483
AB
90@itemx -mips64r3
91@itemx -mips64r5
7361da2c 92@itemx -mips64r6
252b5132 93Generate code for a particular MIPS Instruction Set Architecture level.
98508b2a
RS
94@samp{-mips1} corresponds to the R2000 and R3000 processors,
95@samp{-mips2} to the R6000 processor, @samp{-mips3} to the
81566a9b 96R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors.
7361da2c
AB
97@samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips32r3},
98@samp{-mips32r5}, @samp{-mips32r6}, @samp{-mips64}, @samp{-mips64r2},
99@samp{-mips64r3}, @samp{-mips64r5}, and @samp{-mips64r6} correspond to
100generic MIPS V, MIPS32, MIPS32 Release 2, MIPS32 Release 3, MIPS32
101Release 5, MIPS32 Release 6, MIPS64, and MIPS64 Release 2, MIPS64
102Release 3, MIPS64 Release 5, and MIPS64 Release 6 ISA processors,
103respectively. You can also switch instruction sets during the assembly;
104see @ref{MIPS ISA, Directives to override the ISA level}.
252b5132 105
6349b5f4 106@item -mgp32
ca4e0257
RS
107@itemx -mfp32
108Some macros have different expansions for 32-bit and 64-bit registers.
109The register sizes are normally inferred from the ISA and ABI, but these
110flags force a certain group of registers to be treated as 32 bits wide at
111all times. @samp{-mgp32} controls the size of general-purpose registers
112and @samp{-mfp32} controls the size of floating-point registers.
113
ad3fea08
TS
114The @code{.set gp=32} and @code{.set fp=32} directives allow the size
115of registers to be changed for parts of an object. The default value is
116restored by @code{.set gp=default} and @code{.set fp=default}.
117
ca4e0257
RS
118On some MIPS variants there is a 32-bit mode flag; when this flag is
119set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
120save the 32-bit registers on a context switch, so it is essential never
121to use the 64-bit registers.
6349b5f4
AH
122
123@item -mgp64
ad3fea08
TS
124@itemx -mfp64
125Assume that 64-bit registers are available. This is provided in the
126interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
127
128The @code{.set gp=64} and @code{.set fp=64} directives allow the size
129of registers to be changed for parts of an object. The default value is
130restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 131
351cdf24
MF
132@item -mfpxx
133Make no assumptions about whether 32-bit or 64-bit floating-point
134registers are available. This is provided to support having modules
135compatible with either @samp{-mfp32} or @samp{-mfp64}. This option can
136only be used with MIPS II and above.
137
138The @code{.set fp=xx} directive allows a part of an object to be marked
139as not making assumptions about 32-bit or 64-bit FP registers. The
140default value is restored by @code{.set fp=default}.
141
142@item -modd-spreg
143@itemx -mno-odd-spreg
144Enable use of floating-point operations on odd-numbered single-precision
145registers when supported by the ISA. @samp{-mfpxx} implies
146@samp{-mno-odd-spreg}, otherwise the default is @samp{-modd-spreg}
147
252b5132
RH
148@item -mips16
149@itemx -no-mips16
150Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 151@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
152turns off this option.
153
df58fc94
RS
154@item -mmicromips
155@itemx -mno-micromips
156Generate code for the microMIPS processor. This is equivalent to putting
157@code{.set micromips} at the start of the assembly file. @samp{-mno-micromips}
158turns off this option. This is equivalent to putting @code{.set nomicromips}
159at the start of the assembly file.
160
e16bfa71
TS
161@item -msmartmips
162@itemx -mno-smartmips
163Enables the SmartMIPS extensions to the MIPS32 instruction set, which
164provides a number of new instructions which target smartcard and
165cryptographic applications. This is equivalent to putting
ad3fea08 166@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
167@samp{-mno-smartmips} turns off this option.
168
1f25f5d3
CD
169@item -mips3d
170@itemx -no-mips3d
171Generate code for the MIPS-3D Application Specific Extension.
172This tells the assembler to accept MIPS-3D instructions.
173@samp{-no-mips3d} turns off this option.
174
deec1734
CD
175@item -mdmx
176@itemx -no-mdmx
177Generate code for the MDMX Application Specific Extension.
178This tells the assembler to accept MDMX instructions.
179@samp{-no-mdmx} turns off this option.
180
2ef2b9ae
CF
181@item -mdsp
182@itemx -mno-dsp
8b082fb1
TS
183Generate code for the DSP Release 1 Application Specific Extension.
184This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
185@samp{-mno-dsp} turns off this option.
186
8b082fb1
TS
187@item -mdspr2
188@itemx -mno-dspr2
189Generate code for the DSP Release 2 Application Specific Extension.
8f4f9071 190This option implies @samp{-mdsp}.
8b082fb1
TS
191This tells the assembler to accept DSP Release 2 instructions.
192@samp{-mno-dspr2} turns off this option.
193
8f4f9071
MF
194@item -mdspr3
195@itemx -mno-dspr3
196Generate code for the DSP Release 3 Application Specific Extension.
197This option implies @samp{-mdsp} and @samp{-mdspr2}.
198This tells the assembler to accept DSP Release 3 instructions.
199@samp{-mno-dspr3} turns off this option.
200
ef2e4d86
CF
201@item -mmt
202@itemx -mno-mt
203Generate code for the MT Application Specific Extension.
204This tells the assembler to accept MT instructions.
205@samp{-mno-mt} turns off this option.
206
dec0624d
MR
207@item -mmcu
208@itemx -mno-mcu
209Generate code for the MCU Application Specific Extension.
210This tells the assembler to accept MCU instructions.
211@samp{-mno-mcu} turns off this option.
212
56d438b1
CF
213@item -mmsa
214@itemx -mno-msa
215Generate code for the MIPS SIMD Architecture Extension.
216This tells the assembler to accept MSA instructions.
217@samp{-mno-msa} turns off this option.
218
7d64c587
AB
219@item -mxpa
220@itemx -mno-xpa
221Generate code for the MIPS eXtended Physical Address (XPA) Extension.
222This tells the assembler to accept XPA instructions.
223@samp{-mno-xpa} turns off this option.
224
b015e599
AP
225@item -mvirt
226@itemx -mno-virt
227Generate code for the Virtualization Application Specific Extension.
228This tells the assembler to accept Virtualization instructions.
229@samp{-mno-virt} turns off this option.
230
833794fc
MR
231@item -minsn32
232@itemx -mno-insn32
233Only use 32-bit instruction encodings when generating code for the
234microMIPS processor. This option inhibits the use of any 16-bit
235instructions. This is equivalent to putting @code{.set insn32} at
236the start of the assembly file. @samp{-mno-insn32} turns off this
237option. This is equivalent to putting @code{.set noinsn32} at the
238start of the assembly file. By default @samp{-mno-insn32} is
239selected, allowing all instructions to be used.
240
6b76fefe 241@item -mfix7000
9ee72ff1 242@itemx -mno-fix7000
6b76fefe
CM
243Cause nops to be inserted if the read of the destination register
244of an mfhi or mflo instruction occurs in the following two instructions.
245
a8d14a88
CM
246@item -mfix-rm7000
247@itemx -mno-fix-rm7000
248Cause nops to be inserted if a dmult or dmultu instruction is
249followed by a load instruction.
250
c67a084a
NC
251@item -mfix-loongson2f-jump
252@itemx -mno-fix-loongson2f-jump
253Eliminate instruction fetch from outside 256M region to work around the
254Loongson2F @samp{jump} instructions. Without it, under extreme cases,
255the kernel may crash. The issue has been solved in latest processor
256batches, but this fix has no side effect to them.
257
258@item -mfix-loongson2f-nop
259@itemx -mno-fix-loongson2f-nop
260Replace nops by @code{or at,at,zero} to work around the Loongson2F
98508b2a
RS
261@samp{nop} errata. Without it, under extreme cases, the CPU might
262deadlock. The issue has been solved in later Loongson2F batches, but
c67a084a
NC
263this fix has no side effect to them.
264
d766e8ec 265@item -mfix-vr4120
2babba43 266@itemx -mno-fix-vr4120
d766e8ec
RS
267Insert nops to work around certain VR4120 errata. This option is
268intended to be used on GCC-generated code: it is not designed to catch
269all problems in hand-written assembler code.
60b63b72 270
11db99f8 271@item -mfix-vr4130
2babba43 272@itemx -mno-fix-vr4130
11db99f8
RS
273Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
274
6a32d874 275@item -mfix-24k
45e279f5 276@itemx -mno-fix-24k
6a32d874
CM
277Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
278
d954098f
DD
279@item -mfix-cn63xxp1
280@itemx -mno-fix-cn63xxp1
281Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
282certain CN63XXP1 errata.
283
252b5132
RH
284@item -m4010
285@itemx -no-m4010
98508b2a
RS
286Generate code for the LSI R4010 chip. This tells the assembler to
287accept the R4010-specific instructions (@samp{addciu}, @samp{ffc},
252b5132
RH
288etc.), and to not schedule @samp{nop} instructions around accesses to
289the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
290option.
291
292@item -m4650
293@itemx -no-m4650
98508b2a 294Generate code for the MIPS R4650 chip. This tells the assembler to accept
252b5132
RH
295the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
296instructions around accesses to the @samp{HI} and @samp{LO} registers.
297@samp{-no-m4650} turns off this option.
298
a4ac1c42 299@item -m3900
252b5132
RH
300@itemx -no-m3900
301@itemx -m4100
302@itemx -no-m4100
303For each option @samp{-m@var{nnnn}}, generate code for the MIPS
98508b2a 304R@var{nnnn} chip. This tells the assembler to accept instructions
252b5132
RH
305specific to that chip, and to schedule for that chip's hazards.
306
ec68c924 307@item -march=@var{cpu}
98508b2a 308Generate code for a particular MIPS CPU. It is exactly equivalent to
252b5132
RH
309@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
310understood. Valid @var{cpu} value are:
311
312@quotation
3132000,
3143000,
3153900,
3164000,
3174010,
3184100,
3194111,
60b63b72
RS
320vr4120,
321vr4130,
322vr4181,
252b5132
RH
3234300,
3244400,
3254600,
3264650,
3275000,
b946ec34
NC
328rm5200,
329rm5230,
330rm5231,
331rm5261,
332rm5721,
60b63b72
RS
333vr5400,
334vr5500,
252b5132 3356000,
b946ec34 336rm7000,
252b5132 3378000,
963ac363 338rm9000,
e7af610e 33910000,
18ae5d72 34012000,
3aa3176b
TS
34114000,
34216000,
ad3fea08
TS
3434kc,
3444km,
3454kp,
3464ksc,
3474kec,
3484kem,
3494kep,
3504ksd,
351m4k,
352m4kp,
b5503c7b
MR
353m14k,
354m14kc,
7a795ef4
MR
355m14ke,
356m14kec,
ad3fea08 35724kc,
0fdf1951 35824kf2_1,
ad3fea08 35924kf,
0fdf1951 36024kf1_1,
ad3fea08 36124kec,
0fdf1951 36224kef2_1,
ad3fea08 36324kef,
0fdf1951 36424kef1_1,
ad3fea08 36534kc,
0fdf1951 36634kf2_1,
ad3fea08 36734kf,
0fdf1951 36834kf1_1,
711eefe4 36934kn,
f281862d 37074kc,
0fdf1951 37174kf2_1,
f281862d 37274kf,
0fdf1951
RS
37374kf1_1,
37474kf3_2,
30f8113a
SL
3751004kc,
3761004kf2_1,
3771004kf,
3781004kf1_1,
77403ce9 379interaptiv,
c6e5c03a
RS
380m5100,
381m5101,
bbaa46c0 382p5600,
ad3fea08
TS
3835kc,
3845kf,
38520kc,
38625kf,
82100185 387sb1,
350cc38d 388sb1a,
7ef0d297 389i6400,
350cc38d 390loongson2e,
037b32b9 391loongson2f,
fd503541 392loongson3a,
52b6b6b9 393octeon,
dd6a37e7 394octeon+,
432233b3 395octeon2,
2c629856 396octeon3,
55a36193
MK
397xlr,
398xlp
252b5132
RH
399@end quotation
400
0fdf1951
RS
401For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
402accepted as synonyms for @samp{@var{n}f1_1}. These values are
403deprecated.
404
ec68c924 405@item -mtune=@var{cpu}
98508b2a 406Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are
ec68c924
EC
407identical to @samp{-march=@var{cpu}}.
408
316f5878
RS
409@item -mabi=@var{abi}
410Record which ABI the source code uses. The recognized arguments
411are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 412
aed1a261
RS
413@item -msym32
414@itemx -mno-sym32
415@cindex -msym32
416@cindex -mno-sym32
417Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
5a7560b5 418the beginning of the assembler input. @xref{MIPS Symbol Sizes}.
aed1a261 419
252b5132
RH
420@cindex @code{-nocpp} ignored (MIPS)
421@item -nocpp
422This option is ignored. It is accepted for command-line compatibility with
423other assemblers, which use it to turn off C style preprocessing. With
424@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
425@sc{gnu} assembler itself never runs the C preprocessor.
426
037b32b9
AN
427@item -msoft-float
428@itemx -mhard-float
429Disable or enable floating-point instructions. Note that by default
430floating-point instructions are always allowed even with CPU targets
431that don't have support for these instructions.
432
433@item -msingle-float
434@itemx -mdouble-float
435Disable or enable double-precision floating-point operations. Note
436that by default double-precision floating-point operations are always
437allowed even with CPU targets that don't have support for these
438operations.
439
119d663a
NC
440@item --construct-floats
441@itemx --no-construct-floats
119d663a
NC
442The @code{--no-construct-floats} option disables the construction of
443double width floating point constants by loading the two halves of the
444value into the two single width floating point registers that make up
445the double width register. This feature is useful if the processor
446support the FR bit in its status register, and this bit is known (by
447the programmer) to be set. This bit prevents the aliasing of the double
448width register by the single width registers.
449
63bf5651 450By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
451of these floating point constants.
452
3bf0dbfb
MR
453@item --relax-branch
454@itemx --no-relax-branch
455The @samp{--relax-branch} option enables the relaxation of out-of-range
456branches. Any branches whose target cannot be reached directly are
457converted to a small instruction sequence including an inverse-condition
458branch to the physically next instruction, and a jump to the original
459target is inserted between the two instructions. In PIC code the jump
460will involve further instructions for address calculation.
461
462The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T},
463@code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from
464relaxation, because they have no complementing counterparts. They could
465be relaxed with the use of a longer sequence involving another branch,
466however this has not been implemented and if their target turns out of
467reach, they produce an error even if branch relaxation is enabled.
468
81566a9b 469Also no MIPS16 branches are ever relaxed.
3bf0dbfb
MR
470
471By default @samp{--no-relax-branch} is selected, causing any out-of-range
472branches to produce an error.
473
ba92f887
MR
474@cindex @option{-mnan=} command line option, MIPS
475@item -mnan=@var{encoding}
476This option indicates whether the source code uses the IEEE 2008
477NaN encoding (@option{-mnan=2008}) or the original MIPS encoding
478(@option{-mnan=legacy}). It is equivalent to adding a @code{.nan}
479directive to the beginning of the source file. @xref{MIPS NaN Encodings}.
480
481@option{-mnan=legacy} is the default if no @option{-mnan} option or
482@code{.nan} directive is used.
483
252b5132
RH
484@item --trap
485@itemx --no-break
486@c FIXME! (1) reflect these options (next item too) in option summaries;
487@c (2) stop teasing, say _which_ instructions expanded _how_.
488@code{@value{AS}} automatically macro expands certain division and
489multiplication instructions to check for overflow and division by zero. This
490option causes @code{@value{AS}} to generate code to take a trap exception
491rather than a break exception when an error is detected. The trap instructions
492are only supported at Instruction Set Architecture level 2 and higher.
493
494@item --break
495@itemx --no-trap
496Generate code to take a break exception rather than a trap exception when an
497error is detected. This is the default.
63486801 498
dcd410fe
RO
499@item -mpdr
500@itemx -mno-pdr
501Control generation of @code{.pdr} sections. Off by default on IRIX, on
502elsewhere.
aa6975fb
ILT
503
504@item -mshared
505@itemx -mno-shared
506When generating code using the Unix calling conventions (selected by
507@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
508which can go into a shared library. The @samp{-mno-shared} option
509tells gas to generate code which uses the calling convention, but can
510not go into a shared library. The resulting code is slightly more
511efficient. This option only affects the handling of the
512@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
513@end table
514
fc16f8cc
RS
515@node MIPS Macros
516@section High-level assembly macros
517
518MIPS assemblers have traditionally provided a wider range of
519instructions than the MIPS architecture itself. These extra
520instructions are usually referred to as ``macro'' instructions
521@footnote{The term ``macro'' is somewhat overloaded here, since
522these macros have no relation to those defined by @code{.macro},
523@pxref{Macro,, @code{.macro}}.}.
524
525Some MIPS macro instructions extend an underlying architectural instruction
526while others are entirely new. An example of the former type is @code{and},
527which allows the third operand to be either a register or an arbitrary
528immediate value. Examples of the latter type include @code{bgt}, which
529branches to the third operand when the first operand is greater than
530the second operand, and @code{ulh}, which implements an unaligned
5312-byte load.
532
533One of the most common extensions provided by macros is to expand
534memory offsets to the full address range (32 or 64 bits) and to allow
535symbolic offsets such as @samp{my_data + 4} to be used in place of
536integer constants. For example, the architectural instruction
537@code{lbu} allows only a signed 16-bit offset, whereas the macro
538@code{lbu} allows code such as @samp{lbu $4,array+32769($5)}.
539The implementation of these symbolic offsets depends on several factors,
98508b2a
RS
540such as whether the assembler is generating SVR4-style PIC (selected by
541@option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols
fc16f8cc
RS
542(@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}),
543and the small data limit (@pxref{MIPS Small Data,, Controlling the use
544of small data accesses}).
545
546@kindex @code{.set macro}
547@kindex @code{.set nomacro}
548Sometimes it is undesirable to have one assembly instruction expand
549to several machine instructions. The directive @code{.set nomacro}
550tells the assembler to warn when this happens. @code{.set macro}
551restores the default behavior.
552
553@cindex @code{at} register, MIPS
554@kindex @code{.set at=@var{reg}}
555Some macro instructions need a temporary register to store intermediate
556results. This register is usually @code{$1}, also known as @code{$at},
557but it can be changed to any core register @var{reg} using
558@code{.set at=@var{reg}}. Note that @code{$at} always refers
559to @code{$1} regardless of which register is being used as the
560temporary register.
561
562@kindex @code{.set at}
563@kindex @code{.set noat}
564Implicit uses of the temporary register in macros could interfere with
565explicit uses in the assembly code. The assembler therefore warns
566whenever it sees an explicit use of the temporary register. The directive
567@code{.set noat} silences this warning while @code{.set at} restores
568the default behavior. It is safe to use @code{.set noat} while
569@code{.set nomacro} is in effect since single-instruction macros
570never need a temporary register.
571
572Note that while the @sc{gnu} assembler provides these macros for compatibility,
573it does not make any attempt to optimize them with the surrounding code.
574
5a7560b5 575@node MIPS Symbol Sizes
aed1a261
RS
576@section Directives to override the size of symbols
577
5a7560b5
RS
578@kindex @code{.set sym32}
579@kindex @code{.set nosym32}
aed1a261
RS
580The n64 ABI allows symbols to have any 64-bit value. Although this
581provides a great deal of flexibility, it means that some macros have
582much longer expansions than their 32-bit counterparts. For example,
583the non-PIC expansion of @samp{dla $4,sym} is usually:
584
585@smallexample
586lui $4,%highest(sym)
587lui $1,%hi(sym)
588daddiu $4,$4,%higher(sym)
589daddiu $1,$1,%lo(sym)
590dsll32 $4,$4,0
591daddu $4,$4,$1
592@end smallexample
593
594whereas the 32-bit expansion is simply:
595
596@smallexample
597lui $4,%hi(sym)
598daddiu $4,$4,%lo(sym)
599@end smallexample
600
601n64 code is sometimes constructed in such a way that all symbolic
602constants are known to have 32-bit values, and in such cases, it's
603preferable to use the 32-bit expansion instead of the 64-bit
604expansion.
605
606You can use the @code{.set sym32} directive to tell the assembler
607that, from this point on, all expressions of the form
608@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
609have 32-bit values. For example:
610
611@smallexample
612.set sym32
613dla $4,sym
614lw $4,sym+16
615sw $4,sym+0x8000($4)
616@end smallexample
617
618will cause the assembler to treat @samp{sym}, @code{sym+16} and
619@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
620addresses is not affected.
621
622The directive @code{.set nosym32} ends a @code{.set sym32} block and
623reverts to the normal behavior. It is also possible to change the
624symbol size using the command-line options @option{-msym32} and
625@option{-mno-sym32}.
626
627These options and directives are always accepted, but at present,
628they have no effect for anything other than n64.
629
fc16f8cc
RS
630@node MIPS Small Data
631@section Controlling the use of small data accesses
5a7560b5 632
fc16f8cc
RS
633@c This section deliberately glosses over the possibility of using -G
634@c in SVR4-style PIC, as could be done on IRIX. We don't support that.
635@cindex small data, MIPS
5a7560b5 636@cindex @code{gp} register, MIPS
fc16f8cc
RS
637It often takes several instructions to load the address of a symbol.
638For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion
639of @samp{dla $4,addr} is usually:
640
641@smallexample
642lui $4,%hi(addr)
643daddiu $4,$4,%lo(addr)
644@end smallexample
645
646The sequence is much longer when @samp{addr} is a 64-bit symbol.
647@xref{MIPS Symbol Sizes,, Directives to override the size of symbols}.
648
649In order to cut down on this overhead, most embedded MIPS systems
650set aside a 64-kilobyte ``small data'' area and guarantee that all
651data of size @var{n} and smaller will be placed in that area.
652The limit @var{n} is passed to both the assembler and the linker
98508b2a 653using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,,
fc16f8cc
RS
654Assembler options}. Note that the same value of @var{n} must be used
655when linking and when assembling all input files to the link; any
656inconsistency could cause a relocation overflow error.
657
658The size of an object in the @code{.bss} section is set by the
659@code{.comm} or @code{.lcomm} directive that defines it. The size of
660an external object may be set with the @code{.extern} directive. For
661example, @samp{.extern sym,4} declares that the object at @code{sym}
662is 4 bytes in length, while leaving @code{sym} otherwise undefined.
663
664When no @option{-G} option is given, the default limit is 8 bytes.
665The option @option{-G 0} prevents any data from being automatically
666classified as small.
667
668It is also possible to mark specific objects as small by putting them
669in the special sections @code{.sdata} and @code{.sbss}, which are
670``small'' counterparts of @code{.data} and @code{.bss} respectively.
671The toolchain will treat such data as small regardless of the
672@option{-G} setting.
673
674On startup, systems that support a small data area are expected to
675initialize register @code{$28}, also known as @code{$gp}, in such a
676way that small data can be accessed using a 16-bit offset from that
677register. For example, when @samp{addr} is small data,
678the @samp{dla $4,addr} instruction above is equivalent to:
679
680@smallexample
681daddiu $4,$28,%gp_rel(addr)
682@end smallexample
683
684Small data is not supported for SVR4-style PIC.
5a7560b5 685
252b5132
RH
686@node MIPS ISA
687@section Directives to override the ISA level
688
689@cindex MIPS ISA override
690@kindex @code{.set mips@var{n}}
691@sc{gnu} @code{@value{AS}} supports an additional directive to change
98508b2a 692the MIPS Instruction Set Architecture level on the fly: @code{.set
ae52f483 693mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 32r3,
7361da2c 69432r5, 32r6, 64, 64r2, 64r3, 64r5 or 64r6.
071742cf 695The values other than 0 make the assembler accept instructions
e335d9cb 696for the corresponding ISA level, from that point on in the
584da044
NC
697assembly. @code{.set mips@var{n}} affects not only which instructions
698are permitted, but also how certain macros are expanded. @code{.set
e335d9cb 699mips0} restores the ISA level to its original level: either the
584da044 700level you selected with command line options, or the default for your
81566a9b 701configuration. You can use this feature to permit specific MIPS III
584da044 702instructions while assembling in 32 bit mode. Use this directive with
ec68c924 703care!
252b5132 704
ad3fea08
TS
705@cindex MIPS CPU override
706@kindex @code{.set arch=@var{cpu}}
707The @code{.set arch=@var{cpu}} directive provides even finer control.
708It changes the effective CPU target and allows the assembler to use
709instructions specific to a particular CPU. All CPUs supported by the
710@samp{-march} command line option are also selectable by this directive.
711The original value is restored by @code{.set arch=default}.
252b5132 712
ad3fea08
TS
713The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
714in which it will assemble instructions for the MIPS 16 processor. Use
715@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 716
98508b2a 717Traditional MIPS assemblers do not support this directive.
252b5132 718
df58fc94
RS
719The directive @code{.set micromips} puts the assembler into microMIPS mode,
720in which it will assemble instructions for the microMIPS processor. Use
721@code{.set nomicromips} to return to normal 32 bit mode.
722
98508b2a 723Traditional MIPS assemblers do not support this directive.
df58fc94 724
833794fc
MR
725@node MIPS assembly options
726@section Directives to control code generation
727
919731af 728@cindex MIPS directives to override command line options
729@kindex @code{.module}
730The @code{.module} directive allows command line options to be set directly
731from assembly. The format of the directive matches the @code{.set}
732directive but only those options which are relevant to a whole module are
733supported. The effect of a @code{.module} directive is the same as the
734corresponding command line option. Where @code{.set} directives support
735returning to a default then the @code{.module} directives do not as they
736define the defaults.
737
738These module-level directives must appear first in assembly.
739
740Traditional MIPS assemblers do not support this directive.
741
833794fc
MR
742@cindex MIPS 32-bit microMIPS instruction generation override
743@kindex @code{.set insn32}
744@kindex @code{.set noinsn32}
745The directive @code{.set insn32} makes the assembler only use 32-bit
746instruction encodings when generating code for the microMIPS processor.
747This directive inhibits the use of any 16-bit instructions from that
748point on in the assembly. The @code{.set noinsn32} directive allows
74916-bit instructions to be accepted.
750
751Traditional MIPS assemblers do not support this directive.
752
252b5132
RH
753@node MIPS autoextend
754@section Directives for extending MIPS 16 bit instructions
755
756@kindex @code{.set autoextend}
757@kindex @code{.set noautoextend}
758By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
759when necessary. The directive @code{.set noautoextend} will turn this
760off. When @code{.set noautoextend} is in effect, any 32 bit instruction
761must be explicitly extended with the @code{.e} modifier (e.g.,
762@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
763to once again automatically extend instructions when necessary.
764
765This directive is only meaningful when in MIPS 16 mode. Traditional
98508b2a 766MIPS assemblers do not support this directive.
252b5132
RH
767
768@node MIPS insn
769@section Directive to mark data as an instruction
770
771@kindex @code{.insn}
772The @code{.insn} directive tells @code{@value{AS}} that the following
df58fc94
RS
773data is actually instructions. This makes a difference in MIPS 16 and
774microMIPS modes: when loading the address of a label which precedes
775instructions, @code{@value{AS}} automatically adds 1 to the value, so
776that jumping to the loaded address will do the right thing.
252b5132 777
a946d7e3
NC
778@kindex @code{.global}
779The @code{.global} and @code{.globl} directives supported by
780@code{@value{AS}} will by default mark the symbol as pointing to a
781region of data not code. This means that, for example, any
782instructions following such a symbol will not be disassembled by
f746e6b9 783@code{objdump} as it will regard them as data. To change this
f179c512 784behavior an optional section name can be placed after the symbol name
a946d7e3 785in the @code{.global} directive. If this section exists and is known
f179c512 786to be a code section, then the symbol will be marked as pointing at
a946d7e3
NC
787code not data. Ie the syntax for the directive is:
788
789 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
790
791Here is a short example:
792
793@example
794 .global foo .text, bar, baz .data
795foo:
796 nop
797bar:
798 .word 0x0
799baz:
800 .word 0x1
34bca508 801
a946d7e3
NC
802@end example
803
351cdf24
MF
804@node MIPS FP ABIs
805@section Directives to control the FP ABI
806@menu
807* MIPS FP ABI History:: History of FP ABIs
808* MIPS FP ABI Variants:: Supported FP ABIs
809* MIPS FP ABI Selection:: Automatic selection of FP ABI
810* MIPS FP ABI Compatibility:: Linking different FP ABI variants
811@end menu
812
813@node MIPS FP ABI History
814@subsection History of FP ABIs
815@cindex @code{.gnu_attribute 4, @var{n}} directive, MIPS
816@cindex @code{.gnu_attribute Tag_GNU_MIPS_ABI_FP, @var{n}} directive, MIPS
817The MIPS ABIs support a variety of different floating-point extensions
818where calling-convention and register sizes vary for floating-point data.
819The extensions exist to support a wide variety of optional architecture
820features. The resulting ABI variants are generally incompatible with each
821other and must be tracked carefully.
822
823Traditionally the use of an explicit @code{.gnu_attribute 4, @var{n}}
824directive is used to indicate which ABI is in use by a specific module.
825It was then left to the user to ensure that command line options and the
826selected ABI were compatible with some potential for inconsistencies.
827
828@node MIPS FP ABI Variants
829@subsection Supported FP ABIs
830The supported floating-point ABI variants are:
831
832@table @code
833@item 0 - No floating-point
834This variant is used to indicate that floating-point is not used within
835the module at all and therefore has no impact on the ABI. This is the
836default.
837
838@item 1 - Double-precision
839This variant indicates that double-precision support is used. For 64-bit
840ABIs this means that 64-bit wide floating-point registers are required.
841For 32-bit ABIs this means that 32-bit wide floating-point registers are
842required and double-precision operations use pairs of registers.
843
844@item 2 - Single-precision
845This variant indicates that single-precision support is used. Double
846precision operations will be supported via soft-float routines.
847
848@item 3 - Soft-float
849This variant indicates that although floating-point support is used all
850operations are emulated in software. This means the ABI is modified to
851pass all floating-point data in general-purpose registers.
852
853@item 4 - Deprecated
854This variant existed as an initial attempt at supporting 64-bit wide
f179c512
MF
855floating-point registers for O32 ABI on a MIPS32r2 CPU. This has been
856superseded by 5, 6 and 7.
351cdf24
MF
857
858@item 5 - Double-precision 32-bit CPU, 32-bit or 64-bit FPU
859This variant is used by 32-bit ABIs to indicate that the floating-point
860code in the module has been designed to operate correctly with either
86132-bit wide or 64-bit wide floating-point registers. Double-precision
862support is used. Only O32 currently supports this variant and requires
863a minimum architecture of MIPS II.
864
865@item 6 - Double-precision 32-bit FPU, 64-bit FPU
866This variant is used by 32-bit ABIs to indicate that the floating-point
867code in the module requires 64-bit wide floating-point registers.
868Double-precision support is used. Only O32 currently supports this
869variant and requires a minimum architecture of MIPS32r2.
870
871@item 7 - Double-precision compat 32-bit FPU, 64-bit FPU
872This variant is used by 32-bit ABIs to indicate that the floating-point
873code in the module requires 64-bit wide floating-point registers.
874Double-precision support is used. This differs from the previous ABI
875as it restricts use of odd-numbered single-precision registers. Only
876O32 currently supports this variant and requires a minimum architecture
877of MIPS32r2.
878@end table
879
880@node MIPS FP ABI Selection
881@subsection Automatic selection of FP ABI
882@cindex @code{.module fp=@var{nn}} directive, MIPS
883In order to simplify and add safety to the process of selecting the
884correct floating-point ABI, the assembler will automatically infer the
885correct @code{.gnu_attribute 4, @var{n}} directive based on command line
886options and @code{.module} overrides. Where an explicit
887@code{.gnu_attribute 4, @var{n}} directive has been seen then a warning
888will be raised if it does not match an inferred setting.
889
890The floating-point ABI is inferred as follows. If @samp{-msoft-float}
891has been used the module will be marked as soft-float. If
892@samp{-msingle-float} has been used then the module will be marked as
893single-precision. The remaining ABIs are then selected based
894on the FP register width. Double-precision is selected if the width
895of GP and FP registers match and the special double-precision variants
896for 32-bit ABIs are then selected depending on @samp{-mfpxx},
897@samp{-mfp64} and @samp{-mno-odd-spreg}.
898
899@node MIPS FP ABI Compatibility
900@subsection Linking different FP ABI variants
901Modules using the default FP ABI (no floating-point) can be linked with
902any other (singular) FP ABI variant.
903
904Special compatibility support exists for O32 with the four
905double-precision FP ABI variants. The @samp{-mfpxx} FP ABI is specifically
906designed to be compatible with the standard double-precision ABI and the
907@samp{-mfp64} FP ABIs. This makes it desirable for O32 modules to be
908built as @samp{-mfpxx} to ensure the maximum compatibility with other
909modules produced for more specific needs. The only FP ABIs which cannot
910be linked together are the standard double-precision ABI and the full
911@samp{-mfp64} ABI with @samp{-modd-spreg}.
912
ba92f887
MR
913@node MIPS NaN Encodings
914@section Directives to record which NaN encoding is being used
915
916@cindex MIPS IEEE 754 NaN data encoding selection
917@cindex @code{.nan} directive, MIPS
918The IEEE 754 floating-point standard defines two types of not-a-number
919(NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version
920of the standard did not specify how these two types should be
921distinguished. Most implementations followed the i387 model, in which
922the first bit of the significand is set for quiet NaNs and clear for
923signalling NaNs. However, the original MIPS implementation assigned the
924opposite meaning to the bit, so that it was set for signalling NaNs and
925clear for quiet NaNs.
926
927The 2008 revision of the standard formally suggested the i387 choice
928and as from Sep 2012 the current release of the MIPS architecture
929therefore optionally supports that form. Code that uses one NaN encoding
930would usually be incompatible with code that uses the other NaN encoding,
931so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which
932encoding is being used.
933
934Assembly files can use the @code{.nan} directive to select between the
935two encodings. @samp{.nan 2008} says that the assembly file uses the
936IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses
937the original MIPS encoding. If several @code{.nan} directives are given,
938the final setting is the one that is used.
939
940The command-line options @option{-mnan=legacy} and @option{-mnan=2008}
941can be used instead of @samp{.nan legacy} and @samp{.nan 2008}
942respectively. However, any @code{.nan} directive overrides the
943command-line setting.
944
945@samp{.nan legacy} is the default if no @code{.nan} directive or
946@option{-mnan} option is given.
947
948Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and
949therefore these directives do not affect code generation. They simply
950control the setting of the @code{EF_MIPS_NAN2008} flag.
951
952Traditional MIPS assemblers do not support these directives.
953
98508b2a 954@node MIPS Option Stack
252b5132
RH
955@section Directives to save and restore options
956
957@cindex MIPS option stack
958@kindex @code{.set push}
959@kindex @code{.set pop}
960The directives @code{.set push} and @code{.set pop} may be used to save
961and restore the current settings for all the options which are
962controlled by @code{.set}. The @code{.set push} directive saves the
963current settings on a stack. The @code{.set pop} directive pops the
964stack and restores the settings.
965
966These directives can be useful inside an macro which must change an
967option such as the ISA level or instruction reordering but does not want
968to change the state of the code which invoked the macro.
969
98508b2a 970Traditional MIPS assemblers do not support these directives.
1f25f5d3 971
98508b2a 972@node MIPS ASE Instruction Generation Overrides
1f25f5d3
CD
973@section Directives to control generation of MIPS ASE instructions
974
975@cindex MIPS MIPS-3D instruction generation override
976@kindex @code{.set mips3d}
977@kindex @code{.set nomips3d}
978The directive @code{.set mips3d} makes the assembler accept instructions
979from the MIPS-3D Application Specific Extension from that point on
980in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
981instructions from being accepted.
982
ad3fea08
TS
983@cindex SmartMIPS instruction generation override
984@kindex @code{.set smartmips}
985@kindex @code{.set nosmartmips}
986The directive @code{.set smartmips} makes the assembler accept
987instructions from the SmartMIPS Application Specific Extension to the
e335d9cb 988MIPS32 ISA from that point on in the assembly. The
ad3fea08
TS
989@code{.set nosmartmips} directive prevents SmartMIPS instructions from
990being accepted.
991
deec1734
CD
992@cindex MIPS MDMX instruction generation override
993@kindex @code{.set mdmx}
994@kindex @code{.set nomdmx}
995The directive @code{.set mdmx} makes the assembler accept instructions
996from the MDMX Application Specific Extension from that point on
997in the assembly. The @code{.set nomdmx} directive prevents MDMX
998instructions from being accepted.
999
8b082fb1 1000@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
1001@kindex @code{.set dsp}
1002@kindex @code{.set nodsp}
1003The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
1004from the DSP Release 1 Application Specific Extension from that point
1005on in the assembly. The @code{.set nodsp} directive prevents DSP
1006Release 1 instructions from being accepted.
1007
1008@cindex MIPS DSP Release 2 instruction generation override
1009@kindex @code{.set dspr2}
1010@kindex @code{.set nodspr2}
1011The directive @code{.set dspr2} makes the assembler accept instructions
1012from the DSP Release 2 Application Specific Extension from that point
f179c512 1013on in the assembly. This directive implies @code{.set dsp}. The
8b082fb1
TS
1014@code{.set nodspr2} directive prevents DSP Release 2 instructions from
1015being accepted.
2ef2b9ae 1016
8f4f9071
MF
1017@cindex MIPS DSP Release 3 instruction generation override
1018@kindex @code{.set dspr3}
1019@kindex @code{.set nodspr3}
1020The directive @code{.set dspr3} makes the assembler accept instructions
1021from the DSP Release 3 Application Specific Extension from that point
1022on in the assembly. This directive implies @code{.set dsp} and
1023@code{.set dspr2}. The @code{.set nodspr3} directive prevents DSP
1024Release 3 instructions from being accepted.
1025
ef2e4d86
CF
1026@cindex MIPS MT instruction generation override
1027@kindex @code{.set mt}
1028@kindex @code{.set nomt}
1029The directive @code{.set mt} makes the assembler accept instructions
1030from the MT Application Specific Extension from that point on
1031in the assembly. The @code{.set nomt} directive prevents MT
1032instructions from being accepted.
1033
dec0624d
MR
1034@cindex MIPS MCU instruction generation override
1035@kindex @code{.set mcu}
1036@kindex @code{.set nomcu}
1037The directive @code{.set mcu} makes the assembler accept instructions
1038from the MCU Application Specific Extension from that point on
1039in the assembly. The @code{.set nomcu} directive prevents MCU
1040instructions from being accepted.
1041
56d438b1
CF
1042@cindex MIPS SIMD Architecture instruction generation override
1043@kindex @code{.set msa}
1044@kindex @code{.set nomsa}
1045The directive @code{.set msa} makes the assembler accept instructions
1046from the MIPS SIMD Architecture Extension from that point on
1047in the assembly. The @code{.set nomsa} directive prevents MSA
1048instructions from being accepted.
1049
b015e599
AP
1050@cindex Virtualization instruction generation override
1051@kindex @code{.set virt}
1052@kindex @code{.set novirt}
1053The directive @code{.set virt} makes the assembler accept instructions
1054from the Virtualization Application Specific Extension from that point
1055on in the assembly. The @code{.set novirt} directive prevents Virtualization
1056instructions from being accepted.
1057
7d64c587
AB
1058@cindex MIPS eXtended Physical Address (XPA) instruction generation override
1059@kindex @code{.set xpa}
1060@kindex @code{.set noxpa}
1061The directive @code{.set xpa} makes the assembler accept instructions
1062from the XPA Extension from that point on in the assembly. The
1063@code{.set noxpa} directive prevents XPA instructions from being accepted.
1064
98508b2a 1065Traditional MIPS assemblers do not support these directives.
037b32b9 1066
98508b2a 1067@node MIPS Floating-Point
037b32b9
AN
1068@section Directives to override floating-point options
1069
1070@cindex Disable floating-point instructions
1071@kindex @code{.set softfloat}
1072@kindex @code{.set hardfloat}
1073The directives @code{.set softfloat} and @code{.set hardfloat} provide
1074finer control of disabling and enabling float-point instructions.
1075These directives always override the default (that hard-float
1076instructions are accepted) or the command-line options
1077(@samp{-msoft-float} and @samp{-mhard-float}).
1078
1079@cindex Disable single-precision floating-point operations
605b1dd4
NH
1080@kindex @code{.set singlefloat}
1081@kindex @code{.set doublefloat}
037b32b9
AN
1082The directives @code{.set singlefloat} and @code{.set doublefloat}
1083provide finer control of disabling and enabling double-precision
1084float-point operations. These directives always override the default
1085(that double-precision operations are accepted) or the command-line
1086options (@samp{-msingle-float} and @samp{-mdouble-float}).
1087
98508b2a 1088Traditional MIPS assemblers do not support these directives.
7c31ae13
NC
1089
1090@node MIPS Syntax
1091@section Syntactical considerations for the MIPS assembler
1092@menu
1093* MIPS-Chars:: Special Characters
1094@end menu
1095
1096@node MIPS-Chars
1097@subsection Special Characters
1098
1099@cindex line comment character, MIPS
1100@cindex MIPS line comment character
1101The presence of a @samp{#} on a line indicates the start of a comment
1102that extends to the end of the current line.
1103
1104If a @samp{#} appears as the first character of a line, the whole line
1105is treated as a comment, but in this case the line can also be a
1106logical line number directive (@pxref{Comments}) or a
1107preprocessor control command (@pxref{Preprocessing}).
1108
1109@cindex line separator, MIPS
1110@cindex statement separator, MIPS
1111@cindex MIPS line separator
1112The @samp{;} character can be used to separate statements on the same
1113line.