]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/doc/c-mips.texi
daily update
[thirdparty/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
4b95cf5c 1@c Copyright (C) 1991-2014 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4@ifset GENERIC
5@page
6@node MIPS-Dependent
7@chapter MIPS Dependent Features
8@end ifset
9@ifclear GENERIC
10@node Machine Dependencies
11@chapter MIPS Dependent Features
12@end ifclear
13
14@cindex MIPS processor
98508b2a
RS
15@sc{gnu} @code{@value{AS}} for MIPS architectures supports several
16different MIPS processors, and MIPS ISA levels I through V, MIPS32,
17and MIPS64. For information about the MIPS instruction set, see
584da044 18@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
98508b2a 19For an overview of MIPS assembly conventions, see ``Appendix D:
584da044 20Assembly Language Programming'' in the same work.
252b5132
RH
21
22@menu
98508b2a 23* MIPS Options:: Assembler options
fc16f8cc 24* MIPS Macros:: High-level assembly macros
5a7560b5 25* MIPS Symbol Sizes:: Directives to override the size of symbols
fc16f8cc 26* MIPS Small Data:: Controlling the use of small data accesses
252b5132 27* MIPS ISA:: Directives to override the ISA level
833794fc 28* MIPS assembly options:: Directives to control code generation
252b5132
RH
29* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
30* MIPS insn:: Directive to mark data as an instruction
ba92f887 31* MIPS NaN Encodings:: Directives to record which NaN encoding is being used
98508b2a
RS
32* MIPS Option Stack:: Directives to save and restore options
33* MIPS ASE Instruction Generation Overrides:: Directives to control
0eb7102d 34 generation of MIPS ASE instructions
98508b2a 35* MIPS Floating-Point:: Directives to override floating-point options
7c31ae13 36* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
37@end menu
38
98508b2a 39@node MIPS Options
252b5132
RH
40@section Assembler options
41
98508b2a 42The MIPS configurations of @sc{gnu} @code{@value{AS}} support these
252b5132
RH
43special options:
44
45@table @code
46@cindex @code{-G} option (MIPS)
47@item -G @var{num}
fc16f8cc
RS
48Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes.
49@xref{MIPS Small Data,, Controlling the use of small data accesses}.
252b5132
RH
50
51@cindex @code{-EB} option (MIPS)
52@cindex @code{-EL} option (MIPS)
53@cindex MIPS big-endian output
54@cindex MIPS little-endian output
55@cindex big-endian output, MIPS
56@cindex little-endian output, MIPS
57@item -EB
58@itemx -EL
98508b2a 59Any MIPS configuration of @code{@value{AS}} can select big-endian or
252b5132
RH
60little-endian output at run time (unlike the other @sc{gnu} development
61tools, which must be configured for one or the other). Use @samp{-EB}
62to select big-endian output, and @samp{-EL} for little-endian.
63
0c000745
RS
64@item -KPIC
65@cindex PIC selection, MIPS
66@cindex @option{-KPIC} option, MIPS
67Generate SVR4-style PIC. This option tells the assembler to generate
68SVR4-style position-independent macro expansions. It also tells the
69assembler to mark the output file as PIC.
70
71@item -mvxworks-pic
72@cindex @option{-mvxworks-pic} option, MIPS
73Generate VxWorks PIC. This option tells the assembler to generate
74VxWorks-style position-independent macro expansions.
75
252b5132
RH
76@cindex MIPS architecture options
77@item -mips1
78@itemx -mips2
79@itemx -mips3
80@itemx -mips4
b1929900 81@itemx -mips5
e7af610e 82@itemx -mips32
af7ee8bf 83@itemx -mips32r2
84ea6cf2 84@itemx -mips64
5f74bc13 85@itemx -mips64r2
252b5132 86Generate code for a particular MIPS Instruction Set Architecture level.
98508b2a
RS
87@samp{-mips1} corresponds to the R2000 and R3000 processors,
88@samp{-mips2} to the R6000 processor, @samp{-mips3} to the
81566a9b
MR
89R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors.
90@samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips64}, and
91@samp{-mips64r2} correspond to generic MIPS V, MIPS32, MIPS32 Release 2,
92MIPS64, and MIPS64 Release 2 ISA processors, respectively. You can also
93switch instruction sets during the assembly; see @ref{MIPS ISA,
94Directives to override the ISA level}.
252b5132 95
6349b5f4 96@item -mgp32
ca4e0257
RS
97@itemx -mfp32
98Some macros have different expansions for 32-bit and 64-bit registers.
99The register sizes are normally inferred from the ISA and ABI, but these
100flags force a certain group of registers to be treated as 32 bits wide at
101all times. @samp{-mgp32} controls the size of general-purpose registers
102and @samp{-mfp32} controls the size of floating-point registers.
103
ad3fea08
TS
104The @code{.set gp=32} and @code{.set fp=32} directives allow the size
105of registers to be changed for parts of an object. The default value is
106restored by @code{.set gp=default} and @code{.set fp=default}.
107
ca4e0257
RS
108On some MIPS variants there is a 32-bit mode flag; when this flag is
109set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
110save the 32-bit registers on a context switch, so it is essential never
111to use the 64-bit registers.
6349b5f4
AH
112
113@item -mgp64
ad3fea08
TS
114@itemx -mfp64
115Assume that 64-bit registers are available. This is provided in the
116interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
117
118The @code{.set gp=64} and @code{.set fp=64} directives allow the size
119of registers to be changed for parts of an object. The default value is
120restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 121
252b5132
RH
122@item -mips16
123@itemx -no-mips16
124Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 125@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
126turns off this option.
127
df58fc94
RS
128@item -mmicromips
129@itemx -mno-micromips
130Generate code for the microMIPS processor. This is equivalent to putting
131@code{.set micromips} at the start of the assembly file. @samp{-mno-micromips}
132turns off this option. This is equivalent to putting @code{.set nomicromips}
133at the start of the assembly file.
134
e16bfa71
TS
135@item -msmartmips
136@itemx -mno-smartmips
137Enables the SmartMIPS extensions to the MIPS32 instruction set, which
138provides a number of new instructions which target smartcard and
139cryptographic applications. This is equivalent to putting
ad3fea08 140@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
141@samp{-mno-smartmips} turns off this option.
142
1f25f5d3
CD
143@item -mips3d
144@itemx -no-mips3d
145Generate code for the MIPS-3D Application Specific Extension.
146This tells the assembler to accept MIPS-3D instructions.
147@samp{-no-mips3d} turns off this option.
148
deec1734
CD
149@item -mdmx
150@itemx -no-mdmx
151Generate code for the MDMX Application Specific Extension.
152This tells the assembler to accept MDMX instructions.
153@samp{-no-mdmx} turns off this option.
154
2ef2b9ae
CF
155@item -mdsp
156@itemx -mno-dsp
8b082fb1
TS
157Generate code for the DSP Release 1 Application Specific Extension.
158This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
159@samp{-mno-dsp} turns off this option.
160
8b082fb1
TS
161@item -mdspr2
162@itemx -mno-dspr2
163Generate code for the DSP Release 2 Application Specific Extension.
164This option implies -mdsp.
165This tells the assembler to accept DSP Release 2 instructions.
166@samp{-mno-dspr2} turns off this option.
167
ef2e4d86
CF
168@item -mmt
169@itemx -mno-mt
170Generate code for the MT Application Specific Extension.
171This tells the assembler to accept MT instructions.
172@samp{-mno-mt} turns off this option.
173
dec0624d
MR
174@item -mmcu
175@itemx -mno-mcu
176Generate code for the MCU Application Specific Extension.
177This tells the assembler to accept MCU instructions.
178@samp{-mno-mcu} turns off this option.
179
56d438b1
CF
180@item -mmsa
181@itemx -mno-msa
182Generate code for the MIPS SIMD Architecture Extension.
183This tells the assembler to accept MSA instructions.
184@samp{-mno-msa} turns off this option.
185
b015e599
AP
186@item -mvirt
187@itemx -mno-virt
188Generate code for the Virtualization Application Specific Extension.
189This tells the assembler to accept Virtualization instructions.
190@samp{-mno-virt} turns off this option.
191
833794fc
MR
192@item -minsn32
193@itemx -mno-insn32
194Only use 32-bit instruction encodings when generating code for the
195microMIPS processor. This option inhibits the use of any 16-bit
196instructions. This is equivalent to putting @code{.set insn32} at
197the start of the assembly file. @samp{-mno-insn32} turns off this
198option. This is equivalent to putting @code{.set noinsn32} at the
199start of the assembly file. By default @samp{-mno-insn32} is
200selected, allowing all instructions to be used.
201
6b76fefe 202@item -mfix7000
9ee72ff1 203@itemx -mno-fix7000
6b76fefe
CM
204Cause nops to be inserted if the read of the destination register
205of an mfhi or mflo instruction occurs in the following two instructions.
206
a8d14a88
CM
207@item -mfix-rm7000
208@itemx -mno-fix-rm7000
209Cause nops to be inserted if a dmult or dmultu instruction is
210followed by a load instruction.
211
c67a084a
NC
212@item -mfix-loongson2f-jump
213@itemx -mno-fix-loongson2f-jump
214Eliminate instruction fetch from outside 256M region to work around the
215Loongson2F @samp{jump} instructions. Without it, under extreme cases,
216the kernel may crash. The issue has been solved in latest processor
217batches, but this fix has no side effect to them.
218
219@item -mfix-loongson2f-nop
220@itemx -mno-fix-loongson2f-nop
221Replace nops by @code{or at,at,zero} to work around the Loongson2F
98508b2a
RS
222@samp{nop} errata. Without it, under extreme cases, the CPU might
223deadlock. The issue has been solved in later Loongson2F batches, but
c67a084a
NC
224this fix has no side effect to them.
225
d766e8ec 226@item -mfix-vr4120
2babba43 227@itemx -mno-fix-vr4120
d766e8ec
RS
228Insert nops to work around certain VR4120 errata. This option is
229intended to be used on GCC-generated code: it is not designed to catch
230all problems in hand-written assembler code.
60b63b72 231
11db99f8 232@item -mfix-vr4130
2babba43 233@itemx -mno-fix-vr4130
11db99f8
RS
234Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
235
6a32d874 236@item -mfix-24k
45e279f5 237@itemx -mno-fix-24k
6a32d874
CM
238Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
239
d954098f
DD
240@item -mfix-cn63xxp1
241@itemx -mno-fix-cn63xxp1
242Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
243certain CN63XXP1 errata.
244
252b5132
RH
245@item -m4010
246@itemx -no-m4010
98508b2a
RS
247Generate code for the LSI R4010 chip. This tells the assembler to
248accept the R4010-specific instructions (@samp{addciu}, @samp{ffc},
252b5132
RH
249etc.), and to not schedule @samp{nop} instructions around accesses to
250the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
251option.
252
253@item -m4650
254@itemx -no-m4650
98508b2a 255Generate code for the MIPS R4650 chip. This tells the assembler to accept
252b5132
RH
256the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
257instructions around accesses to the @samp{HI} and @samp{LO} registers.
258@samp{-no-m4650} turns off this option.
259
a4ac1c42 260@item -m3900
252b5132
RH
261@itemx -no-m3900
262@itemx -m4100
263@itemx -no-m4100
264For each option @samp{-m@var{nnnn}}, generate code for the MIPS
98508b2a 265R@var{nnnn} chip. This tells the assembler to accept instructions
252b5132
RH
266specific to that chip, and to schedule for that chip's hazards.
267
ec68c924 268@item -march=@var{cpu}
98508b2a 269Generate code for a particular MIPS CPU. It is exactly equivalent to
252b5132
RH
270@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
271understood. Valid @var{cpu} value are:
272
273@quotation
2742000,
2753000,
2763900,
2774000,
2784010,
2794100,
2804111,
60b63b72
RS
281vr4120,
282vr4130,
283vr4181,
252b5132
RH
2844300,
2854400,
2864600,
2874650,
2885000,
b946ec34
NC
289rm5200,
290rm5230,
291rm5231,
292rm5261,
293rm5721,
60b63b72
RS
294vr5400,
295vr5500,
252b5132 2966000,
b946ec34 297rm7000,
252b5132 2988000,
963ac363 299rm9000,
e7af610e 30010000,
18ae5d72 30112000,
3aa3176b
TS
30214000,
30316000,
ad3fea08
TS
3044kc,
3054km,
3064kp,
3074ksc,
3084kec,
3094kem,
3104kep,
3114ksd,
312m4k,
313m4kp,
b5503c7b
MR
314m14k,
315m14kc,
7a795ef4
MR
316m14ke,
317m14kec,
ad3fea08 31824kc,
0fdf1951 31924kf2_1,
ad3fea08 32024kf,
0fdf1951 32124kf1_1,
ad3fea08 32224kec,
0fdf1951 32324kef2_1,
ad3fea08 32424kef,
0fdf1951 32524kef1_1,
ad3fea08 32634kc,
0fdf1951 32734kf2_1,
ad3fea08 32834kf,
0fdf1951 32934kf1_1,
711eefe4 33034kn,
f281862d 33174kc,
0fdf1951 33274kf2_1,
f281862d 33374kf,
0fdf1951
RS
33474kf1_1,
33574kf3_2,
30f8113a
SL
3361004kc,
3371004kf2_1,
3381004kf,
3391004kf1_1,
ad3fea08
TS
3405kc,
3415kf,
34220kc,
34325kf,
82100185 344sb1,
350cc38d
MS
345sb1a,
346loongson2e,
037b32b9 347loongson2f,
fd503541 348loongson3a,
52b6b6b9 349octeon,
dd6a37e7 350octeon+,
432233b3 351octeon2,
55a36193
MK
352xlr,
353xlp
252b5132
RH
354@end quotation
355
0fdf1951
RS
356For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
357accepted as synonyms for @samp{@var{n}f1_1}. These values are
358deprecated.
359
ec68c924 360@item -mtune=@var{cpu}
98508b2a 361Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are
ec68c924
EC
362identical to @samp{-march=@var{cpu}}.
363
316f5878
RS
364@item -mabi=@var{abi}
365Record which ABI the source code uses. The recognized arguments
366are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 367
aed1a261
RS
368@item -msym32
369@itemx -mno-sym32
370@cindex -msym32
371@cindex -mno-sym32
372Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
5a7560b5 373the beginning of the assembler input. @xref{MIPS Symbol Sizes}.
aed1a261 374
252b5132
RH
375@cindex @code{-nocpp} ignored (MIPS)
376@item -nocpp
377This option is ignored. It is accepted for command-line compatibility with
378other assemblers, which use it to turn off C style preprocessing. With
379@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
380@sc{gnu} assembler itself never runs the C preprocessor.
381
037b32b9
AN
382@item -msoft-float
383@itemx -mhard-float
384Disable or enable floating-point instructions. Note that by default
385floating-point instructions are always allowed even with CPU targets
386that don't have support for these instructions.
387
388@item -msingle-float
389@itemx -mdouble-float
390Disable or enable double-precision floating-point operations. Note
391that by default double-precision floating-point operations are always
392allowed even with CPU targets that don't have support for these
393operations.
394
119d663a
NC
395@item --construct-floats
396@itemx --no-construct-floats
119d663a
NC
397The @code{--no-construct-floats} option disables the construction of
398double width floating point constants by loading the two halves of the
399value into the two single width floating point registers that make up
400the double width register. This feature is useful if the processor
401support the FR bit in its status register, and this bit is known (by
402the programmer) to be set. This bit prevents the aliasing of the double
403width register by the single width registers.
404
63bf5651 405By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
406of these floating point constants.
407
3bf0dbfb
MR
408@item --relax-branch
409@itemx --no-relax-branch
410The @samp{--relax-branch} option enables the relaxation of out-of-range
411branches. Any branches whose target cannot be reached directly are
412converted to a small instruction sequence including an inverse-condition
413branch to the physically next instruction, and a jump to the original
414target is inserted between the two instructions. In PIC code the jump
415will involve further instructions for address calculation.
416
417The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T},
418@code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from
419relaxation, because they have no complementing counterparts. They could
420be relaxed with the use of a longer sequence involving another branch,
421however this has not been implemented and if their target turns out of
422reach, they produce an error even if branch relaxation is enabled.
423
81566a9b 424Also no MIPS16 branches are ever relaxed.
3bf0dbfb
MR
425
426By default @samp{--no-relax-branch} is selected, causing any out-of-range
427branches to produce an error.
428
ba92f887
MR
429@cindex @option{-mnan=} command line option, MIPS
430@item -mnan=@var{encoding}
431This option indicates whether the source code uses the IEEE 2008
432NaN encoding (@option{-mnan=2008}) or the original MIPS encoding
433(@option{-mnan=legacy}). It is equivalent to adding a @code{.nan}
434directive to the beginning of the source file. @xref{MIPS NaN Encodings}.
435
436@option{-mnan=legacy} is the default if no @option{-mnan} option or
437@code{.nan} directive is used.
438
252b5132
RH
439@item --trap
440@itemx --no-break
441@c FIXME! (1) reflect these options (next item too) in option summaries;
442@c (2) stop teasing, say _which_ instructions expanded _how_.
443@code{@value{AS}} automatically macro expands certain division and
444multiplication instructions to check for overflow and division by zero. This
445option causes @code{@value{AS}} to generate code to take a trap exception
446rather than a break exception when an error is detected. The trap instructions
447are only supported at Instruction Set Architecture level 2 and higher.
448
449@item --break
450@itemx --no-trap
451Generate code to take a break exception rather than a trap exception when an
452error is detected. This is the default.
63486801 453
dcd410fe
RO
454@item -mpdr
455@itemx -mno-pdr
456Control generation of @code{.pdr} sections. Off by default on IRIX, on
457elsewhere.
aa6975fb
ILT
458
459@item -mshared
460@itemx -mno-shared
461When generating code using the Unix calling conventions (selected by
462@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
463which can go into a shared library. The @samp{-mno-shared} option
464tells gas to generate code which uses the calling convention, but can
465not go into a shared library. The resulting code is slightly more
466efficient. This option only affects the handling of the
467@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
468@end table
469
fc16f8cc
RS
470@node MIPS Macros
471@section High-level assembly macros
472
473MIPS assemblers have traditionally provided a wider range of
474instructions than the MIPS architecture itself. These extra
475instructions are usually referred to as ``macro'' instructions
476@footnote{The term ``macro'' is somewhat overloaded here, since
477these macros have no relation to those defined by @code{.macro},
478@pxref{Macro,, @code{.macro}}.}.
479
480Some MIPS macro instructions extend an underlying architectural instruction
481while others are entirely new. An example of the former type is @code{and},
482which allows the third operand to be either a register or an arbitrary
483immediate value. Examples of the latter type include @code{bgt}, which
484branches to the third operand when the first operand is greater than
485the second operand, and @code{ulh}, which implements an unaligned
4862-byte load.
487
488One of the most common extensions provided by macros is to expand
489memory offsets to the full address range (32 or 64 bits) and to allow
490symbolic offsets such as @samp{my_data + 4} to be used in place of
491integer constants. For example, the architectural instruction
492@code{lbu} allows only a signed 16-bit offset, whereas the macro
493@code{lbu} allows code such as @samp{lbu $4,array+32769($5)}.
494The implementation of these symbolic offsets depends on several factors,
98508b2a
RS
495such as whether the assembler is generating SVR4-style PIC (selected by
496@option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols
fc16f8cc
RS
497(@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}),
498and the small data limit (@pxref{MIPS Small Data,, Controlling the use
499of small data accesses}).
500
501@kindex @code{.set macro}
502@kindex @code{.set nomacro}
503Sometimes it is undesirable to have one assembly instruction expand
504to several machine instructions. The directive @code{.set nomacro}
505tells the assembler to warn when this happens. @code{.set macro}
506restores the default behavior.
507
508@cindex @code{at} register, MIPS
509@kindex @code{.set at=@var{reg}}
510Some macro instructions need a temporary register to store intermediate
511results. This register is usually @code{$1}, also known as @code{$at},
512but it can be changed to any core register @var{reg} using
513@code{.set at=@var{reg}}. Note that @code{$at} always refers
514to @code{$1} regardless of which register is being used as the
515temporary register.
516
517@kindex @code{.set at}
518@kindex @code{.set noat}
519Implicit uses of the temporary register in macros could interfere with
520explicit uses in the assembly code. The assembler therefore warns
521whenever it sees an explicit use of the temporary register. The directive
522@code{.set noat} silences this warning while @code{.set at} restores
523the default behavior. It is safe to use @code{.set noat} while
524@code{.set nomacro} is in effect since single-instruction macros
525never need a temporary register.
526
527Note that while the @sc{gnu} assembler provides these macros for compatibility,
528it does not make any attempt to optimize them with the surrounding code.
529
5a7560b5 530@node MIPS Symbol Sizes
aed1a261
RS
531@section Directives to override the size of symbols
532
5a7560b5
RS
533@kindex @code{.set sym32}
534@kindex @code{.set nosym32}
aed1a261
RS
535The n64 ABI allows symbols to have any 64-bit value. Although this
536provides a great deal of flexibility, it means that some macros have
537much longer expansions than their 32-bit counterparts. For example,
538the non-PIC expansion of @samp{dla $4,sym} is usually:
539
540@smallexample
541lui $4,%highest(sym)
542lui $1,%hi(sym)
543daddiu $4,$4,%higher(sym)
544daddiu $1,$1,%lo(sym)
545dsll32 $4,$4,0
546daddu $4,$4,$1
547@end smallexample
548
549whereas the 32-bit expansion is simply:
550
551@smallexample
552lui $4,%hi(sym)
553daddiu $4,$4,%lo(sym)
554@end smallexample
555
556n64 code is sometimes constructed in such a way that all symbolic
557constants are known to have 32-bit values, and in such cases, it's
558preferable to use the 32-bit expansion instead of the 64-bit
559expansion.
560
561You can use the @code{.set sym32} directive to tell the assembler
562that, from this point on, all expressions of the form
563@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
564have 32-bit values. For example:
565
566@smallexample
567.set sym32
568dla $4,sym
569lw $4,sym+16
570sw $4,sym+0x8000($4)
571@end smallexample
572
573will cause the assembler to treat @samp{sym}, @code{sym+16} and
574@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
575addresses is not affected.
576
577The directive @code{.set nosym32} ends a @code{.set sym32} block and
578reverts to the normal behavior. It is also possible to change the
579symbol size using the command-line options @option{-msym32} and
580@option{-mno-sym32}.
581
582These options and directives are always accepted, but at present,
583they have no effect for anything other than n64.
584
fc16f8cc
RS
585@node MIPS Small Data
586@section Controlling the use of small data accesses
5a7560b5 587
fc16f8cc
RS
588@c This section deliberately glosses over the possibility of using -G
589@c in SVR4-style PIC, as could be done on IRIX. We don't support that.
590@cindex small data, MIPS
5a7560b5 591@cindex @code{gp} register, MIPS
fc16f8cc
RS
592It often takes several instructions to load the address of a symbol.
593For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion
594of @samp{dla $4,addr} is usually:
595
596@smallexample
597lui $4,%hi(addr)
598daddiu $4,$4,%lo(addr)
599@end smallexample
600
601The sequence is much longer when @samp{addr} is a 64-bit symbol.
602@xref{MIPS Symbol Sizes,, Directives to override the size of symbols}.
603
604In order to cut down on this overhead, most embedded MIPS systems
605set aside a 64-kilobyte ``small data'' area and guarantee that all
606data of size @var{n} and smaller will be placed in that area.
607The limit @var{n} is passed to both the assembler and the linker
98508b2a 608using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,,
fc16f8cc
RS
609Assembler options}. Note that the same value of @var{n} must be used
610when linking and when assembling all input files to the link; any
611inconsistency could cause a relocation overflow error.
612
613The size of an object in the @code{.bss} section is set by the
614@code{.comm} or @code{.lcomm} directive that defines it. The size of
615an external object may be set with the @code{.extern} directive. For
616example, @samp{.extern sym,4} declares that the object at @code{sym}
617is 4 bytes in length, while leaving @code{sym} otherwise undefined.
618
619When no @option{-G} option is given, the default limit is 8 bytes.
620The option @option{-G 0} prevents any data from being automatically
621classified as small.
622
623It is also possible to mark specific objects as small by putting them
624in the special sections @code{.sdata} and @code{.sbss}, which are
625``small'' counterparts of @code{.data} and @code{.bss} respectively.
626The toolchain will treat such data as small regardless of the
627@option{-G} setting.
628
629On startup, systems that support a small data area are expected to
630initialize register @code{$28}, also known as @code{$gp}, in such a
631way that small data can be accessed using a 16-bit offset from that
632register. For example, when @samp{addr} is small data,
633the @samp{dla $4,addr} instruction above is equivalent to:
634
635@smallexample
636daddiu $4,$28,%gp_rel(addr)
637@end smallexample
638
639Small data is not supported for SVR4-style PIC.
5a7560b5 640
252b5132
RH
641@node MIPS ISA
642@section Directives to override the ISA level
643
644@cindex MIPS ISA override
645@kindex @code{.set mips@var{n}}
646@sc{gnu} @code{@value{AS}} supports an additional directive to change
98508b2a 647the MIPS Instruction Set Architecture level on the fly: @code{.set
5f74bc13
CD
648mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
649or 64r2.
071742cf 650The values other than 0 make the assembler accept instructions
e335d9cb 651for the corresponding ISA level, from that point on in the
584da044
NC
652assembly. @code{.set mips@var{n}} affects not only which instructions
653are permitted, but also how certain macros are expanded. @code{.set
e335d9cb 654mips0} restores the ISA level to its original level: either the
584da044 655level you selected with command line options, or the default for your
81566a9b 656configuration. You can use this feature to permit specific MIPS III
584da044 657instructions while assembling in 32 bit mode. Use this directive with
ec68c924 658care!
252b5132 659
ad3fea08
TS
660@cindex MIPS CPU override
661@kindex @code{.set arch=@var{cpu}}
662The @code{.set arch=@var{cpu}} directive provides even finer control.
663It changes the effective CPU target and allows the assembler to use
664instructions specific to a particular CPU. All CPUs supported by the
665@samp{-march} command line option are also selectable by this directive.
666The original value is restored by @code{.set arch=default}.
252b5132 667
ad3fea08
TS
668The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
669in which it will assemble instructions for the MIPS 16 processor. Use
670@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 671
98508b2a 672Traditional MIPS assemblers do not support this directive.
252b5132 673
df58fc94
RS
674The directive @code{.set micromips} puts the assembler into microMIPS mode,
675in which it will assemble instructions for the microMIPS processor. Use
676@code{.set nomicromips} to return to normal 32 bit mode.
677
98508b2a 678Traditional MIPS assemblers do not support this directive.
df58fc94 679
833794fc
MR
680@node MIPS assembly options
681@section Directives to control code generation
682
683@cindex MIPS 32-bit microMIPS instruction generation override
684@kindex @code{.set insn32}
685@kindex @code{.set noinsn32}
686The directive @code{.set insn32} makes the assembler only use 32-bit
687instruction encodings when generating code for the microMIPS processor.
688This directive inhibits the use of any 16-bit instructions from that
689point on in the assembly. The @code{.set noinsn32} directive allows
69016-bit instructions to be accepted.
691
692Traditional MIPS assemblers do not support this directive.
693
252b5132
RH
694@node MIPS autoextend
695@section Directives for extending MIPS 16 bit instructions
696
697@kindex @code{.set autoextend}
698@kindex @code{.set noautoextend}
699By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
700when necessary. The directive @code{.set noautoextend} will turn this
701off. When @code{.set noautoextend} is in effect, any 32 bit instruction
702must be explicitly extended with the @code{.e} modifier (e.g.,
703@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
704to once again automatically extend instructions when necessary.
705
706This directive is only meaningful when in MIPS 16 mode. Traditional
98508b2a 707MIPS assemblers do not support this directive.
252b5132
RH
708
709@node MIPS insn
710@section Directive to mark data as an instruction
711
712@kindex @code{.insn}
713The @code{.insn} directive tells @code{@value{AS}} that the following
df58fc94
RS
714data is actually instructions. This makes a difference in MIPS 16 and
715microMIPS modes: when loading the address of a label which precedes
716instructions, @code{@value{AS}} automatically adds 1 to the value, so
717that jumping to the loaded address will do the right thing.
252b5132 718
a946d7e3
NC
719@kindex @code{.global}
720The @code{.global} and @code{.globl} directives supported by
721@code{@value{AS}} will by default mark the symbol as pointing to a
722region of data not code. This means that, for example, any
723instructions following such a symbol will not be disassembled by
f746e6b9 724@code{objdump} as it will regard them as data. To change this
a946d7e3
NC
725behaviour an optional section name can be placed after the symbol name
726in the @code{.global} directive. If this section exists and is known
727to be a code section, then the symbol will be marked as poiting at
728code not data. Ie the syntax for the directive is:
729
730 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
731
732Here is a short example:
733
734@example
735 .global foo .text, bar, baz .data
736foo:
737 nop
738bar:
739 .word 0x0
740baz:
741 .word 0x1
34bca508 742
a946d7e3
NC
743@end example
744
ba92f887
MR
745@node MIPS NaN Encodings
746@section Directives to record which NaN encoding is being used
747
748@cindex MIPS IEEE 754 NaN data encoding selection
749@cindex @code{.nan} directive, MIPS
750The IEEE 754 floating-point standard defines two types of not-a-number
751(NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version
752of the standard did not specify how these two types should be
753distinguished. Most implementations followed the i387 model, in which
754the first bit of the significand is set for quiet NaNs and clear for
755signalling NaNs. However, the original MIPS implementation assigned the
756opposite meaning to the bit, so that it was set for signalling NaNs and
757clear for quiet NaNs.
758
759The 2008 revision of the standard formally suggested the i387 choice
760and as from Sep 2012 the current release of the MIPS architecture
761therefore optionally supports that form. Code that uses one NaN encoding
762would usually be incompatible with code that uses the other NaN encoding,
763so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which
764encoding is being used.
765
766Assembly files can use the @code{.nan} directive to select between the
767two encodings. @samp{.nan 2008} says that the assembly file uses the
768IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses
769the original MIPS encoding. If several @code{.nan} directives are given,
770the final setting is the one that is used.
771
772The command-line options @option{-mnan=legacy} and @option{-mnan=2008}
773can be used instead of @samp{.nan legacy} and @samp{.nan 2008}
774respectively. However, any @code{.nan} directive overrides the
775command-line setting.
776
777@samp{.nan legacy} is the default if no @code{.nan} directive or
778@option{-mnan} option is given.
779
780Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and
781therefore these directives do not affect code generation. They simply
782control the setting of the @code{EF_MIPS_NAN2008} flag.
783
784Traditional MIPS assemblers do not support these directives.
785
98508b2a 786@node MIPS Option Stack
252b5132
RH
787@section Directives to save and restore options
788
789@cindex MIPS option stack
790@kindex @code{.set push}
791@kindex @code{.set pop}
792The directives @code{.set push} and @code{.set pop} may be used to save
793and restore the current settings for all the options which are
794controlled by @code{.set}. The @code{.set push} directive saves the
795current settings on a stack. The @code{.set pop} directive pops the
796stack and restores the settings.
797
798These directives can be useful inside an macro which must change an
799option such as the ISA level or instruction reordering but does not want
800to change the state of the code which invoked the macro.
801
98508b2a 802Traditional MIPS assemblers do not support these directives.
1f25f5d3 803
98508b2a 804@node MIPS ASE Instruction Generation Overrides
1f25f5d3
CD
805@section Directives to control generation of MIPS ASE instructions
806
807@cindex MIPS MIPS-3D instruction generation override
808@kindex @code{.set mips3d}
809@kindex @code{.set nomips3d}
810The directive @code{.set mips3d} makes the assembler accept instructions
811from the MIPS-3D Application Specific Extension from that point on
812in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
813instructions from being accepted.
814
ad3fea08
TS
815@cindex SmartMIPS instruction generation override
816@kindex @code{.set smartmips}
817@kindex @code{.set nosmartmips}
818The directive @code{.set smartmips} makes the assembler accept
819instructions from the SmartMIPS Application Specific Extension to the
e335d9cb 820MIPS32 ISA from that point on in the assembly. The
ad3fea08
TS
821@code{.set nosmartmips} directive prevents SmartMIPS instructions from
822being accepted.
823
deec1734
CD
824@cindex MIPS MDMX instruction generation override
825@kindex @code{.set mdmx}
826@kindex @code{.set nomdmx}
827The directive @code{.set mdmx} makes the assembler accept instructions
828from the MDMX Application Specific Extension from that point on
829in the assembly. The @code{.set nomdmx} directive prevents MDMX
830instructions from being accepted.
831
8b082fb1 832@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
833@kindex @code{.set dsp}
834@kindex @code{.set nodsp}
835The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
836from the DSP Release 1 Application Specific Extension from that point
837on in the assembly. The @code{.set nodsp} directive prevents DSP
838Release 1 instructions from being accepted.
839
840@cindex MIPS DSP Release 2 instruction generation override
841@kindex @code{.set dspr2}
842@kindex @code{.set nodspr2}
843The directive @code{.set dspr2} makes the assembler accept instructions
844from the DSP Release 2 Application Specific Extension from that point
845on in the assembly. This dirctive implies @code{.set dsp}. The
846@code{.set nodspr2} directive prevents DSP Release 2 instructions from
847being accepted.
2ef2b9ae 848
ef2e4d86
CF
849@cindex MIPS MT instruction generation override
850@kindex @code{.set mt}
851@kindex @code{.set nomt}
852The directive @code{.set mt} makes the assembler accept instructions
853from the MT Application Specific Extension from that point on
854in the assembly. The @code{.set nomt} directive prevents MT
855instructions from being accepted.
856
dec0624d
MR
857@cindex MIPS MCU instruction generation override
858@kindex @code{.set mcu}
859@kindex @code{.set nomcu}
860The directive @code{.set mcu} makes the assembler accept instructions
861from the MCU Application Specific Extension from that point on
862in the assembly. The @code{.set nomcu} directive prevents MCU
863instructions from being accepted.
864
56d438b1
CF
865@cindex MIPS SIMD Architecture instruction generation override
866@kindex @code{.set msa}
867@kindex @code{.set nomsa}
868The directive @code{.set msa} makes the assembler accept instructions
869from the MIPS SIMD Architecture Extension from that point on
870in the assembly. The @code{.set nomsa} directive prevents MSA
871instructions from being accepted.
872
b015e599
AP
873@cindex Virtualization instruction generation override
874@kindex @code{.set virt}
875@kindex @code{.set novirt}
876The directive @code{.set virt} makes the assembler accept instructions
877from the Virtualization Application Specific Extension from that point
878on in the assembly. The @code{.set novirt} directive prevents Virtualization
879instructions from being accepted.
880
98508b2a 881Traditional MIPS assemblers do not support these directives.
037b32b9 882
98508b2a 883@node MIPS Floating-Point
037b32b9
AN
884@section Directives to override floating-point options
885
886@cindex Disable floating-point instructions
887@kindex @code{.set softfloat}
888@kindex @code{.set hardfloat}
889The directives @code{.set softfloat} and @code{.set hardfloat} provide
890finer control of disabling and enabling float-point instructions.
891These directives always override the default (that hard-float
892instructions are accepted) or the command-line options
893(@samp{-msoft-float} and @samp{-mhard-float}).
894
895@cindex Disable single-precision floating-point operations
605b1dd4
NH
896@kindex @code{.set singlefloat}
897@kindex @code{.set doublefloat}
037b32b9
AN
898The directives @code{.set singlefloat} and @code{.set doublefloat}
899provide finer control of disabling and enabling double-precision
900float-point operations. These directives always override the default
901(that double-precision operations are accepted) or the command-line
902options (@samp{-msingle-float} and @samp{-mdouble-float}).
903
98508b2a 904Traditional MIPS assemblers do not support these directives.
7c31ae13
NC
905
906@node MIPS Syntax
907@section Syntactical considerations for the MIPS assembler
908@menu
909* MIPS-Chars:: Special Characters
910@end menu
911
912@node MIPS-Chars
913@subsection Special Characters
914
915@cindex line comment character, MIPS
916@cindex MIPS line comment character
917The presence of a @samp{#} on a line indicates the start of a comment
918that extends to the end of the current line.
919
920If a @samp{#} appears as the first character of a line, the whole line
921is treated as a comment, but in this case the line can also be a
922logical line number directive (@pxref{Comments}) or a
923preprocessor control command (@pxref{Preprocessing}).
924
925@cindex line separator, MIPS
926@cindex statement separator, MIPS
927@cindex MIPS line separator
928The @samp{;} character can be used to separate statements on the same
929line.