]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/doc/c-mips.texi
Update year range in copyright notice of binutils files
[thirdparty/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
d87bef3a 1@c Copyright (C) 1991-2023 Free Software Foundation, Inc.
252b5132
RH
2@c This is part of the GAS manual.
3@c For copying conditions, see the file as.texinfo.
4@ifset GENERIC
5@page
6@node MIPS-Dependent
7@chapter MIPS Dependent Features
8@end ifset
9@ifclear GENERIC
10@node Machine Dependencies
11@chapter MIPS Dependent Features
12@end ifclear
13
14@cindex MIPS processor
98508b2a
RS
15@sc{gnu} @code{@value{AS}} for MIPS architectures supports several
16different MIPS processors, and MIPS ISA levels I through V, MIPS32,
17and MIPS64. For information about the MIPS instruction set, see
584da044 18@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
98508b2a 19For an overview of MIPS assembly conventions, see ``Appendix D:
584da044 20Assembly Language Programming'' in the same work.
252b5132
RH
21
22@menu
98508b2a 23* MIPS Options:: Assembler options
fc16f8cc 24* MIPS Macros:: High-level assembly macros
5a7560b5 25* MIPS Symbol Sizes:: Directives to override the size of symbols
fc16f8cc 26* MIPS Small Data:: Controlling the use of small data accesses
252b5132 27* MIPS ISA:: Directives to override the ISA level
833794fc 28* MIPS assembly options:: Directives to control code generation
252b5132
RH
29* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
30* MIPS insn:: Directive to mark data as an instruction
351cdf24 31* MIPS FP ABIs:: Marking which FP ABI is in use
ba92f887 32* MIPS NaN Encodings:: Directives to record which NaN encoding is being used
98508b2a
RS
33* MIPS Option Stack:: Directives to save and restore options
34* MIPS ASE Instruction Generation Overrides:: Directives to control
0eb7102d 35 generation of MIPS ASE instructions
98508b2a 36* MIPS Floating-Point:: Directives to override floating-point options
7c31ae13 37* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
38@end menu
39
98508b2a 40@node MIPS Options
252b5132
RH
41@section Assembler options
42
98508b2a 43The MIPS configurations of @sc{gnu} @code{@value{AS}} support these
252b5132
RH
44special options:
45
46@table @code
47@cindex @code{-G} option (MIPS)
48@item -G @var{num}
fc16f8cc
RS
49Set the ``small data'' limit to @var{n} bytes. The default limit is 8 bytes.
50@xref{MIPS Small Data,, Controlling the use of small data accesses}.
252b5132
RH
51
52@cindex @code{-EB} option (MIPS)
53@cindex @code{-EL} option (MIPS)
54@cindex MIPS big-endian output
55@cindex MIPS little-endian output
56@cindex big-endian output, MIPS
57@cindex little-endian output, MIPS
58@item -EB
59@itemx -EL
98508b2a 60Any MIPS configuration of @code{@value{AS}} can select big-endian or
252b5132
RH
61little-endian output at run time (unlike the other @sc{gnu} development
62tools, which must be configured for one or the other). Use @samp{-EB}
63to select big-endian output, and @samp{-EL} for little-endian.
64
0c000745
RS
65@item -KPIC
66@cindex PIC selection, MIPS
67@cindex @option{-KPIC} option, MIPS
68Generate SVR4-style PIC. This option tells the assembler to generate
69SVR4-style position-independent macro expansions. It also tells the
70assembler to mark the output file as PIC.
71
72@item -mvxworks-pic
73@cindex @option{-mvxworks-pic} option, MIPS
74Generate VxWorks PIC. This option tells the assembler to generate
75VxWorks-style position-independent macro expansions.
76
252b5132
RH
77@cindex MIPS architecture options
78@item -mips1
79@itemx -mips2
80@itemx -mips3
81@itemx -mips4
b1929900 82@itemx -mips5
e7af610e 83@itemx -mips32
af7ee8bf 84@itemx -mips32r2
ae52f483
AB
85@itemx -mips32r3
86@itemx -mips32r5
7361da2c 87@itemx -mips32r6
84ea6cf2 88@itemx -mips64
5f74bc13 89@itemx -mips64r2
ae52f483
AB
90@itemx -mips64r3
91@itemx -mips64r5
7361da2c 92@itemx -mips64r6
252b5132 93Generate code for a particular MIPS Instruction Set Architecture level.
98508b2a
RS
94@samp{-mips1} corresponds to the R2000 and R3000 processors,
95@samp{-mips2} to the R6000 processor, @samp{-mips3} to the
81566a9b 96R4000 processor, and @samp{-mips4} to the R8000 and R10000 processors.
7361da2c
AB
97@samp{-mips5}, @samp{-mips32}, @samp{-mips32r2}, @samp{-mips32r3},
98@samp{-mips32r5}, @samp{-mips32r6}, @samp{-mips64}, @samp{-mips64r2},
99@samp{-mips64r3}, @samp{-mips64r5}, and @samp{-mips64r6} correspond to
100generic MIPS V, MIPS32, MIPS32 Release 2, MIPS32 Release 3, MIPS32
101Release 5, MIPS32 Release 6, MIPS64, and MIPS64 Release 2, MIPS64
102Release 3, MIPS64 Release 5, and MIPS64 Release 6 ISA processors,
103respectively. You can also switch instruction sets during the assembly;
104see @ref{MIPS ISA, Directives to override the ISA level}.
252b5132 105
6349b5f4 106@item -mgp32
ca4e0257
RS
107@itemx -mfp32
108Some macros have different expansions for 32-bit and 64-bit registers.
109The register sizes are normally inferred from the ISA and ABI, but these
110flags force a certain group of registers to be treated as 32 bits wide at
111all times. @samp{-mgp32} controls the size of general-purpose registers
112and @samp{-mfp32} controls the size of floating-point registers.
113
ad3fea08
TS
114The @code{.set gp=32} and @code{.set fp=32} directives allow the size
115of registers to be changed for parts of an object. The default value is
116restored by @code{.set gp=default} and @code{.set fp=default}.
117
ca4e0257
RS
118On some MIPS variants there is a 32-bit mode flag; when this flag is
119set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
120save the 32-bit registers on a context switch, so it is essential never
121to use the 64-bit registers.
6349b5f4
AH
122
123@item -mgp64
ad3fea08
TS
124@itemx -mfp64
125Assume that 64-bit registers are available. This is provided in the
126interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
127
128The @code{.set gp=64} and @code{.set fp=64} directives allow the size
129of registers to be changed for parts of an object. The default value is
130restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 131
351cdf24
MF
132@item -mfpxx
133Make no assumptions about whether 32-bit or 64-bit floating-point
134registers are available. This is provided to support having modules
135compatible with either @samp{-mfp32} or @samp{-mfp64}. This option can
136only be used with MIPS II and above.
137
138The @code{.set fp=xx} directive allows a part of an object to be marked
139as not making assumptions about 32-bit or 64-bit FP registers. The
140default value is restored by @code{.set fp=default}.
141
142@item -modd-spreg
143@itemx -mno-odd-spreg
144Enable use of floating-point operations on odd-numbered single-precision
145registers when supported by the ISA. @samp{-mfpxx} implies
146@samp{-mno-odd-spreg}, otherwise the default is @samp{-modd-spreg}
147
252b5132
RH
148@item -mips16
149@itemx -no-mips16
150Generate code for the MIPS 16 processor. This is equivalent to putting
32035f51 151@code{.module mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
152turns off this option.
153
25499ac7
MR
154@item -mmips16e2
155@itemx -mno-mips16e2
156Enable the use of MIPS16e2 instructions in MIPS16 mode. This is equivalent
157to putting @code{.module mips16e2} at the start of the assembly file.
158@samp{-mno-mips16e2} turns off this option.
159
df58fc94
RS
160@item -mmicromips
161@itemx -mno-micromips
162Generate code for the microMIPS processor. This is equivalent to putting
32035f51
MR
163@code{.module micromips} at the start of the assembly file.
164@samp{-mno-micromips} turns off this option. This is equivalent to putting
165@code{.module nomicromips} at the start of the assembly file.
df58fc94 166
e16bfa71
TS
167@item -msmartmips
168@itemx -mno-smartmips
169Enables the SmartMIPS extensions to the MIPS32 instruction set, which
170provides a number of new instructions which target smartcard and
171cryptographic applications. This is equivalent to putting
32035f51 172@code{.module smartmips} at the start of the assembly file.
e16bfa71
TS
173@samp{-mno-smartmips} turns off this option.
174
1f25f5d3
CD
175@item -mips3d
176@itemx -no-mips3d
177Generate code for the MIPS-3D Application Specific Extension.
178This tells the assembler to accept MIPS-3D instructions.
179@samp{-no-mips3d} turns off this option.
180
deec1734
CD
181@item -mdmx
182@itemx -no-mdmx
183Generate code for the MDMX Application Specific Extension.
184This tells the assembler to accept MDMX instructions.
185@samp{-no-mdmx} turns off this option.
186
2ef2b9ae
CF
187@item -mdsp
188@itemx -mno-dsp
8b082fb1
TS
189Generate code for the DSP Release 1 Application Specific Extension.
190This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
191@samp{-mno-dsp} turns off this option.
192
8b082fb1
TS
193@item -mdspr2
194@itemx -mno-dspr2
195Generate code for the DSP Release 2 Application Specific Extension.
8f4f9071 196This option implies @samp{-mdsp}.
8b082fb1
TS
197This tells the assembler to accept DSP Release 2 instructions.
198@samp{-mno-dspr2} turns off this option.
199
8f4f9071
MF
200@item -mdspr3
201@itemx -mno-dspr3
202Generate code for the DSP Release 3 Application Specific Extension.
203This option implies @samp{-mdsp} and @samp{-mdspr2}.
204This tells the assembler to accept DSP Release 3 instructions.
205@samp{-mno-dspr3} turns off this option.
206
ef2e4d86
CF
207@item -mmt
208@itemx -mno-mt
209Generate code for the MT Application Specific Extension.
210This tells the assembler to accept MT instructions.
211@samp{-mno-mt} turns off this option.
212
dec0624d
MR
213@item -mmcu
214@itemx -mno-mcu
215Generate code for the MCU Application Specific Extension.
216This tells the assembler to accept MCU instructions.
217@samp{-mno-mcu} turns off this option.
218
56d438b1
CF
219@item -mmsa
220@itemx -mno-msa
221Generate code for the MIPS SIMD Architecture Extension.
222This tells the assembler to accept MSA instructions.
223@samp{-mno-msa} turns off this option.
224
7d64c587
AB
225@item -mxpa
226@itemx -mno-xpa
227Generate code for the MIPS eXtended Physical Address (XPA) Extension.
228This tells the assembler to accept XPA instructions.
229@samp{-mno-xpa} turns off this option.
230
b015e599
AP
231@item -mvirt
232@itemx -mno-virt
233Generate code for the Virtualization Application Specific Extension.
234This tells the assembler to accept Virtualization instructions.
235@samp{-mno-virt} turns off this option.
236
730c3174
SE
237@item -mcrc
238@itemx -mno-crc
239Generate code for the cyclic redundancy check (CRC) Application Specific
240Extension. This tells the assembler to accept CRC instructions.
241@samp{-mno-crc} turns off this option.
242
6f20c942
FS
243@item -mginv
244@itemx -mno-ginv
245Generate code for the Global INValidate (GINV) Application Specific
246Extension. This tells the assembler to accept GINV instructions.
247@samp{-mno-ginv} turns off this option.
248
8095d2f7
CX
249@item -mloongson-mmi
250@itemx -mno-loongson-mmi
251Generate code for the Loongson MultiMedia extensions Instructions (MMI)
252Application Specific Extension. This tells the assembler to accept MMI
253instructions.
254@samp{-mno-loongson-mmi} turns off this option.
255
716c08de
CX
256@item -mloongson-cam
257@itemx -mno-loongson-cam
258Generate code for the Loongson Content Address Memory (CAM)
259Application Specific Extension. This tells the assembler to accept CAM
260instructions.
261@samp{-mno-loongson-cam} turns off this option.
262
bdc6c06e
CX
263@item -mloongson-ext
264@itemx -mno-loongson-ext
265Generate code for the Loongson EXTensions (EXT) instructions
266Application Specific Extension. This tells the assembler to accept EXT
267instructions.
268@samp{-mno-loongson-ext} turns off this option.
269
a693765e
CX
270@item -mloongson-ext2
271@itemx -mno-loongson-ext2
272Generate code for the Loongson EXTensions R2 (EXT2) instructions
273Application Specific Extension. This tells the assembler to accept EXT2
274instructions.
275@samp{-mno-loongson-ext2} turns off this option.
276
833794fc
MR
277@item -minsn32
278@itemx -mno-insn32
279Only use 32-bit instruction encodings when generating code for the
280microMIPS processor. This option inhibits the use of any 16-bit
281instructions. This is equivalent to putting @code{.set insn32} at
282the start of the assembly file. @samp{-mno-insn32} turns off this
283option. This is equivalent to putting @code{.set noinsn32} at the
284start of the assembly file. By default @samp{-mno-insn32} is
285selected, allowing all instructions to be used.
286
6b76fefe 287@item -mfix7000
9ee72ff1 288@itemx -mno-fix7000
6b76fefe
CM
289Cause nops to be inserted if the read of the destination register
290of an mfhi or mflo instruction occurs in the following two instructions.
291
a8d14a88
CM
292@item -mfix-rm7000
293@itemx -mno-fix-rm7000
294Cause nops to be inserted if a dmult or dmultu instruction is
295followed by a load instruction.
296
c67a084a
NC
297@item -mfix-loongson2f-jump
298@itemx -mno-fix-loongson2f-jump
299Eliminate instruction fetch from outside 256M region to work around the
300Loongson2F @samp{jump} instructions. Without it, under extreme cases,
301the kernel may crash. The issue has been solved in latest processor
302batches, but this fix has no side effect to them.
303
304@item -mfix-loongson2f-nop
305@itemx -mno-fix-loongson2f-nop
306Replace nops by @code{or at,at,zero} to work around the Loongson2F
98508b2a
RS
307@samp{nop} errata. Without it, under extreme cases, the CPU might
308deadlock. The issue has been solved in later Loongson2F batches, but
c67a084a
NC
309this fix has no side effect to them.
310
6f2117ba
PH
311@item -mfix-loongson3-llsc
312@itemx -mno-fix-loongson3-llsc
313Insert @samp{sync} before @samp{ll} and @samp{lld} to work around
314Loongson3 LLSC errata. Without it, under extrame cases, the CPU might
315deadlock. The default can be controlled by the
316@option{--enable-mips-fix-loongson3-llsc=[yes|no]} configure option.
317
d766e8ec 318@item -mfix-vr4120
2babba43 319@itemx -mno-fix-vr4120
d766e8ec
RS
320Insert nops to work around certain VR4120 errata. This option is
321intended to be used on GCC-generated code: it is not designed to catch
322all problems in hand-written assembler code.
60b63b72 323
11db99f8 324@item -mfix-vr4130
2babba43 325@itemx -mno-fix-vr4130
11db99f8
RS
326Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
327
6a32d874 328@item -mfix-24k
45e279f5 329@itemx -mno-fix-24k
6a32d874
CM
330Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
331
d954098f
DD
332@item -mfix-cn63xxp1
333@itemx -mno-fix-cn63xxp1
334Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
335certain CN63XXP1 errata.
336
27c634e0
FN
337@item -mfix-r5900
338@itemx -mno-fix-r5900
339Do not attempt to schedule the preceding instruction into the delay slot
340of a branch instruction placed at the end of a short loop of six
341instructions or fewer and always schedule a @code{nop} instruction there
342instead. The short loop bug under certain conditions causes loops to
343execute only once or twice, due to a hardware bug in the R5900 chip.
344
252b5132
RH
345@item -m4010
346@itemx -no-m4010
98508b2a
RS
347Generate code for the LSI R4010 chip. This tells the assembler to
348accept the R4010-specific instructions (@samp{addciu}, @samp{ffc},
252b5132
RH
349etc.), and to not schedule @samp{nop} instructions around accesses to
350the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
351option.
352
353@item -m4650
354@itemx -no-m4650
98508b2a 355Generate code for the MIPS R4650 chip. This tells the assembler to accept
252b5132
RH
356the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
357instructions around accesses to the @samp{HI} and @samp{LO} registers.
358@samp{-no-m4650} turns off this option.
359
a4ac1c42 360@item -m3900
252b5132
RH
361@itemx -no-m3900
362@itemx -m4100
363@itemx -no-m4100
364For each option @samp{-m@var{nnnn}}, generate code for the MIPS
98508b2a 365R@var{nnnn} chip. This tells the assembler to accept instructions
252b5132
RH
366specific to that chip, and to schedule for that chip's hazards.
367
ec68c924 368@item -march=@var{cpu}
98508b2a 369Generate code for a particular MIPS CPU. It is exactly equivalent to
252b5132
RH
370@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
371understood. Valid @var{cpu} value are:
372
373@quotation
3742000,
3753000,
3763900,
3774000,
3784010,
3794100,
3804111,
60b63b72
RS
381vr4120,
382vr4130,
383vr4181,
252b5132
RH
3844300,
3854400,
3864600,
3874650,
3885000,
b946ec34
NC
389rm5200,
390rm5230,
391rm5231,
392rm5261,
393rm5721,
60b63b72
RS
394vr5400,
395vr5500,
252b5132 3966000,
b946ec34 397rm7000,
252b5132 3988000,
963ac363 399rm9000,
e7af610e 40010000,
18ae5d72 40112000,
3aa3176b
TS
40214000,
40316000,
ad3fea08
TS
4044kc,
4054km,
4064kp,
4074ksc,
4084kec,
4094kem,
4104kep,
4114ksd,
412m4k,
413m4kp,
b5503c7b
MR
414m14k,
415m14kc,
7a795ef4
MR
416m14ke,
417m14kec,
ad3fea08 41824kc,
0fdf1951 41924kf2_1,
ad3fea08 42024kf,
0fdf1951 42124kf1_1,
ad3fea08 42224kec,
0fdf1951 42324kef2_1,
ad3fea08 42424kef,
0fdf1951 42524kef1_1,
ad3fea08 42634kc,
0fdf1951 42734kf2_1,
ad3fea08 42834kf,
0fdf1951 42934kf1_1,
711eefe4 43034kn,
f281862d 43174kc,
0fdf1951 43274kf2_1,
f281862d 43374kf,
0fdf1951
RS
43474kf1_1,
43574kf3_2,
30f8113a
SL
4361004kc,
4371004kf2_1,
4381004kf,
4391004kf1_1,
77403ce9 440interaptiv,
38bf472a 441interaptiv-mr2,
c6e5c03a
RS
442m5100,
443m5101,
bbaa46c0 444p5600,
ad3fea08
TS
4455kc,
4465kf,
44720kc,
44825kf,
82100185 449sb1,
350cc38d 450sb1a,
7ef0d297 451i6400,
bdc8beb4 452i6500,
a4968f42 453p6600,
350cc38d 454loongson2e,
037b32b9 455loongson2f,
ac8cb70f 456gs464,
bd782c07 457gs464e,
9108bc33 458gs264e,
52b6b6b9 459octeon,
dd6a37e7 460octeon+,
432233b3 461octeon2,
2c629856 462octeon3,
55a36193
MK
463xlr,
464xlp
252b5132
RH
465@end quotation
466
0fdf1951
RS
467For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
468accepted as synonyms for @samp{@var{n}f1_1}. These values are
469deprecated.
470
ec68c924 471@item -mtune=@var{cpu}
98508b2a 472Schedule and tune for a particular MIPS CPU. Valid @var{cpu} values are
ec68c924
EC
473identical to @samp{-march=@var{cpu}}.
474
316f5878
RS
475@item -mabi=@var{abi}
476Record which ABI the source code uses. The recognized arguments
477are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 478
aed1a261
RS
479@item -msym32
480@itemx -mno-sym32
481@cindex -msym32
482@cindex -mno-sym32
483Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
5a7560b5 484the beginning of the assembler input. @xref{MIPS Symbol Sizes}.
aed1a261 485
252b5132
RH
486@cindex @code{-nocpp} ignored (MIPS)
487@item -nocpp
488This option is ignored. It is accepted for command-line compatibility with
489other assemblers, which use it to turn off C style preprocessing. With
490@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
491@sc{gnu} assembler itself never runs the C preprocessor.
492
037b32b9
AN
493@item -msoft-float
494@itemx -mhard-float
495Disable or enable floating-point instructions. Note that by default
496floating-point instructions are always allowed even with CPU targets
497that don't have support for these instructions.
498
499@item -msingle-float
500@itemx -mdouble-float
501Disable or enable double-precision floating-point operations. Note
502that by default double-precision floating-point operations are always
503allowed even with CPU targets that don't have support for these
504operations.
505
119d663a
NC
506@item --construct-floats
507@itemx --no-construct-floats
119d663a
NC
508The @code{--no-construct-floats} option disables the construction of
509double width floating point constants by loading the two halves of the
510value into the two single width floating point registers that make up
511the double width register. This feature is useful if the processor
512support the FR bit in its status register, and this bit is known (by
513the programmer) to be set. This bit prevents the aliasing of the double
514width register by the single width registers.
515
63bf5651 516By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
517of these floating point constants.
518
3bf0dbfb
MR
519@item --relax-branch
520@itemx --no-relax-branch
521The @samp{--relax-branch} option enables the relaxation of out-of-range
522branches. Any branches whose target cannot be reached directly are
523converted to a small instruction sequence including an inverse-condition
524branch to the physically next instruction, and a jump to the original
525target is inserted between the two instructions. In PIC code the jump
526will involve further instructions for address calculation.
527
528The @code{BC1ANY2F}, @code{BC1ANY2T}, @code{BC1ANY4F}, @code{BC1ANY4T},
529@code{BPOSGE32} and @code{BPOSGE64} instructions are excluded from
530relaxation, because they have no complementing counterparts. They could
531be relaxed with the use of a longer sequence involving another branch,
532however this has not been implemented and if their target turns out of
533reach, they produce an error even if branch relaxation is enabled.
534
81566a9b 535Also no MIPS16 branches are ever relaxed.
3bf0dbfb
MR
536
537By default @samp{--no-relax-branch} is selected, causing any out-of-range
538branches to produce an error.
539
8b10b0b3
MR
540@item -mignore-branch-isa
541@itemx -mno-ignore-branch-isa
542Ignore branch checks for invalid transitions between ISA modes.
543
544The semantics of branches does not provide for an ISA mode switch, so in
545most cases the ISA mode a branch has been encoded for has to be the same
546as the ISA mode of the branch's target label. If the ISA modes do not
547match, then such a branch, if taken, will cause the ISA mode to remain
548unchanged and instructions that follow will be executed in the wrong ISA
549mode causing the program to misbehave or crash.
550
551In the case of the @code{BAL} instruction it may be possible to relax
552it to an equivalent @code{JALX} instruction so that the ISA mode is
553switched at the run time as required. For other branches no relaxation
554is possible and therefore GAS has checks implemented that verify in
555branch assembly that the two ISA modes match, and report an error
556otherwise so that the problem with code can be diagnosed at the assembly
557time rather than at the run time.
558
559However some assembly code, including generated code produced by some
560versions of GCC, may incorrectly include branches to data labels, which
561appear to require a mode switch but are either dead or immediately
562followed by valid instructions encoded for the same ISA the branch has
563been encoded for. While not strictly correct at the source level such
564code will execute as intended, so to help with these cases
565@samp{-mignore-branch-isa} is supported which disables ISA mode checks
566for branches.
567
568By default @samp{-mno-ignore-branch-isa} is selected, causing any invalid
569branch requiring a transition between ISA modes to produce an error.
570
a05a5b64 571@cindex @option{-mnan=} command-line option, MIPS
ba92f887
MR
572@item -mnan=@var{encoding}
573This option indicates whether the source code uses the IEEE 2008
574NaN encoding (@option{-mnan=2008}) or the original MIPS encoding
575(@option{-mnan=legacy}). It is equivalent to adding a @code{.nan}
576directive to the beginning of the source file. @xref{MIPS NaN Encodings}.
577
578@option{-mnan=legacy} is the default if no @option{-mnan} option or
579@code{.nan} directive is used.
580
252b5132
RH
581@item --trap
582@itemx --no-break
583@c FIXME! (1) reflect these options (next item too) in option summaries;
584@c (2) stop teasing, say _which_ instructions expanded _how_.
585@code{@value{AS}} automatically macro expands certain division and
586multiplication instructions to check for overflow and division by zero. This
587option causes @code{@value{AS}} to generate code to take a trap exception
588rather than a break exception when an error is detected. The trap instructions
589are only supported at Instruction Set Architecture level 2 and higher.
590
591@item --break
592@itemx --no-trap
593Generate code to take a break exception rather than a trap exception when an
594error is detected. This is the default.
63486801 595
dcd410fe
RO
596@item -mpdr
597@itemx -mno-pdr
598Control generation of @code{.pdr} sections. Off by default on IRIX, on
599elsewhere.
aa6975fb
ILT
600
601@item -mshared
602@itemx -mno-shared
603When generating code using the Unix calling conventions (selected by
604@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
605which can go into a shared library. The @samp{-mno-shared} option
606tells gas to generate code which uses the calling convention, but can
607not go into a shared library. The resulting code is slightly more
608efficient. This option only affects the handling of the
609@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
610@end table
611
fc16f8cc
RS
612@node MIPS Macros
613@section High-level assembly macros
614
615MIPS assemblers have traditionally provided a wider range of
616instructions than the MIPS architecture itself. These extra
617instructions are usually referred to as ``macro'' instructions
618@footnote{The term ``macro'' is somewhat overloaded here, since
619these macros have no relation to those defined by @code{.macro},
620@pxref{Macro,, @code{.macro}}.}.
621
622Some MIPS macro instructions extend an underlying architectural instruction
623while others are entirely new. An example of the former type is @code{and},
624which allows the third operand to be either a register or an arbitrary
625immediate value. Examples of the latter type include @code{bgt}, which
626branches to the third operand when the first operand is greater than
627the second operand, and @code{ulh}, which implements an unaligned
6282-byte load.
629
630One of the most common extensions provided by macros is to expand
631memory offsets to the full address range (32 or 64 bits) and to allow
632symbolic offsets such as @samp{my_data + 4} to be used in place of
633integer constants. For example, the architectural instruction
634@code{lbu} allows only a signed 16-bit offset, whereas the macro
635@code{lbu} allows code such as @samp{lbu $4,array+32769($5)}.
636The implementation of these symbolic offsets depends on several factors,
98508b2a
RS
637such as whether the assembler is generating SVR4-style PIC (selected by
638@option{-KPIC}, @pxref{MIPS Options,, Assembler options}), the size of symbols
fc16f8cc
RS
639(@pxref{MIPS Symbol Sizes,, Directives to override the size of symbols}),
640and the small data limit (@pxref{MIPS Small Data,, Controlling the use
641of small data accesses}).
642
643@kindex @code{.set macro}
644@kindex @code{.set nomacro}
645Sometimes it is undesirable to have one assembly instruction expand
646to several machine instructions. The directive @code{.set nomacro}
647tells the assembler to warn when this happens. @code{.set macro}
648restores the default behavior.
649
650@cindex @code{at} register, MIPS
651@kindex @code{.set at=@var{reg}}
652Some macro instructions need a temporary register to store intermediate
653results. This register is usually @code{$1}, also known as @code{$at},
654but it can be changed to any core register @var{reg} using
655@code{.set at=@var{reg}}. Note that @code{$at} always refers
656to @code{$1} regardless of which register is being used as the
657temporary register.
658
659@kindex @code{.set at}
660@kindex @code{.set noat}
661Implicit uses of the temporary register in macros could interfere with
662explicit uses in the assembly code. The assembler therefore warns
663whenever it sees an explicit use of the temporary register. The directive
664@code{.set noat} silences this warning while @code{.set at} restores
665the default behavior. It is safe to use @code{.set noat} while
666@code{.set nomacro} is in effect since single-instruction macros
667never need a temporary register.
668
669Note that while the @sc{gnu} assembler provides these macros for compatibility,
670it does not make any attempt to optimize them with the surrounding code.
671
5a7560b5 672@node MIPS Symbol Sizes
aed1a261
RS
673@section Directives to override the size of symbols
674
5a7560b5
RS
675@kindex @code{.set sym32}
676@kindex @code{.set nosym32}
aed1a261
RS
677The n64 ABI allows symbols to have any 64-bit value. Although this
678provides a great deal of flexibility, it means that some macros have
679much longer expansions than their 32-bit counterparts. For example,
680the non-PIC expansion of @samp{dla $4,sym} is usually:
681
682@smallexample
683lui $4,%highest(sym)
684lui $1,%hi(sym)
685daddiu $4,$4,%higher(sym)
686daddiu $1,$1,%lo(sym)
687dsll32 $4,$4,0
688daddu $4,$4,$1
689@end smallexample
690
691whereas the 32-bit expansion is simply:
692
693@smallexample
694lui $4,%hi(sym)
695daddiu $4,$4,%lo(sym)
696@end smallexample
697
698n64 code is sometimes constructed in such a way that all symbolic
699constants are known to have 32-bit values, and in such cases, it's
700preferable to use the 32-bit expansion instead of the 64-bit
701expansion.
702
703You can use the @code{.set sym32} directive to tell the assembler
704that, from this point on, all expressions of the form
705@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
706have 32-bit values. For example:
707
708@smallexample
709.set sym32
710dla $4,sym
711lw $4,sym+16
712sw $4,sym+0x8000($4)
713@end smallexample
714
715will cause the assembler to treat @samp{sym}, @code{sym+16} and
716@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
717addresses is not affected.
718
719The directive @code{.set nosym32} ends a @code{.set sym32} block and
720reverts to the normal behavior. It is also possible to change the
721symbol size using the command-line options @option{-msym32} and
722@option{-mno-sym32}.
723
724These options and directives are always accepted, but at present,
725they have no effect for anything other than n64.
726
fc16f8cc
RS
727@node MIPS Small Data
728@section Controlling the use of small data accesses
5a7560b5 729
fc16f8cc
RS
730@c This section deliberately glosses over the possibility of using -G
731@c in SVR4-style PIC, as could be done on IRIX. We don't support that.
732@cindex small data, MIPS
5a7560b5 733@cindex @code{gp} register, MIPS
fc16f8cc
RS
734It often takes several instructions to load the address of a symbol.
735For example, when @samp{addr} is a 32-bit symbol, the non-PIC expansion
736of @samp{dla $4,addr} is usually:
737
738@smallexample
739lui $4,%hi(addr)
740daddiu $4,$4,%lo(addr)
741@end smallexample
742
743The sequence is much longer when @samp{addr} is a 64-bit symbol.
744@xref{MIPS Symbol Sizes,, Directives to override the size of symbols}.
745
746In order to cut down on this overhead, most embedded MIPS systems
747set aside a 64-kilobyte ``small data'' area and guarantee that all
748data of size @var{n} and smaller will be placed in that area.
749The limit @var{n} is passed to both the assembler and the linker
98508b2a 750using the command-line option @option{-G @var{n}}, @pxref{MIPS Options,,
fc16f8cc
RS
751Assembler options}. Note that the same value of @var{n} must be used
752when linking and when assembling all input files to the link; any
753inconsistency could cause a relocation overflow error.
754
755The size of an object in the @code{.bss} section is set by the
756@code{.comm} or @code{.lcomm} directive that defines it. The size of
757an external object may be set with the @code{.extern} directive. For
758example, @samp{.extern sym,4} declares that the object at @code{sym}
759is 4 bytes in length, while leaving @code{sym} otherwise undefined.
760
761When no @option{-G} option is given, the default limit is 8 bytes.
762The option @option{-G 0} prevents any data from being automatically
763classified as small.
764
765It is also possible to mark specific objects as small by putting them
766in the special sections @code{.sdata} and @code{.sbss}, which are
767``small'' counterparts of @code{.data} and @code{.bss} respectively.
768The toolchain will treat such data as small regardless of the
769@option{-G} setting.
770
771On startup, systems that support a small data area are expected to
772initialize register @code{$28}, also known as @code{$gp}, in such a
773way that small data can be accessed using a 16-bit offset from that
774register. For example, when @samp{addr} is small data,
775the @samp{dla $4,addr} instruction above is equivalent to:
776
777@smallexample
778daddiu $4,$28,%gp_rel(addr)
779@end smallexample
780
781Small data is not supported for SVR4-style PIC.
5a7560b5 782
252b5132
RH
783@node MIPS ISA
784@section Directives to override the ISA level
785
786@cindex MIPS ISA override
787@kindex @code{.set mips@var{n}}
788@sc{gnu} @code{@value{AS}} supports an additional directive to change
98508b2a 789the MIPS Instruction Set Architecture level on the fly: @code{.set
ae52f483 790mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 32r3,
7361da2c 79132r5, 32r6, 64, 64r2, 64r3, 64r5 or 64r6.
071742cf 792The values other than 0 make the assembler accept instructions
e335d9cb 793for the corresponding ISA level, from that point on in the
584da044
NC
794assembly. @code{.set mips@var{n}} affects not only which instructions
795are permitted, but also how certain macros are expanded. @code{.set
e335d9cb 796mips0} restores the ISA level to its original level: either the
a05a5b64 797level you selected with command-line options, or the default for your
81566a9b 798configuration. You can use this feature to permit specific MIPS III
584da044 799instructions while assembling in 32 bit mode. Use this directive with
ec68c924 800care!
252b5132 801
ad3fea08
TS
802@cindex MIPS CPU override
803@kindex @code{.set arch=@var{cpu}}
804The @code{.set arch=@var{cpu}} directive provides even finer control.
805It changes the effective CPU target and allows the assembler to use
806instructions specific to a particular CPU. All CPUs supported by the
a05a5b64 807@samp{-march} command-line option are also selectable by this directive.
ad3fea08 808The original value is restored by @code{.set arch=default}.
252b5132 809
ad3fea08
TS
810The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
811in which it will assemble instructions for the MIPS 16 processor. Use
812@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 813
98508b2a 814Traditional MIPS assemblers do not support this directive.
252b5132 815
df58fc94
RS
816The directive @code{.set micromips} puts the assembler into microMIPS mode,
817in which it will assemble instructions for the microMIPS processor. Use
818@code{.set nomicromips} to return to normal 32 bit mode.
819
98508b2a 820Traditional MIPS assemblers do not support this directive.
df58fc94 821
833794fc
MR
822@node MIPS assembly options
823@section Directives to control code generation
824
a05a5b64 825@cindex MIPS directives to override command-line options
919731af 826@kindex @code{.module}
a05a5b64 827The @code{.module} directive allows command-line options to be set directly
919731af 828from assembly. The format of the directive matches the @code{.set}
829directive but only those options which are relevant to a whole module are
830supported. The effect of a @code{.module} directive is the same as the
a05a5b64 831corresponding command-line option. Where @code{.set} directives support
919731af 832returning to a default then the @code{.module} directives do not as they
833define the defaults.
834
835These module-level directives must appear first in assembly.
836
837Traditional MIPS assemblers do not support this directive.
838
833794fc
MR
839@cindex MIPS 32-bit microMIPS instruction generation override
840@kindex @code{.set insn32}
841@kindex @code{.set noinsn32}
842The directive @code{.set insn32} makes the assembler only use 32-bit
843instruction encodings when generating code for the microMIPS processor.
844This directive inhibits the use of any 16-bit instructions from that
845point on in the assembly. The @code{.set noinsn32} directive allows
84616-bit instructions to be accepted.
847
848Traditional MIPS assemblers do not support this directive.
849
252b5132
RH
850@node MIPS autoextend
851@section Directives for extending MIPS 16 bit instructions
852
853@kindex @code{.set autoextend}
854@kindex @code{.set noautoextend}
855By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
856when necessary. The directive @code{.set noautoextend} will turn this
857off. When @code{.set noautoextend} is in effect, any 32 bit instruction
858must be explicitly extended with the @code{.e} modifier (e.g.,
859@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
860to once again automatically extend instructions when necessary.
861
862This directive is only meaningful when in MIPS 16 mode. Traditional
98508b2a 863MIPS assemblers do not support this directive.
252b5132
RH
864
865@node MIPS insn
866@section Directive to mark data as an instruction
867
868@kindex @code{.insn}
869The @code{.insn} directive tells @code{@value{AS}} that the following
df58fc94
RS
870data is actually instructions. This makes a difference in MIPS 16 and
871microMIPS modes: when loading the address of a label which precedes
872instructions, @code{@value{AS}} automatically adds 1 to the value, so
873that jumping to the loaded address will do the right thing.
252b5132 874
a946d7e3
NC
875@kindex @code{.global}
876The @code{.global} and @code{.globl} directives supported by
877@code{@value{AS}} will by default mark the symbol as pointing to a
878region of data not code. This means that, for example, any
879instructions following such a symbol will not be disassembled by
f746e6b9 880@code{objdump} as it will regard them as data. To change this
f179c512 881behavior an optional section name can be placed after the symbol name
a946d7e3 882in the @code{.global} directive. If this section exists and is known
f179c512 883to be a code section, then the symbol will be marked as pointing at
a946d7e3
NC
884code not data. Ie the syntax for the directive is:
885
886 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
887
888Here is a short example:
889
890@example
891 .global foo .text, bar, baz .data
892foo:
893 nop
894bar:
895 .word 0x0
896baz:
897 .word 0x1
34bca508 898
a946d7e3
NC
899@end example
900
351cdf24
MF
901@node MIPS FP ABIs
902@section Directives to control the FP ABI
903@menu
904* MIPS FP ABI History:: History of FP ABIs
905* MIPS FP ABI Variants:: Supported FP ABIs
906* MIPS FP ABI Selection:: Automatic selection of FP ABI
907* MIPS FP ABI Compatibility:: Linking different FP ABI variants
908@end menu
909
910@node MIPS FP ABI History
911@subsection History of FP ABIs
912@cindex @code{.gnu_attribute 4, @var{n}} directive, MIPS
913@cindex @code{.gnu_attribute Tag_GNU_MIPS_ABI_FP, @var{n}} directive, MIPS
914The MIPS ABIs support a variety of different floating-point extensions
915where calling-convention and register sizes vary for floating-point data.
916The extensions exist to support a wide variety of optional architecture
917features. The resulting ABI variants are generally incompatible with each
918other and must be tracked carefully.
919
920Traditionally the use of an explicit @code{.gnu_attribute 4, @var{n}}
921directive is used to indicate which ABI is in use by a specific module.
a05a5b64 922It was then left to the user to ensure that command-line options and the
351cdf24
MF
923selected ABI were compatible with some potential for inconsistencies.
924
925@node MIPS FP ABI Variants
926@subsection Supported FP ABIs
927The supported floating-point ABI variants are:
928
929@table @code
930@item 0 - No floating-point
931This variant is used to indicate that floating-point is not used within
932the module at all and therefore has no impact on the ABI. This is the
933default.
934
935@item 1 - Double-precision
936This variant indicates that double-precision support is used. For 64-bit
937ABIs this means that 64-bit wide floating-point registers are required.
938For 32-bit ABIs this means that 32-bit wide floating-point registers are
939required and double-precision operations use pairs of registers.
940
941@item 2 - Single-precision
942This variant indicates that single-precision support is used. Double
943precision operations will be supported via soft-float routines.
944
945@item 3 - Soft-float
946This variant indicates that although floating-point support is used all
947operations are emulated in software. This means the ABI is modified to
948pass all floating-point data in general-purpose registers.
949
950@item 4 - Deprecated
951This variant existed as an initial attempt at supporting 64-bit wide
f179c512
MF
952floating-point registers for O32 ABI on a MIPS32r2 CPU. This has been
953superseded by 5, 6 and 7.
351cdf24
MF
954
955@item 5 - Double-precision 32-bit CPU, 32-bit or 64-bit FPU
956This variant is used by 32-bit ABIs to indicate that the floating-point
957code in the module has been designed to operate correctly with either
95832-bit wide or 64-bit wide floating-point registers. Double-precision
959support is used. Only O32 currently supports this variant and requires
960a minimum architecture of MIPS II.
961
962@item 6 - Double-precision 32-bit FPU, 64-bit FPU
963This variant is used by 32-bit ABIs to indicate that the floating-point
964code in the module requires 64-bit wide floating-point registers.
965Double-precision support is used. Only O32 currently supports this
966variant and requires a minimum architecture of MIPS32r2.
967
968@item 7 - Double-precision compat 32-bit FPU, 64-bit FPU
969This variant is used by 32-bit ABIs to indicate that the floating-point
970code in the module requires 64-bit wide floating-point registers.
971Double-precision support is used. This differs from the previous ABI
972as it restricts use of odd-numbered single-precision registers. Only
973O32 currently supports this variant and requires a minimum architecture
974of MIPS32r2.
975@end table
976
977@node MIPS FP ABI Selection
978@subsection Automatic selection of FP ABI
979@cindex @code{.module fp=@var{nn}} directive, MIPS
980In order to simplify and add safety to the process of selecting the
981correct floating-point ABI, the assembler will automatically infer the
a05a5b64 982correct @code{.gnu_attribute 4, @var{n}} directive based on command-line
351cdf24
MF
983options and @code{.module} overrides. Where an explicit
984@code{.gnu_attribute 4, @var{n}} directive has been seen then a warning
985will be raised if it does not match an inferred setting.
986
987The floating-point ABI is inferred as follows. If @samp{-msoft-float}
988has been used the module will be marked as soft-float. If
989@samp{-msingle-float} has been used then the module will be marked as
990single-precision. The remaining ABIs are then selected based
991on the FP register width. Double-precision is selected if the width
992of GP and FP registers match and the special double-precision variants
993for 32-bit ABIs are then selected depending on @samp{-mfpxx},
994@samp{-mfp64} and @samp{-mno-odd-spreg}.
995
996@node MIPS FP ABI Compatibility
997@subsection Linking different FP ABI variants
998Modules using the default FP ABI (no floating-point) can be linked with
999any other (singular) FP ABI variant.
1000
1001Special compatibility support exists for O32 with the four
1002double-precision FP ABI variants. The @samp{-mfpxx} FP ABI is specifically
1003designed to be compatible with the standard double-precision ABI and the
1004@samp{-mfp64} FP ABIs. This makes it desirable for O32 modules to be
1005built as @samp{-mfpxx} to ensure the maximum compatibility with other
1006modules produced for more specific needs. The only FP ABIs which cannot
1007be linked together are the standard double-precision ABI and the full
1008@samp{-mfp64} ABI with @samp{-modd-spreg}.
1009
ba92f887
MR
1010@node MIPS NaN Encodings
1011@section Directives to record which NaN encoding is being used
1012
1013@cindex MIPS IEEE 754 NaN data encoding selection
1014@cindex @code{.nan} directive, MIPS
1015The IEEE 754 floating-point standard defines two types of not-a-number
1016(NaN) data: ``signalling'' NaNs and ``quiet'' NaNs. The original version
1017of the standard did not specify how these two types should be
1018distinguished. Most implementations followed the i387 model, in which
1019the first bit of the significand is set for quiet NaNs and clear for
1020signalling NaNs. However, the original MIPS implementation assigned the
1021opposite meaning to the bit, so that it was set for signalling NaNs and
1022clear for quiet NaNs.
1023
1024The 2008 revision of the standard formally suggested the i387 choice
1025and as from Sep 2012 the current release of the MIPS architecture
1026therefore optionally supports that form. Code that uses one NaN encoding
1027would usually be incompatible with code that uses the other NaN encoding,
1028so MIPS ELF objects have a flag (@code{EF_MIPS_NAN2008}) to record which
1029encoding is being used.
1030
1031Assembly files can use the @code{.nan} directive to select between the
1032two encodings. @samp{.nan 2008} says that the assembly file uses the
1033IEEE 754-2008 encoding while @samp{.nan legacy} says that the file uses
1034the original MIPS encoding. If several @code{.nan} directives are given,
1035the final setting is the one that is used.
1036
1037The command-line options @option{-mnan=legacy} and @option{-mnan=2008}
1038can be used instead of @samp{.nan legacy} and @samp{.nan 2008}
1039respectively. However, any @code{.nan} directive overrides the
1040command-line setting.
1041
1042@samp{.nan legacy} is the default if no @code{.nan} directive or
1043@option{-mnan} option is given.
1044
1045Note that @sc{gnu} @code{@value{AS}} does not produce NaNs itself and
1046therefore these directives do not affect code generation. They simply
1047control the setting of the @code{EF_MIPS_NAN2008} flag.
1048
1049Traditional MIPS assemblers do not support these directives.
1050
98508b2a 1051@node MIPS Option Stack
252b5132
RH
1052@section Directives to save and restore options
1053
1054@cindex MIPS option stack
1055@kindex @code{.set push}
1056@kindex @code{.set pop}
1057The directives @code{.set push} and @code{.set pop} may be used to save
1058and restore the current settings for all the options which are
1059controlled by @code{.set}. The @code{.set push} directive saves the
1060current settings on a stack. The @code{.set pop} directive pops the
1061stack and restores the settings.
1062
1063These directives can be useful inside an macro which must change an
1064option such as the ISA level or instruction reordering but does not want
1065to change the state of the code which invoked the macro.
1066
98508b2a 1067Traditional MIPS assemblers do not support these directives.
1f25f5d3 1068
98508b2a 1069@node MIPS ASE Instruction Generation Overrides
1f25f5d3
CD
1070@section Directives to control generation of MIPS ASE instructions
1071
1072@cindex MIPS MIPS-3D instruction generation override
1073@kindex @code{.set mips3d}
1074@kindex @code{.set nomips3d}
1075The directive @code{.set mips3d} makes the assembler accept instructions
1076from the MIPS-3D Application Specific Extension from that point on
1077in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
1078instructions from being accepted.
1079
ad3fea08
TS
1080@cindex SmartMIPS instruction generation override
1081@kindex @code{.set smartmips}
1082@kindex @code{.set nosmartmips}
1083The directive @code{.set smartmips} makes the assembler accept
1084instructions from the SmartMIPS Application Specific Extension to the
e335d9cb 1085MIPS32 ISA from that point on in the assembly. The
ad3fea08
TS
1086@code{.set nosmartmips} directive prevents SmartMIPS instructions from
1087being accepted.
1088
deec1734
CD
1089@cindex MIPS MDMX instruction generation override
1090@kindex @code{.set mdmx}
1091@kindex @code{.set nomdmx}
1092The directive @code{.set mdmx} makes the assembler accept instructions
1093from the MDMX Application Specific Extension from that point on
1094in the assembly. The @code{.set nomdmx} directive prevents MDMX
1095instructions from being accepted.
1096
8b082fb1 1097@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
1098@kindex @code{.set dsp}
1099@kindex @code{.set nodsp}
1100The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
1101from the DSP Release 1 Application Specific Extension from that point
1102on in the assembly. The @code{.set nodsp} directive prevents DSP
1103Release 1 instructions from being accepted.
1104
1105@cindex MIPS DSP Release 2 instruction generation override
1106@kindex @code{.set dspr2}
1107@kindex @code{.set nodspr2}
1108The directive @code{.set dspr2} makes the assembler accept instructions
1109from the DSP Release 2 Application Specific Extension from that point
f179c512 1110on in the assembly. This directive implies @code{.set dsp}. The
8b082fb1
TS
1111@code{.set nodspr2} directive prevents DSP Release 2 instructions from
1112being accepted.
2ef2b9ae 1113
8f4f9071
MF
1114@cindex MIPS DSP Release 3 instruction generation override
1115@kindex @code{.set dspr3}
1116@kindex @code{.set nodspr3}
1117The directive @code{.set dspr3} makes the assembler accept instructions
1118from the DSP Release 3 Application Specific Extension from that point
1119on in the assembly. This directive implies @code{.set dsp} and
1120@code{.set dspr2}. The @code{.set nodspr3} directive prevents DSP
1121Release 3 instructions from being accepted.
1122
ef2e4d86
CF
1123@cindex MIPS MT instruction generation override
1124@kindex @code{.set mt}
1125@kindex @code{.set nomt}
1126The directive @code{.set mt} makes the assembler accept instructions
1127from the MT Application Specific Extension from that point on
1128in the assembly. The @code{.set nomt} directive prevents MT
1129instructions from being accepted.
1130
dec0624d
MR
1131@cindex MIPS MCU instruction generation override
1132@kindex @code{.set mcu}
1133@kindex @code{.set nomcu}
1134The directive @code{.set mcu} makes the assembler accept instructions
1135from the MCU Application Specific Extension from that point on
1136in the assembly. The @code{.set nomcu} directive prevents MCU
1137instructions from being accepted.
1138
56d438b1
CF
1139@cindex MIPS SIMD Architecture instruction generation override
1140@kindex @code{.set msa}
1141@kindex @code{.set nomsa}
1142The directive @code{.set msa} makes the assembler accept instructions
1143from the MIPS SIMD Architecture Extension from that point on
1144in the assembly. The @code{.set nomsa} directive prevents MSA
1145instructions from being accepted.
1146
b015e599
AP
1147@cindex Virtualization instruction generation override
1148@kindex @code{.set virt}
1149@kindex @code{.set novirt}
1150The directive @code{.set virt} makes the assembler accept instructions
1151from the Virtualization Application Specific Extension from that point
1152on in the assembly. The @code{.set novirt} directive prevents Virtualization
1153instructions from being accepted.
1154
7d64c587
AB
1155@cindex MIPS eXtended Physical Address (XPA) instruction generation override
1156@kindex @code{.set xpa}
1157@kindex @code{.set noxpa}
1158The directive @code{.set xpa} makes the assembler accept instructions
1159from the XPA Extension from that point on in the assembly. The
1160@code{.set noxpa} directive prevents XPA instructions from being accepted.
1161
25499ac7
MR
1162@cindex MIPS16e2 instruction generation override
1163@kindex @code{.set mips16e2}
1164@kindex @code{.set nomips16e2}
1165The directive @code{.set mips16e2} makes the assembler accept instructions
1166from the MIPS16e2 Application Specific Extension from that point on in the
75c80ee1
MR
1167assembly, whenever in MIPS16 mode. The @code{.set nomips16e2} directive
1168prevents MIPS16e2 instructions from being accepted, in MIPS16 mode. Neither
25499ac7
MR
1169directive affects the state of MIPS16 mode being active itself which has
1170separate controls.
1171
730c3174
SE
1172@cindex MIPS cyclic redundancy check (CRC) instruction generation override
1173@kindex @code{.set crc}
1174@kindex @code{.set nocrc}
1175The directive @code{.set crc} makes the assembler accept instructions
1176from the CRC Extension from that point on in the assembly. The
1177@code{.set nocrc} directive prevents CRC instructions from being accepted.
1178
6f20c942
FS
1179@cindex MIPS Global INValidate (GINV) instruction generation override
1180@kindex @code{.set ginv}
1181@kindex @code{.set noginv}
1182The directive @code{.set ginv} makes the assembler accept instructions
1183from the GINV Extension from that point on in the assembly. The
1184@code{.set noginv} directive prevents GINV instructions from being accepted.
1185
8095d2f7
CX
1186@cindex Loongson MultiMedia extensions Instructions (MMI) generation override
1187@kindex @code{.set loongson-mmi}
1188@kindex @code{.set noloongson-mmi}
1189The directive @code{.set loongson-mmi} makes the assembler accept
1190instructions from the MMI Extension from that point on in the assembly.
1191The @code{.set noloongson-mmi} directive prevents MMI instructions from
1192being accepted.
1193
716c08de
CX
1194@cindex Loongson Content Address Memory (CAM) generation override
1195@kindex @code{.set loongson-cam}
1196@kindex @code{.set noloongson-cam}
1197The directive @code{.set loongson-cam} makes the assembler accept
1198instructions from the Loongson CAM from that point on in the assembly.
1199The @code{.set noloongson-cam} directive prevents Loongson CAM instructions
1200from being accepted.
1201
bdc6c06e
CX
1202@cindex Loongson EXTensions (EXT) instructions generation override
1203@kindex @code{.set loongson-ext}
1204@kindex @code{.set noloongson-ext}
1205The directive @code{.set loongson-ext} makes the assembler accept
1206instructions from the Loongson EXT from that point on in the assembly.
1207The @code{.set noloongson-ext} directive prevents Loongson EXT instructions
1208from being accepted.
1209
a693765e
CX
1210@cindex Loongson EXTensions R2 (EXT2) instructions generation override
1211@kindex @code{.set loongson-ext2}
1212@kindex @code{.set noloongson-ext2}
1213The directive @code{.set loongson-ext2} makes the assembler accept
1214instructions from the Loongson EXT2 from that point on in the assembly.
1215This directive implies @code{.set loognson-ext}.
1216The @code{.set noloongson-ext2} directive prevents Loongson EXT2 instructions
1217from being accepted.
1218
98508b2a 1219Traditional MIPS assemblers do not support these directives.
037b32b9 1220
98508b2a 1221@node MIPS Floating-Point
037b32b9
AN
1222@section Directives to override floating-point options
1223
1224@cindex Disable floating-point instructions
1225@kindex @code{.set softfloat}
1226@kindex @code{.set hardfloat}
1227The directives @code{.set softfloat} and @code{.set hardfloat} provide
1228finer control of disabling and enabling float-point instructions.
1229These directives always override the default (that hard-float
1230instructions are accepted) or the command-line options
1231(@samp{-msoft-float} and @samp{-mhard-float}).
1232
1233@cindex Disable single-precision floating-point operations
605b1dd4
NH
1234@kindex @code{.set singlefloat}
1235@kindex @code{.set doublefloat}
037b32b9
AN
1236The directives @code{.set singlefloat} and @code{.set doublefloat}
1237provide finer control of disabling and enabling double-precision
1238float-point operations. These directives always override the default
1239(that double-precision operations are accepted) or the command-line
1240options (@samp{-msingle-float} and @samp{-mdouble-float}).
1241
98508b2a 1242Traditional MIPS assemblers do not support these directives.
7c31ae13
NC
1243
1244@node MIPS Syntax
1245@section Syntactical considerations for the MIPS assembler
1246@menu
1247* MIPS-Chars:: Special Characters
1248@end menu
1249
1250@node MIPS-Chars
1251@subsection Special Characters
1252
1253@cindex line comment character, MIPS
1254@cindex MIPS line comment character
1255The presence of a @samp{#} on a line indicates the start of a comment
1256that extends to the end of the current line.
1257
1258If a @samp{#} appears as the first character of a line, the whole line
1259is treated as a comment, but in this case the line can also be a
1260logical line number directive (@pxref{Comments}) or a
1261preprocessor control command (@pxref{Preprocessing}).
1262
1263@cindex line separator, MIPS
1264@cindex statement separator, MIPS
1265@cindex MIPS line separator
1266The @samp{;} character can be used to separate statements on the same
1267line.