]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gas/doc/c-mips.texi
gas/
[thirdparty/binutils-gdb.git] / gas / doc / c-mips.texi
CommitLineData
78849248 1@c Copyright 1991, 1992, 1993, 1994, 1995, 1997, 1999, 2000, 2001,
7c31ae13 2@c 2002, 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010, 2011
f7e42eb4 3@c Free Software Foundation, Inc.
252b5132
RH
4@c This is part of the GAS manual.
5@c For copying conditions, see the file as.texinfo.
6@ifset GENERIC
7@page
8@node MIPS-Dependent
9@chapter MIPS Dependent Features
10@end ifset
11@ifclear GENERIC
12@node Machine Dependencies
13@chapter MIPS Dependent Features
14@end ifclear
15
16@cindex MIPS processor
17@sc{gnu} @code{@value{AS}} for @sc{mips} architectures supports several
84ea6cf2 18different @sc{mips} processors, and MIPS ISA levels I through V, MIPS32,
584da044
NC
19and MIPS64. For information about the @sc{mips} instruction set, see
20@cite{MIPS RISC Architecture}, by Kane and Heindrich (Prentice-Hall).
21For an overview of @sc{mips} assembly conventions, see ``Appendix D:
22Assembly Language Programming'' in the same work.
252b5132
RH
23
24@menu
25* MIPS Opts:: Assembler options
26* MIPS Object:: ECOFF object code
27* MIPS Stabs:: Directives for debugging information
28* MIPS ISA:: Directives to override the ISA level
aed1a261 29* MIPS symbol sizes:: Directives to override the size of symbols
252b5132
RH
30* MIPS autoextend:: Directives for extending MIPS 16 bit instructions
31* MIPS insn:: Directive to mark data as an instruction
32* MIPS option stack:: Directives to save and restore options
0eb7102d
AJ
33* MIPS ASE instruction generation overrides:: Directives to control
34 generation of MIPS ASE instructions
037b32b9 35* MIPS floating-point:: Directives to override floating-point options
7c31ae13 36* MIPS Syntax:: MIPS specific syntactical considerations
252b5132
RH
37@end menu
38
39@node MIPS Opts
40@section Assembler options
41
42The @sc{mips} configurations of @sc{gnu} @code{@value{AS}} support these
43special options:
44
45@table @code
46@cindex @code{-G} option (MIPS)
47@item -G @var{num}
48This option sets the largest size of an object that can be referenced
49implicitly with the @code{gp} register. It is only accepted for targets
50that use @sc{ecoff} format. The default value is 8.
51
52@cindex @code{-EB} option (MIPS)
53@cindex @code{-EL} option (MIPS)
54@cindex MIPS big-endian output
55@cindex MIPS little-endian output
56@cindex big-endian output, MIPS
57@cindex little-endian output, MIPS
58@item -EB
59@itemx -EL
60Any @sc{mips} configuration of @code{@value{AS}} can select big-endian or
61little-endian output at run time (unlike the other @sc{gnu} development
62tools, which must be configured for one or the other). Use @samp{-EB}
63to select big-endian output, and @samp{-EL} for little-endian.
64
0c000745
RS
65@item -KPIC
66@cindex PIC selection, MIPS
67@cindex @option{-KPIC} option, MIPS
68Generate SVR4-style PIC. This option tells the assembler to generate
69SVR4-style position-independent macro expansions. It also tells the
70assembler to mark the output file as PIC.
71
72@item -mvxworks-pic
73@cindex @option{-mvxworks-pic} option, MIPS
74Generate VxWorks PIC. This option tells the assembler to generate
75VxWorks-style position-independent macro expansions.
76
252b5132
RH
77@cindex MIPS architecture options
78@item -mips1
79@itemx -mips2
80@itemx -mips3
81@itemx -mips4
c67a084a 82@itemx -mips5xo
e7af610e 83@itemx -mips32
af7ee8bf 84@itemx -mips32r2
84ea6cf2 85@itemx -mips64
5f74bc13 86@itemx -mips64r2
252b5132
RH
87Generate code for a particular MIPS Instruction Set Architecture level.
88@samp{-mips1} corresponds to the @sc{r2000} and @sc{r3000} processors,
89@samp{-mips2} to the @sc{r6000} processor, @samp{-mips3} to the
84ea6cf2 90@sc{r4000} processor, and @samp{-mips4} to the @sc{r8000} and
5f74bc13
CD
91@sc{r10000} processors. @samp{-mips5}, @samp{-mips32}, @samp{-mips32r2},
92@samp{-mips64}, and @samp{-mips64r2}
93correspond to generic
94@sc{MIPS V}, @sc{MIPS32}, @sc{MIPS32 Release 2}, @sc{MIPS64},
95and @sc{MIPS64 Release 2}
96ISA processors, respectively. You can also switch
584da044 97instruction sets during the assembly; see @ref{MIPS ISA, Directives to
ec68c924 98override the ISA level}.
252b5132 99
6349b5f4 100@item -mgp32
ca4e0257
RS
101@itemx -mfp32
102Some macros have different expansions for 32-bit and 64-bit registers.
103The register sizes are normally inferred from the ISA and ABI, but these
104flags force a certain group of registers to be treated as 32 bits wide at
105all times. @samp{-mgp32} controls the size of general-purpose registers
106and @samp{-mfp32} controls the size of floating-point registers.
107
ad3fea08
TS
108The @code{.set gp=32} and @code{.set fp=32} directives allow the size
109of registers to be changed for parts of an object. The default value is
110restored by @code{.set gp=default} and @code{.set fp=default}.
111
ca4e0257
RS
112On some MIPS variants there is a 32-bit mode flag; when this flag is
113set, 64-bit instructions generate a trap. Also, some 32-bit OSes only
114save the 32-bit registers on a context switch, so it is essential never
115to use the 64-bit registers.
6349b5f4
AH
116
117@item -mgp64
ad3fea08
TS
118@itemx -mfp64
119Assume that 64-bit registers are available. This is provided in the
120interests of symmetry with @samp{-mgp32} and @samp{-mfp32}.
121
122The @code{.set gp=64} and @code{.set fp=64} directives allow the size
123of registers to be changed for parts of an object. The default value is
124restored by @code{.set gp=default} and @code{.set fp=default}.
6349b5f4 125
252b5132
RH
126@item -mips16
127@itemx -no-mips16
128Generate code for the MIPS 16 processor. This is equivalent to putting
ad3fea08 129@code{.set mips16} at the start of the assembly file. @samp{-no-mips16}
252b5132
RH
130turns off this option.
131
df58fc94
RS
132@item -mmicromips
133@itemx -mno-micromips
134Generate code for the microMIPS processor. This is equivalent to putting
135@code{.set micromips} at the start of the assembly file. @samp{-mno-micromips}
136turns off this option. This is equivalent to putting @code{.set nomicromips}
137at the start of the assembly file.
138
e16bfa71
TS
139@item -msmartmips
140@itemx -mno-smartmips
141Enables the SmartMIPS extensions to the MIPS32 instruction set, which
142provides a number of new instructions which target smartcard and
143cryptographic applications. This is equivalent to putting
ad3fea08 144@code{.set smartmips} at the start of the assembly file.
e16bfa71
TS
145@samp{-mno-smartmips} turns off this option.
146
1f25f5d3
CD
147@item -mips3d
148@itemx -no-mips3d
149Generate code for the MIPS-3D Application Specific Extension.
150This tells the assembler to accept MIPS-3D instructions.
151@samp{-no-mips3d} turns off this option.
152
deec1734
CD
153@item -mdmx
154@itemx -no-mdmx
155Generate code for the MDMX Application Specific Extension.
156This tells the assembler to accept MDMX instructions.
157@samp{-no-mdmx} turns off this option.
158
2ef2b9ae
CF
159@item -mdsp
160@itemx -mno-dsp
8b082fb1
TS
161Generate code for the DSP Release 1 Application Specific Extension.
162This tells the assembler to accept DSP Release 1 instructions.
2ef2b9ae
CF
163@samp{-mno-dsp} turns off this option.
164
8b082fb1
TS
165@item -mdspr2
166@itemx -mno-dspr2
167Generate code for the DSP Release 2 Application Specific Extension.
168This option implies -mdsp.
169This tells the assembler to accept DSP Release 2 instructions.
170@samp{-mno-dspr2} turns off this option.
171
ef2e4d86
CF
172@item -mmt
173@itemx -mno-mt
174Generate code for the MT Application Specific Extension.
175This tells the assembler to accept MT instructions.
176@samp{-mno-mt} turns off this option.
177
dec0624d
MR
178@item -mmcu
179@itemx -mno-mcu
180Generate code for the MCU Application Specific Extension.
181This tells the assembler to accept MCU instructions.
182@samp{-mno-mcu} turns off this option.
183
6b76fefe 184@item -mfix7000
9ee72ff1 185@itemx -mno-fix7000
6b76fefe
CM
186Cause nops to be inserted if the read of the destination register
187of an mfhi or mflo instruction occurs in the following two instructions.
188
c67a084a
NC
189@item -mfix-loongson2f-jump
190@itemx -mno-fix-loongson2f-jump
191Eliminate instruction fetch from outside 256M region to work around the
192Loongson2F @samp{jump} instructions. Without it, under extreme cases,
193the kernel may crash. The issue has been solved in latest processor
194batches, but this fix has no side effect to them.
195
196@item -mfix-loongson2f-nop
197@itemx -mno-fix-loongson2f-nop
198Replace nops by @code{or at,at,zero} to work around the Loongson2F
199@samp{nop} errata. Without it, under extreme cases, cpu might
200deadlock. The issue has been solved in latest loongson2f batches, but
201this fix has no side effect to them.
202
d766e8ec 203@item -mfix-vr4120
2babba43 204@itemx -mno-fix-vr4120
d766e8ec
RS
205Insert nops to work around certain VR4120 errata. This option is
206intended to be used on GCC-generated code: it is not designed to catch
207all problems in hand-written assembler code.
60b63b72 208
11db99f8 209@item -mfix-vr4130
2babba43 210@itemx -mno-fix-vr4130
11db99f8
RS
211Insert nops to work around the VR4130 @samp{mflo}/@samp{mfhi} errata.
212
6a32d874
CM
213@item -mfix-24k
214@itemx -no-mfix-24k
215Insert nops to work around the 24K @samp{eret}/@samp{deret} errata.
216
d954098f
DD
217@item -mfix-cn63xxp1
218@itemx -mno-fix-cn63xxp1
219Replace @code{pref} hints 0 - 4 and 6 - 24 with hint 28 to work around
220certain CN63XXP1 errata.
221
252b5132
RH
222@item -m4010
223@itemx -no-m4010
224Generate code for the LSI @sc{r4010} chip. This tells the assembler to
225accept the @sc{r4010} specific instructions (@samp{addciu}, @samp{ffc},
226etc.), and to not schedule @samp{nop} instructions around accesses to
227the @samp{HI} and @samp{LO} registers. @samp{-no-m4010} turns off this
228option.
229
230@item -m4650
231@itemx -no-m4650
232Generate code for the MIPS @sc{r4650} chip. This tells the assembler to accept
233the @samp{mad} and @samp{madu} instruction, and to not schedule @samp{nop}
234instructions around accesses to the @samp{HI} and @samp{LO} registers.
235@samp{-no-m4650} turns off this option.
236
237@itemx -m3900
238@itemx -no-m3900
239@itemx -m4100
240@itemx -no-m4100
241For each option @samp{-m@var{nnnn}}, generate code for the MIPS
242@sc{r@var{nnnn}} chip. This tells the assembler to accept instructions
243specific to that chip, and to schedule for that chip's hazards.
244
ec68c924 245@item -march=@var{cpu}
252b5132
RH
246Generate code for a particular MIPS cpu. It is exactly equivalent to
247@samp{-m@var{cpu}}, except that there are more value of @var{cpu}
248understood. Valid @var{cpu} value are:
249
250@quotation
2512000,
2523000,
2533900,
2544000,
2554010,
2564100,
2574111,
60b63b72
RS
258vr4120,
259vr4130,
260vr4181,
252b5132
RH
2614300,
2624400,
2634600,
2644650,
2655000,
b946ec34
NC
266rm5200,
267rm5230,
268rm5231,
269rm5261,
270rm5721,
60b63b72
RS
271vr5400,
272vr5500,
252b5132 2736000,
b946ec34 274rm7000,
252b5132 2758000,
963ac363 276rm9000,
e7af610e 27710000,
18ae5d72 27812000,
3aa3176b
TS
27914000,
28016000,
ad3fea08
TS
2814kc,
2824km,
2834kp,
2844ksc,
2854kec,
2864kem,
2874kep,
2884ksd,
289m4k,
290m4kp,
29124kc,
0fdf1951 29224kf2_1,
ad3fea08 29324kf,
0fdf1951 29424kf1_1,
ad3fea08 29524kec,
0fdf1951 29624kef2_1,
ad3fea08 29724kef,
0fdf1951 29824kef1_1,
ad3fea08 29934kc,
0fdf1951 30034kf2_1,
ad3fea08 30134kf,
0fdf1951 30234kf1_1,
f281862d 30374kc,
0fdf1951 30474kf2_1,
f281862d 30574kf,
0fdf1951
RS
30674kf1_1,
30774kf3_2,
30f8113a
SL
3081004kc,
3091004kf2_1,
3101004kf,
3111004kf1_1,
ad3fea08
TS
3125kc,
3135kf,
31420kc,
31525kf,
82100185 316sb1,
350cc38d
MS
317sb1a,
318loongson2e,
037b32b9 319loongson2f,
fd503541 320loongson3a,
52b6b6b9
JM
321octeon,
322xlr
252b5132
RH
323@end quotation
324
0fdf1951
RS
325For compatibility reasons, @samp{@var{n}x} and @samp{@var{b}fx} are
326accepted as synonyms for @samp{@var{n}f1_1}. These values are
327deprecated.
328
ec68c924
EC
329@item -mtune=@var{cpu}
330Schedule and tune for a particular MIPS cpu. Valid @var{cpu} values are
331identical to @samp{-march=@var{cpu}}.
332
316f5878
RS
333@item -mabi=@var{abi}
334Record which ABI the source code uses. The recognized arguments
335are: @samp{32}, @samp{n32}, @samp{o64}, @samp{64} and @samp{eabi}.
252b5132 336
aed1a261
RS
337@item -msym32
338@itemx -mno-sym32
339@cindex -msym32
340@cindex -mno-sym32
341Equivalent to adding @code{.set sym32} or @code{.set nosym32} to
342the beginning of the assembler input. @xref{MIPS symbol sizes}.
343
252b5132
RH
344@cindex @code{-nocpp} ignored (MIPS)
345@item -nocpp
346This option is ignored. It is accepted for command-line compatibility with
347other assemblers, which use it to turn off C style preprocessing. With
348@sc{gnu} @code{@value{AS}}, there is no need for @samp{-nocpp}, because the
349@sc{gnu} assembler itself never runs the C preprocessor.
350
037b32b9
AN
351@item -msoft-float
352@itemx -mhard-float
353Disable or enable floating-point instructions. Note that by default
354floating-point instructions are always allowed even with CPU targets
355that don't have support for these instructions.
356
357@item -msingle-float
358@itemx -mdouble-float
359Disable or enable double-precision floating-point operations. Note
360that by default double-precision floating-point operations are always
361allowed even with CPU targets that don't have support for these
362operations.
363
119d663a
NC
364@item --construct-floats
365@itemx --no-construct-floats
119d663a
NC
366The @code{--no-construct-floats} option disables the construction of
367double width floating point constants by loading the two halves of the
368value into the two single width floating point registers that make up
369the double width register. This feature is useful if the processor
370support the FR bit in its status register, and this bit is known (by
371the programmer) to be set. This bit prevents the aliasing of the double
372width register by the single width registers.
373
63bf5651 374By default @code{--construct-floats} is selected, allowing construction
119d663a
NC
375of these floating point constants.
376
252b5132
RH
377@item --trap
378@itemx --no-break
379@c FIXME! (1) reflect these options (next item too) in option summaries;
380@c (2) stop teasing, say _which_ instructions expanded _how_.
381@code{@value{AS}} automatically macro expands certain division and
382multiplication instructions to check for overflow and division by zero. This
383option causes @code{@value{AS}} to generate code to take a trap exception
384rather than a break exception when an error is detected. The trap instructions
385are only supported at Instruction Set Architecture level 2 and higher.
386
387@item --break
388@itemx --no-trap
389Generate code to take a break exception rather than a trap exception when an
390error is detected. This is the default.
63486801 391
dcd410fe
RO
392@item -mpdr
393@itemx -mno-pdr
394Control generation of @code{.pdr} sections. Off by default on IRIX, on
395elsewhere.
aa6975fb
ILT
396
397@item -mshared
398@itemx -mno-shared
399When generating code using the Unix calling conventions (selected by
400@samp{-KPIC} or @samp{-mcall_shared}), gas will normally generate code
401which can go into a shared library. The @samp{-mno-shared} option
402tells gas to generate code which uses the calling convention, but can
403not go into a shared library. The resulting code is slightly more
404efficient. This option only affects the handling of the
405@samp{.cpload} and @samp{.cpsetup} pseudo-ops.
252b5132
RH
406@end table
407
408@node MIPS Object
409@section MIPS ECOFF object code
410
411@cindex ECOFF sections
412@cindex MIPS ECOFF sections
413Assembling for a @sc{mips} @sc{ecoff} target supports some additional sections
414besides the usual @code{.text}, @code{.data} and @code{.bss}. The
415additional sections are @code{.rdata}, used for read-only data,
416@code{.sdata}, used for small data, and @code{.sbss}, used for small
417common objects.
418
419@cindex small objects, MIPS ECOFF
420@cindex @code{gp} register, MIPS
421When assembling for @sc{ecoff}, the assembler uses the @code{$gp} (@code{$28})
422register to form the address of a ``small object''. Any object in the
423@code{.sdata} or @code{.sbss} sections is considered ``small'' in this sense.
424For external objects, or for objects in the @code{.bss} section, you can use
425the @code{@value{GCC}} @samp{-G} option to control the size of objects addressed via
426@code{$gp}; the default value is 8, meaning that a reference to any object
427eight bytes or smaller uses @code{$gp}. Passing @samp{-G 0} to
428@code{@value{AS}} prevents it from using the @code{$gp} register on the basis
429of object size (but the assembler uses @code{$gp} for objects in @code{.sdata}
430or @code{sbss} in any case). The size of an object in the @code{.bss} section
431is set by the @code{.comm} or @code{.lcomm} directive that defines it. The
432size of an external object may be set with the @code{.extern} directive. For
433example, @samp{.extern sym,4} declares that the object at @code{sym} is 4 bytes
434in length, whie leaving @code{sym} otherwise undefined.
435
436Using small @sc{ecoff} objects requires linker support, and assumes that the
437@code{$gp} register is correctly initialized (normally done automatically by
438the startup code). @sc{mips} @sc{ecoff} assembly code must not modify the
439@code{$gp} register.
440
441@node MIPS Stabs
442@section Directives for debugging information
443
444@cindex MIPS debugging directives
445@sc{mips} @sc{ecoff} @code{@value{AS}} supports several directives used for
446generating debugging information which are not support by traditional @sc{mips}
447assemblers. These are @code{.def}, @code{.endef}, @code{.dim}, @code{.file},
448@code{.scl}, @code{.size}, @code{.tag}, @code{.type}, @code{.val},
449@code{.stabd}, @code{.stabn}, and @code{.stabs}. The debugging information
450generated by the three @code{.stab} directives can only be read by @sc{gdb},
451not by traditional @sc{mips} debuggers (this enhancement is required to fully
452support C++ debugging). These directives are primarily used by compilers, not
453assembly language programmers!
454
aed1a261
RS
455@node MIPS symbol sizes
456@section Directives to override the size of symbols
457
458@cindex @code{.set sym32}
459@cindex @code{.set nosym32}
460The n64 ABI allows symbols to have any 64-bit value. Although this
461provides a great deal of flexibility, it means that some macros have
462much longer expansions than their 32-bit counterparts. For example,
463the non-PIC expansion of @samp{dla $4,sym} is usually:
464
465@smallexample
466lui $4,%highest(sym)
467lui $1,%hi(sym)
468daddiu $4,$4,%higher(sym)
469daddiu $1,$1,%lo(sym)
470dsll32 $4,$4,0
471daddu $4,$4,$1
472@end smallexample
473
474whereas the 32-bit expansion is simply:
475
476@smallexample
477lui $4,%hi(sym)
478daddiu $4,$4,%lo(sym)
479@end smallexample
480
481n64 code is sometimes constructed in such a way that all symbolic
482constants are known to have 32-bit values, and in such cases, it's
483preferable to use the 32-bit expansion instead of the 64-bit
484expansion.
485
486You can use the @code{.set sym32} directive to tell the assembler
487that, from this point on, all expressions of the form
488@samp{@var{symbol}} or @samp{@var{symbol} + @var{offset}}
489have 32-bit values. For example:
490
491@smallexample
492.set sym32
493dla $4,sym
494lw $4,sym+16
495sw $4,sym+0x8000($4)
496@end smallexample
497
498will cause the assembler to treat @samp{sym}, @code{sym+16} and
499@code{sym+0x8000} as 32-bit values. The handling of non-symbolic
500addresses is not affected.
501
502The directive @code{.set nosym32} ends a @code{.set sym32} block and
503reverts to the normal behavior. It is also possible to change the
504symbol size using the command-line options @option{-msym32} and
505@option{-mno-sym32}.
506
507These options and directives are always accepted, but at present,
508they have no effect for anything other than n64.
509
252b5132
RH
510@node MIPS ISA
511@section Directives to override the ISA level
512
513@cindex MIPS ISA override
514@kindex @code{.set mips@var{n}}
515@sc{gnu} @code{@value{AS}} supports an additional directive to change
516the @sc{mips} Instruction Set Architecture level on the fly: @code{.set
5f74bc13
CD
517mips@var{n}}. @var{n} should be a number from 0 to 5, or 32, 32r2, 64
518or 64r2.
071742cf 519The values other than 0 make the assembler accept instructions
584da044
NC
520for the corresponding @sc{isa} level, from that point on in the
521assembly. @code{.set mips@var{n}} affects not only which instructions
522are permitted, but also how certain macros are expanded. @code{.set
523mips0} restores the @sc{isa} level to its original level: either the
524level you selected with command line options, or the default for your
ad3fea08 525configuration. You can use this feature to permit specific @sc{mips3}
584da044 526instructions while assembling in 32 bit mode. Use this directive with
ec68c924 527care!
252b5132 528
ad3fea08
TS
529@cindex MIPS CPU override
530@kindex @code{.set arch=@var{cpu}}
531The @code{.set arch=@var{cpu}} directive provides even finer control.
532It changes the effective CPU target and allows the assembler to use
533instructions specific to a particular CPU. All CPUs supported by the
534@samp{-march} command line option are also selectable by this directive.
535The original value is restored by @code{.set arch=default}.
252b5132 536
ad3fea08
TS
537The directive @code{.set mips16} puts the assembler into MIPS 16 mode,
538in which it will assemble instructions for the MIPS 16 processor. Use
539@code{.set nomips16} to return to normal 32 bit mode.
e16bfa71 540
ec68c924 541Traditional @sc{mips} assemblers do not support this directive.
252b5132 542
df58fc94
RS
543The directive @code{.set micromips} puts the assembler into microMIPS mode,
544in which it will assemble instructions for the microMIPS processor. Use
545@code{.set nomicromips} to return to normal 32 bit mode.
546
547Traditional @sc{mips} assemblers do not support this directive.
548
252b5132
RH
549@node MIPS autoextend
550@section Directives for extending MIPS 16 bit instructions
551
552@kindex @code{.set autoextend}
553@kindex @code{.set noautoextend}
554By default, MIPS 16 instructions are automatically extended to 32 bits
ad3fea08
TS
555when necessary. The directive @code{.set noautoextend} will turn this
556off. When @code{.set noautoextend} is in effect, any 32 bit instruction
557must be explicitly extended with the @code{.e} modifier (e.g.,
558@code{li.e $4,1000}). The directive @code{.set autoextend} may be used
252b5132
RH
559to once again automatically extend instructions when necessary.
560
561This directive is only meaningful when in MIPS 16 mode. Traditional
562@sc{mips} assemblers do not support this directive.
563
564@node MIPS insn
565@section Directive to mark data as an instruction
566
567@kindex @code{.insn}
568The @code{.insn} directive tells @code{@value{AS}} that the following
df58fc94
RS
569data is actually instructions. This makes a difference in MIPS 16 and
570microMIPS modes: when loading the address of a label which precedes
571instructions, @code{@value{AS}} automatically adds 1 to the value, so
572that jumping to the loaded address will do the right thing.
252b5132 573
a946d7e3
NC
574@kindex @code{.global}
575The @code{.global} and @code{.globl} directives supported by
576@code{@value{AS}} will by default mark the symbol as pointing to a
577region of data not code. This means that, for example, any
578instructions following such a symbol will not be disassembled by
f746e6b9 579@code{objdump} as it will regard them as data. To change this
a946d7e3
NC
580behaviour an optional section name can be placed after the symbol name
581in the @code{.global} directive. If this section exists and is known
582to be a code section, then the symbol will be marked as poiting at
583code not data. Ie the syntax for the directive is:
584
585 @code{.global @var{symbol}[ @var{section}][, @var{symbol}[ @var{section}]] ...},
586
587Here is a short example:
588
589@example
590 .global foo .text, bar, baz .data
591foo:
592 nop
593bar:
594 .word 0x0
595baz:
596 .word 0x1
597
598@end example
599
252b5132
RH
600@node MIPS option stack
601@section Directives to save and restore options
602
603@cindex MIPS option stack
604@kindex @code{.set push}
605@kindex @code{.set pop}
606The directives @code{.set push} and @code{.set pop} may be used to save
607and restore the current settings for all the options which are
608controlled by @code{.set}. The @code{.set push} directive saves the
609current settings on a stack. The @code{.set pop} directive pops the
610stack and restores the settings.
611
612These directives can be useful inside an macro which must change an
613option such as the ISA level or instruction reordering but does not want
614to change the state of the code which invoked the macro.
615
616Traditional @sc{mips} assemblers do not support these directives.
1f25f5d3
CD
617
618@node MIPS ASE instruction generation overrides
619@section Directives to control generation of MIPS ASE instructions
620
621@cindex MIPS MIPS-3D instruction generation override
622@kindex @code{.set mips3d}
623@kindex @code{.set nomips3d}
624The directive @code{.set mips3d} makes the assembler accept instructions
625from the MIPS-3D Application Specific Extension from that point on
626in the assembly. The @code{.set nomips3d} directive prevents MIPS-3D
627instructions from being accepted.
628
ad3fea08
TS
629@cindex SmartMIPS instruction generation override
630@kindex @code{.set smartmips}
631@kindex @code{.set nosmartmips}
632The directive @code{.set smartmips} makes the assembler accept
633instructions from the SmartMIPS Application Specific Extension to the
634MIPS32 @sc{isa} from that point on in the assembly. The
635@code{.set nosmartmips} directive prevents SmartMIPS instructions from
636being accepted.
637
deec1734
CD
638@cindex MIPS MDMX instruction generation override
639@kindex @code{.set mdmx}
640@kindex @code{.set nomdmx}
641The directive @code{.set mdmx} makes the assembler accept instructions
642from the MDMX Application Specific Extension from that point on
643in the assembly. The @code{.set nomdmx} directive prevents MDMX
644instructions from being accepted.
645
8b082fb1 646@cindex MIPS DSP Release 1 instruction generation override
2ef2b9ae
CF
647@kindex @code{.set dsp}
648@kindex @code{.set nodsp}
649The directive @code{.set dsp} makes the assembler accept instructions
8b082fb1
TS
650from the DSP Release 1 Application Specific Extension from that point
651on in the assembly. The @code{.set nodsp} directive prevents DSP
652Release 1 instructions from being accepted.
653
654@cindex MIPS DSP Release 2 instruction generation override
655@kindex @code{.set dspr2}
656@kindex @code{.set nodspr2}
657The directive @code{.set dspr2} makes the assembler accept instructions
658from the DSP Release 2 Application Specific Extension from that point
659on in the assembly. This dirctive implies @code{.set dsp}. The
660@code{.set nodspr2} directive prevents DSP Release 2 instructions from
661being accepted.
2ef2b9ae 662
ef2e4d86
CF
663@cindex MIPS MT instruction generation override
664@kindex @code{.set mt}
665@kindex @code{.set nomt}
666The directive @code{.set mt} makes the assembler accept instructions
667from the MT Application Specific Extension from that point on
668in the assembly. The @code{.set nomt} directive prevents MT
669instructions from being accepted.
670
dec0624d
MR
671@cindex MIPS MCU instruction generation override
672@kindex @code{.set mcu}
673@kindex @code{.set nomcu}
674The directive @code{.set mcu} makes the assembler accept instructions
675from the MCU Application Specific Extension from that point on
676in the assembly. The @code{.set nomcu} directive prevents MCU
677instructions from being accepted.
678
1f25f5d3 679Traditional @sc{mips} assemblers do not support these directives.
037b32b9
AN
680
681@node MIPS floating-point
682@section Directives to override floating-point options
683
684@cindex Disable floating-point instructions
685@kindex @code{.set softfloat}
686@kindex @code{.set hardfloat}
687The directives @code{.set softfloat} and @code{.set hardfloat} provide
688finer control of disabling and enabling float-point instructions.
689These directives always override the default (that hard-float
690instructions are accepted) or the command-line options
691(@samp{-msoft-float} and @samp{-mhard-float}).
692
693@cindex Disable single-precision floating-point operations
605b1dd4
NH
694@kindex @code{.set singlefloat}
695@kindex @code{.set doublefloat}
037b32b9
AN
696The directives @code{.set singlefloat} and @code{.set doublefloat}
697provide finer control of disabling and enabling double-precision
698float-point operations. These directives always override the default
699(that double-precision operations are accepted) or the command-line
700options (@samp{-msingle-float} and @samp{-mdouble-float}).
701
702Traditional @sc{mips} assemblers do not support these directives.
7c31ae13
NC
703
704@node MIPS Syntax
705@section Syntactical considerations for the MIPS assembler
706@menu
707* MIPS-Chars:: Special Characters
708@end menu
709
710@node MIPS-Chars
711@subsection Special Characters
712
713@cindex line comment character, MIPS
714@cindex MIPS line comment character
715The presence of a @samp{#} on a line indicates the start of a comment
716that extends to the end of the current line.
717
718If a @samp{#} appears as the first character of a line, the whole line
719is treated as a comment, but in this case the line can also be a
720logical line number directive (@pxref{Comments}) or a
721preprocessor control command (@pxref{Preprocessing}).
722
723@cindex line separator, MIPS
724@cindex statement separator, MIPS
725@cindex MIPS line separator
726The @samp{;} character can be used to separate statements on the same
727line.