]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/aarch64/iterators.md
Allow md iterators to include other iterators
[thirdparty/gcc.git] / gcc / config / aarch64 / iterators.md
CommitLineData
43e9d192 1;; Machine description for AArch64 architecture.
83ffe9cd 2;; Copyright (C) 2009-2023 Free Software Foundation, Inc.
43e9d192
IB
3;; Contributed by ARM Ltd.
4;;
5;; This file is part of GCC.
6;;
7;; GCC is free software; you can redistribute it and/or modify it
8;; under the terms of the GNU General Public License as published by
9;; the Free Software Foundation; either version 3, or (at your option)
10;; any later version.
11;;
12;; GCC is distributed in the hope that it will be useful, but
13;; WITHOUT ANY WARRANTY; without even the implied warranty of
14;; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15;; General Public License for more details.
16;;
17;; You should have received a copy of the GNU General Public License
18;; along with GCC; see the file COPYING3. If not see
19;; <http://www.gnu.org/licenses/>.
20
21;; -------------------------------------------------------------------
22;; Mode Iterators
23;; -------------------------------------------------------------------
24
865257c4
RS
25;; Condition-code iterators.
26(define_mode_iterator CC_ONLY [CC])
27(define_mode_iterator CCFP_CCFPE [CCFP CCFPE])
43e9d192
IB
28
29;; Iterator for General Purpose Integer registers (32- and 64-bit modes)
30(define_mode_iterator GPI [SI DI])
31
d7f33f07
JW
32;; Iterator for HI, SI, DI, some instructions can only work on these modes.
33(define_mode_iterator GPI_I16 [(HI "AARCH64_ISA_F16") SI DI])
34
4a2095eb
RH
35;; "Iterator" for just TI -- features like @pattern only work with iterators.
36(define_mode_iterator JUST_TI [TI])
37
43e9d192
IB
38;; Iterator for QI and HI modes
39(define_mode_iterator SHORT [QI HI])
40
624d0f07
RS
41;; Iterators for single modes, for "@" patterns.
42(define_mode_iterator SI_ONLY [SI])
43(define_mode_iterator DI_ONLY [DI])
44
43e9d192
IB
45;; Iterator for all integer modes (up to 64-bit)
46(define_mode_iterator ALLI [QI HI SI DI])
47
c0111dc4
RE
48;; Iterator for all integer modes (up to 128-bit)
49(define_mode_iterator ALLI_TI [QI HI SI DI TI])
50
43e9d192
IB
51;; Iterator for all integer modes that can be extended (up to 64-bit)
52(define_mode_iterator ALLX [QI HI SI])
53
54;; Iterator for General Purpose Floating-point registers (32- and 64-bit modes)
55(define_mode_iterator GPF [SF DF])
56
d7f33f07
JW
57;; Iterator for all scalar floating point modes (HF, SF, DF)
58(define_mode_iterator GPF_F16 [(HF "AARCH64_ISA_F16") SF DF])
59
90e6443f
TC
60;; Iterator for all scalar floating point modes (HF, SF, DF)
61(define_mode_iterator GPF_HF [HF SF DF])
62
abbe1ed2
SMW
63;; Iterator for all 16-bit scalar floating point modes (HF, BF)
64(define_mode_iterator HFBF [HF BF])
65
abbe1ed2 66;; Iterator for all scalar floating point modes suitable for moving, including
0dc8e1e7
CL
67;; special BF type and decimal floating point types (HF, SF, DF, TF, BF,
68;; SD, DD and TD)
69(define_mode_iterator GPF_TF_F16_MOV [HF BF SF DF TF SD DD TD])
70
71;; Iterator for scalar 32bit fp modes (SF, SD)
72(define_mode_iterator SFD [SD SF])
73
74;; Iterator for scalar 64bit fp modes (DF, DD)
75(define_mode_iterator DFD [DD DF])
76
77;; Iterator for scalar 128bit fp modes (TF, TD)
78(define_mode_iterator TFD [TD TF])
abbe1ed2 79
922f9c25
AL
80;; Double vector modes.
81(define_mode_iterator VDF [V2SF V4HF])
82
0dc8e1e7
CL
83;; Iterator for all scalar floating point modes (SF, DF, TF, SD, DD, and TD)
84(define_mode_iterator GPF_TF [SF DF TF SD DD TD])
b4f50fd4 85
43cacb12 86;; Integer Advanced SIMD modes.
43e9d192
IB
87(define_mode_iterator VDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI])
88
43cacb12 89;; Advanced SIMD and scalar, 64 & 128-bit container, all integer modes.
43e9d192
IB
90(define_mode_iterator VSDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI QI HI SI DI])
91
43cacb12
RS
92;; Advanced SIMD and scalar, 64 & 128-bit container: all Advanced SIMD
93;; integer modes; 64-bit scalar integer mode.
43e9d192
IB
94(define_mode_iterator VSDQ_I_DI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI DI])
95
96;; Double vector modes.
e603cd43 97(define_mode_iterator VD [V8QI V4HI V4HF V2SI V2SF V4BF])
43e9d192 98
abbe1ed2
SMW
99;; Double vector modes suitable for moving. Includes BFmode.
100(define_mode_iterator VDMOV [V8QI V4HI V4HF V4BF V2SI V2SF])
101
f824216c
KT
102;; 64-bit modes for operations that implicitly clear the top bits of a Q reg.
103(define_mode_iterator VDZ [V8QI V4HI V4HF V4BF V2SI V2SF DI DF])
104
dfe1da23
JW
105;; All modes stored in registers d0-d31.
106(define_mode_iterator DREG [V8QI V4HI V4HF V2SI V2SF DF])
107
108;; Copy of the above.
5dbaf485 109(define_mode_iterator DREG2 [DREG])
dfe1da23 110
c69db3ef
KT
111;; Advanced SIMD modes for integer divides.
112(define_mode_iterator VQDIV [V4SI V2DI])
113
cd91a084
PW
114;; All modes suitable to store/load pair (2 elements) using STP/LDP.
115(define_mode_iterator VP_2E [V2SI V2SF V2DI V2DF])
116
43cacb12 117;; Advanced SIMD, 64-bit container, all integer modes.
43e9d192
IB
118(define_mode_iterator VD_BHSI [V8QI V4HI V2SI])
119
120;; 128 and 64-bit container; 8, 16, 32-bit vector integer modes
121(define_mode_iterator VDQ_BHSI [V8QI V16QI V4HI V8HI V2SI V4SI])
122
123;; Quad vector modes.
e603cd43 124(define_mode_iterator VQ [V16QI V8HI V4SI V2DI V8HF V4SF V2DF V8BF])
43e9d192 125
9f5361c8 126;; Copy of the above.
5dbaf485 127(define_mode_iterator VQ2 [VQ])
9f5361c8 128
abbe1ed2
SMW
129;; Quad vector modes suitable for moving. Includes BFmode.
130(define_mode_iterator VQMOV [V16QI V8HI V4SI V2DI V8HF V8BF V4SF V2DF])
131
132;; VQMOV without 2-element modes.
133(define_mode_iterator VQMOV_NO2E [V16QI V8HI V4SI V8HF V8BF V4SF])
134
e1b218d1
JW
135;; Double integer vector modes.
136(define_mode_iterator VD_I [V8QI V4HI V2SI DI])
137
d21052eb
TC
138;; Quad integer vector modes.
139(define_mode_iterator VQ_I [V16QI V8HI V4SI V2DI])
140
51437269 141;; VQ without 2 element modes.
e603cd43 142(define_mode_iterator VQ_NO2E [V16QI V8HI V4SI V8HF V4SF V8BF])
51437269 143
5ba864c5
AC
144;; 2 element quad vector modes.
145(define_mode_iterator VQ_2E [V2DI V2DF])
146
f275d73a
SMW
147;; BFmode vector modes.
148(define_mode_iterator VBF [V4BF V8BF])
149
28514dda
YZ
150;; This mode iterator allows :P to be used for patterns that operate on
151;; addresses in different modes. In LP64, only DI will match, while in
152;; ILP32, either can match.
153(define_mode_iterator P [(SI "ptr_mode == SImode || Pmode == SImode")
154 (DI "ptr_mode == DImode || Pmode == DImode")])
155
43e9d192
IB
156;; This mode iterator allows :PTR to be used for patterns that operate on
157;; pointer-sized quantities. Exactly one of the two alternatives will match.
28514dda 158(define_mode_iterator PTR [(SI "ptr_mode == SImode") (DI "ptr_mode == DImode")])
43e9d192 159
43cacb12 160;; Advanced SIMD Float modes suitable for moving, loading and storing.
8ea6c1b8
MI
161(define_mode_iterator VDQF_F16 [V4HF V8HF V2SF V4SF V2DF
162 V4BF V8BF])
862abc04 163
43cacb12 164;; Advanced SIMD Float modes.
43e9d192 165(define_mode_iterator VDQF [V2SF V4SF V2DF])
daef0a8c
JW
166(define_mode_iterator VHSDF [(V4HF "TARGET_SIMD_F16INST")
167 (V8HF "TARGET_SIMD_F16INST")
168 V2SF V4SF V2DF])
43e9d192 169
43cacb12 170;; Advanced SIMD Float modes, and DF.
b0d9aac8 171(define_mode_iterator VDQF_DF [V2SF V4SF V2DF DF])
daef0a8c
JW
172(define_mode_iterator VHSDF_DF [(V4HF "TARGET_SIMD_F16INST")
173 (V8HF "TARGET_SIMD_F16INST")
174 V2SF V4SF V2DF DF])
d7f33f07
JW
175(define_mode_iterator VHSDF_HSDF [(V4HF "TARGET_SIMD_F16INST")
176 (V8HF "TARGET_SIMD_F16INST")
177 V2SF V4SF V2DF
178 (HF "TARGET_SIMD_F16INST")
179 SF DF])
f421c516 180
10bd1d96
KT
181;; Scalar and vetor modes for SF, DF.
182(define_mode_iterator VSFDF [V2SF V4SF V2DF DF SF])
183
43cacb12 184;; Advanced SIMD single Float modes.
828e70c1
JG
185(define_mode_iterator VDQSF [V2SF V4SF])
186
03873eb9
AL
187;; Quad vector Float modes with half/single elements.
188(define_mode_iterator VQ_HSF [V8HF V4SF])
189
fc21784d
JG
190;; Modes suitable to use as the return type of a vcond expression.
191(define_mode_iterator VDQF_COND [V2SF V2SI V4SF V4SI V2DF V2DI])
192
43cacb12 193;; All scalar and Advanced SIMD Float modes.
889b9412
JG
194(define_mode_iterator VALLF [V2SF V4SF V2DF SF DF])
195
43cacb12 196;; Advanced SIMD Float modes with 2 elements.
a40c22c3 197(define_mode_iterator V2F [V2SF V2DF])
43e9d192 198
43cacb12 199;; All Advanced SIMD modes on which we support any arithmetic operations.
43e9d192
IB
200(define_mode_iterator VALL [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF])
201
a40c22c3 202;; All Advanced SIMD modes suitable for moving, loading, and storing.
71a11456 203(define_mode_iterator VALL_F16 [V8QI V16QI V4HI V8HI V2SI V4SI V2DI
8ea6c1b8 204 V4HF V8HF V4BF V8BF V2SF V4SF V2DF])
71a11456 205
88119b46
KT
206;; The VALL_F16 modes except the 128-bit 2-element ones.
207(define_mode_iterator VALL_F16_NO_V2Q [V8QI V16QI V4HI V8HI V2SI V4SI
208 V4HF V8HF V2SF V4SF])
209
43cacb12 210;; All Advanced SIMD modes barring HF modes, plus DI.
a50344cb
TB
211(define_mode_iterator VALLDI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF DI])
212
43cacb12 213;; All Advanced SIMD modes and DI.
71a11456 214(define_mode_iterator VALLDI_F16 [V8QI V16QI V4HI V8HI V2SI V4SI V2DI
8ea6c1b8 215 V4HF V8HF V4BF V8BF V2SF V4SF V2DF DI])
71a11456 216
43cacb12 217;; All Advanced SIMD modes, plus DI and DF.
e603cd43 218(define_mode_iterator VALLDIF [V8QI V16QI V4HI V8HI V2SI V4SI V4BF V8BF
7c369485 219 V2DI V4HF V8HF V2SF V4SF V2DF DI DF])
46e778c4 220
6372b05e
JW
221;; All Advanced SIMD polynomial modes and DI.
222(define_mode_iterator VALLP [V8QI V16QI V4HI V8HI V2DI DI])
223
1716ddd1
JW
224;; All Advanced SIMD polynomial modes.
225(define_mode_iterator VALLP_NO_DI [V8QI V16QI V4HI V8HI V2DI])
226
43cacb12 227;; Advanced SIMD modes for Integer reduction across lanes.
92835317
TB
228(define_mode_iterator VDQV [V8QI V16QI V4HI V8HI V4SI V2DI])
229
43cacb12 230;; Advanced SIMD modes (except V2DI) for Integer reduction across lanes.
92835317 231(define_mode_iterator VDQV_S [V8QI V16QI V4HI V8HI V4SI])
43e9d192 232
9921bbf9
WD
233;; Advanced SIMD modes for Integer reduction across lanes (zero/sign extended).
234(define_mode_iterator VDQV_E [V8QI V16QI V4HI V8HI])
235
cb995de6
KT
236;; Advanced SIMD modes for Integer widening reduction across lanes.
237(define_mode_iterator VDQV_L [V8QI V16QI V4HI V8HI V4SI V2SI])
238
43e9d192
IB
239;; All double integer narrow-able modes.
240(define_mode_iterator VDN [V4HI V2SI DI])
241
242;; All quad integer narrow-able modes.
243(define_mode_iterator VQN [V8HI V4SI V2DI])
244
43cacb12
RS
245;; Advanced SIMD and scalar 128-bit container: narrowable 16, 32, 64-bit
246;; integer modes
43e9d192
IB
247(define_mode_iterator VSQN_HSDI [V8HI V4SI V2DI HI SI DI])
248
249;; All quad integer widen-able modes.
250(define_mode_iterator VQW [V16QI V8HI V4SI])
251
252;; Double vector modes for combines.
e603cd43 253(define_mode_iterator VDC [V8QI V4HI V4BF V4HF V2SI V2SF DI DF])
43e9d192 254
83d7e720
RS
255;; VDC plus SI and SF.
256(define_mode_iterator VDCSIF [V8QI V4HI V4BF V4HF V2SI V2SF SI SF DI DF])
257
e1b218d1
JW
258;; Polynomial modes for vector combines.
259(define_mode_iterator VDC_P [V8QI V4HI DI])
260
43cacb12 261;; Advanced SIMD modes except double int.
43e9d192 262(define_mode_iterator VDQIF [V8QI V16QI V4HI V8HI V2SI V4SI V2SF V4SF V2DF])
703bbcdf
JW
263(define_mode_iterator VDQIF_F16 [V8QI V16QI V4HI V8HI V2SI V4SI
264 V4HF V8HF V2SF V4SF V2DF])
43e9d192 265
43cacb12 266;; Advanced SIMD modes for S type.
58a3bd25
FY
267(define_mode_iterator VDQ_SI [V2SI V4SI])
268
43cacb12 269;; Advanced SIMD modes for S and D.
2644d4d9
JW
270(define_mode_iterator VDQ_SDI [V2SI V4SI V2DI])
271
43cacb12 272;; Advanced SIMD modes for H, S and D.
33d72b63
JW
273(define_mode_iterator VDQ_HSDI [(V4HI "TARGET_SIMD_F16INST")
274 (V8HI "TARGET_SIMD_F16INST")
275 V2SI V4SI V2DI])
276
43cacb12 277;; Scalar and Advanced SIMD modes for S and D.
2644d4d9
JW
278(define_mode_iterator VSDQ_SDI [V2SI V4SI V2DI SI DI])
279
43cacb12 280;; Scalar and Advanced SIMD modes for S and D, Advanced SIMD modes for H.
33d72b63
JW
281(define_mode_iterator VSDQ_HSDI [(V4HI "TARGET_SIMD_F16INST")
282 (V8HI "TARGET_SIMD_F16INST")
68ad28c3
JW
283 V2SI V4SI V2DI
284 (HI "TARGET_SIMD_F16INST")
285 SI DI])
33d72b63 286
43cacb12 287;; Advanced SIMD modes for Q and H types.
66adb8eb
JG
288(define_mode_iterator VDQQH [V8QI V16QI V4HI V8HI])
289
43cacb12 290;; Advanced SIMD modes for H and S types.
43e9d192
IB
291(define_mode_iterator VDQHS [V4HI V8HI V2SI V4SI])
292
43cacb12 293;; Advanced SIMD modes for H, S and D types.
c7f28cd5
KT
294(define_mode_iterator VDQHSD [V4HI V8HI V2SI V4SI V2DI])
295
43cacb12 296;; Advanced SIMD and scalar integer modes for H and S.
43e9d192
IB
297(define_mode_iterator VSDQ_HSI [V4HI V8HI V2SI V4SI HI SI])
298
43cacb12 299;; Advanced SIMD and scalar 64-bit container: 16, 32-bit integer modes.
43e9d192
IB
300(define_mode_iterator VSD_HSI [V4HI V2SI HI SI])
301
43cacb12 302;; Advanced SIMD 64-bit container: 16, 32-bit integer modes.
43e9d192
IB
303(define_mode_iterator VD_HSI [V4HI V2SI])
304
305;; Scalar 64-bit container: 16, 32-bit integer modes
306(define_mode_iterator SD_HSI [HI SI])
307
ddbdb9a3
JW
308;; Scalar 64-bit container: 16-bit, 32-bit and 64-bit integer modes.
309(define_mode_iterator SD_HSDI [HI SI DI])
310
43cacb12 311;; Advanced SIMD 64-bit container: 16, 32-bit integer modes.
43e9d192
IB
312(define_mode_iterator VQ_HSI [V8HI V4SI])
313
314;; All byte modes.
315(define_mode_iterator VB [V8QI V16QI])
316
5e32e83b
JW
317;; 2 and 4 lane SI modes.
318(define_mode_iterator VS [V2SI V4SI])
319
0dc8e1e7 320(define_mode_iterator TX [TI TF TD])
43e9d192 321
947fb34a 322;; Duplicate of the above
5dbaf485 323(define_mode_iterator TX2 [TX])
947fb34a 324
721c0fb3
RS
325(define_mode_iterator VTX [TI TF TD V16QI V8HI V4SI V2DI V8HF V4SF V2DF V8BF])
326
43cacb12 327;; Advanced SIMD opaque structure modes.
43e9d192
IB
328(define_mode_iterator VSTRUCT [OI CI XI])
329
66f206b8
JW
330;; Advanced SIMD 64-bit 2-vector structure modes.
331(define_mode_iterator VSTRUCT_2D [V2x8QI V2x4HI V2x2SI V2x1DI
332 V2x4HF V2x2SF V2x1DF V2x4BF])
333
334;; Advanced SIMD 64-bit 3-vector structure modes.
335(define_mode_iterator VSTRUCT_3D [V3x8QI V3x4HI V3x2SI V3x1DI
336 V3x4HF V3x2SF V3x1DF V3x4BF])
337
338;; Advanced SIMD 64-bit 4-vector structure modes.
339(define_mode_iterator VSTRUCT_4D [V4x8QI V4x4HI V4x2SI V4x1DI
340 V4x4HF V4x2SF V4x1DF V4x4BF])
341
5dbaf485
RS
342;; Advanced SIMD 64-bit vector structure modes.
343(define_mode_iterator VSTRUCT_D [VSTRUCT_2D VSTRUCT_3D VSTRUCT_4D])
344
66f206b8
JW
345;; Advanced SIMD 64-bit 2-vector structure modes minus V2x1DI and V2x1DF.
346(define_mode_iterator VSTRUCT_2DNX [V2x8QI V2x4HI V2x2SI V2x4HF
347 V2x2SF V2x4BF])
348
349;; Advanced SIMD 64-bit 3-vector structure modes minus V3x1DI and V3x1DF.
350(define_mode_iterator VSTRUCT_3DNX [V3x8QI V3x4HI V3x2SI V3x4HF
351 V3x2SF V3x4BF])
352
353;; Advanced SIMD 64-bit 4-vector structure modes minus V4x1DI and V4x1DF.
354(define_mode_iterator VSTRUCT_4DNX [V4x8QI V4x4HI V4x2SI V4x4HF
355 V4x2SF V4x4BF])
356
357;; Advanced SIMD 64-bit structure modes with 64-bit elements.
358(define_mode_iterator VSTRUCT_DX [V2x1DI V2x1DF V3x1DI V3x1DF V4x1DI V4x1DF])
359
360;; Advanced SIMD 64-bit 2-vector structure modes with 64-bit elements.
361(define_mode_iterator VSTRUCT_2DX [V2x1DI V2x1DF])
362
363;; Advanced SIMD 64-bit 3-vector structure modes with 64-bit elements.
364(define_mode_iterator VSTRUCT_3DX [V3x1DI V3x1DF])
365
366;; Advanced SIMD 64-bit 4-vector structure modes with 64-bit elements.
367(define_mode_iterator VSTRUCT_4DX [V4x1DI V4x1DF])
368
66f206b8
JW
369;; Advanced SIMD 128-bit 2-vector structure modes.
370(define_mode_iterator VSTRUCT_2Q [V2x16QI V2x8HI V2x4SI V2x2DI
371 V2x8HF V2x4SF V2x2DF V2x8BF])
372
373;; Advanced SIMD 128-bit 3-vector structure modes.
374(define_mode_iterator VSTRUCT_3Q [V3x16QI V3x8HI V3x4SI V3x2DI
375 V3x8HF V3x4SF V3x2DF V3x8BF])
376
377;; Advanced SIMD 128-bit 4-vector structure modes.
378(define_mode_iterator VSTRUCT_4Q [V4x16QI V4x8HI V4x4SI V4x2DI
379 V4x8HF V4x4SF V4x2DF V4x8BF])
380
5dbaf485
RS
381;; Advanced SIMD 128-bit vector structure modes.
382(define_mode_iterator VSTRUCT_Q [VSTRUCT_2Q VSTRUCT_3Q VSTRUCT_4Q])
383
66f206b8 384;; Advanced SIMD 2-vector structure modes.
5dbaf485 385(define_mode_iterator VSTRUCT_2QD [VSTRUCT_2D VSTRUCT_2Q])
66f206b8
JW
386
387;; Advanced SIMD 3-vector structure modes.
5dbaf485 388(define_mode_iterator VSTRUCT_3QD [VSTRUCT_3D VSTRUCT_3Q])
66f206b8
JW
389
390;; Advanced SIMD 4-vector structure modes.
5dbaf485 391(define_mode_iterator VSTRUCT_4QD [VSTRUCT_4D VSTRUCT_4Q])
66f206b8
JW
392
393;; Advanced SIMD vector structure modes.
5dbaf485 394(define_mode_iterator VSTRUCT_QD [VSTRUCT_D VSTRUCT_Q])
66f206b8 395
43e9d192 396;; Double scalar modes
0dc8e1e7 397(define_mode_iterator DX [DI DF DD])
43e9d192 398
dfe1da23 399;; Duplicate of the above
5dbaf485 400(define_mode_iterator DX2 [DX])
dfe1da23
JW
401
402;; Single scalar modes
403(define_mode_iterator SX [SI SF])
404
405;; Duplicate of the above
5dbaf485 406(define_mode_iterator SX2 [SX])
dfe1da23
JW
407
408;; Single and double integer and float modes
409(define_mode_iterator DSX [DF DI SF SI])
410
411
28de75d2 412;; Modes available for Advanced SIMD <f>mul operations.
ab2e8f01
JW
413(define_mode_iterator VMUL [V4HI V8HI V2SI V4SI
414 (V4HF "TARGET_SIMD_F16INST")
415 (V8HF "TARGET_SIMD_F16INST")
416 V2SF V4SF V2DF])
779aea46 417
28de75d2
RS
418;; The subset of VMUL for which VCOND is a vector mode.
419(define_mode_iterator VMULD [V4HI V8HI V2SI V4SI
420 (V4HF "TARGET_SIMD_F16INST")
421 (V8HF "TARGET_SIMD_F16INST")
422 V2SF V4SF])
779aea46 423
95eb5537 424;; Iterators for single modes, for "@" patterns.
0a09a948 425(define_mode_iterator VNx16QI_ONLY [VNx16QI])
624d0f07 426(define_mode_iterator VNx8HI_ONLY [VNx8HI])
896dff99 427(define_mode_iterator VNx8BF_ONLY [VNx8BF])
95eb5537 428(define_mode_iterator VNx4SI_ONLY [VNx4SI])
0a09a948 429(define_mode_iterator VNx4SF_ONLY [VNx4SF])
624d0f07 430(define_mode_iterator VNx2DI_ONLY [VNx2DI])
95eb5537
RS
431(define_mode_iterator VNx2DF_ONLY [VNx2DF])
432
9f4cbab8
RS
433;; All SVE vector structure modes.
434(define_mode_iterator SVE_STRUCT [VNx32QI VNx16HI VNx8SI VNx4DI
02fcd8ac 435 VNx16BF VNx16HF VNx8SF VNx4DF
9f4cbab8 436 VNx48QI VNx24HI VNx12SI VNx6DI
02fcd8ac 437 VNx24BF VNx24HF VNx12SF VNx6DF
9f4cbab8 438 VNx64QI VNx32HI VNx16SI VNx8DI
02fcd8ac 439 VNx32BF VNx32HF VNx16SF VNx8DF])
0a09a948 440
f75cdd2c
RS
441;; All fully-packed SVE vector modes.
442(define_mode_iterator SVE_FULL [VNx16QI VNx8HI VNx4SI VNx2DI
02fcd8ac 443 VNx8BF VNx8HF VNx4SF VNx2DF])
f75cdd2c
RS
444
445;; All fully-packed SVE integer vector modes.
446(define_mode_iterator SVE_FULL_I [VNx16QI VNx8HI VNx4SI VNx2DI])
43cacb12 447
f75cdd2c
RS
448;; All fully-packed SVE floating-point vector modes.
449(define_mode_iterator SVE_FULL_F [VNx8HF VNx4SF VNx2DF])
43cacb12 450
0a09a948
RS
451;; Fully-packed SVE integer vector modes that have 8-bit or 16-bit elements.
452(define_mode_iterator SVE_FULL_BHI [VNx16QI VNx8HI])
453
f75cdd2c
RS
454;; Fully-packed SVE integer vector modes that have 8-bit, 16-bit or 32-bit
455;; elements.
456(define_mode_iterator SVE_FULL_BHSI [VNx16QI VNx8HI VNx4SI])
43cacb12 457
f75cdd2c 458;; Fully-packed SVE vector modes that have 16-bit, 32-bit or 64-bit elements.
02fcd8ac
RS
459(define_mode_iterator SVE_FULL_HSD [VNx8HI VNx4SI VNx2DI
460 VNx8BF VNx8HF VNx4SF VNx2DF])
95eb5537 461
f75cdd2c
RS
462;; Fully-packed SVE integer vector modes that have 16-bit, 32-bit or 64-bit
463;; elements.
464(define_mode_iterator SVE_FULL_HSDI [VNx8HI VNx4SI VNx2DI])
95eb5537 465
0a09a948
RS
466;; Fully-packed SVE integer vector modes that have 16-bit or 32-bit
467;; elements.
468(define_mode_iterator SVE_FULL_HSI [VNx8HI VNx4SI])
469
f75cdd2c
RS
470;; Fully-packed SVE floating-point vector modes that have 16-bit or 32-bit
471;; elements.
472(define_mode_iterator SVE_FULL_HSF [VNx8HF VNx4SF])
a70965b1 473
0a09a948
RS
474;; Fully-packed SVE integer vector modes that have 16-bit or 64-bit elements.
475(define_mode_iterator SVE_FULL_HDI [VNx8HI VNx2DI])
476
f75cdd2c
RS
477;; Fully-packed SVE vector modes that have 32-bit or 64-bit elements.
478(define_mode_iterator SVE_FULL_SD [VNx4SI VNx2DI VNx4SF VNx2DF])
43cacb12 479
f75cdd2c
RS
480;; Fully-packed SVE integer vector modes that have 32-bit or 64-bit elements.
481(define_mode_iterator SVE_FULL_SDI [VNx4SI VNx2DI])
bfaa08b7 482
f75cdd2c
RS
483;; Fully-packed SVE floating-point vector modes that have 32-bit or 64-bit
484;; elements.
485(define_mode_iterator SVE_FULL_SDF [VNx4SF VNx2DF])
bfaa08b7 486
36696774
RS
487;; Same, but with the appropriate conditions for FMMLA support.
488(define_mode_iterator SVE_MATMULF [(VNx4SF "TARGET_SVE_F32MM")
489 (VNx2DF "TARGET_SVE_F64MM")])
490
f75cdd2c
RS
491;; Fully-packed SVE vector modes that have 32-bit elements.
492(define_mode_iterator SVE_FULL_S [VNx4SI VNx4SF])
43cacb12 493
f75cdd2c
RS
494;; Fully-packed SVE vector modes that have 64-bit elements.
495(define_mode_iterator SVE_FULL_D [VNx2DI VNx2DF])
43cacb12 496
6544cb52
RS
497;; All partial SVE integer modes.
498(define_mode_iterator SVE_PARTIAL_I [VNx8QI VNx4QI VNx2QI
499 VNx4HI VNx2HI
500 VNx2SI])
624d0f07 501
cc68f7c2
RS
502;; All SVE vector modes.
503(define_mode_iterator SVE_ALL [VNx16QI VNx8QI VNx4QI VNx2QI
504 VNx8HI VNx4HI VNx2HI
505 VNx8HF VNx4HF VNx2HF
6c3ce63b 506 VNx8BF VNx4BF VNx2BF
cc68f7c2
RS
507 VNx4SI VNx2SI
508 VNx4SF VNx2SF
509 VNx2DI
510 VNx2DF])
511
512;; All SVE integer vector modes.
513(define_mode_iterator SVE_I [VNx16QI VNx8QI VNx4QI VNx2QI
514 VNx8HI VNx4HI VNx2HI
515 VNx4SI VNx2SI
516 VNx2DI])
517
e58703e2
RS
518;; SVE integer vector modes whose elements are 16 bits or wider.
519(define_mode_iterator SVE_HSDI [VNx8HI VNx4HI VNx2HI
520 VNx4SI VNx2SI
521 VNx2DI])
522
f8186eea 523;; SVE modes with 2 or 4 elements.
6c3ce63b
RS
524(define_mode_iterator SVE_24 [VNx2QI VNx2HI VNx2HF VNx2BF VNx2SI VNx2SF
525 VNx2DI VNx2DF
526 VNx4QI VNx4HI VNx4HF VNx4BF VNx4SI VNx4SF])
f8186eea 527
3f8b0bba
RS
528;; SVE integer modes with 2 or 4 elements.
529(define_mode_iterator SVE_24I [VNx2QI VNx2HI VNx2SI VNx2DI
530 VNx4QI VNx4HI VNx4SI])
531
f8186eea 532;; SVE modes with 2 elements.
6c3ce63b
RS
533(define_mode_iterator SVE_2 [VNx2QI VNx2HI VNx2HF VNx2BF
534 VNx2SI VNx2SF VNx2DI VNx2DF])
f8186eea 535
87a80d27
RS
536;; SVE integer modes with 2 elements, excluding the widest element.
537(define_mode_iterator SVE_2BHSI [VNx2QI VNx2HI VNx2SI])
538
539;; SVE integer modes with 2 elements, excluding the narrowest element.
540(define_mode_iterator SVE_2HSDI [VNx2HI VNx2SI VNx2DI])
541
f8186eea 542;; SVE modes with 4 elements.
6c3ce63b 543(define_mode_iterator SVE_4 [VNx4QI VNx4HI VNx4HF VNx4BF VNx4SI VNx4SF])
f8186eea 544
87a80d27
RS
545;; SVE integer modes with 4 elements, excluding the widest element.
546(define_mode_iterator SVE_4BHI [VNx4QI VNx4HI])
547
548;; SVE integer modes with 4 elements, excluding the narrowest element.
549(define_mode_iterator SVE_4HSI [VNx4HI VNx4SI])
550
0a09a948
RS
551;; SVE integer modes that can form the input to an SVE2 PMULL[BT] instruction.
552(define_mode_iterator SVE2_PMULL_PAIR_I [VNx16QI VNx4SI
553 (VNx2DI "TARGET_SVE2_AES")])
554
624d0f07
RS
555;; Modes involved in extending or truncating SVE data, for 8 elements per
556;; 128-bit block.
557(define_mode_iterator VNx8_NARROW [VNx8QI])
558(define_mode_iterator VNx8_WIDE [VNx8HI])
559
560;; ...same for 4 elements per 128-bit block.
561(define_mode_iterator VNx4_NARROW [VNx4QI VNx4HI])
562(define_mode_iterator VNx4_WIDE [VNx4SI])
563
564;; ...same for 2 elements per 128-bit block.
565(define_mode_iterator VNx2_NARROW [VNx2QI VNx2HI VNx2SI])
566(define_mode_iterator VNx2_WIDE [VNx2DI])
567
43cacb12
RS
568;; All SVE predicate modes.
569(define_mode_iterator PRED_ALL [VNx16BI VNx8BI VNx4BI VNx2BI])
570
571;; SVE predicate modes that control 8-bit, 16-bit or 32-bit elements.
572(define_mode_iterator PRED_BHS [VNx16BI VNx8BI VNx4BI])
573
624d0f07
RS
574;; SVE predicate modes that control 16-bit, 32-bit or 64-bit elements.
575(define_mode_iterator PRED_HSD [VNx8BI VNx4BI VNx2BI])
576
1f520d34
DB
577;; Bfloat16 modes to which V4SF can be converted
578(define_mode_iterator V4SF_TO_BF [V4BF V8BF])
579
43e9d192
IB
580;; ------------------------------------------------------------------
581;; Unspec enumerations for Advance SIMD. These could well go into
582;; aarch64.md but for their use in int_iterators here.
583;; ------------------------------------------------------------------
584
585(define_c_enum "unspec"
586 [
587 UNSPEC_ASHIFT_SIGNED ; Used in aarch-simd.md.
588 UNSPEC_ASHIFT_UNSIGNED ; Used in aarch64-simd.md.
285398d2 589 UNSPEC_ABS ; Used in aarch64-simd.md.
998eaf97
JG
590 UNSPEC_FMAX ; Used in aarch64-simd.md.
591 UNSPEC_FMAXNMV ; Used in aarch64-simd.md.
43e9d192 592 UNSPEC_FMAXV ; Used in aarch64-simd.md.
998eaf97
JG
593 UNSPEC_FMIN ; Used in aarch64-simd.md.
594 UNSPEC_FMINNMV ; Used in aarch64-simd.md.
43e9d192
IB
595 UNSPEC_FMINV ; Used in aarch64-simd.md.
596 UNSPEC_FADDV ; Used in aarch64-simd.md.
f5156c3e 597 UNSPEC_ADDV ; Used in aarch64-simd.md.
43e9d192
IB
598 UNSPEC_SMAXV ; Used in aarch64-simd.md.
599 UNSPEC_SMINV ; Used in aarch64-simd.md.
600 UNSPEC_UMAXV ; Used in aarch64-simd.md.
601 UNSPEC_UMINV ; Used in aarch64-simd.md.
602 UNSPEC_SHADD ; Used in aarch64-simd.md.
603 UNSPEC_UHADD ; Used in aarch64-simd.md.
604 UNSPEC_SRHADD ; Used in aarch64-simd.md.
605 UNSPEC_URHADD ; Used in aarch64-simd.md.
606 UNSPEC_SHSUB ; Used in aarch64-simd.md.
607 UNSPEC_UHSUB ; Used in aarch64-simd.md.
43e9d192
IB
608 UNSPEC_SQDMULH ; Used in aarch64-simd.md.
609 UNSPEC_SQRDMULH ; Used in aarch64-simd.md.
610 UNSPEC_PMUL ; Used in aarch64-simd.md.
496ea87d 611 UNSPEC_FMULX ; Used in aarch64-simd.md.
43e9d192
IB
612 UNSPEC_USQADD ; Used in aarch64-simd.md.
613 UNSPEC_SUQADD ; Used in aarch64-simd.md.
43e9d192
IB
614 UNSPEC_SSRA ; Used in aarch64-simd.md.
615 UNSPEC_USRA ; Used in aarch64-simd.md.
43e9d192
IB
616 UNSPEC_SRSHR ; Used in aarch64-simd.md.
617 UNSPEC_URSHR ; Used in aarch64-simd.md.
618 UNSPEC_SQSHLU ; Used in aarch64-simd.md.
619 UNSPEC_SQSHL ; Used in aarch64-simd.md.
620 UNSPEC_UQSHL ; Used in aarch64-simd.md.
43e9d192
IB
621 UNSPEC_SSHL ; Used in aarch64-simd.md.
622 UNSPEC_USHL ; Used in aarch64-simd.md.
623 UNSPEC_SRSHL ; Used in aarch64-simd.md.
624 UNSPEC_URSHL ; Used in aarch64-simd.md.
625 UNSPEC_SQRSHL ; Used in aarch64-simd.md.
626 UNSPEC_UQRSHL ; Used in aarch64-simd.md.
43e9d192
IB
627 UNSPEC_SSLI ; Used in aarch64-simd.md.
628 UNSPEC_USLI ; Used in aarch64-simd.md.
629 UNSPEC_SSRI ; Used in aarch64-simd.md.
630 UNSPEC_USRI ; Used in aarch64-simd.md.
631 UNSPEC_SSHLL ; Used in aarch64-simd.md.
632 UNSPEC_USHLL ; Used in aarch64-simd.md.
633 UNSPEC_ADDP ; Used in aarch64-simd.md.
88b08073 634 UNSPEC_TBL ; Used in vector permute patterns.
9371aecc 635 UNSPEC_TBX ; Used in vector permute patterns.
88b08073 636 UNSPEC_CONCAT ; Used in vector permute patterns.
3f8334a5
RS
637
638 ;; The following permute unspecs are generated directly by
639 ;; aarch64_expand_vec_perm_const, so any changes to the underlying
640 ;; instructions would need a corresponding change there.
cc4d934f
JG
641 UNSPEC_ZIP1 ; Used in vector permute patterns.
642 UNSPEC_ZIP2 ; Used in vector permute patterns.
643 UNSPEC_UZP1 ; Used in vector permute patterns.
644 UNSPEC_UZP2 ; Used in vector permute patterns.
645 UNSPEC_TRN1 ; Used in vector permute patterns.
646 UNSPEC_TRN2 ; Used in vector permute patterns.
3f8334a5 647 UNSPEC_EXT ; Used in vector permute patterns.
923fcec3
AL
648 UNSPEC_REV64 ; Used in vector reverse patterns (permute).
649 UNSPEC_REV32 ; Used in vector reverse patterns (permute).
650 UNSPEC_REV16 ; Used in vector reverse patterns (permute).
3f8334a5 651
5a7a4e80
TB
652 UNSPEC_AESE ; Used in aarch64-simd.md.
653 UNSPEC_AESD ; Used in aarch64-simd.md.
654 UNSPEC_AESMC ; Used in aarch64-simd.md.
655 UNSPEC_AESIMC ; Used in aarch64-simd.md.
30442682
TB
656 UNSPEC_SHA1C ; Used in aarch64-simd.md.
657 UNSPEC_SHA1M ; Used in aarch64-simd.md.
658 UNSPEC_SHA1P ; Used in aarch64-simd.md.
659 UNSPEC_SHA1H ; Used in aarch64-simd.md.
660 UNSPEC_SHA1SU0 ; Used in aarch64-simd.md.
661 UNSPEC_SHA1SU1 ; Used in aarch64-simd.md.
b9cb0a44
TB
662 UNSPEC_SHA256H ; Used in aarch64-simd.md.
663 UNSPEC_SHA256H2 ; Used in aarch64-simd.md.
664 UNSPEC_SHA256SU0 ; Used in aarch64-simd.md.
665 UNSPEC_SHA256SU1 ; Used in aarch64-simd.md.
7baa225d
TB
666 UNSPEC_PMULL ; Used in aarch64-simd.md.
667 UNSPEC_PMULL2 ; Used in aarch64-simd.md.
668046d1 668 UNSPEC_REV_REGLIST ; Used in aarch64-simd.md.
9c004c58 669 UNSPEC_VEC_SHR ; Used in aarch64-simd.md.
57b26d65
MW
670 UNSPEC_SQRDMLAH ; Used in aarch64-simd.md.
671 UNSPEC_SQRDMLSH ; Used in aarch64-simd.md.
202d0c11
DS
672 UNSPEC_FMAXNM ; Used in aarch64-simd.md.
673 UNSPEC_FMINNM ; Used in aarch64-simd.md.
7a08d813
TC
674 UNSPEC_SDOT ; Used in aarch64-simd.md.
675 UNSPEC_UDOT ; Used in aarch64-simd.md.
27086ea3
MC
676 UNSPEC_SM3SS1 ; Used in aarch64-simd.md.
677 UNSPEC_SM3TT1A ; Used in aarch64-simd.md.
678 UNSPEC_SM3TT1B ; Used in aarch64-simd.md.
679 UNSPEC_SM3TT2A ; Used in aarch64-simd.md.
680 UNSPEC_SM3TT2B ; Used in aarch64-simd.md.
681 UNSPEC_SM3PARTW1 ; Used in aarch64-simd.md.
682 UNSPEC_SM3PARTW2 ; Used in aarch64-simd.md.
683 UNSPEC_SM4E ; Used in aarch64-simd.md.
684 UNSPEC_SM4EKEY ; Used in aarch64-simd.md.
685 UNSPEC_SHA512H ; Used in aarch64-simd.md.
686 UNSPEC_SHA512H2 ; Used in aarch64-simd.md.
687 UNSPEC_SHA512SU0 ; Used in aarch64-simd.md.
688 UNSPEC_SHA512SU1 ; Used in aarch64-simd.md.
689 UNSPEC_FMLAL ; Used in aarch64-simd.md.
690 UNSPEC_FMLSL ; Used in aarch64-simd.md.
691 UNSPEC_FMLAL2 ; Used in aarch64-simd.md.
692 UNSPEC_FMLSL2 ; Used in aarch64-simd.md.
624d0f07 693 UNSPEC_ADR ; Used in aarch64-sve.md.
43cacb12 694 UNSPEC_SEL ; Used in aarch64-sve.md.
624d0f07
RS
695 UNSPEC_BRKA ; Used in aarch64-sve.md.
696 UNSPEC_BRKB ; Used in aarch64-sve.md.
697 UNSPEC_BRKN ; Used in aarch64-sve.md.
698 UNSPEC_BRKPA ; Used in aarch64-sve.md.
699 UNSPEC_BRKPB ; Used in aarch64-sve.md.
700 UNSPEC_PFIRST ; Used in aarch64-sve.md.
701 UNSPEC_PNEXT ; Used in aarch64-sve.md.
702 UNSPEC_CNTP ; Used in aarch64-sve.md.
703 UNSPEC_SADDV ; Used in aarch64-sve.md.
704 UNSPEC_UADDV ; Used in aarch64-sve.md.
898f07b0
RS
705 UNSPEC_ANDV ; Used in aarch64-sve.md.
706 UNSPEC_IORV ; Used in aarch64-sve.md.
707 UNSPEC_XORV ; Used in aarch64-sve.md.
43cacb12
RS
708 UNSPEC_ANDF ; Used in aarch64-sve.md.
709 UNSPEC_IORF ; Used in aarch64-sve.md.
710 UNSPEC_XORF ; Used in aarch64-sve.md.
d7a09c44
RS
711 UNSPEC_REVB ; Used in aarch64-sve.md.
712 UNSPEC_REVH ; Used in aarch64-sve.md.
713 UNSPEC_REVW ; Used in aarch64-sve.md.
6c3ce63b 714 UNSPEC_REVBHW ; Used in aarch64-sve.md.
11e9443f
RS
715 UNSPEC_SMUL_HIGHPART ; Used in aarch64-sve.md.
716 UNSPEC_UMUL_HIGHPART ; Used in aarch64-sve.md.
624d0f07
RS
717 UNSPEC_FMLA ; Used in aarch64-sve.md.
718 UNSPEC_FMLS ; Used in aarch64-sve.md.
719 UNSPEC_FEXPA ; Used in aarch64-sve.md.
36696774 720 UNSPEC_FMMLA ; Used in aarch64-sve.md.
624d0f07
RS
721 UNSPEC_FTMAD ; Used in aarch64-sve.md.
722 UNSPEC_FTSMUL ; Used in aarch64-sve.md.
723 UNSPEC_FTSSEL ; Used in aarch64-sve.md.
36696774
RS
724 UNSPEC_SMATMUL ; Used in aarch64-sve.md.
725 UNSPEC_UMATMUL ; Used in aarch64-sve.md.
726 UNSPEC_USMATMUL ; Used in aarch64-sve.md.
727 UNSPEC_TRN1Q ; Used in aarch64-sve.md.
728 UNSPEC_TRN2Q ; Used in aarch64-sve.md.
729 UNSPEC_UZP1Q ; Used in aarch64-sve.md.
730 UNSPEC_UZP2Q ; Used in aarch64-sve.md.
731 UNSPEC_ZIP1Q ; Used in aarch64-sve.md.
732 UNSPEC_ZIP2Q ; Used in aarch64-sve.md.
8535755a 733 UNSPEC_TRN1_CONV ; Used in aarch64-sve.md.
624d0f07
RS
734 UNSPEC_COND_CMPEQ_WIDE ; Used in aarch64-sve.md.
735 UNSPEC_COND_CMPGE_WIDE ; Used in aarch64-sve.md.
736 UNSPEC_COND_CMPGT_WIDE ; Used in aarch64-sve.md.
737 UNSPEC_COND_CMPHI_WIDE ; Used in aarch64-sve.md.
738 UNSPEC_COND_CMPHS_WIDE ; Used in aarch64-sve.md.
739 UNSPEC_COND_CMPLE_WIDE ; Used in aarch64-sve.md.
740 UNSPEC_COND_CMPLO_WIDE ; Used in aarch64-sve.md.
741 UNSPEC_COND_CMPLS_WIDE ; Used in aarch64-sve.md.
742 UNSPEC_COND_CMPLT_WIDE ; Used in aarch64-sve.md.
743 UNSPEC_COND_CMPNE_WIDE ; Used in aarch64-sve.md.
d45b20a5 744 UNSPEC_COND_FABS ; Used in aarch64-sve.md.
cb18e86d 745 UNSPEC_COND_FADD ; Used in aarch64-sve.md.
624d0f07
RS
746 UNSPEC_COND_FCADD90 ; Used in aarch64-sve.md.
747 UNSPEC_COND_FCADD270 ; Used in aarch64-sve.md.
cb18e86d
RS
748 UNSPEC_COND_FCMEQ ; Used in aarch64-sve.md.
749 UNSPEC_COND_FCMGE ; Used in aarch64-sve.md.
750 UNSPEC_COND_FCMGT ; Used in aarch64-sve.md.
624d0f07
RS
751 UNSPEC_COND_FCMLA ; Used in aarch64-sve.md.
752 UNSPEC_COND_FCMLA90 ; Used in aarch64-sve.md.
753 UNSPEC_COND_FCMLA180 ; Used in aarch64-sve.md.
754 UNSPEC_COND_FCMLA270 ; Used in aarch64-sve.md.
cb18e86d
RS
755 UNSPEC_COND_FCMLE ; Used in aarch64-sve.md.
756 UNSPEC_COND_FCMLT ; Used in aarch64-sve.md.
757 UNSPEC_COND_FCMNE ; Used in aarch64-sve.md.
4a942af6 758 UNSPEC_COND_FCMUO ; Used in aarch64-sve.md.
99361551
RS
759 UNSPEC_COND_FCVT ; Used in aarch64-sve.md.
760 UNSPEC_COND_FCVTZS ; Used in aarch64-sve.md.
761 UNSPEC_COND_FCVTZU ; Used in aarch64-sve.md.
cb18e86d 762 UNSPEC_COND_FDIV ; Used in aarch64-sve.md.
624d0f07 763 UNSPEC_COND_FMAX ; Used in aarch64-sve.md.
cb18e86d 764 UNSPEC_COND_FMAXNM ; Used in aarch64-sve.md.
624d0f07 765 UNSPEC_COND_FMIN ; Used in aarch64-sve.md.
cb18e86d 766 UNSPEC_COND_FMINNM ; Used in aarch64-sve.md.
b41d1f6e
RS
767 UNSPEC_COND_FMLA ; Used in aarch64-sve.md.
768 UNSPEC_COND_FMLS ; Used in aarch64-sve.md.
cb18e86d 769 UNSPEC_COND_FMUL ; Used in aarch64-sve.md.
624d0f07 770 UNSPEC_COND_FMULX ; Used in aarch64-sve.md.
d45b20a5 771 UNSPEC_COND_FNEG ; Used in aarch64-sve.md.
b41d1f6e
RS
772 UNSPEC_COND_FNMLA ; Used in aarch64-sve.md.
773 UNSPEC_COND_FNMLS ; Used in aarch64-sve.md.
624d0f07 774 UNSPEC_COND_FRECPX ; Used in aarch64-sve.md.
d45b20a5
RS
775 UNSPEC_COND_FRINTA ; Used in aarch64-sve.md.
776 UNSPEC_COND_FRINTI ; Used in aarch64-sve.md.
777 UNSPEC_COND_FRINTM ; Used in aarch64-sve.md.
778 UNSPEC_COND_FRINTN ; Used in aarch64-sve.md.
779 UNSPEC_COND_FRINTP ; Used in aarch64-sve.md.
780 UNSPEC_COND_FRINTX ; Used in aarch64-sve.md.
781 UNSPEC_COND_FRINTZ ; Used in aarch64-sve.md.
624d0f07 782 UNSPEC_COND_FSCALE ; Used in aarch64-sve.md.
d45b20a5 783 UNSPEC_COND_FSQRT ; Used in aarch64-sve.md.
cb18e86d 784 UNSPEC_COND_FSUB ; Used in aarch64-sve.md.
99361551
RS
785 UNSPEC_COND_SCVTF ; Used in aarch64-sve.md.
786 UNSPEC_COND_UCVTF ; Used in aarch64-sve.md.
624d0f07 787 UNSPEC_LASTA ; Used in aarch64-sve.md.
43cacb12 788 UNSPEC_LASTB ; Used in aarch64-sve.md.
624d0f07
RS
789 UNSPEC_ASHIFT_WIDE ; Used in aarch64-sve.md.
790 UNSPEC_ASHIFTRT_WIDE ; Used in aarch64-sve.md.
791 UNSPEC_LSHIFTRT_WIDE ; Used in aarch64-sve.md.
792 UNSPEC_LDFF1 ; Used in aarch64-sve.md.
793 UNSPEC_LDNF1 ; Used in aarch64-sve.md.
9d63f43b
TC
794 UNSPEC_FCADD90 ; Used in aarch64-simd.md.
795 UNSPEC_FCADD270 ; Used in aarch64-simd.md.
796 UNSPEC_FCMLA ; Used in aarch64-simd.md.
797 UNSPEC_FCMLA90 ; Used in aarch64-simd.md.
798 UNSPEC_FCMLA180 ; Used in aarch64-simd.md.
799 UNSPEC_FCMLA270 ; Used in aarch64-simd.md.
ad260343
TC
800 UNSPEC_FCMUL ; Used in aarch64-simd.md.
801 UNSPEC_FCMUL_CONJ ; Used in aarch64-simd.md.
802 UNSPEC_FCMLA_CONJ ; Used in aarch64-simd.md.
803 UNSPEC_FCMLA180_CONJ ; Used in aarch64-simd.md.
0a09a948
RS
804 UNSPEC_ASRD ; Used in aarch64-sve.md.
805 UNSPEC_ADCLB ; Used in aarch64-sve2.md.
806 UNSPEC_ADCLT ; Used in aarch64-sve2.md.
807 UNSPEC_ADDHNB ; Used in aarch64-sve2.md.
808 UNSPEC_ADDHNT ; Used in aarch64-sve2.md.
809 UNSPEC_BDEP ; Used in aarch64-sve2.md.
810 UNSPEC_BEXT ; Used in aarch64-sve2.md.
811 UNSPEC_BGRP ; Used in aarch64-sve2.md.
812 UNSPEC_CADD270 ; Used in aarch64-sve2.md.
813 UNSPEC_CADD90 ; Used in aarch64-sve2.md.
814 UNSPEC_CDOT ; Used in aarch64-sve2.md.
815 UNSPEC_CDOT180 ; Used in aarch64-sve2.md.
816 UNSPEC_CDOT270 ; Used in aarch64-sve2.md.
817 UNSPEC_CDOT90 ; Used in aarch64-sve2.md.
818 UNSPEC_CMLA ; Used in aarch64-sve2.md.
819 UNSPEC_CMLA180 ; Used in aarch64-sve2.md.
820 UNSPEC_CMLA270 ; Used in aarch64-sve2.md.
821 UNSPEC_CMLA90 ; Used in aarch64-sve2.md.
ad260343
TC
822 UNSPEC_CMLA_CONJ ; Used in aarch64-sve2.md.
823 UNSPEC_CMLA180_CONJ ; Used in aarch64-sve2.md.
824 UNSPEC_CMUL ; Used in aarch64-sve2.md.
825 UNSPEC_CMUL_CONJ ; Used in aarch64-sve2.md.
0a09a948
RS
826 UNSPEC_COND_FCVTLT ; Used in aarch64-sve2.md.
827 UNSPEC_COND_FCVTNT ; Used in aarch64-sve2.md.
828 UNSPEC_COND_FCVTX ; Used in aarch64-sve2.md.
829 UNSPEC_COND_FCVTXNT ; Used in aarch64-sve2.md.
830 UNSPEC_COND_FLOGB ; Used in aarch64-sve2.md.
831 UNSPEC_EORBT ; Used in aarch64-sve2.md.
832 UNSPEC_EORTB ; Used in aarch64-sve2.md.
833 UNSPEC_FADDP ; Used in aarch64-sve2.md.
834 UNSPEC_FMAXNMP ; Used in aarch64-sve2.md.
835 UNSPEC_FMAXP ; Used in aarch64-sve2.md.
836 UNSPEC_FMINNMP ; Used in aarch64-sve2.md.
837 UNSPEC_FMINP ; Used in aarch64-sve2.md.
838 UNSPEC_FMLALB ; Used in aarch64-sve2.md.
839 UNSPEC_FMLALT ; Used in aarch64-sve2.md.
840 UNSPEC_FMLSLB ; Used in aarch64-sve2.md.
841 UNSPEC_FMLSLT ; Used in aarch64-sve2.md.
842 UNSPEC_HISTCNT ; Used in aarch64-sve2.md.
843 UNSPEC_HISTSEG ; Used in aarch64-sve2.md.
844 UNSPEC_MATCH ; Used in aarch64-sve2.md.
845 UNSPEC_NMATCH ; Used in aarch64-sve2.md.
846 UNSPEC_PMULLB ; Used in aarch64-sve2.md.
847 UNSPEC_PMULLB_PAIR ; Used in aarch64-sve2.md.
848 UNSPEC_PMULLT ; Used in aarch64-sve2.md.
849 UNSPEC_PMULLT_PAIR ; Used in aarch64-sve2.md.
850 UNSPEC_RADDHNB ; Used in aarch64-sve2.md.
851 UNSPEC_RADDHNT ; Used in aarch64-sve2.md.
852 UNSPEC_RSHRNB ; Used in aarch64-sve2.md.
853 UNSPEC_RSHRNT ; Used in aarch64-sve2.md.
854 UNSPEC_RSUBHNB ; Used in aarch64-sve2.md.
855 UNSPEC_RSUBHNT ; Used in aarch64-sve2.md.
856 UNSPEC_SABDLB ; Used in aarch64-sve2.md.
857 UNSPEC_SABDLT ; Used in aarch64-sve2.md.
858 UNSPEC_SADDLB ; Used in aarch64-sve2.md.
859 UNSPEC_SADDLBT ; Used in aarch64-sve2.md.
860 UNSPEC_SADDLT ; Used in aarch64-sve2.md.
861 UNSPEC_SADDWB ; Used in aarch64-sve2.md.
862 UNSPEC_SADDWT ; Used in aarch64-sve2.md.
863 UNSPEC_SBCLB ; Used in aarch64-sve2.md.
864 UNSPEC_SBCLT ; Used in aarch64-sve2.md.
865 UNSPEC_SHRNB ; Used in aarch64-sve2.md.
866 UNSPEC_SHRNT ; Used in aarch64-sve2.md.
867 UNSPEC_SLI ; Used in aarch64-sve2.md.
868 UNSPEC_SMAXP ; Used in aarch64-sve2.md.
869 UNSPEC_SMINP ; Used in aarch64-sve2.md.
58cc9876 870 UNSPEC_SMULHRS ; Used in aarch64-sve2.md.
0a09a948
RS
871 UNSPEC_SMULHS ; Used in aarch64-sve2.md.
872 UNSPEC_SMULLB ; Used in aarch64-sve2.md.
873 UNSPEC_SMULLT ; Used in aarch64-sve2.md.
874 UNSPEC_SQCADD270 ; Used in aarch64-sve2.md.
875 UNSPEC_SQCADD90 ; Used in aarch64-sve2.md.
876 UNSPEC_SQDMULLB ; Used in aarch64-sve2.md.
877 UNSPEC_SQDMULLBT ; Used in aarch64-sve2.md.
878 UNSPEC_SQDMULLT ; Used in aarch64-sve2.md.
879 UNSPEC_SQRDCMLAH ; Used in aarch64-sve2.md.
880 UNSPEC_SQRDCMLAH180 ; Used in aarch64-sve2.md.
881 UNSPEC_SQRDCMLAH270 ; Used in aarch64-sve2.md.
882 UNSPEC_SQRDCMLAH90 ; Used in aarch64-sve2.md.
883 UNSPEC_SQRSHRNB ; Used in aarch64-sve2.md.
884 UNSPEC_SQRSHRNT ; Used in aarch64-sve2.md.
885 UNSPEC_SQRSHRUNB ; Used in aarch64-sve2.md.
886 UNSPEC_SQRSHRUNT ; Used in aarch64-sve2.md.
887 UNSPEC_SQSHRNB ; Used in aarch64-sve2.md.
888 UNSPEC_SQSHRNT ; Used in aarch64-sve2.md.
889 UNSPEC_SQSHRUNB ; Used in aarch64-sve2.md.
890 UNSPEC_SQSHRUNT ; Used in aarch64-sve2.md.
891 UNSPEC_SQXTNB ; Used in aarch64-sve2.md.
892 UNSPEC_SQXTNT ; Used in aarch64-sve2.md.
893 UNSPEC_SQXTUNB ; Used in aarch64-sve2.md.
894 UNSPEC_SQXTUNT ; Used in aarch64-sve2.md.
895 UNSPEC_SRI ; Used in aarch64-sve2.md.
896 UNSPEC_SSHLLB ; Used in aarch64-sve2.md.
897 UNSPEC_SSHLLT ; Used in aarch64-sve2.md.
898 UNSPEC_SSUBLB ; Used in aarch64-sve2.md.
899 UNSPEC_SSUBLBT ; Used in aarch64-sve2.md.
900 UNSPEC_SSUBLT ; Used in aarch64-sve2.md.
901 UNSPEC_SSUBLTB ; Used in aarch64-sve2.md.
902 UNSPEC_SSUBWB ; Used in aarch64-sve2.md.
903 UNSPEC_SSUBWT ; Used in aarch64-sve2.md.
904 UNSPEC_SUBHNB ; Used in aarch64-sve2.md.
905 UNSPEC_SUBHNT ; Used in aarch64-sve2.md.
906 UNSPEC_TBL2 ; Used in aarch64-sve2.md.
907 UNSPEC_UABDLB ; Used in aarch64-sve2.md.
908 UNSPEC_UABDLT ; Used in aarch64-sve2.md.
909 UNSPEC_UADDLB ; Used in aarch64-sve2.md.
910 UNSPEC_UADDLT ; Used in aarch64-sve2.md.
911 UNSPEC_UADDWB ; Used in aarch64-sve2.md.
912 UNSPEC_UADDWT ; Used in aarch64-sve2.md.
913 UNSPEC_UMAXP ; Used in aarch64-sve2.md.
914 UNSPEC_UMINP ; Used in aarch64-sve2.md.
58cc9876 915 UNSPEC_UMULHRS ; Used in aarch64-sve2.md.
0a09a948
RS
916 UNSPEC_UMULHS ; Used in aarch64-sve2.md.
917 UNSPEC_UMULLB ; Used in aarch64-sve2.md.
918 UNSPEC_UMULLT ; Used in aarch64-sve2.md.
919 UNSPEC_UQRSHRNB ; Used in aarch64-sve2.md.
920 UNSPEC_UQRSHRNT ; Used in aarch64-sve2.md.
921 UNSPEC_UQSHRNB ; Used in aarch64-sve2.md.
922 UNSPEC_UQSHRNT ; Used in aarch64-sve2.md.
923 UNSPEC_UQXTNB ; Used in aarch64-sve2.md.
924 UNSPEC_UQXTNT ; Used in aarch64-sve2.md.
925 UNSPEC_USHLLB ; Used in aarch64-sve2.md.
926 UNSPEC_USHLLT ; Used in aarch64-sve2.md.
927 UNSPEC_USUBLB ; Used in aarch64-sve2.md.
928 UNSPEC_USUBLT ; Used in aarch64-sve2.md.
929 UNSPEC_USUBWB ; Used in aarch64-sve2.md.
930 UNSPEC_USUBWT ; Used in aarch64-sve2.md.
8c197c85
SMW
931 UNSPEC_USDOT ; Used in aarch64-simd.md.
932 UNSPEC_SUDOT ; Used in aarch64-simd.md.
f275d73a 933 UNSPEC_BFDOT ; Used in aarch64-simd.md.
896dff99
RS
934 UNSPEC_BFMLALB ; Used in aarch64-sve.md.
935 UNSPEC_BFMLALT ; Used in aarch64-sve.md.
936 UNSPEC_BFMMLA ; Used in aarch64-sve.md.
1f520d34
DB
937 UNSPEC_BFCVTN ; Used in aarch64-simd.md.
938 UNSPEC_BFCVTN2 ; Used in aarch64-simd.md.
939 UNSPEC_BFCVT ; Used in aarch64-simd.md.
8456a4cd 940 UNSPEC_FCVTXN ; Used in aarch64-simd.md.
43e9d192
IB
941])
942
d81cb613
MW
943;; ------------------------------------------------------------------
944;; Unspec enumerations for Atomics. They are here so that they can be
945;; used in the int_iterators for atomic operations.
946;; ------------------------------------------------------------------
947
948(define_c_enum "unspecv"
949 [
950 UNSPECV_LX ; Represent a load-exclusive.
951 UNSPECV_SX ; Represent a store-exclusive.
952 UNSPECV_LDA ; Represent an atomic load or load-acquire.
0431e8ae 953 UNSPECV_LDAP ; Represent an atomic acquire load with RCpc semantics.
d81cb613
MW
954 UNSPECV_STL ; Represent an atomic store or store-release.
955 UNSPECV_ATOMIC_CMPSW ; Represent an atomic compare swap.
956 UNSPECV_ATOMIC_EXCHG ; Represent an atomic exchange.
957 UNSPECV_ATOMIC_CAS ; Represent an atomic CAS.
958 UNSPECV_ATOMIC_SWP ; Represent an atomic SWP.
959 UNSPECV_ATOMIC_OP ; Represent an atomic operation.
d81cb613
MW
960 UNSPECV_ATOMIC_LDOP_OR ; Represent an atomic load-or
961 UNSPECV_ATOMIC_LDOP_BIC ; Represent an atomic load-bic
962 UNSPECV_ATOMIC_LDOP_XOR ; Represent an atomic load-xor
963 UNSPECV_ATOMIC_LDOP_PLUS ; Represent an atomic load-add
964])
965
43e9d192
IB
966;; -------------------------------------------------------------------
967;; Mode attributes
968;; -------------------------------------------------------------------
969
865257c4
RS
970;; "e" for signaling operations, "" for quiet operations.
971(define_mode_attr e [(CCFP "") (CCFPE "e")])
972
43e9d192
IB
973;; In GPI templates, a string like "%<w>0" will expand to "%w0" in the
974;; 32-bit version and "%x0" in the 64-bit version.
975(define_mode_attr w [(QI "w") (HI "w") (SI "w") (DI "x") (SF "s") (DF "d")])
976
db46a2e6
JG
977;; The size of access, in bytes.
978(define_mode_attr ldst_sz [(SI "4") (DI "8")])
979;; Likewise for load/store pair.
980(define_mode_attr ldpstp_sz [(SI "8") (DI "16")])
981
85279b0b
VDN
982;; Size of element access for STP/LDP-generated vectors.
983(define_mode_attr ldpstp_vel_sz [(V2SI "8") (V2SF "8") (V2DI "16") (V2DF "16")])
984
0d35c5c2 985;; For inequal width int to float conversion
d7f33f07
JW
986(define_mode_attr w1 [(HF "w") (SF "w") (DF "x")])
987(define_mode_attr w2 [(HF "x") (SF "x") (DF "w")])
0d35c5c2 988
22be0d08
MC
989;; For width of fp registers in fcvt instruction
990(define_mode_attr fpw [(DI "s") (SI "d")])
991
2b8568fe
KT
992(define_mode_attr short_mask [(HI "65535") (QI "255")])
993
b747f54a
KT
994(define_mode_attr half_mask [(HI "255") (SI "65535") (DI "4294967295")])
995
051d0e2f
SN
996;; For constraints used in scalar immediate vector moves
997(define_mode_attr hq [(HI "h") (QI "q")])
998
ef22810a
RH
999;; For doubling width of an integer mode
1000(define_mode_attr DWI [(QI "HI") (HI "SI") (SI "DI") (DI "TI")])
1001
22be0d08
MC
1002(define_mode_attr fcvt_change_mode [(SI "df") (DI "sf")])
1003
1004(define_mode_attr FCVT_CHANGE_MODE [(SI "DF") (DI "SF")])
1005
43e9d192
IB
1006;; For scalar usage of vector/FP registers
1007(define_mode_attr v [(QI "b") (HI "h") (SI "s") (DI "d")
d7f33f07 1008 (HF "h") (SF "s") (DF "d")
43e9d192
IB
1009 (V8QI "") (V16QI "")
1010 (V4HI "") (V8HI "")
1011 (V2SI "") (V4SI "")
1012 (V2DI "") (V2SF "")
daef0a8c
JW
1013 (V4SF "") (V4HF "")
1014 (V8HF "") (V2DF "")])
43e9d192
IB
1015
1016;; For scalar usage of vector/FP registers, narrowing
1017(define_mode_attr vn2 [(QI "") (HI "b") (SI "h") (DI "s")
1018 (V8QI "") (V16QI "")
1019 (V4HI "") (V8HI "")
1020 (V2SI "") (V4SI "")
1021 (V2DI "") (V2SF "")
1022 (V4SF "") (V2DF "")])
1023
1024;; For scalar usage of vector/FP registers, widening
1025(define_mode_attr vw2 [(DI "") (QI "h") (HI "s") (SI "d")
1026 (V8QI "") (V16QI "")
1027 (V4HI "") (V8HI "")
1028 (V2SI "") (V4SI "")
1029 (V2DI "") (V2SF "")
1030 (V4SF "") (V2DF "")])
1031
89fdc743
IB
1032;; Register Type Name and Vector Arrangement Specifier for when
1033;; we are doing scalar for DI and SIMD for SI (ignoring all but
1034;; lane 0).
1035(define_mode_attr rtn [(DI "d") (SI "")])
1036(define_mode_attr vas [(DI "") (SI ".2s")])
1037
7ac29c0f
RS
1038;; Map a vector to the number of units in it, if the size of the mode
1039;; is constant.
1040(define_mode_attr nunits [(V8QI "8") (V16QI "16")
1041 (V4HI "4") (V8HI "8")
1042 (V2SI "2") (V4SI "4")
5ba864c5 1043 (V1DI "1") (V2DI "2")
7ac29c0f 1044 (V4HF "4") (V8HF "8")
abbe1ed2 1045 (V4BF "4") (V8BF "8")
7ac29c0f
RS
1046 (V2SF "2") (V4SF "4")
1047 (V1DF "1") (V2DF "2")
5ba864c5 1048 (DI "1") (DF "1")
a40c22c3 1049 (V8DI "8")])
7ac29c0f 1050
b187677b
RS
1051;; Map a mode to the number of bits in it, if the size of the mode
1052;; is constant.
1053(define_mode_attr bitsize [(V8QI "64") (V16QI "128")
1054 (V4HI "64") (V8HI "128")
1055 (V2SI "64") (V4SI "128")
1056 (V2DI "128")])
1057
22be0d08
MC
1058;; Map a floating point or integer mode to the appropriate register name prefix
1059(define_mode_attr s [(HF "h") (SF "s") (DF "d") (SI "s") (DI "d")])
43e9d192
IB
1060
1061;; Give the length suffix letter for a sign- or zero-extension.
1062(define_mode_attr size [(QI "b") (HI "h") (SI "w")])
1063
1064;; Give the number of bits in the mode
1065(define_mode_attr sizen [(QI "8") (HI "16") (SI "32") (DI "64")])
17ae956c
TC
1066(define_mode_attr ZEROM [(QI "SI") (HI "SI") (SI "SI") (DI "DI")])
1067(define_mode_attr zerom [(QI "si") (HI "si") (SI "si") (DI "di")])
43e9d192
IB
1068
1069;; Give the ordinal of the MSB in the mode
315fdae8
RE
1070(define_mode_attr sizem1 [(QI "#7") (HI "#15") (SI "#31") (DI "#63")
1071 (HF "#15") (SF "#31") (DF "#63")])
43e9d192 1072
95eb5537
RS
1073;; The number of bits in a vector element, or controlled by a predicate
1074;; element.
d7a09c44
RS
1075(define_mode_attr elem_bits [(VNx16BI "8") (VNx8BI "16")
1076 (VNx4BI "32") (VNx2BI "64")
1077 (VNx16QI "8") (VNx8HI "16")
1078 (VNx4SI "32") (VNx2DI "64")
95eb5537
RS
1079 (VNx8HF "16") (VNx4SF "32") (VNx2DF "64")])
1080
6c3ce63b
RS
1081;; The number of bits in a vector container.
1082(define_mode_attr container_bits [(VNx16QI "8")
1083 (VNx8HI "16") (VNx8QI "16") (VNx8HF "16")
1084 (VNx8BF "16")
1085 (VNx4SI "32") (VNx4HI "32") (VNx4QI "32")
1086 (VNx4SF "32") (VNx4HF "32") (VNx4BF "32")
1087 (VNx2DI "64") (VNx2SI "64") (VNx2HI "64")
1088 (VNx2QI "64") (VNx2DF "64") (VNx2SF "64")
1089 (VNx2HF "64") (VNx2BF "64")])
1090
43e9d192
IB
1091;; Attribute to describe constants acceptable in logical operations
1092(define_mode_attr lconst [(SI "K") (DI "L")])
1093
43fd192f
MC
1094;; Attribute to describe constants acceptable in logical and operations
1095(define_mode_attr lconst2 [(SI "UsO") (DI "UsP")])
1096
43e9d192
IB
1097;; Map a mode to a specific constraint character.
1098(define_mode_attr cmode [(QI "q") (HI "h") (SI "s") (DI "d")])
1099
0603375c
KT
1100;; Map modes to Usg and Usj constraints for SISD right shifts
1101(define_mode_attr cmode_simd [(SI "g") (DI "j")])
1102
43e9d192
IB
1103(define_mode_attr Vtype [(V8QI "8b") (V16QI "16b")
1104 (V4HI "4h") (V8HI "8h")
8ea6c1b8 1105 (V4BF "4h") (V8BF "8h")
43e9d192
IB
1106 (V2SI "2s") (V4SI "4s")
1107 (DI "1d") (DF "1d")
1108 (V2DI "2d") (V2SF "2s")
7c369485 1109 (V4SF "4s") (V2DF "2d")
66f206b8
JW
1110 (V4HF "4h") (V8HF "8h")
1111 (V2x8QI "8b") (V2x4HI "4h")
1112 (V2x2SI "2s") (V2x1DI "1d")
1113 (V2x4HF "4h") (V2x2SF "2s")
1114 (V2x1DF "1d") (V2x4BF "4h")
1115 (V2x16QI "16b") (V2x8HI "8h")
1116 (V2x4SI "4s") (V2x2DI "2d")
1117 (V2x8HF "8h") (V2x4SF "4s")
1118 (V2x2DF "2d") (V2x8BF "8h")
1119 (V3x8QI "8b") (V3x4HI "4h")
1120 (V3x2SI "2s") (V3x1DI "1d")
1121 (V3x4HF "4h") (V3x2SF "2s")
1122 (V3x1DF "1d") (V3x4BF "4h")
1123 (V3x16QI "16b") (V3x8HI "8h")
1124 (V3x4SI "4s") (V3x2DI "2d")
1125 (V3x8HF "8h") (V3x4SF "4s")
1126 (V3x2DF "2d") (V3x8BF "8h")
1127 (V4x8QI "8b") (V4x4HI "4h")
1128 (V4x2SI "2s") (V4x1DI "1d")
1129 (V4x4HF "4h") (V4x2SF "2s")
1130 (V4x1DF "1d") (V4x4BF "4h")
1131 (V4x16QI "16b") (V4x8HI "8h")
1132 (V4x4SI "4s") (V4x2DI "2d")
1133 (V4x8HF "8h") (V4x4SF "4s")
1134 (V4x2DF "2d") (V4x8BF "8h")])
43e9d192 1135
0b839322
WD
1136;; Map mode to type used in widening multiplies.
1137(define_mode_attr Vcondtype [(V4HI "4h") (V8HI "4h") (V2SI "2s") (V4SI "2s")])
1138
1139;; Map lane mode to name
1140(define_mode_attr Qlane [(V4HI "_v4hi") (V8HI "q_v4hi")
1141 (V2SI "_v2si") (V4SI "q_v2si")])
1142
c7f28cd5
KT
1143(define_mode_attr Vrevsuff [(V4HI "16") (V8HI "16") (V2SI "32")
1144 (V4SI "32") (V2DI "64")])
1145
43e9d192
IB
1146(define_mode_attr Vmtype [(V8QI ".8b") (V16QI ".16b")
1147 (V4HI ".4h") (V8HI ".8h")
1148 (V2SI ".2s") (V4SI ".4s")
71a11456 1149 (V2DI ".2d") (V4HF ".4h")
cf9c3bff
RS
1150 (V8HF ".8h") (V4BF ".4h")
1151 (V8BF ".8h") (V2SF ".2s")
43e9d192
IB
1152 (V4SF ".4s") (V2DF ".2d")
1153 (DI "") (SI "")
1154 (HI "") (QI "")
d7f33f07
JW
1155 (TI "") (HF "")
1156 (SF "") (DF "")])
43e9d192
IB
1157
1158;; Register suffix narrowed modes for VQN.
1159(define_mode_attr Vmntype [(V8HI ".8b") (V4SI ".4h")
1160 (V2DI ".2s")
1161 (DI "") (SI "")
1162 (HI "")])
1163
1164;; Mode-to-individual element type mapping.
cc68f7c2
RS
1165(define_mode_attr Vetype [(V8QI "b") (V16QI "b")
1166 (V4HI "h") (V8HI "h")
1167 (V2SI "s") (V4SI "s")
a40c22c3 1168 (V2DI "d")
cc68f7c2
RS
1169 (V4HF "h") (V8HF "h")
1170 (V2SF "s") (V4SF "s")
1171 (V2DF "d")
66f206b8
JW
1172 (V2x8QI "b") (V2x4HI "h")
1173 (V2x2SI "s") (V2x1DI "d")
1174 (V2x4HF "h") (V2x2SF "s")
1175 (V2x1DF "d") (V2x4BF "h")
1176 (V2x16QI "b") (V2x8HI "h")
1177 (V2x4SI "s") (V2x2DI "d")
1178 (V2x8HF "h") (V2x4SF "s")
1179 (V2x2DF "d") (V2x8BF "h")
1180 (V3x8QI "b") (V3x4HI "h")
1181 (V3x2SI "s") (V3x1DI "d")
1182 (V3x4HF "h") (V3x2SF "s")
1183 (V3x1DF "d") (V3x4BF "h")
1184 (V3x16QI "b") (V3x8HI "h")
1185 (V3x4SI "s") (V3x2DI "d")
1186 (V3x8HF "h") (V3x4SF "s")
1187 (V3x2DF "d") (V3x8BF "h")
1188 (V4x8QI "b") (V4x4HI "h")
1189 (V4x2SI "s") (V4x1DI "d")
1190 (V4x4HF "h") (V4x2SF "s")
1191 (V4x1DF "d") (V4x4BF "h")
1192 (V4x16QI "b") (V4x8HI "h")
1193 (V4x4SI "s") (V4x2DI "d")
1194 (V4x8HF "h") (V4x4SF "s")
1195 (V4x2DF "d") (V4x8BF "h")
cc68f7c2
RS
1196 (VNx16BI "b") (VNx8BI "h") (VNx4BI "s") (VNx2BI "d")
1197 (VNx16QI "b") (VNx8QI "b") (VNx4QI "b") (VNx2QI "b")
1198 (VNx8HI "h") (VNx4HI "h") (VNx2HI "h")
1199 (VNx8HF "h") (VNx4HF "h") (VNx2HF "h")
6c3ce63b 1200 (VNx8BF "h") (VNx4BF "h") (VNx2BF "h")
cc68f7c2
RS
1201 (VNx4SI "s") (VNx2SI "s")
1202 (VNx4SF "s") (VNx2SF "s")
1203 (VNx2DI "d")
1204 (VNx2DF "d")
8ea6c1b8 1205 (BF "h") (V4BF "h") (V8BF "h")
cc68f7c2
RS
1206 (HF "h")
1207 (SF "s") (DF "d")
1208 (QI "b") (HI "h")
1209 (SI "s") (DI "d")])
43e9d192 1210
9feeafd7
AM
1211;; Like Vetype, but map to types that are a quarter of the element size.
1212(define_mode_attr Vetype_fourth [(VNx4SI "b") (VNx2DI "h")])
1213
43cacb12 1214;; Equivalent of "size" for a vector element.
cc68f7c2
RS
1215(define_mode_attr Vesize [(VNx16QI "b") (VNx8QI "b") (VNx4QI "b") (VNx2QI "b")
1216 (VNx8HI "h") (VNx4HI "h") (VNx2HI "h")
1217 (VNx8HF "h") (VNx4HF "h") (VNx2HF "h")
6c3ce63b 1218 (VNx8BF "h") (VNx4BF "h") (VNx2BF "h")
cc68f7c2
RS
1219 (VNx4SI "w") (VNx2SI "w")
1220 (VNx4SF "w") (VNx2SF "w")
1221 (VNx2DI "d")
1222 (VNx2DF "d")
9f4cbab8
RS
1223 (VNx32QI "b") (VNx48QI "b") (VNx64QI "b")
1224 (VNx16HI "h") (VNx24HI "h") (VNx32HI "h")
1225 (VNx16HF "h") (VNx24HF "h") (VNx32HF "h")
02fcd8ac 1226 (VNx16BF "h") (VNx24BF "h") (VNx32BF "h")
9f4cbab8
RS
1227 (VNx8SI "w") (VNx12SI "w") (VNx16SI "w")
1228 (VNx8SF "w") (VNx12SF "w") (VNx16SF "w")
1229 (VNx4DI "d") (VNx6DI "d") (VNx8DI "d")
1230 (VNx4DF "d") (VNx6DF "d") (VNx8DF "d")])
43cacb12 1231
cc68f7c2
RS
1232;; The Z register suffix for an SVE mode's element container, i.e. the
1233;; Vetype of full SVE modes that have the same number of elements.
1234(define_mode_attr Vctype [(VNx16QI "b") (VNx8QI "h") (VNx4QI "s") (VNx2QI "d")
1235 (VNx8HI "h") (VNx4HI "s") (VNx2HI "d")
1236 (VNx8HF "h") (VNx4HF "s") (VNx2HF "d")
6c3ce63b 1237 (VNx8BF "h") (VNx4BF "s") (VNx2BF "d")
cc68f7c2
RS
1238 (VNx4SI "s") (VNx2SI "d")
1239 (VNx4SF "s") (VNx2SF "d")
1240 (VNx2DI "d")
1241 (VNx2DF "d")])
1242
6c3ce63b
RS
1243;; The instruction mnemonic suffix for an SVE mode's element container,
1244;; i.e. the Vewtype of full SVE modes that have the same number of elements.
1245(define_mode_attr Vcwtype [(VNx16QI "b") (VNx8QI "h") (VNx4QI "w") (VNx2QI "d")
1246 (VNx8HI "h") (VNx4HI "w") (VNx2HI "d")
1247 (VNx8HF "h") (VNx4HF "w") (VNx2HF "d")
1248 (VNx8BF "h") (VNx4BF "w") (VNx2BF "d")
1249 (VNx4SI "w") (VNx2SI "d")
1250 (VNx4SF "w") (VNx2SF "d")
1251 (VNx2DI "d")
1252 (VNx2DF "d")])
1253
daef0a8c
JW
1254;; Vetype is used everywhere in scheduling type and assembly output,
1255;; sometimes they are not the same, for example HF modes on some
1256;; instructions. stype is defined to represent scheduling type
1257;; more accurately.
1258(define_mode_attr stype [(V8QI "b") (V16QI "b") (V4HI "s") (V8HI "s")
1259 (V2SI "s") (V4SI "s") (V2DI "d") (V4HF "s")
a40c22c3 1260 (V8HF "s") (V2SF "s") (V4SF "s") (V2DF "d")
daef0a8c
JW
1261 (HF "s") (SF "s") (DF "d") (QI "b") (HI "s")
1262 (SI "s") (DI "d")])
1263
43e9d192
IB
1264;; Mode-to-bitwise operation type mapping.
1265(define_mode_attr Vbtype [(V8QI "8b") (V16QI "16b")
1266 (V4HI "8b") (V8HI "16b")
1267 (V2SI "8b") (V4SI "16b")
7c369485
AL
1268 (V2DI "16b") (V4HF "8b")
1269 (V8HF "16b") (V2SF "8b")
46e778c4 1270 (V4SF "16b") (V2DF "16b")
fe82d1f2 1271 (DI "8b") (DF "8b")
abbe1ed2 1272 (SI "8b") (SF "8b")
830460d6 1273 (QI "8b") (HI "8b")
abbe1ed2 1274 (V4BF "8b") (V8BF "16b")])
43e9d192 1275
66f206b8
JW
1276;; Advanced SIMD vector structure to element modes.
1277(define_mode_attr VSTRUCT_ELT [(V2x8QI "V8QI") (V2x4HI "V4HI")
1278 (V2x2SI "V2SI") (V2x1DI "DI")
1279 (V2x4HF "V4HF") (V2x2SF "V2SF")
1280 (V2x1DF "DF") (V2x4BF "V4BF")
1281 (V3x8QI "V8QI") (V3x4HI "V4HI")
1282 (V3x2SI "V2SI") (V3x1DI "DI")
1283 (V3x4HF "V4HF") (V3x2SF "V2SF")
1284 (V3x1DF "DF") (V3x4BF "V4BF")
1285 (V4x8QI "V8QI") (V4x4HI "V4HI")
1286 (V4x2SI "V2SI") (V4x1DI "DI")
1287 (V4x4HF "V4HF") (V4x2SF "V2SF")
1288 (V4x1DF "DF") (V4x4BF "V4BF")
1289 (V2x16QI "V16QI") (V2x8HI "V8HI")
1290 (V2x4SI "V4SI") (V2x2DI "V2DI")
1291 (V2x8HF "V8HF") (V2x4SF "V4SF")
1292 (V2x2DF "V2DF") (V2x8BF "V8BF")
1293 (V3x16QI "V16QI") (V3x8HI "V8HI")
1294 (V3x4SI "V4SI") (V3x2DI "V2DI")
1295 (V3x8HF "V8HF") (V3x4SF "V4SF")
1296 (V3x2DF "V2DF") (V3x8BF "V8BF")
1297 (V4x16QI "V16QI") (V4x8HI "V8HI")
1298 (V4x4SI "V4SI") (V4x2DI "V2DI")
1299 (V4x8HF "V8HF") (V4x4SF "V4SF")
1300 (V4x2DF "V2DF") (V4x8BF "V8BF")])
1301
1302;; Advanced SIMD vector structure to element modes in lower case.
1303(define_mode_attr vstruct_elt [(V2x8QI "v8qi") (V2x4HI "v4hi")
1304 (V2x2SI "v2si") (V2x1DI "di")
1305 (V2x4HF "v4hf") (V2x2SF "v2sf")
1306 (V2x1DF "df") (V2x4BF "v4bf")
1307 (V3x8QI "v8qi") (V3x4HI "v4hi")
1308 (V3x2SI "v2si") (V3x1DI "di")
1309 (V3x4HF "v4hf") (V3x2SF "v2sf")
1310 (V3x1DF "df") (V3x4BF "v4bf")
1311 (V4x8QI "v8qi") (V4x4HI "v4hi")
1312 (V4x2SI "v2si") (V4x1DI "di")
1313 (V4x4HF "v4hf") (V4x2SF "v2sf")
1314 (V4x1DF "df") (V4x4BF "v4bf")
1315 (V2x16QI "v16qi") (V2x8HI "v8hi")
1316 (V2x4SI "v4si") (V2x2DI "v2di")
1317 (V2x8HF "v8hf") (V2x4SF "v4sf")
1318 (V2x2DF "v2df") (V2x8BF "v8bf")
1319 (V3x16QI "v16qi") (V3x8HI "v8hi")
1320 (V3x4SI "v4si") (V3x2DI "v2di")
1321 (V3x8HF "v8hf") (V3x4SF "v4sf")
1322 (V3x2DF "v2df") (V3x8BF "v8bf")
1323 (V4x16QI "v16qi") (V4x8HI "v8hi")
1324 (V4x4SI "v4si") (V4x2DI "v2di")
1325 (V4x8HF "v8hf") (V4x4SF "v4sf")
1326 (V4x2DF "v2df") (V4x8BF "v8bf")])
1327
43e9d192 1328;; Define element mode for each vector mode.
cc68f7c2
RS
1329(define_mode_attr VEL [(V8QI "QI") (V16QI "QI")
1330 (V4HI "HI") (V8HI "HI")
1331 (V2SI "SI") (V4SI "SI")
1332 (DI "DI") (V2DI "DI")
1333 (V4HF "HF") (V8HF "HF")
1334 (V2SF "SF") (V4SF "SF")
1335 (DF "DF") (V2DF "DF")
a40c22c3
TC
1336 (SI "SI") (HI "HI")
1337 (QI "QI")
8ea6c1b8 1338 (V4BF "BF") (V8BF "BF")
cc68f7c2
RS
1339 (VNx16QI "QI") (VNx8QI "QI") (VNx4QI "QI") (VNx2QI "QI")
1340 (VNx8HI "HI") (VNx4HI "HI") (VNx2HI "HI")
1341 (VNx8HF "HF") (VNx4HF "HF") (VNx2HF "HF")
6c3ce63b 1342 (VNx8BF "BF") (VNx4BF "BF") (VNx2BF "BF")
cc68f7c2
RS
1343 (VNx4SI "SI") (VNx2SI "SI")
1344 (VNx4SF "SF") (VNx2SF "SF")
1345 (VNx2DI "DI")
1346 (VNx2DF "DF")])
43e9d192 1347
ff03930a 1348;; Define element mode for each vector mode (lower case).
cc68f7c2
RS
1349(define_mode_attr Vel [(V8QI "qi") (V16QI "qi")
1350 (V4HI "hi") (V8HI "hi")
1351 (V2SI "si") (V4SI "si")
1352 (DI "di") (V2DI "di")
1353 (V4HF "hf") (V8HF "hf")
1354 (V2SF "sf") (V4SF "sf")
1355 (V2DF "df") (DF "df")
1356 (SI "si") (HI "hi")
a40c22c3 1357 (QI "qi")
8ea6c1b8 1358 (V4BF "bf") (V8BF "bf")
cc68f7c2
RS
1359 (VNx16QI "qi") (VNx8QI "qi") (VNx4QI "qi") (VNx2QI "qi")
1360 (VNx8HI "hi") (VNx4HI "hi") (VNx2HI "hi")
1361 (VNx8HF "hf") (VNx4HF "hf") (VNx2HF "hf")
6c3ce63b 1362 (VNx8BF "bf") (VNx4BF "bf") (VNx2BF "bf")
cc68f7c2
RS
1363 (VNx4SI "si") (VNx2SI "si")
1364 (VNx4SF "sf") (VNx2SF "sf")
1365 (VNx2DI "di")
1366 (VNx2DF "df")])
ff03930a 1367
43cacb12
RS
1368;; Element mode with floating-point values replaced by like-sized integers.
1369(define_mode_attr VEL_INT [(VNx16QI "QI")
02fcd8ac 1370 (VNx8HI "HI") (VNx8HF "HI") (VNx8BF "HI")
43cacb12
RS
1371 (VNx4SI "SI") (VNx4SF "SI")
1372 (VNx2DI "DI") (VNx2DF "DI")])
1373
1374;; Gives the mode of the 128-bit lowpart of an SVE vector.
1375(define_mode_attr V128 [(VNx16QI "V16QI")
02fcd8ac 1376 (VNx8HI "V8HI") (VNx8HF "V8HF") (VNx8BF "V8BF")
43cacb12
RS
1377 (VNx4SI "V4SI") (VNx4SF "V4SF")
1378 (VNx2DI "V2DI") (VNx2DF "V2DF")])
1379
1380;; ...and again in lower case.
1381(define_mode_attr v128 [(VNx16QI "v16qi")
02fcd8ac 1382 (VNx8HI "v8hi") (VNx8HF "v8hf") (VNx8BF "v8bf")
43cacb12
RS
1383 (VNx4SI "v4si") (VNx4SF "v4sf")
1384 (VNx2DI "v2di") (VNx2DF "v2df")])
1385
c69db3ef
KT
1386(define_mode_attr vnx [(V4SI "vnx4si") (V2DI "vnx2di")])
1387
278821f2
KT
1388;; 64-bit container modes the inner or scalar source mode.
1389(define_mode_attr VCOND [(HI "V4HI") (SI "V2SI")
1390 (V4HI "V4HI") (V8HI "V4HI")
b7d7d917
TB
1391 (V2SI "V2SI") (V4SI "V2SI")
1392 (DI "DI") (V2DI "DI")
28de75d2 1393 (V4HF "V4HF") (V8HF "V4HF")
b7d7d917
TB
1394 (V2SF "V2SF") (V4SF "V2SF")
1395 (V2DF "DF")])
1396
278821f2 1397;; 128-bit container modes the inner or scalar source mode.
b7d7d917
TB
1398(define_mode_attr VCONQ [(V8QI "V16QI") (V16QI "V16QI")
1399 (V4HI "V8HI") (V8HI "V8HI")
1400 (V2SI "V4SI") (V4SI "V4SI")
1401 (DI "V2DI") (V2DI "V2DI")
71a11456 1402 (V4HF "V8HF") (V8HF "V8HF")
28de75d2 1403 (V2SF "V4SF") (V4SF "V4SF")
b7d7d917 1404 (V2DF "V2DF") (SI "V4SI")
f2b23a59
TC
1405 (HI "V8HI") (QI "V16QI")
1406 (SF "V4SF") (DF "V2DF")])
b7d7d917 1407
43e9d192
IB
1408;; Half modes of all vector modes.
1409(define_mode_attr VHALF [(V8QI "V4QI") (V16QI "V8QI")
1410 (V4HI "V2HI") (V8HI "V4HI")
1411 (V2SI "SI") (V4SI "V2SI")
1412 (V2DI "DI") (V2SF "SF")
71a11456 1413 (V4SF "V2SF") (V4HF "V2HF")
abbe1ed2
SMW
1414 (V8HF "V4HF") (V2DF "DF")
1415 (V8BF "V4BF")])
43e9d192 1416
b1b49824
MC
1417;; Half modes of all vector modes, in lower-case.
1418(define_mode_attr Vhalf [(V8QI "v4qi") (V16QI "v8qi")
1419 (V4HI "v2hi") (V8HI "v4hi")
abbe1ed2 1420 (V8HF "v4hf") (V8BF "v4bf")
b1b49824
MC
1421 (V2SI "si") (V4SI "v2si")
1422 (V2DI "di") (V2SF "sf")
1423 (V4SF "v2sf") (V2DF "df")])
1424
5ba864c5
AC
1425;; Single-element half modes of quad vector modes.
1426(define_mode_attr V1HALF [(V2DI "V1DI") (V2DF "V1DF")])
1427
1428;; Single-element half modes of quad vector modes, in lower-case
1429(define_mode_attr V1half [(V2DI "v1di") (V2DF "v1df")])
1430
43e9d192
IB
1431;; Double modes of vector modes.
1432(define_mode_attr VDBL [(V8QI "V16QI") (V4HI "V8HI")
e603cd43 1433 (V4HF "V8HF") (V4BF "V8BF")
43e9d192 1434 (V2SI "V4SI") (V2SF "V4SF")
83d7e720
RS
1435 (SI "V2SI") (SF "V2SF")
1436 (DI "V2DI") (DF "V2DF")])
43e9d192 1437
922f9c25
AL
1438;; Register suffix for double-length mode.
1439(define_mode_attr Vdtype [(V4HF "8h") (V2SF "4s")])
1440
43e9d192
IB
1441;; Double modes of vector modes (lower case).
1442(define_mode_attr Vdbl [(V8QI "v16qi") (V4HI "v8hi")
e603cd43 1443 (V4HF "v8hf") (V4BF "v8bf")
43e9d192 1444 (V2SI "v4si") (V2SF "v4sf")
8b033a8a
SN
1445 (SI "v2si") (DI "v2di")
1446 (DF "v2df")])
43e9d192 1447
b1b49824
MC
1448;; Modes with double-width elements.
1449(define_mode_attr VDBLW [(V8QI "V4HI") (V16QI "V8HI")
1450 (V4HI "V2SI") (V8HI "V4SI")
1451 (V2SI "DI") (V4SI "V2DI")])
1452
b327cbe8
KT
1453(define_mode_attr VQUADW [(V8QI "V4SI") (V16QI "V8SI")
1454 (V4HI "V2DI") (V8HI "V4DI")])
1455
43e9d192
IB
1456;; Narrowed modes for VDN.
1457(define_mode_attr VNARROWD [(V4HI "V8QI") (V2SI "V4HI")
1458 (DI "V2SI")])
d8a88cda
JW
1459(define_mode_attr Vnarrowd [(V4HI "v8qi") (V2SI "v4hi")
1460 (DI "v2si")])
43e9d192
IB
1461
1462;; Narrowed double-modes for VQN (Used for XTN).
1463(define_mode_attr VNARROWQ [(V8HI "V8QI") (V4SI "V4HI")
1464 (V2DI "V2SI")
1465 (DI "SI") (SI "HI")
1466 (HI "QI")])
9c437a10
RS
1467(define_mode_attr Vnarrowq [(V8HI "v8qi") (V4SI "v4hi")
1468 (V2DI "v2si")])
43e9d192
IB
1469
1470;; Narrowed quad-modes for VQN (Used for XTN2).
1471(define_mode_attr VNARROWQ2 [(V8HI "V16QI") (V4SI "V8HI")
1472 (V2DI "V4SI")])
1473
0a09a948
RS
1474;; Narrowed modes of vector modes.
1475(define_mode_attr VNARROW [(VNx8HI "VNx16QI")
1476 (VNx4SI "VNx8HI") (VNx4SF "VNx8HF")
1477 (VNx2DI "VNx4SI") (VNx2DF "VNx4SF")])
1478
43e9d192
IB
1479;; Register suffix narrowed modes for VQN.
1480(define_mode_attr Vntype [(V8HI "8b") (V4SI "4h")
1481 (V2DI "2s")])
1482
1483;; Register suffix narrowed modes for VQN.
1484(define_mode_attr V2ntype [(V8HI "16b") (V4SI "8h")
1485 (V2DI "4s")])
1486
1487;; Widened modes of vector modes.
43cacb12
RS
1488(define_mode_attr VWIDE [(V8QI "V8HI") (V4HI "V4SI")
1489 (V2SI "V2DI") (V16QI "V8HI")
1490 (V8HI "V4SI") (V4SI "V2DI")
1491 (HI "SI") (SI "DI")
1492 (V8HF "V4SF") (V4SF "V2DF")
1493 (V4HF "V4SF") (V2SF "V2DF")
1494 (VNx8HF "VNx4SF") (VNx4SF "VNx2DF")
1495 (VNx16QI "VNx8HI") (VNx8HI "VNx4SI")
1496 (VNx4SI "VNx2DI")
1497 (VNx16BI "VNx8BI") (VNx8BI "VNx4BI")
1498 (VNx4BI "VNx2BI")])
1499
84152985
KT
1500;; Modes with the same number of elements but strictly 2x the width.
1501(define_mode_attr V2XWIDE [(V8QI "V8HI") (V4HI "V4SI")
1502 (V16QI "V16HI") (V8HI "V8SI")
1503 (V2SI "V2DI") (V4SI "V4DI")
d20b2ad8
KT
1504 (V2DI "V2TI") (DI "TI")
1505 (HI "SI") (SI "DI")])
84152985 1506
43cacb12
RS
1507;; Predicate mode associated with VWIDE.
1508(define_mode_attr VWIDE_PRED [(VNx8HF "VNx4BI") (VNx4SF "VNx2BI")])
43e9d192 1509
03873eb9 1510;; Widened modes of vector modes, lowercase
43cacb12
RS
1511(define_mode_attr Vwide [(V2SF "v2df") (V4HF "v4sf")
1512 (VNx16QI "vnx8hi") (VNx8HI "vnx4si")
1513 (VNx4SI "vnx2di")
1514 (VNx8HF "vnx4sf") (VNx4SF "vnx2df")
1515 (VNx16BI "vnx8bi") (VNx8BI "vnx4bi")
1516 (VNx4BI "vnx2bi")])
03873eb9
AL
1517
1518;; Widened mode register suffixes for VD_BHSI/VQW/VQ_HSF.
43e9d192 1519(define_mode_attr Vwtype [(V8QI "8h") (V4HI "4s")
ad260343 1520 (V2SI "2d") (V16QI "8h")
03873eb9
AL
1521 (V8HI "4s") (V4SI "2d")
1522 (V8HF "4s") (V4SF "2d")])
43e9d192 1523
cb995de6
KT
1524;; Widened scalar register suffixes.
1525(define_mode_attr Vwstype [(V8QI "h") (V4HI "s")
1526 (V2SI "") (V16QI "h")
1527 (V8HI "s") (V4SI "d")])
1528;; Add a .1d for V2SI.
1529(define_mode_attr Vwsuf [(V8QI "") (V4HI "")
1530 (V2SI ".1d") (V16QI "")
1531 (V8HI "") (V4SI "")])
1532
1533;; Scalar mode of widened vector reduction.
1534(define_mode_attr VWIDE_S [(V8QI "HI") (V4HI "SI")
1535 (V2SI "DI") (V16QI "HI")
1536 (V8HI "SI") (V4SI "DI")])
1537
b327cbe8
KT
1538(define_mode_attr VWIDE2X_S [(V8QI "SI") (V4HI "DI")
1539 (V16QI "SI") (V8HI "DI")])
1540
e811f10b
KT
1541;; Widened mode with half the element register suffixes for VD_BHSI/VQW/VQ_HSF.
1542(define_mode_attr Vwhalf [(V8QI "4h") (V4HI "2s")
1543 (V2SI "1d") (V16QI "8h")
1544 (V8HI "4s") (V4SI "2d")])
1545
0a09a948
RS
1546;; SVE vector after narrowing.
1547(define_mode_attr Ventype [(VNx8HI "b")
1548 (VNx4SI "h") (VNx4SF "h")
1549 (VNx2DI "s") (VNx2DF "s")])
1550
1551;; SVE vector after widening.
43cacb12
RS
1552(define_mode_attr Vewtype [(VNx16QI "h")
1553 (VNx8HI "s") (VNx8HF "s")
0a09a948
RS
1554 (VNx4SI "d") (VNx4SF "d")
1555 (VNx2DI "q")])
43cacb12 1556
43e9d192
IB
1557;; Widened mode register suffixes for VDW/VQW.
1558(define_mode_attr Vmwtype [(V8QI ".8h") (V4HI ".4s")
ad260343 1559 (V2SI ".2d") (V16QI ".8h")
43e9d192 1560 (V8HI ".4s") (V4SI ".2d")
922f9c25 1561 (V4HF ".4s") (V2SF ".2d")
43e9d192
IB
1562 (SI "") (HI "")])
1563
03873eb9 1564;; Lower part register suffixes for VQW/VQ_HSF.
43e9d192 1565(define_mode_attr Vhalftype [(V16QI "8b") (V8HI "4h")
03873eb9
AL
1566 (V4SI "2s") (V8HF "4h")
1567 (V4SF "2s")])
43e9d192 1568
83d7e720
RS
1569;; Whether a mode fits in W or X registers (i.e. "w" for 32-bit modes
1570;; and "x" for 64-bit modes).
1571(define_mode_attr single_wx [(SI "w") (SF "w")
1572 (V8QI "x") (V4HI "x")
1573 (V4HF "x") (V4BF "x")
1574 (V2SI "x") (V2SF "x")
1575 (DI "x") (DF "x")])
1576
1577;; Whether a mode fits in S or D registers (i.e. "s" for 32-bit modes
1578;; and "d" for 64-bit modes).
1579(define_mode_attr single_type [(SI "s") (SF "s")
1580 (V8QI "d") (V4HI "d")
1581 (V4HF "d") (V4BF "d")
1582 (V2SI "d") (V2SF "d")
1583 (DI "d") (DF "d")])
1584
1585;; Whether a double-width mode fits in D or Q registers (i.e. "d" for
1586;; 32-bit modes and "q" for 64-bit modes).
1587(define_mode_attr single_dtype [(SI "d") (SF "d")
1588 (V8QI "q") (V4HI "q")
1589 (V4HF "q") (V4BF "q")
1590 (V2SI "q") (V2SF "q")
1591 (DI "q") (DF "q")])
1592
43e9d192 1593;; Define corresponding core/FP element mode for each vector mode.
cc68f7c2
RS
1594(define_mode_attr vw [(V8QI "w") (V16QI "w")
1595 (V4HI "w") (V8HI "w")
1596 (V2SI "w") (V4SI "w")
1597 (DI "x") (V2DI "x")
1598 (V2SF "s") (V4SF "s")
1599 (V2DF "d")])
43e9d192 1600
66adb8eb
JG
1601;; Corresponding core element mode for each vector mode. This is a
1602;; variation on <vw> mapping FP modes to GP regs.
cc68f7c2
RS
1603(define_mode_attr vwcore [(V8QI "w") (V16QI "w")
1604 (V4HI "w") (V8HI "w")
1605 (V2SI "w") (V4SI "w")
1606 (DI "x") (V2DI "x")
1607 (V4HF "w") (V8HF "w")
5320d4e4 1608 (V4BF "w") (V8BF "w")
cc68f7c2
RS
1609 (V2SF "w") (V4SF "w")
1610 (V2DF "x")
1611 (VNx16QI "w") (VNx8QI "w") (VNx4QI "w") (VNx2QI "w")
1612 (VNx8HI "w") (VNx4HI "w") (VNx2HI "w")
1613 (VNx8HF "w") (VNx4HF "w") (VNx2HF "w")
6c3ce63b 1614 (VNx8BF "w") (VNx4BF "w") (VNx2BF "w")
cc68f7c2
RS
1615 (VNx4SI "w") (VNx2SI "w")
1616 (VNx4SF "w") (VNx2SF "w")
1617 (VNx2DI "x")
1618 (VNx2DF "x")])
66adb8eb 1619
30f8bf3d
RS
1620;; Like vwcore, but for the container mode rather than the element mode.
1621(define_mode_attr vccore [(VNx16QI "w") (VNx8QI "w") (VNx4QI "w") (VNx2QI "x")
1622 (VNx8HI "w") (VNx4HI "w") (VNx2HI "x")
1623 (VNx4SI "w") (VNx2SI "x")
1624 (VNx2DI "x")])
1625
43e9d192
IB
1626;; Double vector types for ALLX.
1627(define_mode_attr Vallxd [(QI "8b") (HI "4h") (SI "2s")])
1628
5f565314
RS
1629;; Mode with floating-point values replaced by like-sized integers.
1630(define_mode_attr V_INT_EQUIV [(V8QI "V8QI") (V16QI "V16QI")
1631 (V4HI "V4HI") (V8HI "V8HI")
1632 (V2SI "V2SI") (V4SI "V4SI")
1633 (DI "DI") (V2DI "V2DI")
1634 (V4HF "V4HI") (V8HF "V8HI")
e603cd43 1635 (V4BF "V4HI") (V8BF "V8HI")
5f565314 1636 (V2SF "V2SI") (V4SF "V4SI")
43cacb12 1637 (DF "DI") (V2DF "V2DI")
dfe1da23
JW
1638 (SF "SI") (SI "SI")
1639 (HF "HI")
43cacb12
RS
1640 (VNx16QI "VNx16QI")
1641 (VNx8HI "VNx8HI") (VNx8HF "VNx8HI")
02fcd8ac 1642 (VNx8BF "VNx8HI")
43cacb12
RS
1643 (VNx4SI "VNx4SI") (VNx4SF "VNx4SI")
1644 (VNx2DI "VNx2DI") (VNx2DF "VNx2DI")
1645])
5f565314
RS
1646
1647;; Lower case mode with floating-point values replaced by like-sized integers.
1648(define_mode_attr v_int_equiv [(V8QI "v8qi") (V16QI "v16qi")
1649 (V4HI "v4hi") (V8HI "v8hi")
1650 (V2SI "v2si") (V4SI "v4si")
1651 (DI "di") (V2DI "v2di")
1652 (V4HF "v4hi") (V8HF "v8hi")
e603cd43 1653 (V4BF "v4hi") (V8BF "v8hi")
5f565314 1654 (V2SF "v2si") (V4SF "v4si")
43cacb12
RS
1655 (DF "di") (V2DF "v2di")
1656 (SF "si")
1657 (VNx16QI "vnx16qi")
1658 (VNx8HI "vnx8hi") (VNx8HF "vnx8hi")
02fcd8ac 1659 (VNx8BF "vnx8hi")
43cacb12
RS
1660 (VNx4SI "vnx4si") (VNx4SF "vnx4si")
1661 (VNx2DI "vnx2di") (VNx2DF "vnx2di")
1662])
1663
1664;; Floating-point equivalent of selected modes.
a70965b1 1665(define_mode_attr V_FP_EQUIV [(VNx8HI "VNx8HF") (VNx8HF "VNx8HF")
02fcd8ac 1666 (VNx8BF "VNx8HF")
a70965b1 1667 (VNx4SI "VNx4SF") (VNx4SF "VNx4SF")
43cacb12 1668 (VNx2DI "VNx2DF") (VNx2DF "VNx2DF")])
a70965b1 1669(define_mode_attr v_fp_equiv [(VNx8HI "vnx8hf") (VNx8HF "vnx8hf")
02fcd8ac 1670 (VNx8BF "vnx8hf")
a70965b1 1671 (VNx4SI "vnx4sf") (VNx4SF "vnx4sf")
43cacb12 1672 (VNx2DI "vnx2df") (VNx2DF "vnx2df")])
70c67693 1673
f8186eea
RS
1674;; Maps full and partial vector modes of any element type to a full-vector
1675;; integer mode with the same number of units.
1676(define_mode_attr V_INT_CONTAINER [(VNx16QI "VNx16QI") (VNx8QI "VNx8HI")
1677 (VNx4QI "VNx4SI") (VNx2QI "VNx2DI")
1678 (VNx8HI "VNx8HI") (VNx4HI "VNx4SI")
1679 (VNx2HI "VNx2DI")
1680 (VNx4SI "VNx4SI") (VNx2SI "VNx2DI")
1681 (VNx2DI "VNx2DI")
1682 (VNx8HF "VNx8HI") (VNx4HF "VNx4SI")
1683 (VNx2HF "VNx2DI")
6c3ce63b
RS
1684 (VNx8BF "VNx8HI") (VNx4BF "VNx4SI")
1685 (VNx2BF "VNx2DI")
3261d8ba 1686 (VNx4SF "VNx4SI") (VNx2SF "VNx2DI")
f8186eea
RS
1687 (VNx2DF "VNx2DI")])
1688
1689;; Lower-case version of V_INT_CONTAINER.
1690(define_mode_attr v_int_container [(VNx16QI "vnx16qi") (VNx8QI "vnx8hi")
1691 (VNx4QI "vnx4si") (VNx2QI "vnx2di")
1692 (VNx8HI "vnx8hi") (VNx4HI "vnx4si")
1693 (VNx2HI "vnx2di")
1694 (VNx4SI "vnx4si") (VNx2SI "vnx2di")
1695 (VNx2DI "vnx2di")
1696 (VNx8HF "vnx8hi") (VNx4HF "vnx4si")
1697 (VNx2HF "vnx2di")
6c3ce63b
RS
1698 (VNx8BF "vnx8hi") (VNx4BF "vnx4si")
1699 (VNx2BF "vnx2di")
f8186eea
RS
1700 (VNx4SF "vnx4si") (VNx2SF "vnx2di")
1701 (VNx2DF "vnx2di")])
1702
6c553b76
BC
1703;; Mode for vector conditional operations where the comparison has
1704;; different type from the lhs.
1705(define_mode_attr V_cmp_mixed [(V2SI "V2SF") (V4SI "V4SF")
1706 (V2DI "V2DF") (V2SF "V2SI")
1707 (V4SF "V4SI") (V2DF "V2DI")])
1708
1709(define_mode_attr v_cmp_mixed [(V2SI "v2sf") (V4SI "v4sf")
1710 (V2DI "v2df") (V2SF "v2si")
1711 (V4SF "v4si") (V2DF "v2di")])
1712
cb23a30c
JG
1713;; Lower case element modes (as used in shift immediate patterns).
1714(define_mode_attr ve_mode [(V8QI "qi") (V16QI "qi")
1715 (V4HI "hi") (V8HI "hi")
1716 (V2SI "si") (V4SI "si")
1717 (DI "di") (V2DI "di")
1718 (QI "qi") (HI "hi")
1719 (SI "si")])
1720
fdb904a1
KT
1721;; Like ve_mode but for the half-width modes.
1722(define_mode_attr vn_mode [(V8HI "qi") (V4SI "hi") (V2DI "si")])
1723
43e9d192
IB
1724;; Vm for lane instructions is restricted to FP_LO_REGS.
1725(define_mode_attr vwx [(V4HI "x") (V8HI "x") (HI "x")
1726 (V2SI "w") (V4SI "w") (SI "w")])
1727
66f206b8
JW
1728(define_mode_attr Vendreg [(OI "T") (CI "U") (XI "V")
1729 (V2x8QI "T") (V2x16QI "T")
1730 (V2x4HI "T") (V2x8HI "T")
1731 (V2x2SI "T") (V2x4SI "T")
1732 (V2x1DI "T") (V2x2DI "T")
1733 (V2x4HF "T") (V2x8HF "T")
1734 (V2x2SF "T") (V2x4SF "T")
1735 (V2x1DF "T") (V2x2DF "T")
1736 (V2x4BF "T") (V2x8BF "T")
1737 (V3x8QI "U") (V3x16QI "U")
1738 (V3x4HI "U") (V3x8HI "U")
1739 (V3x2SI "U") (V3x4SI "U")
1740 (V3x1DI "U") (V3x2DI "U")
1741 (V3x4HF "U") (V3x8HF "U")
1742 (V3x2SF "U") (V3x4SF "U")
1743 (V3x1DF "U") (V3x2DF "U")
1744 (V3x4BF "U") (V3x8BF "U")
1745 (V4x8QI "V") (V4x16QI "V")
1746 (V4x4HI "V") (V4x8HI "V")
1747 (V4x2SI "V") (V4x4SI "V")
1748 (V4x1DI "V") (V4x2DI "V")
1749 (V4x4HF "V") (V4x8HF "V")
1750 (V4x2SF "V") (V4x4SF "V")
1751 (V4x1DF "V") (V4x2DF "V")
1752 (V4x4BF "V") (V4x8BF "V")])
43e9d192 1753
97755701
AL
1754;; This is both the number of Q-Registers needed to hold the corresponding
1755;; opaque large integer mode, and the number of elements touched by the
1756;; ld..._lane and st..._lane operations.
66f206b8
JW
1757(define_mode_attr nregs [(OI "2") (CI "3") (XI "4")
1758 (V2x8QI "2") (V2x16QI "2")
1759 (V2x4HI "2") (V2x8HI "2")
1760 (V2x2SI "2") (V2x4SI "2")
1761 (V2x1DI "2") (V2x2DI "2")
1762 (V2x4HF "2") (V2x8HF "2")
1763 (V2x2SF "2") (V2x4SF "2")
1764 (V2x1DF "2") (V2x2DF "2")
1765 (V2x4BF "2") (V2x8BF "2")
1766 (V3x8QI "3") (V3x16QI "3")
1767 (V3x4HI "3") (V3x8HI "3")
1768 (V3x2SI "3") (V3x4SI "3")
1769 (V3x1DI "3") (V3x2DI "3")
1770 (V3x4HF "3") (V3x8HF "3")
1771 (V3x2SF "3") (V3x4SF "3")
1772 (V3x1DF "3") (V3x2DF "3")
1773 (V3x4BF "3") (V3x8BF "3")
1774 (V4x8QI "4") (V4x16QI "4")
1775 (V4x4HI "4") (V4x8HI "4")
1776 (V4x2SI "4") (V4x4SI "4")
1777 (V4x1DI "4") (V4x2DI "4")
1778 (V4x4HF "4") (V4x8HF "4")
1779 (V4x2SF "4") (V4x4SF "4")
1780 (V4x1DF "4") (V4x2DF "4")
1781 (V4x4BF "4") (V4x8BF "4")])
43e9d192 1782
0462169c
SN
1783;; Mode for atomic operation suffixes
1784(define_mode_attr atomic_sfx
1785 [(QI "b") (HI "h") (SI "") (DI "")])
1786
3f598afe 1787(define_mode_attr fcvt_target [(V2DF "v2di") (V4SF "v4si") (V2SF "v2si")
2644d4d9 1788 (V2DI "v2df") (V4SI "v4sf") (V2SI "v2sf")
daef0a8c
JW
1789 (SF "si") (DF "di") (SI "sf") (DI "df")
1790 (V4HF "v4hi") (V8HF "v8hi") (V4HI "v4hf")
68ad28c3 1791 (V8HI "v8hf") (HF "hi") (HI "hf")])
3f598afe 1792(define_mode_attr FCVT_TARGET [(V2DF "V2DI") (V4SF "V4SI") (V2SF "V2SI")
2644d4d9 1793 (V2DI "V2DF") (V4SI "V4SF") (V2SI "V2SF")
daef0a8c
JW
1794 (SF "SI") (DF "DI") (SI "SF") (DI "DF")
1795 (V4HF "V4HI") (V8HF "V8HI") (V4HI "V4HF")
68ad28c3 1796 (V8HI "V8HF") (HF "HI") (HI "HF")])
3f598afe 1797
0d35c5c2
VP
1798
1799;; for the inequal width integer to fp conversions
d7f33f07
JW
1800(define_mode_attr fcvt_iesize [(HF "di") (SF "di") (DF "si")])
1801(define_mode_attr FCVT_IESIZE [(HF "DI") (SF "DI") (DF "SI")])
42fc9a7f 1802
91bd4114
JG
1803(define_mode_attr VSWAP_WIDTH [(V8QI "V16QI") (V16QI "V8QI")
1804 (V4HI "V8HI") (V8HI "V4HI")
8ea6c1b8 1805 (V8BF "V4BF") (V4BF "V8BF")
91bd4114
JG
1806 (V2SI "V4SI") (V4SI "V2SI")
1807 (DI "V2DI") (V2DI "DI")
1808 (V2SF "V4SF") (V4SF "V2SF")
862abc04 1809 (V4HF "V8HF") (V8HF "V4HF")
91bd4114
JG
1810 (DF "V2DF") (V2DF "DF")])
1811
1812(define_mode_attr vswap_width_name [(V8QI "to_128") (V16QI "to_64")
1813 (V4HI "to_128") (V8HI "to_64")
1814 (V2SI "to_128") (V4SI "to_64")
1815 (DI "to_128") (V2DI "to_64")
862abc04 1816 (V4HF "to_128") (V8HF "to_64")
91bd4114 1817 (V2SF "to_128") (V4SF "to_64")
8ea6c1b8 1818 (V4BF "to_128") (V8BF "to_64")
91bd4114
JG
1819 (DF "to_128") (V2DF "to_64")])
1820
779aea46 1821;; For certain vector-by-element multiplication instructions we must
6d06971d 1822;; constrain the 16-bit cases to use only V0-V15. This is covered by
779aea46
JG
1823;; the 'x' constraint. All other modes may use the 'w' constraint.
1824(define_mode_attr h_con [(V2SI "w") (V4SI "w")
1825 (V4HI "x") (V8HI "x")
6d06971d 1826 (V4HF "x") (V8HF "x")
779aea46
JG
1827 (V2SF "w") (V4SF "w")
1828 (V2DF "w") (DF "w")])
1829
1830;; Defined to 'f' for types whose element type is a float type.
1831(define_mode_attr f [(V8QI "") (V16QI "")
1832 (V4HI "") (V8HI "")
1833 (V2SI "") (V4SI "")
1834 (DI "") (V2DI "")
ab2e8f01 1835 (V4HF "f") (V8HF "f")
779aea46
JG
1836 (V2SF "f") (V4SF "f")
1837 (V2DF "f") (DF "f")])
1838
0f686aa9
JG
1839;; Defined to '_fp' for types whose element type is a float type.
1840(define_mode_attr fp [(V8QI "") (V16QI "")
1841 (V4HI "") (V8HI "")
1842 (V2SI "") (V4SI "")
1843 (DI "") (V2DI "")
ab2e8f01 1844 (V4HF "_fp") (V8HF "_fp")
0f686aa9
JG
1845 (V2SF "_fp") (V4SF "_fp")
1846 (V2DF "_fp") (DF "_fp")
1847 (SF "_fp")])
1848
a9e66678
JG
1849;; Defined to '_q' for 128-bit types.
1850(define_mode_attr q [(V8QI "") (V16QI "_q")
0f686aa9 1851 (V4HI "") (V8HI "_q")
8ea6c1b8 1852 (V4BF "") (V8BF "_q")
0f686aa9
JG
1853 (V2SI "") (V4SI "_q")
1854 (DI "") (V2DI "_q")
71a11456 1855 (V4HF "") (V8HF "_q")
abbe1ed2 1856 (V4BF "") (V8BF "_q")
0f686aa9 1857 (V2SF "") (V4SF "_q")
a40c22c3 1858 (V2DF "_q")
66f206b8
JW
1859 (QI "") (HI "") (SI "") (DI "") (HF "") (SF "") (DF "")
1860 (V2x8QI "") (V2x16QI "_q")
1861 (V2x4HI "") (V2x8HI "_q")
1862 (V2x2SI "") (V2x4SI "_q")
1863 (V2x1DI "") (V2x2DI "_q")
1864 (V2x4HF "") (V2x8HF "_q")
1865 (V2x2SF "") (V2x4SF "_q")
1866 (V2x1DF "") (V2x2DF "_q")
1867 (V2x4BF "") (V2x8BF "_q")
1868 (V3x8QI "") (V3x16QI "_q")
1869 (V3x4HI "") (V3x8HI "_q")
1870 (V3x2SI "") (V3x4SI "_q")
1871 (V3x1DI "") (V3x2DI "_q")
1872 (V3x4HF "") (V3x8HF "_q")
1873 (V3x2SF "") (V3x4SF "_q")
1874 (V3x1DF "") (V3x2DF "_q")
1875 (V3x4BF "") (V3x8BF "_q")
1876 (V4x8QI "") (V4x16QI "_q")
1877 (V4x4HI "") (V4x8HI "_q")
1878 (V4x2SI "") (V4x4SI "_q")
1879 (V4x1DI "") (V4x2DI "_q")
1880 (V4x4HF "") (V4x8HF "_q")
1881 (V4x2SF "") (V4x4SF "_q")
1882 (V4x1DF "") (V4x2DF "_q")
1883 (V4x4BF "") (V4x8BF "_q")])
a9e66678 1884
83d7e720
RS
1885;; Equivalent of the "q" attribute for the <VDBL> mode.
1886(define_mode_attr dblq [(SI "") (SF "")
1887 (V8QI "_q") (V4HI "_q")
1888 (V4HF "_q") (V4BF "_q")
1889 (V2SI "_q") (V2SF "_q")
1890 (DI "_q") (DF "_q")])
1891
92835317
TB
1892(define_mode_attr vp [(V8QI "v") (V16QI "v")
1893 (V4HI "v") (V8HI "v")
1894 (V2SI "p") (V4SI "v")
703bbcdf
JW
1895 (V2DI "p") (V2DF "p")
1896 (V2SF "p") (V4SF "v")
1897 (V4HF "v") (V8HF "v")])
92835317 1898
9feeafd7
AM
1899(define_mode_attr vsi2qi [(V2SI "v8qi") (V4SI "v16qi")
1900 (VNx4SI "vnx16qi") (VNx2DI "vnx8hi")])
1901(define_mode_attr VSI2QI [(V2SI "V8QI") (V4SI "V16QI")
1902 (VNx4SI "VNx16QI") (VNx2DI "VNx8HI")])
5e32e83b 1903
7a08d813
TC
1904
1905;; Register suffix for DOTPROD input types from the return type.
1906(define_mode_attr Vdottype [(V2SI "8b") (V4SI "16b")])
1907
f275d73a
SMW
1908;; Register suffix for BFDOT input types from the return type.
1909(define_mode_attr Vbfdottype [(V2SF "4h") (V4SF "8h")])
1910
cd78b3dd 1911;; Sum of lengths of instructions needed to move vector registers of a mode.
66f206b8
JW
1912(define_mode_attr insn_count [(OI "8") (CI "12") (XI "16")
1913 (V2x8QI "8") (V2x16QI "8")
1914 (V2x4HI "8") (V2x8HI "8")
1915 (V2x2SI "8") (V2x4SI "8")
1916 (V2x1DI "8") (V2x2DI "8")
1917 (V2x4HF "8") (V2x8HF "8")
1918 (V2x2SF "8") (V2x4SF "8")
1919 (V2x1DF "8") (V2x2DF "8")
1920 (V2x4BF "8") (V2x8BF "8")
1921 (V3x8QI "12") (V3x16QI "12")
1922 (V3x4HI "12") (V3x8HI "12")
1923 (V3x2SI "12") (V3x4SI "12")
1924 (V3x1DI "12") (V3x2DI "12")
1925 (V3x4HF "12") (V3x8HF "12")
1926 (V3x2SF "12") (V3x4SF "12")
1927 (V3x1DF "12") (V3x2DF "12")
1928 (V3x4BF "12") (V3x8BF "12")
1929 (V4x8QI "16") (V4x16QI "16")
1930 (V4x4HI "16") (V4x8HI "16")
1931 (V4x2SI "16") (V4x4SI "16")
1932 (V4x1DI "16") (V4x2DI "16")
1933 (V4x4HF "16") (V4x8HF "16")
1934 (V4x2SF "16") (V4x4SF "16")
1935 (V4x1DF "16") (V4x2DF "16")
1936 (V4x4BF "16") (V4x8BF "16")])
668046d1 1937
1b1e81f8
JW
1938;; -fpic small model GOT reloc modifers: gotpage_lo15/lo14 for ILP64/32.
1939;; No need of iterator for -fPIC as it use got_lo12 for both modes.
1940(define_mode_attr got_modifier [(SI "gotpage_lo14") (DI "gotpage_lo15")])
1941
27086ea3
MC
1942;; Width of 2nd and 3rd arguments to fp16 vector multiply add/sub
1943(define_mode_attr VFMLA_W [(V2SF "V4HF") (V4SF "V8HF")])
1944
f275d73a
SMW
1945;; Width of 2nd and 3rd arguments to bf16 vector multiply add/sub
1946(define_mode_attr VBFMLA_W [(V2SF "V4BF") (V4SF "V8BF")])
1947
27086ea3
MC
1948(define_mode_attr VFMLA_SEL_W [(V2SF "V2HF") (V4SF "V4HF")])
1949
1950(define_mode_attr f16quad [(V2SF "") (V4SF "q")])
1951
f275d73a 1952(define_mode_attr isquadop [(V8QI "") (V16QI "q") (V4BF "") (V8BF "q")])
8c197c85 1953
27086ea3
MC
1954(define_code_attr f16mac [(plus "a") (minus "s")])
1955
8544ed6e
KT
1956;; Map smax to smin and umax to umin.
1957(define_code_attr max_opp [(smax "smin") (umax "umin")])
1958
a9fad8fe
AM
1959;; Same as above, but louder.
1960(define_code_attr MAX_OPP [(smax "SMIN") (umax "UMIN")])
1961
900945f6
OA
1962;; Map smax and umax to sign_extend and zero_extend
1963(define_code_attr USMAX_EXT [(smax "sign_extend") (umax "zero_extend")])
1964
9f4cbab8
RS
1965;; The number of subvectors in an SVE_STRUCT.
1966(define_mode_attr vector_count [(VNx32QI "2") (VNx16HI "2")
1967 (VNx8SI "2") (VNx4DI "2")
02fcd8ac 1968 (VNx16BF "2")
9f4cbab8
RS
1969 (VNx16HF "2") (VNx8SF "2") (VNx4DF "2")
1970 (VNx48QI "3") (VNx24HI "3")
1971 (VNx12SI "3") (VNx6DI "3")
02fcd8ac 1972 (VNx24BF "3")
9f4cbab8
RS
1973 (VNx24HF "3") (VNx12SF "3") (VNx6DF "3")
1974 (VNx64QI "4") (VNx32HI "4")
1975 (VNx16SI "4") (VNx8DI "4")
02fcd8ac 1976 (VNx32BF "4")
9f4cbab8
RS
1977 (VNx32HF "4") (VNx16SF "4") (VNx8DF "4")])
1978
1979;; The number of instruction bytes needed for an SVE_STRUCT move. This is
1980;; equal to vector_count * 4.
1981(define_mode_attr insn_length [(VNx32QI "8") (VNx16HI "8")
1982 (VNx8SI "8") (VNx4DI "8")
02fcd8ac 1983 (VNx16BF "8")
9f4cbab8
RS
1984 (VNx16HF "8") (VNx8SF "8") (VNx4DF "8")
1985 (VNx48QI "12") (VNx24HI "12")
1986 (VNx12SI "12") (VNx6DI "12")
02fcd8ac 1987 (VNx24BF "12")
9f4cbab8
RS
1988 (VNx24HF "12") (VNx12SF "12") (VNx6DF "12")
1989 (VNx64QI "16") (VNx32HI "16")
1990 (VNx16SI "16") (VNx8DI "16")
02fcd8ac 1991 (VNx32BF "16")
9f4cbab8
RS
1992 (VNx32HF "16") (VNx16SF "16") (VNx8DF "16")])
1993
1994;; The type of a subvector in an SVE_STRUCT.
1995(define_mode_attr VSINGLE [(VNx32QI "VNx16QI")
1996 (VNx16HI "VNx8HI") (VNx16HF "VNx8HF")
02fcd8ac 1997 (VNx16BF "VNx8BF")
9f4cbab8
RS
1998 (VNx8SI "VNx4SI") (VNx8SF "VNx4SF")
1999 (VNx4DI "VNx2DI") (VNx4DF "VNx2DF")
2000 (VNx48QI "VNx16QI")
2001 (VNx24HI "VNx8HI") (VNx24HF "VNx8HF")
02fcd8ac 2002 (VNx24BF "VNx8BF")
9f4cbab8
RS
2003 (VNx12SI "VNx4SI") (VNx12SF "VNx4SF")
2004 (VNx6DI "VNx2DI") (VNx6DF "VNx2DF")
2005 (VNx64QI "VNx16QI")
2006 (VNx32HI "VNx8HI") (VNx32HF "VNx8HF")
02fcd8ac 2007 (VNx32BF "VNx8BF")
9f4cbab8
RS
2008 (VNx16SI "VNx4SI") (VNx16SF "VNx4SF")
2009 (VNx8DI "VNx2DI") (VNx8DF "VNx2DF")])
2010
2011;; ...and again in lower case.
2012(define_mode_attr vsingle [(VNx32QI "vnx16qi")
2013 (VNx16HI "vnx8hi") (VNx16HF "vnx8hf")
02fcd8ac 2014 (VNx16BF "vnx8bf")
9f4cbab8
RS
2015 (VNx8SI "vnx4si") (VNx8SF "vnx4sf")
2016 (VNx4DI "vnx2di") (VNx4DF "vnx2df")
2017 (VNx48QI "vnx16qi")
2018 (VNx24HI "vnx8hi") (VNx24HF "vnx8hf")
02fcd8ac 2019 (VNx24BF "vnx8bf")
9f4cbab8
RS
2020 (VNx12SI "vnx4si") (VNx12SF "vnx4sf")
2021 (VNx6DI "vnx2di") (VNx6DF "vnx2df")
2022 (VNx64QI "vnx16qi")
2023 (VNx32HI "vnx8hi") (VNx32HF "vnx8hf")
02fcd8ac 2024 (VNx32BF "vnx8bf")
9f4cbab8
RS
2025 (VNx16SI "vnx4si") (VNx16SF "vnx4sf")
2026 (VNx8DI "vnx2di") (VNx8DF "vnx2df")])
2027
2028;; The predicate mode associated with an SVE data mode. For structure modes
2029;; this is equivalent to the <VPRED> of the subvector mode.
cc68f7c2
RS
2030(define_mode_attr VPRED [(VNx16QI "VNx16BI") (VNx8QI "VNx8BI")
2031 (VNx4QI "VNx4BI") (VNx2QI "VNx2BI")
2032 (VNx8HI "VNx8BI") (VNx4HI "VNx4BI") (VNx2HI "VNx2BI")
2033 (VNx8HF "VNx8BI") (VNx4HF "VNx4BI") (VNx2HF "VNx2BI")
6c3ce63b 2034 (VNx8BF "VNx8BI") (VNx4BF "VNx4BI") (VNx2BF "VNx2BI")
cc68f7c2
RS
2035 (VNx4SI "VNx4BI") (VNx2SI "VNx2BI")
2036 (VNx4SF "VNx4BI") (VNx2SF "VNx2BI")
2037 (VNx2DI "VNx2BI")
2038 (VNx2DF "VNx2BI")
9f4cbab8
RS
2039 (VNx32QI "VNx16BI")
2040 (VNx16HI "VNx8BI") (VNx16HF "VNx8BI")
02fcd8ac 2041 (VNx16BF "VNx8BI")
9f4cbab8
RS
2042 (VNx8SI "VNx4BI") (VNx8SF "VNx4BI")
2043 (VNx4DI "VNx2BI") (VNx4DF "VNx2BI")
2044 (VNx48QI "VNx16BI")
2045 (VNx24HI "VNx8BI") (VNx24HF "VNx8BI")
02fcd8ac 2046 (VNx24BF "VNx8BI")
9f4cbab8
RS
2047 (VNx12SI "VNx4BI") (VNx12SF "VNx4BI")
2048 (VNx6DI "VNx2BI") (VNx6DF "VNx2BI")
2049 (VNx64QI "VNx16BI")
2050 (VNx32HI "VNx8BI") (VNx32HF "VNx8BI")
02fcd8ac 2051 (VNx32BF "VNx8BI")
9f4cbab8
RS
2052 (VNx16SI "VNx4BI") (VNx16SF "VNx4BI")
2053 (VNx8DI "VNx2BI") (VNx8DF "VNx2BI")])
43cacb12
RS
2054
2055;; ...and again in lower case.
cc68f7c2
RS
2056(define_mode_attr vpred [(VNx16QI "vnx16bi") (VNx8QI "vnx8bi")
2057 (VNx4QI "vnx4bi") (VNx2QI "vnx2bi")
2058 (VNx8HI "vnx8bi") (VNx4HI "vnx4bi") (VNx2HI "vnx2bi")
2059 (VNx8HF "vnx8bi") (VNx4HF "vnx4bi") (VNx2HF "vnx2bi")
6c3ce63b 2060 (VNx8BF "vnx8bi") (VNx4BF "vnx4bi") (VNx2BF "vnx2bi")
cc68f7c2
RS
2061 (VNx4SI "vnx4bi") (VNx2SI "vnx2bi")
2062 (VNx4SF "vnx4bi") (VNx2SF "vnx2bi")
2063 (VNx2DI "vnx2bi")
2064 (VNx2DF "vnx2bi")
9f4cbab8
RS
2065 (VNx32QI "vnx16bi")
2066 (VNx16HI "vnx8bi") (VNx16HF "vnx8bi")
02fcd8ac 2067 (VNx16BF "vnx8bi")
9f4cbab8
RS
2068 (VNx8SI "vnx4bi") (VNx8SF "vnx4bi")
2069 (VNx4DI "vnx2bi") (VNx4DF "vnx2bi")
2070 (VNx48QI "vnx16bi")
2071 (VNx24HI "vnx8bi") (VNx24HF "vnx8bi")
02fcd8ac 2072 (VNx24BF "vnx8bi")
9f4cbab8
RS
2073 (VNx12SI "vnx4bi") (VNx12SF "vnx4bi")
2074 (VNx6DI "vnx2bi") (VNx6DF "vnx2bi")
2075 (VNx64QI "vnx16bi")
2076 (VNx32HI "vnx8bi") (VNx32HF "vnx4bi")
02fcd8ac 2077 (VNx32BF "vnx8bi")
9f4cbab8
RS
2078 (VNx16SI "vnx4bi") (VNx16SF "vnx4bi")
2079 (VNx8DI "vnx2bi") (VNx8DF "vnx2bi")])
43cacb12 2080
0a09a948
RS
2081(define_mode_attr VDOUBLE [(VNx16QI "VNx32QI")
2082 (VNx8HI "VNx16HI") (VNx8HF "VNx16HF")
02fcd8ac 2083 (VNx8BF "VNx16BF")
0a09a948
RS
2084 (VNx4SI "VNx8SI") (VNx4SF "VNx8SF")
2085 (VNx2DI "VNx4DI") (VNx2DF "VNx4DF")])
2086
9d63f43b
TC
2087;; On AArch64 the By element instruction doesn't have a 2S variant.
2088;; However because the instruction always selects a pair of values
2089;; The normal 3SAME instruction can be used here instead.
2090(define_mode_attr FCMLA_maybe_lane [(V2SF "<Vtype>") (V4SF "<Vetype>[%4]")
2091 (V4HF "<Vetype>[%4]") (V8HF "<Vetype>[%4]")
2092 ])
2093
34467289
RS
2094;; The number of bytes controlled by a predicate
2095(define_mode_attr data_bytes [(VNx16BI "1") (VNx8BI "2")
2096 (VNx4BI "4") (VNx2BI "8")])
2097
624d0f07
RS
2098;; Two-nybble mask for partial vector modes: nunits, byte size.
2099(define_mode_attr self_mask [(VNx8QI "0x81")
2100 (VNx4QI "0x41")
2101 (VNx2QI "0x21")
2102 (VNx4HI "0x42")
2103 (VNx2HI "0x22")
2104 (VNx2SI "0x24")])
2105
e58703e2
RS
2106;; For SVE_HSDI vector modes, the mask of narrower modes, encoded as above.
2107(define_mode_attr narrower_mask [(VNx8HI "0x81") (VNx4HI "0x41")
2108 (VNx2HI "0x21")
2109 (VNx4SI "0x43") (VNx2SI "0x23")
624d0f07
RS
2110 (VNx2DI "0x27")])
2111
2112;; The constraint to use for an SVE [SU]DOT, FMUL, FMLA or FMLS lane index.
0a09a948 2113(define_mode_attr sve_lane_con [(VNx8HI "y") (VNx4SI "y") (VNx2DI "x")
624d0f07
RS
2114 (VNx8HF "y") (VNx4SF "y") (VNx2DF "x")])
2115
2116;; The constraint to use for an SVE FCMLA lane index.
2117(define_mode_attr sve_lane_pair_con [(VNx8HF "y") (VNx4SF "x")])
2118
84152985
KT
2119(define_mode_attr vec_or_offset [(V8QI "vec") (V16QI "vec") (V4HI "vec")
2120 (V8HI "vec") (V2SI "vec") (V4SI "vec")
2121 (V2DI "vec") (DI "offset")])
2122
43e9d192
IB
2123;; -------------------------------------------------------------------
2124;; Code Iterators
2125;; -------------------------------------------------------------------
2126
2127;; This code iterator allows the various shifts supported on the core
48f3f27f
WD
2128(define_code_iterator SHIFT [ashift ashiftrt lshiftrt rotatert rotate])
2129
2130;; This code iterator allows all shifts except for rotates.
2131(define_code_iterator SHIFT_no_rotate [ashift ashiftrt lshiftrt])
43e9d192
IB
2132
2133;; This code iterator allows the shifts supported in arithmetic instructions
2134(define_code_iterator ASHIFT [ashift ashiftrt lshiftrt])
2135
462e6f9a
ST
2136(define_code_iterator SHIFTRT [ashiftrt lshiftrt])
2137
43e9d192
IB
2138;; Code iterator for logical operations
2139(define_code_iterator LOGICAL [and ior xor])
2140
25332d23
RS
2141;; LOGICAL with plus, for when | gets converted to +.
2142(define_code_iterator LOGICAL_OR_PLUS [and ior xor plus])
2143
43cacb12
RS
2144;; LOGICAL without AND.
2145(define_code_iterator LOGICAL_OR [ior xor])
2146
84be6032
AL
2147;; Code iterator for logical operations whose :nlogical works on SIMD registers.
2148(define_code_iterator NLOGICAL [and ior])
2149
3204ac98
KT
2150;; Code iterator for unary negate and bitwise complement.
2151(define_code_iterator NEG_NOT [neg not])
2152
43e9d192
IB
2153;; Code iterator for sign/zero extension
2154(define_code_iterator ANY_EXTEND [sign_extend zero_extend])
87a80d27 2155(define_code_iterator ANY_EXTEND2 [sign_extend zero_extend])
43e9d192
IB
2156
2157;; All division operations (signed/unsigned)
2158(define_code_iterator ANY_DIV [div udiv])
2159
2160;; Code iterator for sign/zero extraction
2161(define_code_iterator ANY_EXTRACT [sign_extract zero_extract])
2162
2163;; Code iterator for equality comparisons
2164(define_code_iterator EQL [eq ne])
2165
2166;; Code iterator for less-than and greater/equal-to
2167(define_code_iterator LTGE [lt ge])
2168
2169;; Iterator for __sync_<op> operations that where the operation can be
2170;; represented directly RTL. This is all of the sync operations bar
2171;; nand.
0462169c 2172(define_code_iterator atomic_op [plus minus ior xor and])
43e9d192
IB
2173
2174;; Iterator for integer conversions
2175(define_code_iterator FIXUORS [fix unsigned_fix])
2176
1709ff9b
JG
2177;; Iterator for float conversions
2178(define_code_iterator FLOATUORS [float unsigned_float])
2179
43e9d192
IB
2180;; Code iterator for variants of vector max and min.
2181(define_code_iterator MAXMIN [smax smin umax umin])
2182
d758d190
KT
2183;; Code iterator for min/max ops but without UMAX.
2184(define_code_iterator MAXMIN_NOUMAX [smax smin umin])
2185
998eaf97
JG
2186(define_code_iterator FMAXMIN [smax smin])
2187
8544ed6e
KT
2188;; Signed and unsigned max operations.
2189(define_code_iterator USMAX [smax umax])
2190
dd550c99 2191;; Code iterator for plus and minus.
43e9d192
IB
2192(define_code_iterator ADDSUB [plus minus])
2193
2194;; Code iterator for variants of vector saturating binary ops.
2195(define_code_iterator BINQOPS [ss_plus us_plus ss_minus us_minus])
2196
2197;; Code iterator for variants of vector saturating unary ops.
2198(define_code_iterator UNQOPS [ss_neg ss_abs])
2199
2200;; Code iterator for signed variants of vector saturating binary ops.
2201(define_code_iterator SBINQOPS [ss_plus ss_minus])
2202
624d0f07
RS
2203;; Code iterator for unsigned variants of vector saturating binary ops.
2204(define_code_iterator UBINQOPS [us_plus us_minus])
2205
2206;; Modular and saturating addition.
2207(define_code_iterator ANY_PLUS [plus ss_plus us_plus])
2208
2209;; Saturating addition.
2210(define_code_iterator SAT_PLUS [ss_plus us_plus])
2211
2212;; Modular and saturating subtraction.
2213(define_code_iterator ANY_MINUS [minus ss_minus us_minus])
2214
2215;; Saturating subtraction.
2216(define_code_iterator SAT_MINUS [ss_minus us_minus])
2217
889b9412
JG
2218;; Comparison operators for <F>CM.
2219(define_code_iterator COMPARISONS [lt le eq ge gt])
2220
2221;; Unsigned comparison operators.
2222(define_code_iterator UCOMPARISONS [ltu leu geu gtu])
2223
75dd5ace
JG
2224;; Unsigned comparison operators.
2225(define_code_iterator FAC_COMPARISONS [lt le ge gt])
2226
52cd1cd1
KT
2227;; Signed and unsigned saturating truncations.
2228(define_code_iterator SAT_TRUNC [ss_truncate us_truncate])
2229
ffb87344
KT
2230(define_code_iterator ALL_TRUNC [ss_truncate us_truncate truncate])
2231
43cacb12 2232;; SVE integer unary operations.
0a09a948
RS
2233(define_code_iterator SVE_INT_UNARY [abs neg not clrsb clz popcount
2234 (ss_abs "TARGET_SVE2")
2235 (ss_neg "TARGET_SVE2")])
43cacb12 2236
a08acce8 2237;; SVE integer binary operations.
6c4fd4a9 2238(define_code_iterator SVE_INT_BINARY [plus minus mult smax umax smin umin
20103c0e 2239 ashift ashiftrt lshiftrt
0a09a948
RS
2240 and ior xor
2241 (ss_plus "TARGET_SVE2")
2242 (us_plus "TARGET_SVE2")
2243 (ss_minus "TARGET_SVE2")
2244 (us_minus "TARGET_SVE2")])
9d4ac06e 2245
a08acce8 2246;; SVE integer binary division operations.
c38f7319
RS
2247(define_code_iterator SVE_INT_BINARY_SD [div udiv])
2248
f8c22a8b
RS
2249;; SVE integer binary operations that have an immediate form.
2250(define_code_iterator SVE_INT_BINARY_IMM [mult smax smin umax umin])
2251
740c1ed7
RS
2252;; SVE floating-point operations with an unpredicated all-register form.
2253(define_code_iterator SVE_UNPRED_FP_BINARY [plus minus mult])
2254
f22d7973
RS
2255;; SVE integer comparisons.
2256(define_code_iterator SVE_INT_CMP [lt le eq ne ge gt ltu leu geu gtu])
2257
43e9d192
IB
2258;; -------------------------------------------------------------------
2259;; Code Attributes
2260;; -------------------------------------------------------------------
2261;; Map rtl objects to optab names
2262(define_code_attr optab [(ashift "ashl")
2263 (ashiftrt "ashr")
2264 (lshiftrt "lshr")
2265 (rotatert "rotr")
48f3f27f 2266 (rotate "rotl")
43e9d192
IB
2267 (sign_extend "extend")
2268 (zero_extend "zero_extend")
2269 (sign_extract "extv")
2270 (zero_extract "extzv")
384be29f
JG
2271 (fix "fix")
2272 (unsigned_fix "fixuns")
1709ff9b
JG
2273 (float "float")
2274 (unsigned_float "floatuns")
bca5a997
RS
2275 (clrsb "clrsb")
2276 (clz "clz")
43cacb12 2277 (popcount "popcount")
43e9d192
IB
2278 (and "and")
2279 (ior "ior")
2280 (xor "xor")
2281 (not "one_cmpl")
2282 (neg "neg")
2283 (plus "add")
2284 (minus "sub")
6c4fd4a9 2285 (mult "mul")
c38f7319
RS
2286 (div "div")
2287 (udiv "udiv")
694e6b19
RS
2288 (ss_plus "ssadd")
2289 (us_plus "usadd")
2290 (ss_minus "sssub")
2291 (us_minus "ussub")
43e9d192
IB
2292 (ss_neg "qneg")
2293 (ss_abs "qabs")
43cacb12
RS
2294 (smin "smin")
2295 (smax "smax")
2296 (umin "umin")
2297 (umax "umax")
43e9d192
IB
2298 (eq "eq")
2299 (ne "ne")
2300 (lt "lt")
889b9412
JG
2301 (ge "ge")
2302 (le "le")
2303 (gt "gt")
2304 (ltu "ltu")
2305 (leu "leu")
2306 (geu "geu")
43cacb12 2307 (gtu "gtu")
d45b20a5 2308 (abs "abs")])
889b9412 2309
694e6b19
RS
2310(define_code_attr addsub [(ss_plus "add")
2311 (us_plus "add")
2312 (ss_minus "sub")
2313 (us_minus "sub")])
2314
84152985
KT
2315(define_code_attr SHIFTEXTEND [(ashiftrt "sign_extend") (lshiftrt "zero_extend")])
2316
ffb87344
KT
2317(define_code_attr TRUNCEXTEND [(ss_truncate "sign_extend")
2318 (us_truncate "zero_extend")
2319 (truncate "zero_extend")])
2320
889b9412
JG
2321;; For comparison operators we use the FCM* and CM* instructions.
2322;; As there are no CMLE or CMLT instructions which act on 3 vector
2323;; operands, we must use CMGE or CMGT and swap the order of the
2324;; source operands.
2325
2326(define_code_attr n_optab [(lt "gt") (le "ge") (eq "eq") (ge "ge") (gt "gt")
2327 (ltu "hi") (leu "hs") (geu "hs") (gtu "hi")])
2328(define_code_attr cmp_1 [(lt "2") (le "2") (eq "1") (ge "1") (gt "1")
2329 (ltu "2") (leu "2") (geu "1") (gtu "1")])
2330(define_code_attr cmp_2 [(lt "1") (le "1") (eq "2") (ge "2") (gt "2")
2331 (ltu "1") (leu "1") (geu "2") (gtu "2")])
2332
2333(define_code_attr CMP [(lt "LT") (le "LE") (eq "EQ") (ge "GE") (gt "GT")
714e1b3b
KT
2334 (ltu "LTU") (leu "LEU") (ne "NE") (geu "GEU")
2335 (gtu "GTU")])
43e9d192 2336
f22d7973
RS
2337;; The AArch64 condition associated with an rtl comparison code.
2338(define_code_attr cmp_op [(lt "lt")
2339 (le "le")
2340 (eq "eq")
2341 (ne "ne")
2342 (ge "ge")
2343 (gt "gt")
2344 (ltu "lo")
2345 (leu "ls")
2346 (geu "hs")
2347 (gtu "hi")])
2348
384be29f
JG
2349(define_code_attr fix_trunc_optab [(fix "fix_trunc")
2350 (unsigned_fix "fixuns_trunc")])
2351
43e9d192
IB
2352;; Optab prefix for sign/zero-extending operations
2353(define_code_attr su_optab [(sign_extend "") (zero_extend "u")
2354 (div "") (udiv "u")
2355 (fix "") (unsigned_fix "u")
1709ff9b 2356 (float "s") (unsigned_float "u")
43e9d192
IB
2357 (ss_plus "s") (us_plus "u")
2358 (ss_minus "s") (us_minus "u")])
2359
2360;; Similar for the instruction mnemonics
2361(define_code_attr shift [(ashift "lsl") (ashiftrt "asr")
48f3f27f
WD
2362 (lshiftrt "lsr") (rotatert "ror") (rotate "ror")])
2363;; True if shift is rotate left.
2364(define_code_attr is_rotl [(ashift "0") (ashiftrt "0")
2365 (lshiftrt "0") (rotatert "0") (rotate "1")])
43e9d192 2366
462e6f9a
ST
2367;; Op prefix for shift right and accumulate.
2368(define_code_attr sra_op [(ashiftrt "s") (lshiftrt "u")])
2369
e33aef11
TC
2370;; op prefix for shift right and narrow.
2371(define_code_attr srn_op [(ashiftrt "r") (lshiftrt "")])
2372
207db5d9
KT
2373(define_code_attr shrn_s [(ashiftrt "s") (lshiftrt "")])
2374
43e9d192
IB
2375;; Map shift operators onto underlying bit-field instructions
2376(define_code_attr bfshift [(ashift "ubfiz") (ashiftrt "sbfx")
2377 (lshiftrt "ubfx") (rotatert "extr")])
2378
2379;; Logical operator instruction mnemonics
2380(define_code_attr logical [(and "and") (ior "orr") (xor "eor")])
2381
3204ac98
KT
2382;; Operation names for negate and bitwise complement.
2383(define_code_attr neg_not_op [(neg "neg") (not "not")])
2384
d572ad49
AC
2385;; csinv, csneg insn suffixes.
2386(define_code_attr neg_not_cs [(neg "neg") (not "inv")])
2387
43cacb12 2388;; Similar, but when the second operand is inverted.
43e9d192
IB
2389(define_code_attr nlogical [(and "bic") (ior "orn") (xor "eon")])
2390
43cacb12
RS
2391;; Similar, but when both operands are inverted.
2392(define_code_attr logical_nn [(and "nor") (ior "nand")])
2393
43e9d192
IB
2394;; Sign- or zero-extending data-op
2395(define_code_attr su [(sign_extend "s") (zero_extend "u")
2396 (sign_extract "s") (zero_extract "u")
2397 (fix "s") (unsigned_fix "u")
998eaf97
JG
2398 (div "s") (udiv "u")
2399 (smax "s") (umax "u")
52cd1cd1
KT
2400 (smin "s") (umin "u")
2401 (ss_truncate "s") (us_truncate "u")])
43e9d192 2402
624d0f07
RS
2403;; "s" for signed ops, empty for unsigned ones.
2404(define_code_attr s [(sign_extend "s") (zero_extend "")])
2405
2406;; Map signed/unsigned ops to the corresponding extension.
2407(define_code_attr paired_extend [(ss_plus "sign_extend")
2408 (us_plus "zero_extend")
2409 (ss_minus "sign_extend")
2410 (us_minus "zero_extend")])
2411
ffb87344
KT
2412(define_code_attr TRUNC_SHIFT [(ss_truncate "ashiftrt")
2413 (us_truncate "lshiftrt") (truncate "lshiftrt")])
2414
2415(define_code_attr shrn_op [(ss_truncate "sq")
2416 (us_truncate "uq") (truncate "")])
2417
43cacb12
RS
2418;; Whether a shift is left or right.
2419(define_code_attr lr [(ashift "l") (ashiftrt "r") (lshiftrt "r")])
2420
096e8448
JW
2421;; Emit conditional branch instructions.
2422(define_code_attr bcond [(eq "beq") (ne "bne") (lt "bne") (ge "beq")])
2423
43e9d192
IB
2424;; Emit cbz/cbnz depending on comparison type.
2425(define_code_attr cbz [(eq "cbz") (ne "cbnz") (lt "cbnz") (ge "cbz")])
2426
973d2e01
TP
2427;; Emit inverted cbz/cbnz depending on comparison type.
2428(define_code_attr inv_cb [(eq "cbnz") (ne "cbz") (lt "cbz") (ge "cbnz")])
2429
43e9d192
IB
2430;; Emit tbz/tbnz depending on comparison type.
2431(define_code_attr tbz [(eq "tbz") (ne "tbnz") (lt "tbnz") (ge "tbz")])
2432
973d2e01
TP
2433;; Emit inverted tbz/tbnz depending on comparison type.
2434(define_code_attr inv_tb [(eq "tbnz") (ne "tbz") (lt "tbz") (ge "tbnz")])
2435
43e9d192 2436;; Max/min attributes.
998eaf97
JG
2437(define_code_attr maxmin [(smax "max")
2438 (smin "min")
2439 (umax "max")
2440 (umin "min")])
43e9d192 2441
88195141
KT
2442(define_code_attr maxminand [(smax "bic") (smin "and")])
2443
43e9d192
IB
2444;; MLA/MLS attributes.
2445(define_code_attr as [(ss_plus "a") (ss_minus "s")])
2446
0462169c
SN
2447;; Atomic operations
2448(define_code_attr atomic_optab
2449 [(ior "or") (xor "xor") (and "and") (plus "add") (minus "sub")])
2450
2451(define_code_attr atomic_op_operand
2452 [(ior "aarch64_logical_operand")
2453 (xor "aarch64_logical_operand")
2454 (and "aarch64_logical_operand")
2455 (plus "aarch64_plus_operand")
2456 (minus "aarch64_plus_operand")])
43e9d192 2457
356c32e2
MW
2458;; Constants acceptable for atomic operations.
2459;; This definition must appear in this file before the iterators it refers to.
2460(define_code_attr const_atomic
2461 [(plus "IJ") (minus "IJ")
2462 (xor "<lconst_atomic>") (ior "<lconst_atomic>")
2463 (and "<lconst_atomic>")])
2464
2465;; Attribute to describe constants acceptable in atomic logical operations
2466(define_mode_attr lconst_atomic [(QI "K") (HI "K") (SI "K") (DI "L")])
2467
43cacb12
RS
2468;; The integer SVE instruction that implements an rtx code.
2469(define_code_attr sve_int_op [(plus "add")
9d4ac06e 2470 (minus "sub")
6c4fd4a9 2471 (mult "mul")
c38f7319
RS
2472 (div "sdiv")
2473 (udiv "udiv")
69c5fdcf 2474 (abs "abs")
43cacb12
RS
2475 (neg "neg")
2476 (smin "smin")
2477 (smax "smax")
2478 (umin "umin")
2479 (umax "umax")
20103c0e
RS
2480 (ashift "lsl")
2481 (ashiftrt "asr")
2482 (lshiftrt "lsr")
43cacb12
RS
2483 (and "and")
2484 (ior "orr")
2485 (xor "eor")
2486 (not "not")
bca5a997
RS
2487 (clrsb "cls")
2488 (clz "clz")
0a09a948
RS
2489 (popcount "cnt")
2490 (ss_plus "sqadd")
2491 (us_plus "uqadd")
2492 (ss_minus "sqsub")
2493 (us_minus "uqsub")
2494 (ss_neg "sqneg")
2495 (ss_abs "sqabs")])
43cacb12 2496
a08acce8 2497(define_code_attr sve_int_op_rev [(plus "add")
20103c0e
RS
2498 (minus "subr")
2499 (mult "mul")
2500 (div "sdivr")
2501 (udiv "udivr")
2502 (smin "smin")
2503 (smax "smax")
2504 (umin "umin")
2505 (umax "umax")
2506 (ashift "lslr")
2507 (ashiftrt "asrr")
2508 (lshiftrt "lsrr")
2509 (and "and")
2510 (ior "orr")
0a09a948
RS
2511 (xor "eor")
2512 (ss_plus "sqadd")
2513 (us_plus "uqadd")
2514 (ss_minus "sqsubr")
2515 (us_minus "uqsubr")])
a08acce8 2516
43cacb12
RS
2517;; The floating-point SVE instruction that implements an rtx code.
2518(define_code_attr sve_fp_op [(plus "fadd")
740c1ed7 2519 (minus "fsub")
d45b20a5 2520 (mult "fmul")])
43cacb12 2521
f22d7973 2522;; The SVE immediate constraint to use for an rtl code.
f8c22a8b
RS
2523(define_code_attr sve_imm_con [(mult "vsm")
2524 (smax "vsm")
2525 (smin "vsm")
2526 (umax "vsb")
2527 (umin "vsb")
2528 (eq "vsc")
f22d7973
RS
2529 (ne "vsc")
2530 (lt "vsc")
2531 (ge "vsc")
2532 (le "vsc")
2533 (gt "vsc")
2534 (ltu "vsd")
2535 (leu "vsd")
2536 (geu "vsd")
2537 (gtu "vsd")])
2538
f8c22a8b
RS
2539;; The prefix letter to use when printing an immediate operand.
2540(define_code_attr sve_imm_prefix [(mult "")
2541 (smax "")
2542 (smin "")
2543 (umax "D")
2544 (umin "D")])
2545
d113ece6
RS
2546;; The predicate to use for the second input operand in a cond_<optab><mode>
2547;; pattern.
2548(define_code_attr sve_pred_int_rhs2_operand
2549 [(plus "register_operand")
2550 (minus "register_operand")
2551 (mult "register_operand")
2552 (smax "register_operand")
2553 (umax "register_operand")
2554 (smin "register_operand")
2555 (umin "register_operand")
20103c0e
RS
2556 (ashift "aarch64_sve_lshift_operand")
2557 (ashiftrt "aarch64_sve_rshift_operand")
2558 (lshiftrt "aarch64_sve_rshift_operand")
d113ece6
RS
2559 (and "aarch64_sve_pred_and_operand")
2560 (ior "register_operand")
0a09a948
RS
2561 (xor "register_operand")
2562 (ss_plus "register_operand")
2563 (us_plus "register_operand")
2564 (ss_minus "register_operand")
2565 (us_minus "register_operand")])
d113ece6 2566
624d0f07
RS
2567(define_code_attr inc_dec [(minus "dec") (ss_minus "sqdec") (us_minus "uqdec")
2568 (plus "inc") (ss_plus "sqinc") (us_plus "uqinc")])
2569
43e9d192
IB
2570;; -------------------------------------------------------------------
2571;; Int Iterators.
2572;; -------------------------------------------------------------------
75add2d0 2573
43e9d192
IB
2574(define_int_iterator MAXMINV [UNSPEC_UMAXV UNSPEC_UMINV
2575 UNSPEC_SMAXV UNSPEC_SMINV])
2576
998eaf97
JG
2577(define_int_iterator FMAXMINV [UNSPEC_FMAXV UNSPEC_FMINV
2578 UNSPEC_FMAXNMV UNSPEC_FMINNMV])
43e9d192 2579
e32b9eb3
RS
2580(define_int_iterator FMAXMINNMV [UNSPEC_FMAXNMV UNSPEC_FMINNMV])
2581
624d0f07
RS
2582(define_int_iterator SVE_INT_ADDV [UNSPEC_SADDV UNSPEC_UADDV])
2583
43cacb12
RS
2584(define_int_iterator LOGICALF [UNSPEC_ANDF UNSPEC_IORF UNSPEC_XORF])
2585
43e9d192
IB
2586(define_int_iterator HADDSUB [UNSPEC_SHADD UNSPEC_UHADD
2587 UNSPEC_SRHADD UNSPEC_URHADD
2e828dfe 2588 UNSPEC_SHSUB UNSPEC_UHSUB])
43e9d192 2589
42addb5a
RS
2590(define_int_iterator HADD [UNSPEC_SHADD UNSPEC_UHADD])
2591
2592(define_int_iterator RHADD [UNSPEC_SRHADD UNSPEC_URHADD])
2593
2d57b12e
YW
2594(define_int_iterator BSL_DUP [1 2])
2595
7a08d813 2596(define_int_iterator DOTPROD [UNSPEC_SDOT UNSPEC_UDOT])
43e9d192 2597
8c197c85 2598(define_int_iterator DOTPROD_I8MM [UNSPEC_USDOT UNSPEC_SUDOT])
36696774 2599(define_int_iterator DOTPROD_US_ONLY [UNSPEC_USDOT])
8c197c85 2600
1efafef3
TC
2601(define_int_iterator FMAXMIN_UNS [UNSPEC_FMAX UNSPEC_FMIN
2602 UNSPEC_FMAXNM UNSPEC_FMINNM])
202d0c11 2603
8fc16d72
ST
2604(define_int_iterator PAUTH_LR_SP [UNSPEC_PACIASP UNSPEC_AUTIASP
2605 UNSPEC_PACIBSP UNSPEC_AUTIBSP])
db58fd89 2606
8fc16d72
ST
2607(define_int_iterator PAUTH_17_16 [UNSPEC_PACIA1716 UNSPEC_AUTIA1716
2608 UNSPEC_PACIB1716 UNSPEC_AUTIB1716])
db58fd89 2609
43e9d192
IB
2610(define_int_iterator VQDMULH [UNSPEC_SQDMULH UNSPEC_SQRDMULH])
2611
58cc9876
YW
2612(define_int_iterator MULHRS [UNSPEC_SMULHS UNSPEC_UMULHS
2613 UNSPEC_SMULHRS UNSPEC_UMULHRS])
2614
43e9d192
IB
2615(define_int_iterator USSUQADD [UNSPEC_SUQADD UNSPEC_USQADD])
2616
43e9d192
IB
2617(define_int_iterator VSHL [UNSPEC_SSHL UNSPEC_USHL
2618 UNSPEC_SRSHL UNSPEC_URSHL])
2619
2620(define_int_iterator VSHLL [UNSPEC_SSHLL UNSPEC_USHLL])
2621
2622(define_int_iterator VQSHL [UNSPEC_SQSHL UNSPEC_UQSHL
2623 UNSPEC_SQRSHL UNSPEC_UQRSHL])
2624
84152985 2625(define_int_iterator VSRA [UNSPEC_SSRA UNSPEC_USRA])
43e9d192
IB
2626
2627(define_int_iterator VSLRI [UNSPEC_SSLI UNSPEC_USLI
2628 UNSPEC_SSRI UNSPEC_USRI])
2629
2630
2631(define_int_iterator VRSHR_N [UNSPEC_SRSHR UNSPEC_URSHR])
2632
2633(define_int_iterator VQSHL_N [UNSPEC_SQSHLU UNSPEC_SQSHL UNSPEC_UQSHL])
2634
57b26d65
MW
2635(define_int_iterator SQRDMLH_AS [UNSPEC_SQRDMLAH UNSPEC_SQRDMLSH])
2636
cc4d934f
JG
2637(define_int_iterator PERMUTE [UNSPEC_ZIP1 UNSPEC_ZIP2
2638 UNSPEC_TRN1 UNSPEC_TRN2
2639 UNSPEC_UZP1 UNSPEC_UZP2])
43e9d192 2640
36696774
RS
2641(define_int_iterator PERMUTEQ [UNSPEC_ZIP1Q UNSPEC_ZIP2Q
2642 UNSPEC_TRN1Q UNSPEC_TRN2Q
2643 UNSPEC_UZP1Q UNSPEC_UZP2Q])
2644
43cacb12
RS
2645(define_int_iterator OPTAB_PERMUTE [UNSPEC_ZIP1 UNSPEC_ZIP2
2646 UNSPEC_UZP1 UNSPEC_UZP2])
2647
923fcec3
AL
2648(define_int_iterator REVERSE [UNSPEC_REV64 UNSPEC_REV32 UNSPEC_REV16])
2649
42fc9a7f 2650(define_int_iterator FRINT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
0659ce6f
JG
2651 UNSPEC_FRINTN UNSPEC_FRINTI UNSPEC_FRINTX
2652 UNSPEC_FRINTA])
42fc9a7f
JG
2653
2654(define_int_iterator FCVT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
ce966824 2655 UNSPEC_FRINTA UNSPEC_FRINTN])
42fc9a7f 2656
3f598afe
JW
2657(define_int_iterator FCVT_F2FIXED [UNSPEC_FCVTZS UNSPEC_FCVTZU])
2658(define_int_iterator FCVT_FIXED2F [UNSPEC_SCVTF UNSPEC_UCVTF])
2659
5d357f26
KT
2660(define_int_iterator CRC [UNSPEC_CRC32B UNSPEC_CRC32H UNSPEC_CRC32W
2661 UNSPEC_CRC32X UNSPEC_CRC32CB UNSPEC_CRC32CH
2662 UNSPEC_CRC32CW UNSPEC_CRC32CX])
2663
5a7a4e80
TB
2664(define_int_iterator CRYPTO_AES [UNSPEC_AESE UNSPEC_AESD])
2665(define_int_iterator CRYPTO_AESMC [UNSPEC_AESMC UNSPEC_AESIMC])
2666
30442682
TB
2667(define_int_iterator CRYPTO_SHA1 [UNSPEC_SHA1C UNSPEC_SHA1M UNSPEC_SHA1P])
2668
b9cb0a44
TB
2669(define_int_iterator CRYPTO_SHA256 [UNSPEC_SHA256H UNSPEC_SHA256H2])
2670
27086ea3
MC
2671(define_int_iterator CRYPTO_SHA512 [UNSPEC_SHA512H UNSPEC_SHA512H2])
2672
2673(define_int_iterator CRYPTO_SM3TT [UNSPEC_SM3TT1A UNSPEC_SM3TT1B
2674 UNSPEC_SM3TT2A UNSPEC_SM3TT2B])
2675
2676(define_int_iterator CRYPTO_SM3PART [UNSPEC_SM3PARTW1 UNSPEC_SM3PARTW2])
2677
2678;; Iterators for fp16 operations
2679
2680(define_int_iterator VFMLA16_LOW [UNSPEC_FMLAL UNSPEC_FMLSL])
2681
2682(define_int_iterator VFMLA16_HIGH [UNSPEC_FMLAL2 UNSPEC_FMLSL2])
2683
43cacb12
RS
2684(define_int_iterator UNPACK [UNSPEC_UNPACKSHI UNSPEC_UNPACKUHI
2685 UNSPEC_UNPACKSLO UNSPEC_UNPACKULO])
2686
2687(define_int_iterator UNPACK_UNSIGNED [UNSPEC_UNPACKULO UNSPEC_UNPACKUHI])
2688
11e9443f
RS
2689(define_int_iterator MUL_HIGHPART [UNSPEC_SMUL_HIGHPART UNSPEC_UMUL_HIGHPART])
2690
624d0f07
RS
2691(define_int_iterator CLAST [UNSPEC_CLASTA UNSPEC_CLASTB])
2692
2693(define_int_iterator LAST [UNSPEC_LASTA UNSPEC_LASTB])
2694
2695(define_int_iterator SVE_INT_UNARY [UNSPEC_RBIT UNSPEC_REVB
2696 UNSPEC_REVH UNSPEC_REVW])
2697
2698(define_int_iterator SVE_FP_UNARY [UNSPEC_FRECPE UNSPEC_RSQRTE])
2699
2700(define_int_iterator SVE_FP_UNARY_INT [UNSPEC_FEXPA])
2701
0a09a948
RS
2702(define_int_iterator SVE_INT_SHIFT_IMM [UNSPEC_ASRD
2703 (UNSPEC_SQSHLU "TARGET_SVE2")
2704 (UNSPEC_SRSHR "TARGET_SVE2")
2705 (UNSPEC_URSHR "TARGET_SVE2")])
2706
624d0f07
RS
2707(define_int_iterator SVE_FP_BINARY [UNSPEC_FRECPS UNSPEC_RSQRTS])
2708
2709(define_int_iterator SVE_FP_BINARY_INT [UNSPEC_FTSMUL UNSPEC_FTSSEL])
d7a09c44 2710
896dff99
RS
2711(define_int_iterator SVE_BFLOAT_TERNARY_LONG [UNSPEC_BFDOT
2712 UNSPEC_BFMLALB
2713 UNSPEC_BFMLALT
2714 UNSPEC_BFMMLA])
2715
2716(define_int_iterator SVE_BFLOAT_TERNARY_LONG_LANE [UNSPEC_BFDOT
2717 UNSPEC_BFMLALB
2718 UNSPEC_BFMLALT])
2719
b0760a40
RS
2720(define_int_iterator SVE_INT_REDUCTION [UNSPEC_ANDV
2721 UNSPEC_IORV
2722 UNSPEC_SMAXV
2723 UNSPEC_SMINV
2724 UNSPEC_UMAXV
2725 UNSPEC_UMINV
2726 UNSPEC_XORV])
2727
2728(define_int_iterator SVE_FP_REDUCTION [UNSPEC_FADDV
2729 UNSPEC_FMAXV
2730 UNSPEC_FMAXNMV
2731 UNSPEC_FMINV
2732 UNSPEC_FMINNMV])
2733
d45b20a5
RS
2734(define_int_iterator SVE_COND_FP_UNARY [UNSPEC_COND_FABS
2735 UNSPEC_COND_FNEG
624d0f07 2736 UNSPEC_COND_FRECPX
d45b20a5
RS
2737 UNSPEC_COND_FRINTA
2738 UNSPEC_COND_FRINTI
2739 UNSPEC_COND_FRINTM
2740 UNSPEC_COND_FRINTN
2741 UNSPEC_COND_FRINTP
2742 UNSPEC_COND_FRINTX
2743 UNSPEC_COND_FRINTZ
2744 UNSPEC_COND_FSQRT])
2745
a0ee8352
RS
2746;; Same as SVE_COND_FP_UNARY, but without codes that have a dedicated
2747;; <optab><mode>2 expander.
2748(define_int_iterator SVE_COND_FP_UNARY_OPTAB [UNSPEC_COND_FABS
2749 UNSPEC_COND_FNEG
2750 UNSPEC_COND_FRECPX
2751 UNSPEC_COND_FRINTA
2752 UNSPEC_COND_FRINTI
2753 UNSPEC_COND_FRINTM
2754 UNSPEC_COND_FRINTN
2755 UNSPEC_COND_FRINTP
2756 UNSPEC_COND_FRINTX
2757 UNSPEC_COND_FRINTZ])
2758
95eb5537 2759(define_int_iterator SVE_COND_FCVT [UNSPEC_COND_FCVT])
99361551
RS
2760(define_int_iterator SVE_COND_FCVTI [UNSPEC_COND_FCVTZS UNSPEC_COND_FCVTZU])
2761(define_int_iterator SVE_COND_ICVTF [UNSPEC_COND_SCVTF UNSPEC_COND_UCVTF])
2762
cb18e86d
RS
2763(define_int_iterator SVE_COND_FP_BINARY [UNSPEC_COND_FADD
2764 UNSPEC_COND_FDIV
624d0f07 2765 UNSPEC_COND_FMAX
cb18e86d 2766 UNSPEC_COND_FMAXNM
624d0f07 2767 UNSPEC_COND_FMIN
cb18e86d
RS
2768 UNSPEC_COND_FMINNM
2769 UNSPEC_COND_FMUL
624d0f07 2770 UNSPEC_COND_FMULX
cb18e86d 2771 UNSPEC_COND_FSUB])
0d2b3bca 2772
04f307cb
RS
2773;; Same as SVE_COND_FP_BINARY, but without codes that have a dedicated
2774;; <optab><mode>3 expander.
2775(define_int_iterator SVE_COND_FP_BINARY_OPTAB [UNSPEC_COND_FADD
2776 UNSPEC_COND_FMAX
2777 UNSPEC_COND_FMAXNM
2778 UNSPEC_COND_FMIN
2779 UNSPEC_COND_FMINNM
2780 UNSPEC_COND_FMUL
2781 UNSPEC_COND_FMULX
2782 UNSPEC_COND_FSUB])
2783
624d0f07
RS
2784(define_int_iterator SVE_COND_FP_BINARY_INT [UNSPEC_COND_FSCALE])
2785
2786(define_int_iterator SVE_COND_FP_ADD [UNSPEC_COND_FADD])
2787(define_int_iterator SVE_COND_FP_SUB [UNSPEC_COND_FSUB])
2788(define_int_iterator SVE_COND_FP_MUL [UNSPEC_COND_FMUL])
2789
2790(define_int_iterator SVE_COND_FP_BINARY_I1 [UNSPEC_COND_FMAX
2791 UNSPEC_COND_FMAXNM
2792 UNSPEC_COND_FMIN
a19ba9e1
RS
2793 UNSPEC_COND_FMINNM
2794 UNSPEC_COND_FMUL])
2795
624d0f07
RS
2796(define_int_iterator SVE_COND_FP_BINARY_REG [UNSPEC_COND_FDIV
2797 UNSPEC_COND_FMULX])
2798
2799(define_int_iterator SVE_COND_FCADD [UNSPEC_COND_FCADD90
2800 UNSPEC_COND_FCADD270])
2801
2802(define_int_iterator SVE_COND_FP_MAXMIN [UNSPEC_COND_FMAX
2803 UNSPEC_COND_FMAXNM
2804 UNSPEC_COND_FMIN
2805 UNSPEC_COND_FMINNM])
0254ed79 2806
214c42fa
RS
2807;; Floating-point max/min operations that correspond to optabs,
2808;; as opposed to those that are internal to the port.
2809(define_int_iterator SVE_COND_FP_MAXMIN_PUBLIC [UNSPEC_COND_FMAXNM
2810 UNSPEC_COND_FMINNM])
2811
b41d1f6e
RS
2812(define_int_iterator SVE_COND_FP_TERNARY [UNSPEC_COND_FMLA
2813 UNSPEC_COND_FMLS
2814 UNSPEC_COND_FNMLA
2815 UNSPEC_COND_FNMLS])
2816
624d0f07
RS
2817(define_int_iterator SVE_COND_FCMLA [UNSPEC_COND_FCMLA
2818 UNSPEC_COND_FCMLA90
2819 UNSPEC_COND_FCMLA180
2820 UNSPEC_COND_FCMLA270])
2821
2822(define_int_iterator SVE_COND_INT_CMP_WIDE [UNSPEC_COND_CMPEQ_WIDE
2823 UNSPEC_COND_CMPGE_WIDE
2824 UNSPEC_COND_CMPGT_WIDE
2825 UNSPEC_COND_CMPHI_WIDE
2826 UNSPEC_COND_CMPHS_WIDE
2827 UNSPEC_COND_CMPLE_WIDE
2828 UNSPEC_COND_CMPLO_WIDE
2829 UNSPEC_COND_CMPLS_WIDE
2830 UNSPEC_COND_CMPLT_WIDE
2831 UNSPEC_COND_CMPNE_WIDE])
2832
4a942af6
RS
2833;; SVE FP comparisons that accept #0.0.
2834(define_int_iterator SVE_COND_FP_CMP_I0 [UNSPEC_COND_FCMEQ
2835 UNSPEC_COND_FCMGE
2836 UNSPEC_COND_FCMGT
2837 UNSPEC_COND_FCMLE
2838 UNSPEC_COND_FCMLT
2839 UNSPEC_COND_FCMNE])
43cacb12 2840
42b4e87d
RS
2841(define_int_iterator SVE_COND_FP_ABS_CMP [UNSPEC_COND_FCMGE
2842 UNSPEC_COND_FCMGT
2843 UNSPEC_COND_FCMLE
2844 UNSPEC_COND_FCMLT])
2845
624d0f07
RS
2846(define_int_iterator SVE_FP_TERNARY_LANE [UNSPEC_FMLA UNSPEC_FMLS])
2847
2848(define_int_iterator SVE_CFP_TERNARY_LANE [UNSPEC_FCMLA UNSPEC_FCMLA90
2849 UNSPEC_FCMLA180 UNSPEC_FCMLA270])
2850
6ad9571b 2851(define_int_iterator SVE_WHILE [UNSPEC_WHILELE UNSPEC_WHILELO
bad5e58a 2852 UNSPEC_WHILELS UNSPEC_WHILELT
0a09a948
RS
2853 (UNSPEC_WHILEGE "TARGET_SVE2")
2854 (UNSPEC_WHILEGT "TARGET_SVE2")
2855 (UNSPEC_WHILEHI "TARGET_SVE2")
2856 (UNSPEC_WHILEHS "TARGET_SVE2")
bad5e58a
RS
2857 (UNSPEC_WHILERW "TARGET_SVE2")
2858 (UNSPEC_WHILEWR "TARGET_SVE2")])
624d0f07 2859
58c036c8
RS
2860(define_int_iterator SVE2_WHILE_PTR [UNSPEC_WHILERW UNSPEC_WHILEWR])
2861
624d0f07
RS
2862(define_int_iterator SVE_SHIFT_WIDE [UNSPEC_ASHIFT_WIDE
2863 UNSPEC_ASHIFTRT_WIDE
2864 UNSPEC_LSHIFTRT_WIDE])
2865
2866(define_int_iterator SVE_LDFF1_LDNF1 [UNSPEC_LDFF1 UNSPEC_LDNF1])
2867
7bb4b7a5
ASDV
2868(define_int_iterator SVE_PRED_LOAD [UNSPEC_PRED_X UNSPEC_LD1_SVE])
2869
2870(define_int_attr pred_load [(UNSPEC_PRED_X "_x") (UNSPEC_LD1_SVE "")])
2871
0a09a948
RS
2872(define_int_iterator SVE2_U32_UNARY [UNSPEC_URECPE UNSPEC_RSQRTE])
2873
2874(define_int_iterator SVE2_INT_UNARY_NARROWB [UNSPEC_SQXTNB
2875 UNSPEC_SQXTUNB
2876 UNSPEC_UQXTNB])
2877
2878(define_int_iterator SVE2_INT_UNARY_NARROWT [UNSPEC_SQXTNT
2879 UNSPEC_SQXTUNT
2880 UNSPEC_UQXTNT])
2881
2882(define_int_iterator SVE2_INT_BINARY [UNSPEC_SQDMULH
2883 UNSPEC_SQRDMULH])
2884
2885(define_int_iterator SVE2_INT_BINARY_LANE [UNSPEC_SQDMULH
2886 UNSPEC_SQRDMULH])
2887
2888(define_int_iterator SVE2_INT_BINARY_LONG [UNSPEC_SABDLB
2889 UNSPEC_SABDLT
2890 UNSPEC_SADDLB
2891 UNSPEC_SADDLBT
2892 UNSPEC_SADDLT
2893 UNSPEC_SMULLB
2894 UNSPEC_SMULLT
2895 UNSPEC_SQDMULLB
2896 UNSPEC_SQDMULLT
2897 UNSPEC_SSUBLB
2898 UNSPEC_SSUBLBT
2899 UNSPEC_SSUBLT
2900 UNSPEC_SSUBLTB
2901 UNSPEC_UABDLB
2902 UNSPEC_UABDLT
2903 UNSPEC_UADDLB
2904 UNSPEC_UADDLT
2905 UNSPEC_UMULLB
2906 UNSPEC_UMULLT
2907 UNSPEC_USUBLB
2908 UNSPEC_USUBLT])
2909
2910(define_int_iterator SVE2_INT_BINARY_LONG_LANE [UNSPEC_SMULLB
2911 UNSPEC_SMULLT
2912 UNSPEC_SQDMULLB
2913 UNSPEC_SQDMULLT
2914 UNSPEC_UMULLB
2915 UNSPEC_UMULLT])
2916
2917(define_int_iterator SVE2_INT_BINARY_NARROWB [UNSPEC_ADDHNB
2918 UNSPEC_RADDHNB
2919 UNSPEC_RSUBHNB
2920 UNSPEC_SUBHNB])
2921
2922(define_int_iterator SVE2_INT_BINARY_NARROWT [UNSPEC_ADDHNT
2923 UNSPEC_RADDHNT
2924 UNSPEC_RSUBHNT
2925 UNSPEC_SUBHNT])
2926
2927(define_int_iterator SVE2_INT_BINARY_PAIR [UNSPEC_ADDP
2928 UNSPEC_SMAXP
2929 UNSPEC_SMINP
2930 UNSPEC_UMAXP
2931 UNSPEC_UMINP])
2932
2933(define_int_iterator SVE2_FP_BINARY_PAIR [UNSPEC_FADDP
2934 UNSPEC_FMAXP
2935 UNSPEC_FMAXNMP
2936 UNSPEC_FMINP
2937 UNSPEC_FMINNMP])
2938
2939(define_int_iterator SVE2_INT_BINARY_PAIR_LONG [UNSPEC_SADALP UNSPEC_UADALP])
2940
2941(define_int_iterator SVE2_INT_BINARY_WIDE [UNSPEC_SADDWB
2942 UNSPEC_SADDWT
2943 UNSPEC_SSUBWB
2944 UNSPEC_SSUBWT
2945 UNSPEC_UADDWB
2946 UNSPEC_UADDWT
2947 UNSPEC_USUBWB
2948 UNSPEC_USUBWT])
2949
2950(define_int_iterator SVE2_INT_SHIFT_IMM_LONG [UNSPEC_SSHLLB
2951 UNSPEC_SSHLLT
2952 UNSPEC_USHLLB
2953 UNSPEC_USHLLT])
2954
2955(define_int_iterator SVE2_INT_SHIFT_IMM_NARROWB [UNSPEC_RSHRNB
2956 UNSPEC_SHRNB
2957 UNSPEC_SQRSHRNB
2958 UNSPEC_SQRSHRUNB
2959 UNSPEC_SQSHRNB
2960 UNSPEC_SQSHRUNB
2961 UNSPEC_UQRSHRNB
2962 UNSPEC_UQSHRNB])
2963
2964(define_int_iterator SVE2_INT_SHIFT_IMM_NARROWT [UNSPEC_RSHRNT
2965 UNSPEC_SHRNT
2966 UNSPEC_SQRSHRNT
2967 UNSPEC_SQRSHRUNT
2968 UNSPEC_SQSHRNT
2969 UNSPEC_SQSHRUNT
2970 UNSPEC_UQRSHRNT
2971 UNSPEC_UQSHRNT])
2972
2973(define_int_iterator SVE2_INT_SHIFT_INSERT [UNSPEC_SLI UNSPEC_SRI])
2974
2975(define_int_iterator SVE2_INT_CADD [UNSPEC_CADD90
2976 UNSPEC_CADD270
2977 UNSPEC_SQCADD90
2978 UNSPEC_SQCADD270])
2979
2980(define_int_iterator SVE2_INT_BITPERM [UNSPEC_BDEP UNSPEC_BEXT UNSPEC_BGRP])
2981
2982(define_int_iterator SVE2_INT_TERNARY [UNSPEC_ADCLB
2983 UNSPEC_ADCLT
2984 UNSPEC_EORBT
2985 UNSPEC_EORTB
2986 UNSPEC_SBCLB
2987 UNSPEC_SBCLT
2988 UNSPEC_SQRDMLAH
2989 UNSPEC_SQRDMLSH])
2990
2991(define_int_iterator SVE2_INT_TERNARY_LANE [UNSPEC_SQRDMLAH
2992 UNSPEC_SQRDMLSH])
2993
2994(define_int_iterator SVE2_FP_TERNARY_LONG [UNSPEC_FMLALB
2995 UNSPEC_FMLALT
2996 UNSPEC_FMLSLB
2997 UNSPEC_FMLSLT])
2998
2999(define_int_iterator SVE2_FP_TERNARY_LONG_LANE [UNSPEC_FMLALB
3000 UNSPEC_FMLALT
3001 UNSPEC_FMLSLB
3002 UNSPEC_FMLSLT])
3003
3004(define_int_iterator SVE2_INT_CMLA [UNSPEC_CMLA
3005 UNSPEC_CMLA90
3006 UNSPEC_CMLA180
3007 UNSPEC_CMLA270
3008 UNSPEC_SQRDCMLAH
3009 UNSPEC_SQRDCMLAH90
3010 UNSPEC_SQRDCMLAH180
3011 UNSPEC_SQRDCMLAH270])
3012
ad260343
TC
3013;; Unlike the normal CMLA instructions these represent the actual operation
3014;; to be performed. They will always need to be expanded into multiple
3015;; sequences consisting of CMLA.
3016(define_int_iterator SVE2_INT_CMLA_OP [UNSPEC_CMLA
3017 UNSPEC_CMLA_CONJ
3018 UNSPEC_CMLA180
3019 UNSPEC_CMLA180_CONJ])
3020
3021;; Unlike the normal CMLA instructions these represent the actual operation
3022;; to be performed. They will always need to be expanded into multiple
3023;; sequences consisting of CMLA.
3024(define_int_iterator SVE2_INT_CMUL_OP [UNSPEC_CMUL
3025 UNSPEC_CMUL_CONJ])
3026
84747acf
TC
3027;; Same as SVE2_INT_CADD but exclude the saturating instructions
3028(define_int_iterator SVE2_INT_CADD_OP [UNSPEC_CADD90
3029 UNSPEC_CADD270])
3030
0a09a948
RS
3031(define_int_iterator SVE2_INT_CDOT [UNSPEC_CDOT
3032 UNSPEC_CDOT90
3033 UNSPEC_CDOT180
3034 UNSPEC_CDOT270])
3035
3036(define_int_iterator SVE2_INT_ADD_BINARY_LONG [UNSPEC_SABDLB
3037 UNSPEC_SABDLT
3038 UNSPEC_SMULLB
3039 UNSPEC_SMULLT
3040 UNSPEC_UABDLB
3041 UNSPEC_UABDLT
3042 UNSPEC_UMULLB
3043 UNSPEC_UMULLT])
3044
3045(define_int_iterator SVE2_INT_QADD_BINARY_LONG [UNSPEC_SQDMULLB
3046 UNSPEC_SQDMULLBT
3047 UNSPEC_SQDMULLT])
3048
3049(define_int_iterator SVE2_INT_SUB_BINARY_LONG [UNSPEC_SMULLB
3050 UNSPEC_SMULLT
3051 UNSPEC_UMULLB
3052 UNSPEC_UMULLT])
3053
3054(define_int_iterator SVE2_INT_QSUB_BINARY_LONG [UNSPEC_SQDMULLB
3055 UNSPEC_SQDMULLBT
3056 UNSPEC_SQDMULLT])
3057
3058(define_int_iterator SVE2_INT_ADD_BINARY_LONG_LANE [UNSPEC_SMULLB
3059 UNSPEC_SMULLT
3060 UNSPEC_UMULLB
3061 UNSPEC_UMULLT])
3062
3063(define_int_iterator SVE2_INT_QADD_BINARY_LONG_LANE [UNSPEC_SQDMULLB
3064 UNSPEC_SQDMULLT])
3065
3066(define_int_iterator SVE2_INT_SUB_BINARY_LONG_LANE [UNSPEC_SMULLB
3067 UNSPEC_SMULLT
3068 UNSPEC_UMULLB
3069 UNSPEC_UMULLT])
3070
3071(define_int_iterator SVE2_INT_QSUB_BINARY_LONG_LANE [UNSPEC_SQDMULLB
3072 UNSPEC_SQDMULLT])
3073
3074(define_int_iterator SVE2_COND_INT_UNARY_FP [UNSPEC_COND_FLOGB])
3075
3076(define_int_iterator SVE2_COND_FP_UNARY_LONG [UNSPEC_COND_FCVTLT])
3077
3078(define_int_iterator SVE2_COND_FP_UNARY_NARROWB [UNSPEC_COND_FCVTX])
3079
3080(define_int_iterator SVE2_COND_INT_BINARY [UNSPEC_SHADD
3081 UNSPEC_SHSUB
3082 UNSPEC_SQRSHL
3083 UNSPEC_SRHADD
3084 UNSPEC_SRSHL
3085 UNSPEC_SUQADD
3086 UNSPEC_UHADD
3087 UNSPEC_UHSUB
3088 UNSPEC_UQRSHL
3089 UNSPEC_URHADD
3090 UNSPEC_URSHL
3091 UNSPEC_USQADD])
3092
3093(define_int_iterator SVE2_COND_INT_BINARY_NOREV [UNSPEC_SUQADD
3094 UNSPEC_USQADD])
3095
3096(define_int_iterator SVE2_COND_INT_BINARY_REV [UNSPEC_SHADD
3097 UNSPEC_SHSUB
3098 UNSPEC_SQRSHL
3099 UNSPEC_SRHADD
3100 UNSPEC_SRSHL
3101 UNSPEC_UHADD
3102 UNSPEC_UHSUB
3103 UNSPEC_UQRSHL
3104 UNSPEC_URHADD
3105 UNSPEC_URSHL])
3106
3107(define_int_iterator SVE2_COND_INT_SHIFT [UNSPEC_SQSHL
3108 UNSPEC_UQSHL])
3109
3110(define_int_iterator SVE2_MATCH [UNSPEC_MATCH UNSPEC_NMATCH])
3111
3112(define_int_iterator SVE2_PMULL [UNSPEC_PMULLB UNSPEC_PMULLT])
3113
3114(define_int_iterator SVE2_PMULL_PAIR [UNSPEC_PMULLB_PAIR UNSPEC_PMULLT_PAIR])
3115
9d63f43b
TC
3116(define_int_iterator FCADD [UNSPEC_FCADD90
3117 UNSPEC_FCADD270])
3118
3119(define_int_iterator FCMLA [UNSPEC_FCMLA
3120 UNSPEC_FCMLA90
3121 UNSPEC_FCMLA180
3122 UNSPEC_FCMLA270])
3123
10bd1d96
KT
3124(define_int_iterator FRINTNZX [UNSPEC_FRINT32Z UNSPEC_FRINT32X
3125 UNSPEC_FRINT64Z UNSPEC_FRINT64X])
3126
624d0f07
RS
3127(define_int_iterator SVE_BRK_UNARY [UNSPEC_BRKA UNSPEC_BRKB])
3128
6bec6664
RS
3129(define_int_iterator SVE_BRKP [UNSPEC_BRKPA UNSPEC_BRKPB])
3130
624d0f07
RS
3131(define_int_iterator SVE_BRK_BINARY [UNSPEC_BRKN UNSPEC_BRKPA UNSPEC_BRKPB])
3132
3133(define_int_iterator SVE_PITER [UNSPEC_PFIRST UNSPEC_PNEXT])
3134
36696774
RS
3135(define_int_iterator MATMUL [UNSPEC_SMATMUL UNSPEC_UMATMUL
3136 UNSPEC_USMATMUL])
3137
3138(define_int_iterator FMMLA [UNSPEC_FMMLA])
3139
f78335df
DB
3140(define_int_iterator BF_MLA [UNSPEC_BFMLALB
3141 UNSPEC_BFMLALT])
3142
ad260343
TC
3143(define_int_iterator FCMLA_OP [UNSPEC_FCMLA
3144 UNSPEC_FCMLA180
3145 UNSPEC_FCMLA_CONJ
3146 UNSPEC_FCMLA180_CONJ])
3147
3148(define_int_iterator FCMUL_OP [UNSPEC_FCMUL
3149 UNSPEC_FCMUL_CONJ])
3150
d81cb613
MW
3151;; Iterators for atomic operations.
3152
3153(define_int_iterator ATOMIC_LDOP
3154 [UNSPECV_ATOMIC_LDOP_OR UNSPECV_ATOMIC_LDOP_BIC
3155 UNSPECV_ATOMIC_LDOP_XOR UNSPECV_ATOMIC_LDOP_PLUS])
3156
3157(define_int_attr atomic_ldop
3158 [(UNSPECV_ATOMIC_LDOP_OR "set") (UNSPECV_ATOMIC_LDOP_BIC "clr")
3159 (UNSPECV_ATOMIC_LDOP_XOR "eor") (UNSPECV_ATOMIC_LDOP_PLUS "add")])
3160
7803ec5e
RH
3161(define_int_attr atomic_ldoptab
3162 [(UNSPECV_ATOMIC_LDOP_OR "ior") (UNSPECV_ATOMIC_LDOP_BIC "bic")
3163 (UNSPECV_ATOMIC_LDOP_XOR "xor") (UNSPECV_ATOMIC_LDOP_PLUS "add")])
3164
b096a6eb
RS
3165(define_int_iterator SUBDI_BITS [8 16 32])
3166
43e9d192
IB
3167;; -------------------------------------------------------------------
3168;; Int Iterators Attributes.
3169;; -------------------------------------------------------------------
43cacb12
RS
3170
3171;; The optab associated with an operation. Note that for ANDF, IORF
3172;; and XORF, the optab pattern is not actually defined; we just use this
3173;; name for consistency with the integer patterns.
3174(define_int_attr optab [(UNSPEC_ANDF "and")
3175 (UNSPEC_IORF "ior")
898f07b0 3176 (UNSPEC_XORF "xor")
624d0f07
RS
3177 (UNSPEC_SADDV "sadd")
3178 (UNSPEC_UADDV "uadd")
898f07b0
RS
3179 (UNSPEC_ANDV "and")
3180 (UNSPEC_IORV "ior")
0972596e 3181 (UNSPEC_XORV "xor")
624d0f07
RS
3182 (UNSPEC_FRECPE "frecpe")
3183 (UNSPEC_FRECPS "frecps")
3184 (UNSPEC_RSQRTE "frsqrte")
3185 (UNSPEC_RSQRTS "frsqrts")
3186 (UNSPEC_RBIT "rbit")
d7a09c44
RS
3187 (UNSPEC_REVB "revb")
3188 (UNSPEC_REVH "revh")
3189 (UNSPEC_REVW "revw")
b0760a40
RS
3190 (UNSPEC_UMAXV "umax")
3191 (UNSPEC_UMINV "umin")
3192 (UNSPEC_SMAXV "smax")
3193 (UNSPEC_SMINV "smin")
0a09a948
RS
3194 (UNSPEC_CADD90 "cadd90")
3195 (UNSPEC_CADD270 "cadd270")
3196 (UNSPEC_CDOT "cdot")
3197 (UNSPEC_CDOT90 "cdot90")
3198 (UNSPEC_CDOT180 "cdot180")
3199 (UNSPEC_CDOT270 "cdot270")
3200 (UNSPEC_CMLA "cmla")
3201 (UNSPEC_CMLA90 "cmla90")
3202 (UNSPEC_CMLA180 "cmla180")
3203 (UNSPEC_CMLA270 "cmla270")
b0760a40
RS
3204 (UNSPEC_FADDV "plus")
3205 (UNSPEC_FMAXNMV "smax")
3206 (UNSPEC_FMAXV "smax_nan")
3207 (UNSPEC_FMINNMV "smin")
3208 (UNSPEC_FMINV "smin_nan")
624d0f07
RS
3209 (UNSPEC_SMUL_HIGHPART "smulh")
3210 (UNSPEC_UMUL_HIGHPART "umulh")
3211 (UNSPEC_FMLA "fma")
3212 (UNSPEC_FMLS "fnma")
3213 (UNSPEC_FCMLA "fcmla")
3214 (UNSPEC_FCMLA90 "fcmla90")
3215 (UNSPEC_FCMLA180 "fcmla180")
3216 (UNSPEC_FCMLA270 "fcmla270")
3217 (UNSPEC_FEXPA "fexpa")
3218 (UNSPEC_FTSMUL "ftsmul")
3219 (UNSPEC_FTSSEL "ftssel")
0a09a948
RS
3220 (UNSPEC_PMULLB "pmullb")
3221 (UNSPEC_PMULLB_PAIR "pmullb_pair")
3222 (UNSPEC_PMULLT "pmullt")
3223 (UNSPEC_PMULLT_PAIR "pmullt_pair")
36696774 3224 (UNSPEC_SMATMUL "smatmul")
0a09a948
RS
3225 (UNSPEC_SQCADD90 "sqcadd90")
3226 (UNSPEC_SQCADD270 "sqcadd270")
3227 (UNSPEC_SQRDCMLAH "sqrdcmlah")
3228 (UNSPEC_SQRDCMLAH90 "sqrdcmlah90")
3229 (UNSPEC_SQRDCMLAH180 "sqrdcmlah180")
3230 (UNSPEC_SQRDCMLAH270 "sqrdcmlah270")
36696774
RS
3231 (UNSPEC_TRN1Q "trn1q")
3232 (UNSPEC_TRN2Q "trn2q")
3233 (UNSPEC_UMATMUL "umatmul")
3234 (UNSPEC_USMATMUL "usmatmul")
3235 (UNSPEC_UZP1Q "uzp1q")
3236 (UNSPEC_UZP2Q "uzp2q")
58c036c8
RS
3237 (UNSPEC_WHILERW "vec_check_raw_alias")
3238 (UNSPEC_WHILEWR "vec_check_war_alias")
36696774
RS
3239 (UNSPEC_ZIP1Q "zip1q")
3240 (UNSPEC_ZIP2Q "zip2q")
d45b20a5 3241 (UNSPEC_COND_FABS "abs")
cb18e86d 3242 (UNSPEC_COND_FADD "add")
624d0f07
RS
3243 (UNSPEC_COND_FCADD90 "cadd90")
3244 (UNSPEC_COND_FCADD270 "cadd270")
3245 (UNSPEC_COND_FCMLA "fcmla")
3246 (UNSPEC_COND_FCMLA90 "fcmla90")
3247 (UNSPEC_COND_FCMLA180 "fcmla180")
3248 (UNSPEC_COND_FCMLA270 "fcmla270")
99361551
RS
3249 (UNSPEC_COND_FCVT "fcvt")
3250 (UNSPEC_COND_FCVTZS "fix_trunc")
3251 (UNSPEC_COND_FCVTZU "fixuns_trunc")
cb18e86d 3252 (UNSPEC_COND_FDIV "div")
6d331688 3253 (UNSPEC_COND_FMAX "fmax_nan")
cb18e86d 3254 (UNSPEC_COND_FMAXNM "smax")
6d331688 3255 (UNSPEC_COND_FMIN "fmin_nan")
cb18e86d 3256 (UNSPEC_COND_FMINNM "smin")
b41d1f6e
RS
3257 (UNSPEC_COND_FMLA "fma")
3258 (UNSPEC_COND_FMLS "fnma")
cb18e86d 3259 (UNSPEC_COND_FMUL "mul")
624d0f07 3260 (UNSPEC_COND_FMULX "mulx")
d45b20a5 3261 (UNSPEC_COND_FNEG "neg")
b41d1f6e 3262 (UNSPEC_COND_FNMLA "fnms")
cb18e86d 3263 (UNSPEC_COND_FNMLS "fms")
624d0f07 3264 (UNSPEC_COND_FRECPX "frecpx")
d45b20a5
RS
3265 (UNSPEC_COND_FRINTA "round")
3266 (UNSPEC_COND_FRINTI "nearbyint")
3267 (UNSPEC_COND_FRINTM "floor")
3268 (UNSPEC_COND_FRINTN "frintn")
3269 (UNSPEC_COND_FRINTP "ceil")
3270 (UNSPEC_COND_FRINTX "rint")
3271 (UNSPEC_COND_FRINTZ "btrunc")
624d0f07 3272 (UNSPEC_COND_FSCALE "fscale")
d45b20a5 3273 (UNSPEC_COND_FSQRT "sqrt")
99361551
RS
3274 (UNSPEC_COND_FSUB "sub")
3275 (UNSPEC_COND_SCVTF "float")
3276 (UNSPEC_COND_UCVTF "floatuns")])
43cacb12 3277
6d331688
RS
3278(define_int_attr fmaxmin [(UNSPEC_FMAX "fmax_nan")
3279 (UNSPEC_FMAXNM "fmax")
e32b9eb3 3280 (UNSPEC_FMAXNMV "fmax")
6d331688
RS
3281 (UNSPEC_FMIN "fmin_nan")
3282 (UNSPEC_FMINNM "fmin")
e32b9eb3 3283 (UNSPEC_FMINNMV "fmin")
6d331688
RS
3284 (UNSPEC_COND_FMAXNM "fmax")
3285 (UNSPEC_COND_FMINNM "fmin")])
998eaf97
JG
3286
3287(define_int_attr maxmin_uns_op [(UNSPEC_UMAXV "umax")
3288 (UNSPEC_UMINV "umin")
3289 (UNSPEC_SMAXV "smax")
3290 (UNSPEC_SMINV "smin")
3291 (UNSPEC_FMAX "fmax")
3292 (UNSPEC_FMAXNMV "fmaxnm")
3293 (UNSPEC_FMAXV "fmax")
3294 (UNSPEC_FMIN "fmin")
3295 (UNSPEC_FMINNMV "fminnm")
1efafef3
TC
3296 (UNSPEC_FMINV "fmin")
3297 (UNSPEC_FMAXNM "fmaxnm")
3298 (UNSPEC_FMINNM "fminnm")])
202d0c11 3299
624d0f07
RS
3300(define_code_attr binqops_op [(ss_plus "sqadd")
3301 (us_plus "uqadd")
3302 (ss_minus "sqsub")
3303 (us_minus "uqsub")])
3304
3305(define_code_attr binqops_op_rev [(ss_plus "sqsub")
3306 (ss_minus "sqadd")])
3307
43cacb12
RS
3308;; The SVE logical instruction that implements an unspec.
3309(define_int_attr logicalf_op [(UNSPEC_ANDF "and")
3310 (UNSPEC_IORF "orr")
3311 (UNSPEC_XORF "eor")])
3312
624d0f07
RS
3313(define_int_attr last_op [(UNSPEC_CLASTA "after_last")
3314 (UNSPEC_CLASTB "last")
3315 (UNSPEC_LASTA "after_last")
3316 (UNSPEC_LASTB "last")])
3317
43cacb12 3318;; "s" for signed operations and "u" for unsigned ones.
624d0f07
RS
3319(define_int_attr su [(UNSPEC_SADDV "s")
3320 (UNSPEC_UADDV "u")
3321 (UNSPEC_UNPACKSHI "s")
43cacb12
RS
3322 (UNSPEC_UNPACKUHI "u")
3323 (UNSPEC_UNPACKSLO "s")
11e9443f
RS
3324 (UNSPEC_UNPACKULO "u")
3325 (UNSPEC_SMUL_HIGHPART "s")
99361551
RS
3326 (UNSPEC_UMUL_HIGHPART "u")
3327 (UNSPEC_COND_FCVTZS "s")
3328 (UNSPEC_COND_FCVTZU "u")
3329 (UNSPEC_COND_SCVTF "s")
58cc9876 3330 (UNSPEC_COND_UCVTF "u")
58cc9876
YW
3331 (UNSPEC_SMULHS "s") (UNSPEC_UMULHS "u")
3332 (UNSPEC_SMULHRS "s") (UNSPEC_UMULHRS "u")])
43cacb12 3333
43e9d192
IB
3334(define_int_attr sur [(UNSPEC_SHADD "s") (UNSPEC_UHADD "u")
3335 (UNSPEC_SRHADD "sr") (UNSPEC_URHADD "ur")
3336 (UNSPEC_SHSUB "s") (UNSPEC_UHSUB "u")
75add2d0 3337 (UNSPEC_SADALP "s") (UNSPEC_UADALP "u")
43e9d192
IB
3338 (UNSPEC_USQADD "us") (UNSPEC_SUQADD "su")
3339 (UNSPEC_SSLI "s") (UNSPEC_USLI "u")
3340 (UNSPEC_SSRI "s") (UNSPEC_USRI "u")
3341 (UNSPEC_USRA "u") (UNSPEC_SSRA "s")
43e9d192
IB
3342 (UNSPEC_URSHR "ur") (UNSPEC_SRSHR "sr")
3343 (UNSPEC_SQSHLU "s") (UNSPEC_SQSHL "s")
3344 (UNSPEC_UQSHL "u")
43e9d192
IB
3345 (UNSPEC_USHL "u") (UNSPEC_SSHL "s")
3346 (UNSPEC_USHLL "u") (UNSPEC_SSHLL "s")
3347 (UNSPEC_URSHL "ur") (UNSPEC_SRSHL "sr")
3348 (UNSPEC_UQRSHL "u") (UNSPEC_SQRSHL "s")
7a08d813 3349 (UNSPEC_SDOT "s") (UNSPEC_UDOT "u")
8c197c85 3350 (UNSPEC_USDOT "us") (UNSPEC_SUDOT "su")
36696774
RS
3351 (UNSPEC_SMATMUL "s") (UNSPEC_UMATMUL "u")
3352 (UNSPEC_USMATMUL "us")
43e9d192
IB
3353])
3354
3355(define_int_attr r [(UNSPEC_SQDMULH "") (UNSPEC_SQRDMULH "r")
43e9d192
IB
3356 (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
3357 (UNSPEC_SQRSHL "r")(UNSPEC_UQRSHL "r")
58cc9876
YW
3358 (UNSPEC_SMULHS "") (UNSPEC_UMULHS "")
3359 (UNSPEC_SMULHRS "r") (UNSPEC_UMULHRS "r")
43e9d192
IB
3360])
3361
3362(define_int_attr lr [(UNSPEC_SSLI "l") (UNSPEC_USLI "l")
0a09a948
RS
3363 (UNSPEC_SSRI "r") (UNSPEC_USRI "r")
3364 (UNSPEC_SQSHL "l") (UNSPEC_UQSHL "l")
3365 (UNSPEC_SQSHLU "l")
3366 (UNSPEC_SRSHR "r") (UNSPEC_URSHR "r")
3367 (UNSPEC_ASRD "r")
3368 (UNSPEC_SLI "l") (UNSPEC_SRI "r")])
43e9d192
IB
3369
3370(define_int_attr u [(UNSPEC_SQSHLU "u") (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
42addb5a
RS
3371 (UNSPEC_SHADD "") (UNSPEC_UHADD "u")
3372 (UNSPEC_SRHADD "") (UNSPEC_URHADD "u")])
43e9d192 3373
624d0f07
RS
3374(define_int_attr fn [(UNSPEC_LDFF1 "f") (UNSPEC_LDNF1 "n")])
3375
3376(define_int_attr ab [(UNSPEC_CLASTA "a") (UNSPEC_CLASTB "b")
3377 (UNSPEC_LASTA "a") (UNSPEC_LASTB "b")])
3378
f78335df
DB
3379(define_int_attr bt [(UNSPEC_BFMLALB "b") (UNSPEC_BFMLALT "t")])
3380
43e9d192
IB
3381(define_int_attr addsub [(UNSPEC_SHADD "add")
3382 (UNSPEC_UHADD "add")
3383 (UNSPEC_SRHADD "add")
3384 (UNSPEC_URHADD "add")
3385 (UNSPEC_SHSUB "sub")
46579775 3386 (UNSPEC_UHSUB "sub")])
43e9d192 3387
2d57b12e
YW
3388;; BSL variants: first commutative operand.
3389(define_int_attr bsl_1st [(1 "w") (2 "0")])
3390
3391;; BSL variants: second commutative operand.
3392(define_int_attr bsl_2nd [(1 "0") (2 "w")])
3393
3394;; BSL variants: duplicated input operand.
3395(define_int_attr bsl_dup [(1 "1") (2 "2")])
3396
3397;; BSL variants: operand which requires preserving via movprfx.
3398(define_int_attr bsl_mov [(1 "2") (2 "1")])
3399
cb23a30c
JG
3400(define_int_attr offsetlr [(UNSPEC_SSLI "") (UNSPEC_USLI "")
3401 (UNSPEC_SSRI "offset_")
3402 (UNSPEC_USRI "offset_")])
43e9d192 3403
42fc9a7f
JG
3404;; Standard pattern names for floating-point rounding instructions.
3405(define_int_attr frint_pattern [(UNSPEC_FRINTZ "btrunc")
3406 (UNSPEC_FRINTP "ceil")
3407 (UNSPEC_FRINTM "floor")
3408 (UNSPEC_FRINTI "nearbyint")
3409 (UNSPEC_FRINTX "rint")
0659ce6f 3410 (UNSPEC_FRINTA "round")
16ce822e 3411 (UNSPEC_FRINTN "roundeven")])
42fc9a7f
JG
3412
3413;; frint suffix for floating-point rounding instructions.
3414(define_int_attr frint_suffix [(UNSPEC_FRINTZ "z") (UNSPEC_FRINTP "p")
3415 (UNSPEC_FRINTM "m") (UNSPEC_FRINTI "i")
0659ce6f
JG
3416 (UNSPEC_FRINTX "x") (UNSPEC_FRINTA "a")
3417 (UNSPEC_FRINTN "n")])
42fc9a7f
JG
3418
3419(define_int_attr fcvt_pattern [(UNSPEC_FRINTZ "btrunc") (UNSPEC_FRINTA "round")
ce966824
JG
3420 (UNSPEC_FRINTP "ceil") (UNSPEC_FRINTM "floor")
3421 (UNSPEC_FRINTN "frintn")])
42fc9a7f 3422
3f598afe
JW
3423(define_int_attr fcvt_fixed_insn [(UNSPEC_SCVTF "scvtf")
3424 (UNSPEC_UCVTF "ucvtf")
3425 (UNSPEC_FCVTZS "fcvtzs")
3426 (UNSPEC_FCVTZU "fcvtzu")])
3427
db58fd89 3428;; Pointer authentication mnemonic prefix.
8fc16d72
ST
3429(define_int_attr pauth_mnem_prefix [(UNSPEC_PACIASP "pacia")
3430 (UNSPEC_PACIBSP "pacib")
3431 (UNSPEC_PACIA1716 "pacia")
3432 (UNSPEC_PACIB1716 "pacib")
3433 (UNSPEC_AUTIASP "autia")
3434 (UNSPEC_AUTIBSP "autib")
3435 (UNSPEC_AUTIA1716 "autia")
3436 (UNSPEC_AUTIB1716 "autib")])
3437
3438(define_int_attr pauth_key [(UNSPEC_PACIASP "AARCH64_KEY_A")
3439 (UNSPEC_PACIBSP "AARCH64_KEY_B")
3440 (UNSPEC_PACIA1716 "AARCH64_KEY_A")
3441 (UNSPEC_PACIB1716 "AARCH64_KEY_B")
3442 (UNSPEC_AUTIASP "AARCH64_KEY_A")
3443 (UNSPEC_AUTIBSP "AARCH64_KEY_B")
3444 (UNSPEC_AUTIA1716 "AARCH64_KEY_A")
3445 (UNSPEC_AUTIB1716 "AARCH64_KEY_B")])
3446
3447;; Pointer authentication HINT number for NOP space instructions using A and
3448;; B key.
3449(define_int_attr pauth_hint_num [(UNSPEC_PACIASP "25")
3450 (UNSPEC_PACIBSP "27")
3451 (UNSPEC_AUTIASP "29")
3452 (UNSPEC_AUTIBSP "31")
3453 (UNSPEC_PACIA1716 "8")
3454 (UNSPEC_PACIB1716 "10")
3455 (UNSPEC_AUTIA1716 "12")
3456 (UNSPEC_AUTIB1716 "14")])
db58fd89 3457
3e2751ce 3458(define_int_attr perm_insn [(UNSPEC_ZIP1 "zip1") (UNSPEC_ZIP2 "zip2")
36696774 3459 (UNSPEC_ZIP1Q "zip1") (UNSPEC_ZIP2Q "zip2")
3e2751ce 3460 (UNSPEC_TRN1 "trn1") (UNSPEC_TRN2 "trn2")
36696774
RS
3461 (UNSPEC_TRN1Q "trn1") (UNSPEC_TRN2Q "trn2")
3462 (UNSPEC_UZP1 "uzp1") (UNSPEC_UZP2 "uzp2")
3463 (UNSPEC_UZP1Q "uzp1") (UNSPEC_UZP2Q "uzp2")])
cc4d934f 3464
923fcec3
AL
3465; op code for REV instructions (size within which elements are reversed).
3466(define_int_attr rev_op [(UNSPEC_REV64 "64") (UNSPEC_REV32 "32")
3467 (UNSPEC_REV16 "16")])
3468
3e2751ce 3469(define_int_attr perm_hilo [(UNSPEC_UNPACKSHI "hi") (UNSPEC_UNPACKUHI "hi")
43cacb12 3470 (UNSPEC_UNPACKSLO "lo") (UNSPEC_UNPACKULO "lo")])
0050faf8 3471
9bfb28ed
RS
3472;; Return true if the associated optab refers to the high-numbered lanes,
3473;; false if it refers to the low-numbered lanes. The convention is for
3474;; "hi" to refer to the low-numbered lanes (the first ones in memory)
3475;; for big-endian.
3476(define_int_attr hi_lanes_optab [(UNSPEC_UNPACKSHI "!BYTES_BIG_ENDIAN")
3477 (UNSPEC_UNPACKUHI "!BYTES_BIG_ENDIAN")
3478 (UNSPEC_UNPACKSLO "BYTES_BIG_ENDIAN")
3479 (UNSPEC_UNPACKULO "BYTES_BIG_ENDIAN")])
3480
5d357f26
KT
3481(define_int_attr crc_variant [(UNSPEC_CRC32B "crc32b") (UNSPEC_CRC32H "crc32h")
3482 (UNSPEC_CRC32W "crc32w") (UNSPEC_CRC32X "crc32x")
3483 (UNSPEC_CRC32CB "crc32cb") (UNSPEC_CRC32CH "crc32ch")
3484 (UNSPEC_CRC32CW "crc32cw") (UNSPEC_CRC32CX "crc32cx")])
3485
3486(define_int_attr crc_mode [(UNSPEC_CRC32B "QI") (UNSPEC_CRC32H "HI")
3487 (UNSPEC_CRC32W "SI") (UNSPEC_CRC32X "DI")
3488 (UNSPEC_CRC32CB "QI") (UNSPEC_CRC32CH "HI")
3489 (UNSPEC_CRC32CW "SI") (UNSPEC_CRC32CX "DI")])
3490
5a7a4e80
TB
3491(define_int_attr aes_op [(UNSPEC_AESE "e") (UNSPEC_AESD "d")])
3492(define_int_attr aesmc_op [(UNSPEC_AESMC "mc") (UNSPEC_AESIMC "imc")])
30442682
TB
3493
3494(define_int_attr sha1_op [(UNSPEC_SHA1C "c") (UNSPEC_SHA1P "p")
3495 (UNSPEC_SHA1M "m")])
b9cb0a44
TB
3496
3497(define_int_attr sha256_op [(UNSPEC_SHA256H "") (UNSPEC_SHA256H2 "2")])
57b26d65
MW
3498
3499(define_int_attr rdma_as [(UNSPEC_SQRDMLAH "a") (UNSPEC_SQRDMLSH "s")])
27086ea3
MC
3500
3501(define_int_attr sha512_op [(UNSPEC_SHA512H "") (UNSPEC_SHA512H2 "2")])
3502
3503(define_int_attr sm3tt_op [(UNSPEC_SM3TT1A "1a") (UNSPEC_SM3TT1B "1b")
3504 (UNSPEC_SM3TT2A "2a") (UNSPEC_SM3TT2B "2b")])
3505
3506(define_int_attr sm3part_op [(UNSPEC_SM3PARTW1 "1") (UNSPEC_SM3PARTW2 "2")])
3507
3508(define_int_attr f16mac1 [(UNSPEC_FMLAL "a") (UNSPEC_FMLSL "s")
3509 (UNSPEC_FMLAL2 "a") (UNSPEC_FMLSL2 "s")])
43cacb12 3510
10bd1d96
KT
3511(define_int_attr frintnzs_op [(UNSPEC_FRINT32Z "frint32z") (UNSPEC_FRINT32X "frint32x")
3512 (UNSPEC_FRINT64Z "frint64z") (UNSPEC_FRINT64X "frint64x")])
3513
43cacb12 3514;; The condition associated with an UNSPEC_COND_<xx>.
624d0f07
RS
3515(define_int_attr cmp_op [(UNSPEC_COND_CMPEQ_WIDE "eq")
3516 (UNSPEC_COND_CMPGE_WIDE "ge")
3517 (UNSPEC_COND_CMPGT_WIDE "gt")
3518 (UNSPEC_COND_CMPHI_WIDE "hi")
3519 (UNSPEC_COND_CMPHS_WIDE "hs")
3520 (UNSPEC_COND_CMPLE_WIDE "le")
3521 (UNSPEC_COND_CMPLO_WIDE "lo")
3522 (UNSPEC_COND_CMPLS_WIDE "ls")
3523 (UNSPEC_COND_CMPLT_WIDE "lt")
3524 (UNSPEC_COND_CMPNE_WIDE "ne")
3525 (UNSPEC_COND_FCMEQ "eq")
cb18e86d
RS
3526 (UNSPEC_COND_FCMGE "ge")
3527 (UNSPEC_COND_FCMGT "gt")
3528 (UNSPEC_COND_FCMLE "le")
3529 (UNSPEC_COND_FCMLT "lt")
4a942af6 3530 (UNSPEC_COND_FCMNE "ne")
0a09a948
RS
3531 (UNSPEC_WHILEGE "ge")
3532 (UNSPEC_WHILEGT "gt")
3533 (UNSPEC_WHILEHI "hi")
3534 (UNSPEC_WHILEHS "hs")
6ad9571b
RS
3535 (UNSPEC_WHILELE "le")
3536 (UNSPEC_WHILELO "lo")
3537 (UNSPEC_WHILELS "ls")
3538 (UNSPEC_WHILELT "lt")
58c036c8
RS
3539 (UNSPEC_WHILERW "rw")
3540 (UNSPEC_WHILEWR "wr")])
624d0f07 3541
0a09a948
RS
3542(define_int_attr while_optab_cmp [(UNSPEC_WHILEGE "ge")
3543 (UNSPEC_WHILEGT "gt")
3544 (UNSPEC_WHILEHI "ugt")
3545 (UNSPEC_WHILEHS "uge")
3546 (UNSPEC_WHILELE "le")
6ad9571b
RS
3547 (UNSPEC_WHILELO "ult")
3548 (UNSPEC_WHILELS "ule")
bad5e58a
RS
3549 (UNSPEC_WHILELT "lt")
3550 (UNSPEC_WHILERW "rw")
3551 (UNSPEC_WHILEWR "wr")])
624d0f07 3552
58c036c8
RS
3553(define_int_attr raw_war [(UNSPEC_WHILERW "raw")
3554 (UNSPEC_WHILEWR "war")])
3555
624d0f07
RS
3556(define_int_attr brk_op [(UNSPEC_BRKA "a") (UNSPEC_BRKB "b")
3557 (UNSPEC_BRKN "n")
3558 (UNSPEC_BRKPA "pa") (UNSPEC_BRKPB "pb")])
3559
3560(define_int_attr sve_pred_op [(UNSPEC_PFIRST "pfirst") (UNSPEC_PNEXT "pnext")])
cb18e86d 3561
0a09a948
RS
3562(define_int_attr sve_int_op [(UNSPEC_ADCLB "adclb")
3563 (UNSPEC_ADCLT "adclt")
3564 (UNSPEC_ADDHNB "addhnb")
3565 (UNSPEC_ADDHNT "addhnt")
3566 (UNSPEC_ADDP "addp")
3567 (UNSPEC_ANDV "andv")
624d0f07 3568 (UNSPEC_ASHIFTRT_WIDE "asr")
0a09a948
RS
3569 (UNSPEC_ASHIFT_WIDE "lsl")
3570 (UNSPEC_ASRD "asrd")
3571 (UNSPEC_BDEP "bdep")
3572 (UNSPEC_BEXT "bext")
3573 (UNSPEC_BGRP "bgrp")
3574 (UNSPEC_CADD90 "cadd")
3575 (UNSPEC_CADD270 "cadd")
3576 (UNSPEC_CDOT "cdot")
3577 (UNSPEC_CDOT90 "cdot")
3578 (UNSPEC_CDOT180 "cdot")
3579 (UNSPEC_CDOT270 "cdot")
3580 (UNSPEC_CMLA "cmla")
3581 (UNSPEC_CMLA90 "cmla")
3582 (UNSPEC_CMLA180 "cmla")
3583 (UNSPEC_CMLA270 "cmla")
3584 (UNSPEC_EORBT "eorbt")
3585 (UNSPEC_EORTB "eortb")
3586 (UNSPEC_IORV "orv")
624d0f07 3587 (UNSPEC_LSHIFTRT_WIDE "lsr")
0a09a948
RS
3588 (UNSPEC_MATCH "match")
3589 (UNSPEC_NMATCH "nmatch")
3590 (UNSPEC_PMULLB "pmullb")
3591 (UNSPEC_PMULLB_PAIR "pmullb")
3592 (UNSPEC_PMULLT "pmullt")
3593 (UNSPEC_PMULLT_PAIR "pmullt")
3594 (UNSPEC_RADDHNB "raddhnb")
3595 (UNSPEC_RADDHNT "raddhnt")
624d0f07 3596 (UNSPEC_RBIT "rbit")
d7a09c44
RS
3597 (UNSPEC_REVB "revb")
3598 (UNSPEC_REVH "revh")
0a09a948
RS
3599 (UNSPEC_REVW "revw")
3600 (UNSPEC_RSHRNB "rshrnb")
3601 (UNSPEC_RSHRNT "rshrnt")
3602 (UNSPEC_RSQRTE "ursqrte")
3603 (UNSPEC_RSUBHNB "rsubhnb")
3604 (UNSPEC_RSUBHNT "rsubhnt")
3605 (UNSPEC_SABDLB "sabdlb")
3606 (UNSPEC_SABDLT "sabdlt")
3607 (UNSPEC_SADALP "sadalp")
3608 (UNSPEC_SADDLB "saddlb")
3609 (UNSPEC_SADDLBT "saddlbt")
3610 (UNSPEC_SADDLT "saddlt")
3611 (UNSPEC_SADDWB "saddwb")
3612 (UNSPEC_SADDWT "saddwt")
3613 (UNSPEC_SBCLB "sbclb")
3614 (UNSPEC_SBCLT "sbclt")
3615 (UNSPEC_SHADD "shadd")
3616 (UNSPEC_SHRNB "shrnb")
3617 (UNSPEC_SHRNT "shrnt")
3618 (UNSPEC_SHSUB "shsub")
3619 (UNSPEC_SLI "sli")
3620 (UNSPEC_SMAXP "smaxp")
3621 (UNSPEC_SMAXV "smaxv")
3622 (UNSPEC_SMINP "sminp")
3623 (UNSPEC_SMINV "sminv")
3624 (UNSPEC_SMUL_HIGHPART "smulh")
3625 (UNSPEC_SMULLB "smullb")
3626 (UNSPEC_SMULLT "smullt")
3627 (UNSPEC_SQCADD90 "sqcadd")
3628 (UNSPEC_SQCADD270 "sqcadd")
3629 (UNSPEC_SQDMULH "sqdmulh")
3630 (UNSPEC_SQDMULLB "sqdmullb")
3631 (UNSPEC_SQDMULLBT "sqdmullbt")
3632 (UNSPEC_SQDMULLT "sqdmullt")
3633 (UNSPEC_SQRDCMLAH "sqrdcmlah")
3634 (UNSPEC_SQRDCMLAH90 "sqrdcmlah")
3635 (UNSPEC_SQRDCMLAH180 "sqrdcmlah")
3636 (UNSPEC_SQRDCMLAH270 "sqrdcmlah")
3637 (UNSPEC_SQRDMLAH "sqrdmlah")
3638 (UNSPEC_SQRDMLSH "sqrdmlsh")
3639 (UNSPEC_SQRDMULH "sqrdmulh")
3640 (UNSPEC_SQRSHL "sqrshl")
3641 (UNSPEC_SQRSHRNB "sqrshrnb")
3642 (UNSPEC_SQRSHRNT "sqrshrnt")
3643 (UNSPEC_SQRSHRUNB "sqrshrunb")
3644 (UNSPEC_SQRSHRUNT "sqrshrunt")
3645 (UNSPEC_SQSHL "sqshl")
3646 (UNSPEC_SQSHLU "sqshlu")
3647 (UNSPEC_SQSHRNB "sqshrnb")
3648 (UNSPEC_SQSHRNT "sqshrnt")
3649 (UNSPEC_SQSHRUNB "sqshrunb")
3650 (UNSPEC_SQSHRUNT "sqshrunt")
3651 (UNSPEC_SQXTNB "sqxtnb")
3652 (UNSPEC_SQXTNT "sqxtnt")
3653 (UNSPEC_SQXTUNB "sqxtunb")
3654 (UNSPEC_SQXTUNT "sqxtunt")
3655 (UNSPEC_SRHADD "srhadd")
3656 (UNSPEC_SRI "sri")
3657 (UNSPEC_SRSHL "srshl")
3658 (UNSPEC_SRSHR "srshr")
3659 (UNSPEC_SSHLLB "sshllb")
3660 (UNSPEC_SSHLLT "sshllt")
3661 (UNSPEC_SSUBLB "ssublb")
3662 (UNSPEC_SSUBLBT "ssublbt")
3663 (UNSPEC_SSUBLT "ssublt")
3664 (UNSPEC_SSUBLTB "ssubltb")
3665 (UNSPEC_SSUBWB "ssubwb")
3666 (UNSPEC_SSUBWT "ssubwt")
3667 (UNSPEC_SUBHNB "subhnb")
3668 (UNSPEC_SUBHNT "subhnt")
3669 (UNSPEC_SUQADD "suqadd")
3670 (UNSPEC_UABDLB "uabdlb")
3671 (UNSPEC_UABDLT "uabdlt")
3672 (UNSPEC_UADALP "uadalp")
3673 (UNSPEC_UADDLB "uaddlb")
3674 (UNSPEC_UADDLT "uaddlt")
3675 (UNSPEC_UADDWB "uaddwb")
3676 (UNSPEC_UADDWT "uaddwt")
3677 (UNSPEC_UHADD "uhadd")
3678 (UNSPEC_UHSUB "uhsub")
3679 (UNSPEC_UMAXP "umaxp")
3680 (UNSPEC_UMAXV "umaxv")
3681 (UNSPEC_UMINP "uminp")
3682 (UNSPEC_UMINV "uminv")
3683 (UNSPEC_UMUL_HIGHPART "umulh")
3684 (UNSPEC_UMULLB "umullb")
3685 (UNSPEC_UMULLT "umullt")
3686 (UNSPEC_UQRSHL "uqrshl")
3687 (UNSPEC_UQRSHRNB "uqrshrnb")
3688 (UNSPEC_UQRSHRNT "uqrshrnt")
3689 (UNSPEC_UQSHL "uqshl")
3690 (UNSPEC_UQSHRNB "uqshrnb")
3691 (UNSPEC_UQSHRNT "uqshrnt")
3692 (UNSPEC_UQXTNB "uqxtnb")
3693 (UNSPEC_UQXTNT "uqxtnt")
3694 (UNSPEC_URECPE "urecpe")
3695 (UNSPEC_URHADD "urhadd")
3696 (UNSPEC_URSHL "urshl")
3697 (UNSPEC_URSHR "urshr")
3698 (UNSPEC_USHLLB "ushllb")
3699 (UNSPEC_USHLLT "ushllt")
3700 (UNSPEC_USQADD "usqadd")
3701 (UNSPEC_USUBLB "usublb")
3702 (UNSPEC_USUBLT "usublt")
3703 (UNSPEC_USUBWB "usubwb")
3704 (UNSPEC_USUBWT "usubwt")
3705 (UNSPEC_XORV "eorv")])
3706
3707(define_int_attr sve_int_op_rev [(UNSPEC_SHADD "shadd")
3708 (UNSPEC_SHSUB "shsubr")
3709 (UNSPEC_SQRSHL "sqrshlr")
3710 (UNSPEC_SRHADD "srhadd")
3711 (UNSPEC_SRSHL "srshlr")
3712 (UNSPEC_UHADD "uhadd")
3713 (UNSPEC_UHSUB "uhsubr")
3714 (UNSPEC_UQRSHL "uqrshlr")
3715 (UNSPEC_URHADD "urhadd")
3716 (UNSPEC_URSHL "urshlr")])
3717
3718(define_int_attr sve_int_add_op [(UNSPEC_SABDLB "sabalb")
3719 (UNSPEC_SABDLT "sabalt")
3720 (UNSPEC_SMULLB "smlalb")
3721 (UNSPEC_SMULLT "smlalt")
3722 (UNSPEC_UABDLB "uabalb")
3723 (UNSPEC_UABDLT "uabalt")
3724 (UNSPEC_UMULLB "umlalb")
3725 (UNSPEC_UMULLT "umlalt")])
3726
3727(define_int_attr sve_int_qadd_op [(UNSPEC_SQDMULLB "sqdmlalb")
3728 (UNSPEC_SQDMULLBT "sqdmlalbt")
3729 (UNSPEC_SQDMULLT "sqdmlalt")])
3730
3731(define_int_attr sve_int_sub_op [(UNSPEC_SMULLB "smlslb")
3732 (UNSPEC_SMULLT "smlslt")
3733 (UNSPEC_UMULLB "umlslb")
3734 (UNSPEC_UMULLT "umlslt")])
3735
3736(define_int_attr sve_int_qsub_op [(UNSPEC_SQDMULLB "sqdmlslb")
3737 (UNSPEC_SQDMULLBT "sqdmlslbt")
3738 (UNSPEC_SQDMULLT "sqdmlslt")])
b0760a40 3739
896dff99
RS
3740(define_int_attr sve_fp_op [(UNSPEC_BFDOT "bfdot")
3741 (UNSPEC_BFMLALB "bfmlalb")
3742 (UNSPEC_BFMLALT "bfmlalt")
3743 (UNSPEC_BFMMLA "bfmmla")
3744 (UNSPEC_FRECPE "frecpe")
624d0f07
RS
3745 (UNSPEC_FRECPS "frecps")
3746 (UNSPEC_RSQRTE "frsqrte")
3747 (UNSPEC_RSQRTS "frsqrts")
0a09a948 3748 (UNSPEC_FADDP "faddp")
624d0f07 3749 (UNSPEC_FADDV "faddv")
36696774 3750 (UNSPEC_FEXPA "fexpa")
0a09a948 3751 (UNSPEC_FMAXNMP "fmaxnmp")
b0760a40 3752 (UNSPEC_FMAXNMV "fmaxnmv")
0a09a948 3753 (UNSPEC_FMAXP "fmaxp")
b0760a40 3754 (UNSPEC_FMAXV "fmaxv")
0a09a948 3755 (UNSPEC_FMINNMP "fminnmp")
b0760a40 3756 (UNSPEC_FMINNMV "fminnmv")
0a09a948 3757 (UNSPEC_FMINP "fminp")
b0760a40 3758 (UNSPEC_FMINV "fminv")
624d0f07 3759 (UNSPEC_FMLA "fmla")
0a09a948
RS
3760 (UNSPEC_FMLALB "fmlalb")
3761 (UNSPEC_FMLALT "fmlalt")
624d0f07 3762 (UNSPEC_FMLS "fmls")
0a09a948
RS
3763 (UNSPEC_FMLSLB "fmlslb")
3764 (UNSPEC_FMLSLT "fmlslt")
36696774 3765 (UNSPEC_FMMLA "fmmla")
624d0f07
RS
3766 (UNSPEC_FTSMUL "ftsmul")
3767 (UNSPEC_FTSSEL "ftssel")
b0760a40 3768 (UNSPEC_COND_FABS "fabs")
d45b20a5 3769 (UNSPEC_COND_FADD "fadd")
0a09a948
RS
3770 (UNSPEC_COND_FCVTLT "fcvtlt")
3771 (UNSPEC_COND_FCVTX "fcvtx")
cb18e86d 3772 (UNSPEC_COND_FDIV "fdiv")
0a09a948 3773 (UNSPEC_COND_FLOGB "flogb")
624d0f07 3774 (UNSPEC_COND_FMAX "fmax")
cb18e86d 3775 (UNSPEC_COND_FMAXNM "fmaxnm")
624d0f07 3776 (UNSPEC_COND_FMIN "fmin")
cb18e86d
RS
3777 (UNSPEC_COND_FMINNM "fminnm")
3778 (UNSPEC_COND_FMUL "fmul")
624d0f07 3779 (UNSPEC_COND_FMULX "fmulx")
d45b20a5 3780 (UNSPEC_COND_FNEG "fneg")
624d0f07 3781 (UNSPEC_COND_FRECPX "frecpx")
d45b20a5
RS
3782 (UNSPEC_COND_FRINTA "frinta")
3783 (UNSPEC_COND_FRINTI "frinti")
3784 (UNSPEC_COND_FRINTM "frintm")
3785 (UNSPEC_COND_FRINTN "frintn")
3786 (UNSPEC_COND_FRINTP "frintp")
3787 (UNSPEC_COND_FRINTX "frintx")
3788 (UNSPEC_COND_FRINTZ "frintz")
624d0f07 3789 (UNSPEC_COND_FSCALE "fscale")
d45b20a5 3790 (UNSPEC_COND_FSQRT "fsqrt")
cb18e86d
RS
3791 (UNSPEC_COND_FSUB "fsub")])
3792
3793(define_int_attr sve_fp_op_rev [(UNSPEC_COND_FADD "fadd")
3794 (UNSPEC_COND_FDIV "fdivr")
624d0f07 3795 (UNSPEC_COND_FMAX "fmax")
cb18e86d 3796 (UNSPEC_COND_FMAXNM "fmaxnm")
624d0f07 3797 (UNSPEC_COND_FMIN "fmin")
cb18e86d
RS
3798 (UNSPEC_COND_FMINNM "fminnm")
3799 (UNSPEC_COND_FMUL "fmul")
624d0f07 3800 (UNSPEC_COND_FMULX "fmulx")
cb18e86d 3801 (UNSPEC_COND_FSUB "fsubr")])
a08acce8 3802
0a09a948
RS
3803(define_int_attr rot [(UNSPEC_CADD90 "90")
3804 (UNSPEC_CADD270 "270")
3805 (UNSPEC_CDOT "0")
3806 (UNSPEC_CDOT90 "90")
3807 (UNSPEC_CDOT180 "180")
3808 (UNSPEC_CDOT270 "270")
3809 (UNSPEC_CMLA "0")
3810 (UNSPEC_CMLA90 "90")
3811 (UNSPEC_CMLA180 "180")
3812 (UNSPEC_CMLA270 "270")
3813 (UNSPEC_FCADD90 "90")
9d63f43b
TC
3814 (UNSPEC_FCADD270 "270")
3815 (UNSPEC_FCMLA "0")
3816 (UNSPEC_FCMLA90 "90")
3817 (UNSPEC_FCMLA180 "180")
624d0f07 3818 (UNSPEC_FCMLA270 "270")
0a09a948
RS
3819 (UNSPEC_SQCADD90 "90")
3820 (UNSPEC_SQCADD270 "270")
3821 (UNSPEC_SQRDCMLAH "0")
3822 (UNSPEC_SQRDCMLAH90 "90")
3823 (UNSPEC_SQRDCMLAH180 "180")
3824 (UNSPEC_SQRDCMLAH270 "270")
624d0f07
RS
3825 (UNSPEC_COND_FCADD90 "90")
3826 (UNSPEC_COND_FCADD270 "270")
3827 (UNSPEC_COND_FCMLA "0")
3828 (UNSPEC_COND_FCMLA90 "90")
3829 (UNSPEC_COND_FCMLA180 "180")
ad260343
TC
3830 (UNSPEC_COND_FCMLA270 "270")
3831 (UNSPEC_FCMUL "0")
3832 (UNSPEC_FCMUL_CONJ "180")])
3833
3834;; A conjucate is a negation of the imaginary component
3835;; The number in the unspecs are the rotation component of the instruction, e.g
3836;; FCMLA180 means use the instruction with #180.
3837;; The iterator is used to produce the right name mangling for the function.
3838(define_int_attr conj_op [(UNSPEC_FCMLA180 "")
3839 (UNSPEC_FCMLA180_CONJ "_conj")
3840 (UNSPEC_FCMLA "")
3841 (UNSPEC_FCMLA_CONJ "_conj")
3842 (UNSPEC_FCMUL "")
3843 (UNSPEC_FCMUL_CONJ "_conj")
3844 (UNSPEC_CMLA "")
3845 (UNSPEC_CMLA180 "")
3846 (UNSPEC_CMLA180_CONJ "_conj")
3847 (UNSPEC_CMLA_CONJ "_conj")
3848 (UNSPEC_CMUL "")
3849 (UNSPEC_CMUL_CONJ "_conj")])
3850
3851;; The complex operations when performed on a real complex number require two
3852;; instructions to perform the operation. e.g. complex multiplication requires
3853;; two FCMUL with a particular rotation value.
3854;;
3855;; These values can be looked up in rotsplit1 and rotsplit2. as an example
3856;; FCMUL needs the first instruction to use #0 and the second #90.
3857(define_int_attr rotsplit1 [(UNSPEC_FCMLA "0")
3858 (UNSPEC_FCMLA_CONJ "0")
3859 (UNSPEC_FCMUL "0")
3860 (UNSPEC_FCMUL_CONJ "0")
3861 (UNSPEC_FCMLA180 "180")
3862 (UNSPEC_FCMLA180_CONJ "180")])
3863
3864(define_int_attr rotsplit2 [(UNSPEC_FCMLA "90")
3865 (UNSPEC_FCMLA_CONJ "270")
3866 (UNSPEC_FCMUL "90")
3867 (UNSPEC_FCMUL_CONJ "270")
3868 (UNSPEC_FCMLA180 "270")
3869 (UNSPEC_FCMLA180_CONJ "90")])
3870
3871;; SVE has slightly different namings from NEON so we have to split these
3872;; iterators.
3873(define_int_attr sve_rot1 [(UNSPEC_FCMLA "")
3874 (UNSPEC_FCMLA_CONJ "")
3875 (UNSPEC_FCMUL "")
3876 (UNSPEC_FCMUL_CONJ "")
3877 (UNSPEC_FCMLA180 "180")
3878 (UNSPEC_FCMLA180_CONJ "180")
3879 (UNSPEC_CMLA "")
3880 (UNSPEC_CMLA_CONJ "")
3881 (UNSPEC_CMUL "")
3882 (UNSPEC_CMUL_CONJ "")
3883 (UNSPEC_CMLA180 "180")
3884 (UNSPEC_CMLA180_CONJ "180")])
3885
3886(define_int_attr sve_rot2 [(UNSPEC_FCMLA "90")
3887 (UNSPEC_FCMLA_CONJ "270")
3888 (UNSPEC_FCMUL "90")
3889 (UNSPEC_FCMUL_CONJ "270")
3890 (UNSPEC_FCMLA180 "270")
3891 (UNSPEC_FCMLA180_CONJ "90")
3892 (UNSPEC_CMLA "90")
3893 (UNSPEC_CMLA_CONJ "270")
3894 (UNSPEC_CMUL "90")
3895 (UNSPEC_CMUL_CONJ "270")
3896 (UNSPEC_CMLA180 "270")
3897 (UNSPEC_CMLA180_CONJ "90")])
3898
3899
3900(define_int_attr fcmac1 [(UNSPEC_FCMLA "a") (UNSPEC_FCMLA_CONJ "a")
3901 (UNSPEC_FCMLA180 "s") (UNSPEC_FCMLA180_CONJ "s")
3902 (UNSPEC_CMLA "a") (UNSPEC_CMLA_CONJ "a")
3903 (UNSPEC_CMLA180 "s") (UNSPEC_CMLA180_CONJ "s")])
9d63f43b 3904
b41d1f6e
RS
3905(define_int_attr sve_fmla_op [(UNSPEC_COND_FMLA "fmla")
3906 (UNSPEC_COND_FMLS "fmls")
3907 (UNSPEC_COND_FNMLA "fnmla")
3908 (UNSPEC_COND_FNMLS "fnmls")])
3909
3910(define_int_attr sve_fmad_op [(UNSPEC_COND_FMLA "fmad")
3911 (UNSPEC_COND_FMLS "fmsb")
3912 (UNSPEC_COND_FNMLA "fnmad")
3913 (UNSPEC_COND_FNMLS "fnmsb")])
0254ed79 3914
624d0f07
RS
3915;; The register constraint to use for the final operand in a binary BRK.
3916(define_int_attr brk_reg_con [(UNSPEC_BRKN "0")
3917 (UNSPEC_BRKPA "Upa") (UNSPEC_BRKPB "Upa")])
3918
3919;; The register number to print for the above.
3920(define_int_attr brk_reg_opno [(UNSPEC_BRKN "0")
3921 (UNSPEC_BRKPA "3") (UNSPEC_BRKPB "3")])
3922
0254ed79
RS
3923;; The predicate to use for the first input operand in a floating-point
3924;; <optab><mode>3 pattern.
3925(define_int_attr sve_pred_fp_rhs1_operand
3926 [(UNSPEC_COND_FADD "register_operand")
3927 (UNSPEC_COND_FDIV "register_operand")
624d0f07 3928 (UNSPEC_COND_FMAX "register_operand")
0254ed79 3929 (UNSPEC_COND_FMAXNM "register_operand")
624d0f07 3930 (UNSPEC_COND_FMIN "register_operand")
0254ed79
RS
3931 (UNSPEC_COND_FMINNM "register_operand")
3932 (UNSPEC_COND_FMUL "register_operand")
624d0f07 3933 (UNSPEC_COND_FMULX "register_operand")
0254ed79
RS
3934 (UNSPEC_COND_FSUB "aarch64_sve_float_arith_operand")])
3935
3936;; The predicate to use for the second input operand in a floating-point
3937;; <optab><mode>3 pattern.
3938(define_int_attr sve_pred_fp_rhs2_operand
3939 [(UNSPEC_COND_FADD "aarch64_sve_float_arith_with_sub_operand")
3940 (UNSPEC_COND_FDIV "register_operand")
624d0f07 3941 (UNSPEC_COND_FMAX "aarch64_sve_float_maxmin_operand")
75079ddf 3942 (UNSPEC_COND_FMAXNM "aarch64_sve_float_maxmin_operand")
624d0f07 3943 (UNSPEC_COND_FMIN "aarch64_sve_float_maxmin_operand")
75079ddf 3944 (UNSPEC_COND_FMINNM "aarch64_sve_float_maxmin_operand")
0254ed79 3945 (UNSPEC_COND_FMUL "aarch64_sve_float_mul_operand")
624d0f07 3946 (UNSPEC_COND_FMULX "register_operand")
0254ed79 3947 (UNSPEC_COND_FSUB "register_operand")])
a19ba9e1
RS
3948
3949;; Likewise for immediates only.
3950(define_int_attr sve_pred_fp_rhs2_immediate
624d0f07
RS
3951 [(UNSPEC_COND_FMAX "aarch64_sve_float_maxmin_immediate")
3952 (UNSPEC_COND_FMAXNM "aarch64_sve_float_maxmin_immediate")
3953 (UNSPEC_COND_FMIN "aarch64_sve_float_maxmin_immediate")
a19ba9e1
RS
3954 (UNSPEC_COND_FMINNM "aarch64_sve_float_maxmin_immediate")
3955 (UNSPEC_COND_FMUL "aarch64_sve_float_mul_immediate")])
d7a09c44 3956
624d0f07
RS
3957;; The maximum number of element bits that an instruction can handle.
3958(define_int_attr max_elem_bits [(UNSPEC_UADDV "64") (UNSPEC_SADDV "32")
3959 (UNSPEC_PFIRST "8") (UNSPEC_PNEXT "64")])
3960
d7a09c44 3961;; The minimum number of element bits that an instruction can handle.
624d0f07
RS
3962(define_int_attr min_elem_bits [(UNSPEC_RBIT "8")
3963 (UNSPEC_REVB "16")
d7a09c44
RS
3964 (UNSPEC_REVH "32")
3965 (UNSPEC_REVW "64")])
58c036c8
RS
3966
3967(define_int_attr unspec [(UNSPEC_WHILERW "UNSPEC_WHILERW")
3968 (UNSPEC_WHILEWR "UNSPEC_WHILEWR")])
0d7e5fa6
AC
3969
3970;; Iterators and attributes for fpcr fpsr getter setters
3971
3972(define_int_iterator GET_FPSCR
3973 [UNSPECV_GET_FPSR UNSPECV_GET_FPCR])
3974
3975(define_int_iterator SET_FPSCR
3976 [UNSPECV_SET_FPSR UNSPECV_SET_FPCR])
3977
3978(define_int_attr fpscr_name
3979 [(UNSPECV_GET_FPSR "fpsr")
3980 (UNSPECV_SET_FPSR "fpsr")
3981 (UNSPECV_GET_FPCR "fpcr")
3982 (UNSPECV_SET_FPCR "fpcr")])
b096a6eb
RS
3983
3984(define_int_attr bits_etype [(8 "b") (16 "h") (32 "s")])