]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/arm/arm-protos.h
Update copyright years.
[thirdparty/gcc.git] / gcc / config / arm / arm-protos.h
CommitLineData
eb3921e8 1/* Prototypes for exported functions defined in arm.c and pe.c
99dee823 2 Copyright (C) 1999-2021 Free Software Foundation, Inc.
eb3921e8
NC
3 Contributed by Richard Earnshaw (rearnsha@arm.com)
4 Minor hacks by Nick Clifton (nickc@cygnus.com)
5
4f448245 6 This file is part of GCC.
eb3921e8 7
4f448245
NC
8 GCC is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
2f83c7d6 10 the Free Software Foundation; either version 3, or (at your option)
4f448245 11 any later version.
eb3921e8 12
4f448245
NC
13 GCC is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
eb3921e8 17
4f448245 18 You should have received a copy of the GNU General Public License
2f83c7d6
NC
19 along with GCC; see the file COPYING3. If not see
20 <http://www.gnu.org/licenses/>. */
eb3921e8 21
8b97c5f8
ZW
22#ifndef GCC_ARM_PROTOS_H
23#define GCC_ARM_PROTOS_H
24
851966d6 25#include "sbitmap.h"
70e73d3c 26
677f3fa8 27extern enum unwind_info_type arm_except_unwind_info (struct gcc_options *);
a72d4945 28extern int use_return_insn (int, rtx);
24d5b097 29extern bool use_simple_return_p (void);
bbbbb16a 30extern enum reg_class arm_regno_class (int);
cf16f980
KT
31extern bool arm_check_builtin_call (location_t , vec<location_t> , tree,
32 tree, unsigned int, tree *);
89d75572 33extern void arm_load_pic_register (unsigned long, rtx);
e32bac5b 34extern int arm_volatile_func (void);
e32bac5b 35extern void arm_expand_prologue (void);
d461c88a 36extern void arm_expand_epilogue (bool);
258619bb 37extern void arm_declare_function_name (FILE *, const char *, tree);
9ad1f699 38extern void arm_asm_declare_function_name (FILE *, const char *, tree);
24d5b097 39extern void thumb2_expand_return (bool);
e32bac5b
RE
40extern const char *arm_strip_name_encoding (const char *);
41extern void arm_asm_output_labelref (FILE *, const char *);
5b3e6663 42extern void thumb2_asm_output_opcode (FILE *);
e32bac5b 43extern unsigned long arm_current_func_type (void);
b3f8d95d
MM
44extern HOST_WIDE_INT arm_compute_initial_elimination_offset (unsigned int,
45 unsigned int);
5848830f
PB
46extern HOST_WIDE_INT thumb_compute_initial_elimination_offset (unsigned int,
47 unsigned int);
2fa330b2 48extern unsigned int arm_dbx_register_number (unsigned int);
617a1b71 49extern void arm_output_fn_unwind (FILE *, bool);
33857df2
JG
50
51extern rtx arm_expand_builtin (tree exp, rtx target, rtx subtarget
b8506a8a 52 ATTRIBUTE_UNUSED, machine_mode mode
33857df2
JG
53 ATTRIBUTE_UNUSED, int ignore ATTRIBUTE_UNUSED);
54extern tree arm_builtin_decl (unsigned code, bool initialize_p
55 ATTRIBUTE_UNUSED);
56extern void arm_init_builtins (void);
57extern void arm_atomic_assign_expand_fenv (tree *hold, tree *clear, tree *update);
93c590ee
MC
58extern rtx arm_simd_vect_par_cnst_half (machine_mode mode, bool high);
59extern bool arm_simd_check_vect_par_cnst_half_p (rtx op, machine_mode mode,
60 bool high);
ebdb6f23 61extern void arm_emit_speculation_barrier_function (void);
0406dccd 62extern void arm_decompose_di_binop (rtx, rtx, rtx *, rtx *, rtx *, rtx *);
cf16f980 63extern bool arm_q_bit_access (void);
16155ccf 64extern bool arm_ge_bits_access (void);
d2ed233c 65extern bool arm_target_insn_ok_for_lob (rtx);
ebdb6f23 66
eb3921e8 67#ifdef RTX_CODE
d91524d5
SP
68enum reg_class
69arm_mode_base_reg_class (machine_mode);
c8cd4696
MC
70extern void arm_gen_unlikely_cbranch (enum rtx_code, machine_mode cc_mode,
71 rtx label_ref);
ef4bddc2
RS
72extern bool arm_vector_mode_supported_p (machine_mode);
73extern bool arm_small_register_classes_for_mode_p (machine_mode);
e32bac5b 74extern int const_ok_for_arm (HOST_WIDE_INT);
c2b640a7 75extern int const_ok_for_op (HOST_WIDE_INT, enum rtx_code);
44cd6810 76extern int const_ok_for_dimode_op (HOST_WIDE_INT, enum rtx_code);
011f5e92 77extern void thumb1_gen_const_int_rtl (rtx, HOST_WIDE_INT);
c7f49e05 78extern void thumb1_gen_const_int_print (rtx, HOST_WIDE_INT);
ef4bddc2 79extern int arm_split_constant (RTX_CODE, machine_mode, rtx,
a406f566 80 HOST_WIDE_INT, rtx, rtx, int);
e32bac5b 81extern int legitimate_pic_operand_p (rtx);
89d75572 82extern rtx legitimize_pic_address (rtx, machine_mode, rtx, rtx, bool);
d3585b76 83extern rtx legitimize_tls_address (rtx, rtx);
ef4bddc2
RS
84extern bool arm_legitimate_address_p (machine_mode, rtx, bool);
85extern int arm_legitimate_address_outer_p (machine_mode, rtx, RTX_CODE, int);
86extern int thumb_legitimate_offset_p (machine_mode, HOST_WIDE_INT);
ef4bddc2
RS
87extern int thumb1_legitimate_address_p (machine_mode, rtx, int);
88extern bool ldm_stm_operation_p (rtx, bool, machine_mode mode,
fb40241d 89 bool, bool);
0b1c7b27 90extern bool clear_operation_p (rtx, bool);
9b66ebb1 91extern int arm_const_double_rtx (rtx);
f1adb0a9 92extern int vfp3_const_double_rtx (rtx);
63c8f7d6 93extern int simd_immediate_valid_for_move (rtx, machine_mode, rtx *, int *);
ef4bddc2 94extern int neon_immediate_valid_for_logic (rtx, machine_mode, int, rtx *,
88f77cba 95 int *);
ef4bddc2 96extern int neon_immediate_valid_for_shift (rtx, machine_mode, rtx *,
31a0c825 97 int *, bool);
88f77cba 98extern char *neon_output_logic_immediate (const char *, rtx *,
ef4bddc2 99 machine_mode, int, int);
31a0c825 100extern char *neon_output_shift_immediate (const char *, char, rtx *,
ef4bddc2
RS
101 machine_mode, int, bool);
102extern void neon_pairwise_reduce (rtx, rtx, machine_mode,
88f77cba 103 rtx (*) (rtx, rtx, rtx));
814a4c3b 104extern rtx neon_make_constant (rtx);
10766209 105extern tree arm_builtin_vectorized_function (unsigned int, tree, tree);
88f77cba 106extern void neon_expand_vector_init (rtx, rtx);
eaa80f64 107extern void neon_lane_bounds (rtx, HOST_WIDE_INT, HOST_WIDE_INT, const_tree);
d57daa0c 108extern void arm_const_bounds (rtx, HOST_WIDE_INT, HOST_WIDE_INT);
ef4bddc2 109extern HOST_WIDE_INT neon_element_bits (machine_mode);
ef4bddc2 110extern void neon_emit_pair_result_insn (machine_mode,
88f77cba
JB
111 rtx (*) (rtx, rtx, rtx, rtx),
112 rtx, rtx, rtx);
113extern void neon_disambiguate_copy (rtx *, rtx *, rtx *, unsigned int);
b440f324 114extern void neon_split_vcombine (rtx op[3]);
ef4bddc2 115extern enum reg_class coproc_secondary_reload_class (machine_mode, rtx,
fe2d934b 116 bool);
d3585b76 117extern bool arm_tls_referenced_p (rtx);
d5b7b3ae 118
fdd695fd 119extern int arm_coproc_mem_operand (rtx, bool);
9f6abd2d
JR
120extern int arm_coproc_mem_operand_no_writeback (rtx);
121extern int arm_coproc_mem_operand_wb (rtx, int);
33255ae3 122extern int neon_vector_mem_operand (rtx, int, bool);
d91524d5 123extern int mve_vector_mem_operand (machine_mode, rtx, bool);
88f77cba 124extern int neon_struct_mem_operand (rtx);
e32bac5b 125
ee8045e5 126extern rtx *neon_vcmla_lane_prepare_operands (rtx *);
c2b7062d 127
d3585b76 128extern int tls_mentioned_p (rtx);
e32bac5b
RE
129extern int symbol_mentioned_p (rtx);
130extern int label_mentioned_p (rtx);
131extern RTX_CODE minmax_code (rtx);
5d216c70 132extern bool arm_sat_operator_match (rtx, rtx, int *, bool *);
e32bac5b 133extern int adjacent_mem_locations (rtx, rtx);
37119410
BS
134extern bool gen_ldm_seq (rtx *, int, bool);
135extern bool gen_stm_seq (rtx *, int);
136extern bool gen_const_stm_seq (rtx *, int);
137extern rtx arm_gen_load_multiple (int *, int, rtx, int, rtx, HOST_WIDE_INT *);
138extern rtx arm_gen_store_multiple (int *, int, rtx, int, rtx, HOST_WIDE_INT *);
56289ed2
SD
139extern bool offset_ok_for_ldrd_strd (HOST_WIDE_INT);
140extern bool operands_ok_ldrd_strd (rtx, rtx, rtx, HOST_WIDE_INT, bool, bool);
4542a38a 141extern bool gen_operands_ldrd_strd (rtx *, bool, bool, bool);
c272bbda 142extern bool valid_operands_ldrd_strd (rtx *, bool);
76715c32
AS
143extern int arm_gen_cpymemqi (rtx *);
144extern bool gen_cpymem_ldrd_strd (rtx *);
ef4bddc2
RS
145extern machine_mode arm_select_cc_mode (RTX_CODE, rtx, rtx);
146extern machine_mode arm_select_dominance_cc_mode (rtx, rtx,
e32bac5b 147 HOST_WIDE_INT);
18f0fe6b 148extern rtx arm_gen_compare_reg (RTX_CODE, rtx, rtx, rtx);
e32bac5b
RE
149extern rtx arm_gen_return_addr_mask (void);
150extern void arm_reload_in_hi (rtx *);
151extern void arm_reload_out_hi (rtx *);
02231c13 152extern int arm_max_const_double_inline_cost (void);
2075b05d 153extern int arm_const_double_inline_cost (rtx);
b4a58f80 154extern bool arm_const_double_by_parts (rtx);
73160ba9 155extern bool arm_const_double_by_immediates (rtx);
8b63716e 156extern rtx arm_load_function_descriptor (rtx funcdesc);
7a32d6c4 157extern void arm_emit_call_insn (rtx, rtx, bool);
c92e08e3 158bool detect_cmse_nonsecure_call (tree);
e32bac5b 159extern const char *output_call (rtx *);
571191af 160void arm_emit_movpair (rtx, rtx);
e32bac5b 161extern const char *output_mov_long_double_arm_from_arm (rtx *);
3598da80 162extern const char *output_move_double (rtx *, bool, int *count);
88f77cba 163extern const char *output_move_quad (rtx *);
3598da80 164extern int arm_count_output_move_double_insns (rtx *);
c272bbda 165extern int arm_count_ldrdstrd_insns (rtx *, bool);
5b3e6663 166extern const char *output_move_vfp (rtx *operands);
88f77cba 167extern const char *output_move_neon (rtx *operands);
647d790d
DM
168extern int arm_attr_length_move_neon (rtx_insn *);
169extern int arm_address_offset_is_imm (rtx_insn *);
e32bac5b
RE
170extern const char *output_add_immediate (rtx *);
171extern const char *arithmetic_instr (rtx, int);
172extern void output_ascii_pseudo_op (FILE *, const unsigned char *, int);
f79b86a4 173extern const char *output_return_instruction (rtx, bool, bool, bool);
4fb94ef9 174extern const char *output_probe_stack_range (rtx, rtx);
e32bac5b 175extern void arm_poke_function_name (FILE *, const char *);
81e3f921 176extern void arm_final_prescan_insn (rtx_insn *);
e32bac5b 177extern int arm_debugger_arg_offset (int, rtx);
25a65198 178extern bool arm_is_long_call_p (tree);
5a9335ef 179extern int arm_emit_vector_const (FILE *, rtx);
0fd8c3ad 180extern void arm_emit_fp16_const (rtx c);
5a9335ef 181extern const char * arm_output_load_gr (rtx *);
b27832ed 182extern const char *vfp_output_vstmd (rtx *);
3aee1982 183extern void arm_output_multireg_pop (rtx *, bool, rtx, bool, bool);
c9ca9b88 184extern void arm_set_return_address (rtx, rtx);
6555b6bd 185extern int arm_eliminable_register (rtx);
5b3e6663 186extern const char *arm_output_shift(rtx *, int);
8fd03515
XQ
187extern const char *arm_output_iwmmxt_shift_immediate (const char *, rtx *, bool);
188extern const char *arm_output_iwmmxt_tinsr (rtx *);
029e79eb 189extern unsigned int arm_sync_loop_insns (rtx , rtx *);
0c27e2d8 190extern int arm_attr_length_push_multi(rtx, rtx);
5775d58c 191extern int arm_attr_length_pop_multi(rtx *, bool, bool);
18f0fe6b
RH
192extern void arm_expand_compare_and_swap (rtx op[]);
193extern void arm_split_compare_and_swap (rtx op[]);
194extern void arm_split_atomic_op (enum rtx_code, rtx, rtx, rtx, rtx, rtx, rtx);
f959607b 195extern rtx arm_load_tp (rtx);
d57daa0c 196extern bool arm_coproc_builtin_available (enum unspecv);
3811581f 197extern bool arm_coproc_ldc_stc_legitimate_address (rtx);
d5b7b3ae
RE
198
199#if defined TREE_CODE
e32bac5b 200extern void arm_init_cumulative_args (CUMULATIVE_ARGS *, tree, rtx, tree);
ef4bddc2 201extern bool arm_pad_reg_upward (machine_mode, tree, int);
d5b7b3ae 202#endif
9f7bf991 203extern int arm_apply_result_size (void);
d5b7b3ae 204
eb3921e8
NC
205#endif /* RTX_CODE */
206
d5b7b3ae 207/* Thumb functions. */
e32bac5b 208extern void arm_init_expanders (void);
90911ab6 209extern const char *thumb1_unexpanded_epilogue (void);
5b3e6663
PB
210extern void thumb1_expand_prologue (void);
211extern void thumb1_expand_epilogue (void);
d018b46e 212extern const char *thumb1_output_interwork (void);
e32bac5b 213extern int thumb_shiftable_const (unsigned HOST_WIDE_INT);
cd2b33d0 214#ifdef RTX_CODE
723d95fe 215extern enum arm_cond_code maybe_get_arm_condition_code (rtx);
81e3f921
DM
216extern void thumb1_final_prescan_insn (rtx_insn *);
217extern void thumb2_final_prescan_insn (rtx_insn *);
e32bac5b
RE
218extern const char *thumb_load_double_from_address (rtx *);
219extern const char *thumb_output_move_mem_multiple (int, rtx *);
b12a00f1 220extern const char *thumb_call_via_reg (rtx);
76715c32 221extern void thumb_expand_cpymemqi (rtx *);
e32bac5b
RE
222extern rtx arm_return_addr (int, rtx);
223extern void thumb_reload_out_hi (rtx *);
c9ca9b88 224extern void thumb_set_return_address (rtx, rtx);
907dd0c7
RE
225extern const char *thumb1_output_casesi (rtx *);
226extern const char *thumb2_output_casesi (rtx *);
d5b7b3ae
RE
227#endif
228
229/* Defined in pe.c. */
e32bac5b
RE
230extern int arm_dllexport_name_p (const char *);
231extern int arm_dllimport_name_p (const char *);
d5b7b3ae
RE
232
233#ifdef TREE_CODE
e32bac5b
RE
234extern void arm_pe_unique_section (tree, int);
235extern void arm_pe_encode_section_info (tree, rtx, int);
236extern int arm_dllexport_p (tree);
237extern int arm_dllimport_p (tree);
238extern void arm_mark_dllexport (tree);
239extern void arm_mark_dllimport (tree);
d5524d52 240extern bool arm_change_mode_p (tree);
d5b7b3ae 241#endif
8b97c5f8 242
c84f825c
CB
243extern tree arm_valid_target_attribute_tree (tree, struct gcc_options *,
244 struct gcc_options *);
851966d6 245extern void arm_configure_build_target (struct arm_build_target *,
a53613c4 246 struct cl_target_option *,
851966d6 247 struct gcc_options *, bool);
008a11cc
TC
248extern void arm_option_reconfigure_globals (void);
249extern void arm_options_perform_arch_sanity_checks (void);
e32bac5b
RE
250extern void arm_pr_long_calls (struct cpp_reader *);
251extern void arm_pr_no_long_calls (struct cpp_reader *);
252extern void arm_pr_long_calls_off (struct cpp_reader *);
8b97c5f8 253
3101faab 254extern const char *arm_mangle_type (const_tree);
6276b630 255extern const char *arm_mangle_builtin_type (const_tree);
608063c3 256
795dc4fc
PB
257extern void arm_order_regs_for_local_alloc (void);
258
b24a2ce5
GY
259extern int arm_max_conditional_execute ();
260
2597da22
CL
261/* Vectorizer cost model implementation. */
262struct cpu_vec_costs {
263 const int scalar_stmt_cost; /* Cost of any scalar operation, excluding
264 load and store. */
265 const int scalar_load_cost; /* Cost of scalar load. */
266 const int scalar_store_cost; /* Cost of scalar store. */
267 const int vec_stmt_cost; /* Cost of any vector operation, excluding
268 load, store, vector-to-scalar and
269 scalar-to-vector operation. */
270 const int vec_to_scalar_cost; /* Cost of vect-to-scalar operation. */
271 const int scalar_to_vec_cost; /* Cost of scalar-to-vector operation. */
272 const int vec_align_load_cost; /* Cost of aligned vector load. */
273 const int vec_unalign_load_cost; /* Cost of unaligned vector load. */
274 const int vec_unalign_store_cost; /* Cost of unaligned vector load. */
275 const int vec_store_cost; /* Cost of vector store. */
276 const int cond_taken_branch_cost; /* Cost of taken branch for vectorizer
277 cost model. */
278 const int cond_not_taken_branch_cost;/* Cost of not taken branch for
279 vectorizer cost model. */
280};
281
1b78f575
RE
282#ifdef RTX_CODE
283/* This needs to be here because we need RTX_CODE and similar. */
284
5bea0c6c
KT
285struct cpu_cost_table;
286
612ea540
CB
287/* Addressing mode operations. Used to index tables in struct
288 addr_mode_cost_table. */
289enum arm_addr_mode_op
290{
291 AMO_DEFAULT,
292 AMO_NO_WB, /* Offset with no writeback. */
293 AMO_WB, /* Offset with writeback. */
294 AMO_MAX /* For array size. */
295};
296
297/* Table of additional costs in units of COSTS_N_INSNS() when using
298 addressing modes for each access type. */
299struct addr_mode_cost_table
300{
301 const int integer[AMO_MAX];
302 const int fp[AMO_MAX];
303 const int vector[AMO_MAX];
304};
305
2301ca74
BC
306/* Dump function ARM_PRINT_TUNE_INFO should be updated whenever this
307 structure is modified. */
308
1b78f575
RE
309struct tune_params
310{
5bea0c6c 311 const struct cpu_cost_table *insn_extra_cost;
612ea540 312 const struct addr_mode_cost_table *addr_mode_costs;
b505225b 313 bool (*sched_adjust_cost) (rtx_insn *, int, rtx_insn *, int *);
52c266ba
RE
314 int (*branch_cost) (bool, bool);
315 /* Vectorizer costs. */
316 const struct cpu_vec_costs* vec_costs;
1b78f575 317 int constant_limit;
b24a2ce5 318 /* Maximum number of instructions to conditionalise. */
16868d84 319 int max_insns_skipped;
52c266ba
RE
320 /* Maximum number of instructions to inline calls to memset. */
321 int max_insns_inline_memset;
322 /* Issue rate of the processor. */
323 unsigned int issue_rate;
324 /* Explicit prefetch data. */
325 struct
326 {
327 int num_slots;
328 int l1_cache_size;
329 int l1_cache_line_size;
330 } prefetch;
331 enum {PREF_CONST_POOL_FALSE, PREF_CONST_POOL_TRUE}
332 prefer_constant_pool: 1;
ab3dfff7 333 /* Prefer STRD/LDRD instructions over PUSH/POP/LDM/STM. */
52c266ba 334 enum {PREF_LDRD_FALSE, PREF_LDRD_TRUE} prefer_ldrd_strd: 1;
a51fb17f
BC
335 /* The preference for non short cirtcuit operation when optimizing for
336 performance. The first element covers Thumb state and the second one
337 is for ARM state. */
ffa7068e
JG
338 enum log_op_non_short_circuit {LOG_OP_NON_SHORT_CIRCUIT_FALSE,
339 LOG_OP_NON_SHORT_CIRCUIT_TRUE};
340 log_op_non_short_circuit logical_op_non_short_circuit_thumb: 1;
341 log_op_non_short_circuit logical_op_non_short_circuit_arm: 1;
46fbb3eb 342 /* Prefer 32-bit encoding instead of flag-setting 16-bit encoding. */
52c266ba
RE
343 enum {DISPARAGE_FLAGS_NEITHER, DISPARAGE_FLAGS_PARTIAL, DISPARAGE_FLAGS_ALL}
344 disparage_flag_setting_t16_encodings: 2;
ad421159 345 /* Prefer to inline string operations like memset by using Neon. */
52c266ba
RE
346 enum {PREF_NEON_STRINGOPS_FALSE, PREF_NEON_STRINGOPS_TRUE}
347 string_ops_prefer_neon: 1;
fe0b29c7 348 /* Bitfield encoding the fusible pairs of instructions. Use FUSE_OPS
52c266ba
RE
349 in an initializer if multiple fusion operations are supported on a
350 target. */
351 enum fuse_ops
352 {
353 FUSE_NOTHING = 0,
066c14c9
WD
354 FUSE_MOVW_MOVT = 1 << 0,
355 FUSE_AES_AESMC = 1 << 1
356 } fusible_ops: 2;
340c7904 357 /* Depth of scheduling queue to check for L2 autoprefetcher. */
52c266ba
RE
358 enum {SCHED_AUTOPREF_OFF, SCHED_AUTOPREF_RANK, SCHED_AUTOPREF_FULL}
359 sched_autopref: 2;
1b78f575
RE
360};
361
52c266ba
RE
362/* Smash multiple fusion operations into a type that can be used for an
363 initializer. */
364#define FUSE_OPS(x) ((tune_params::fuse_ops) (x))
365
1b78f575 366extern const struct tune_params *current_tune;
7f3d8f56 367extern int vfp3_const_double_for_fract_bits (rtx);
c75d51aa
RL
368/* return power of two from operand, otherwise 0. */
369extern int vfp3_const_double_for_bits (rtx);
99aea943
AS
370
371extern void arm_emit_coreregs_64bit_shift (enum rtx_code, rtx, rtx, rtx, rtx,
372 rtx);
39fa4aec 373extern bool arm_fusion_enabled_p (tune_params::fuse_ops);
6ce43645 374extern bool arm_valid_symbolic_address_p (rtx);
95ffee1f 375extern bool arm_validize_comparison (rtx *, rtx *, rtx *);
c2978b34 376extern bool arm_expand_vector_compare (rtx, rtx_code, rtx, rtx, bool);
1b78f575
RE
377#endif /* RTX_CODE */
378
ad421159 379extern bool arm_gen_setmem (rtx *);
c2978b34 380extern void arm_expand_vcond (rtx *, machine_mode);
b440f324 381extern void arm_expand_vec_perm (rtx target, rtx op0, rtx op1, rtx sel);
b440f324 382
ef4bddc2 383extern bool arm_autoinc_modes_ok_p (machine_mode, enum arm_auto_incmodes);
8875e939 384
34dd397b
SB
385extern void arm_emit_eabi_attribute (const char *, int, int);
386
d5524d52 387extern void arm_reset_previous_fndecl (void);
eeb085f3 388extern void save_restore_target_globals (tree);
d5524d52 389
b848e289
JG
390/* Defined in gcc/common/config/arm-common.c. */
391extern const char *arm_rewrite_selected_cpu (const char *name);
392
7049e4eb
CB
393/* Defined in gcc/common/config/arm-c.c. */
394extern void arm_lang_object_attributes_init (void);
c84f825c 395extern void arm_register_target_pragmas (void);
7049e4eb
CB
396extern void arm_cpu_cpp_builtins (struct cpp_reader *);
397
b4c522fa
IB
398/* Defined in arm-d.c */
399extern void arm_d_target_versions (void);
400
aed773a2
CB
401extern bool arm_is_constant_pool_ref (rtx);
402
a27d8d80
JG
403/* The bits in this mask specify which instruction scheduling options should
404 be used. */
643a5717 405extern unsigned int tune_flags;
a27d8d80 406
a27d8d80
JG
407/* Nonzero if this chip supports the ARM Architecture 4 extensions. */
408extern int arm_arch4;
409
410/* Nonzero if this chip supports the ARM Architecture 4t extensions. */
411extern int arm_arch4t;
412
c3f808d3
KT
413/* Nonzero if this chip supports the ARM Architecture 5t extensions. */
414extern int arm_arch5t;
a27d8d80 415
c3f808d3
KT
416/* Nonzero if this chip supports the ARM Architecture 5te extensions. */
417extern int arm_arch5te;
a27d8d80
JG
418
419/* Nonzero if this chip supports the ARM Architecture 6 extensions. */
420extern int arm_arch6;
421
422/* Nonzero if this chip supports the ARM 6K extensions. */
423extern int arm_arch6k;
424
39c12541
MW
425/* Nonzero if this chip supports the ARM 6KZ extensions. */
426extern int arm_arch6kz;
427
a27d8d80
JG
428/* Nonzero if instructions present in ARMv6-M can be used. */
429extern int arm_arch6m;
430
431/* Nonzero if this chip supports the ARM 7 extensions. */
432extern int arm_arch7;
433
bf634d1c
TP
434/* Nonzero if this chip supports the Large Physical Address Extension. */
435extern int arm_arch_lpae;
6c466c7c 436
a27d8d80
JG
437/* Nonzero if instructions not present in the 'M' profile can be used. */
438extern int arm_arch_notm;
439
440/* Nonzero if instructions present in ARMv7E-M can be used. */
441extern int arm_arch7em;
442
443/* Nonzero if instructions present in ARMv8 can be used. */
444extern int arm_arch8;
445
446/* Nonzero if this chip can benefit from load scheduling. */
447extern int arm_ld_sched;
448
449/* Nonzero if this chip is a StrongARM. */
450extern int arm_tune_strongarm;
451
452/* Nonzero if this chip supports Intel Wireless MMX technology. */
453extern int arm_arch_iwmmxt;
454
455/* Nonzero if this chip supports Intel Wireless MMX2 technology. */
456extern int arm_arch_iwmmxt2;
457
458/* Nonzero if this chip is an XScale. */
459extern int arm_arch_xscale;
460
461/* Nonzero if tuning for XScale */
462extern int arm_tune_xscale;
463
464/* Nonzero if we want to tune for stores that access the write-buffer.
465 This typically means an ARM6 or ARM7 with MMU or MPU. */
466extern int arm_tune_wbuf;
467
468/* Nonzero if tuning for Cortex-A9. */
469extern int arm_tune_cortex_a9;
470
a27d8d80
JG
471/* Nonzero if we should define __THUMB_INTERWORK__ in the
472 preprocessor.
473 XXX This is a bit of a hack, it's intended to help work around
474 problems in GLD which doesn't understand that armv5t code is
475 interworking clean. */
476extern int arm_cpp_interwork;
477
52545641
TP
478/* Nonzero if chip supports Thumb 1. */
479extern int arm_arch_thumb1;
480
a27d8d80
JG
481/* Nonzero if chip supports Thumb 2. */
482extern int arm_arch_thumb2;
483
484/* Nonzero if chip supports integer division instruction. */
485extern int arm_arch_arm_hwdiv;
486extern int arm_arch_thumb_hwdiv;
487
afe006ad
TG
488/* Nonzero if chip disallows volatile memory access in IT block. */
489extern int arm_arch_no_volatile_ce;
490
8341f8c4
RE
491/* Structure defining the current overall architectural target and tuning. */
492struct arm_build_target
493{
494 /* Name of the target CPU, if known, or NULL if the target CPU was not
495 specified by the user (and inferred from the -march option). */
496 const char *core_name;
497 /* Name of the target ARCH. NULL if there is a selected CPU. */
498 const char *arch_name;
499 /* Preprocessor substring (never NULL). */
500 const char *arch_pp_name;
8341f8c4
RE
501 /* The base architecture value. */
502 enum base_architecture base_arch;
8afb5358
RE
503 /* The profile letter for the architecture, upper case by convention. */
504 char profile;
8341f8c4
RE
505 /* Bitmap encapsulating the isa_bits for the target environment. */
506 sbitmap isa;
507 /* Flags used for tuning. Long term, these move into tune_params. */
508 unsigned int tune_flags;
509 /* Tables with more detailed tuning information. */
510 const struct tune_params *tune;
511 /* CPU identifier for the tuning target. */
512 enum processor_type tune_core;
513};
514
515extern struct arm_build_target arm_active_target;
a27d8d80 516
d4f680c6
RE
517/* Table entry for a CPU alias. */
518struct cpu_alias
519{
520 /* The alias name. */
521 const char *const name;
522 /* True if the name should be displayed in help text listing cpu names. */
523 bool visible;
524};
525
526/* Table entry for an architectural feature extension. */
050809ed
RE
527struct cpu_arch_extension
528{
357e1023 529 /* Feature name. */
050809ed 530 const char *const name;
357e1023 531 /* True if the option is negative (removes extensions). */
050809ed 532 bool remove;
357e1023
RE
533 /* True if the option is an alias for another option with identical effect;
534 the option will be ignored for canonicalization. */
535 bool alias;
536 /* The modifier bits. */
050809ed
RE
537 const enum isa_feature isa_bits[isa_num_bits];
538};
539
d4f680c6 540/* Common elements of both CPU and architectural options. */
050809ed
RE
541struct cpu_arch_option
542{
543 /* Name for this option. */
544 const char *name;
545 /* List of feature extensions permitted. */
546 const struct cpu_arch_extension *extensions;
547 /* Standard feature bits. */
548 enum isa_feature isa_bits[isa_num_bits];
549};
550
d4f680c6 551/* Table entry for an architecture entry. */
050809ed
RE
552struct arch_option
553{
554 /* Common option fields. */
555 cpu_arch_option common;
556 /* Short string for this architecture. */
557 const char *arch;
558 /* Base architecture, from which this specific architecture is derived. */
559 enum base_architecture base_arch;
8afb5358
RE
560 /* The profile letter for the architecture, upper case by convention. */
561 const char profile;
050809ed
RE
562 /* Default tune target (in the absence of any more specific data). */
563 enum processor_type tune_id;
564};
565
d4f680c6 566/* Table entry for a CPU entry. */
050809ed
RE
567struct cpu_option
568{
569 /* Common option fields. */
570 cpu_arch_option common;
d4f680c6
RE
571 /* List of aliases for this CPU. */
572 const struct cpu_alias *aliases;
050809ed
RE
573 /* Architecture upon which this CPU is based. */
574 enum arch_type arch;
575};
a27d8d80 576
435d1272
RE
577extern const arch_option all_architectures[];
578extern const cpu_option all_cores[];
579
580const cpu_option *arm_parse_cpu_option_name (const cpu_option *, const char *,
a4017ff7 581 const char *, bool = true);
435d1272 582const arch_option *arm_parse_arch_option_name (const arch_option *,
a4017ff7 583 const char *, const char *, bool = true);
435d1272
RE
584void arm_parse_option_features (sbitmap, const cpu_arch_option *,
585 const char *);
586
587void arm_initialize_isa (sbitmap, const enum isa_feature *);
588
44f77a6d
SMW
589const char * arm_gen_far_branch (rtx *, int, const char * , const char *);
590
f2170a37 591bool arm_mve_immediate_check(rtx, machine_mode, bool);
88657302 592#endif /* ! GCC_ARM_PROTOS_H */