]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/arm/arm.h
Update copyright years.
[thirdparty/gcc.git] / gcc / config / arm / arm.h
CommitLineData
f5a1b0d2 1/* Definitions of target machine for GNU compiler, for ARM.
8d9254fc 2 Copyright (C) 1991-2020 Free Software Foundation, Inc.
35d965d5 3 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
8b109b37 4 and Martin Simmons (@harleqn.co.uk).
949d79eb 5 More major hacks by Richard Earnshaw (rearnsha@arm.com)
6cfc7210
NC
6 Minor hacks by Nick Clifton (nickc@cygnus.com)
7
4f448245 8 This file is part of GCC.
35d965d5 9
4f448245
NC
10 GCC is free software; you can redistribute it and/or modify it
11 under the terms of the GNU General Public License as published
2f83c7d6 12 by the Free Software Foundation; either version 3, or (at your
4f448245 13 option) any later version.
35d965d5 14
4f448245
NC
15 GCC is distributed in the hope that it will be useful, but WITHOUT
16 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
17 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
18 License for more details.
35d965d5 19
999db125
GJL
20 Under Section 7 of GPL version 3, you are granted additional
21 permissions described in the GCC Runtime Library Exception, version
22 3.1, as published by the Free Software Foundation.
23
c7eca9fe
GJL
24 You should have received a copy of the GNU General Public License and
25 a copy of the GCC Runtime Library Exception along with this program;
26 see the files COPYING3 and COPYING.RUNTIME respectively. If not, see
2f83c7d6 27 <http://www.gnu.org/licenses/>. */
35d965d5 28
88657302
RH
29#ifndef GCC_ARM_H
30#define GCC_ARM_H
b355a481 31
ef4bddc2 32/* We can't use machine_mode inside a generator file because it
46107b99
RE
33 hasn't been created yet; we shouldn't be using any code that
34 needs the real definition though, so this ought to be safe. */
35#ifdef GENERATOR_FILE
36#define MACHMODE int
37#else
38#include "insn-modes.h"
2c0122c9 39#define MACHMODE machine_mode
46107b99
RE
40#endif
41
9403b7f7
RS
42#include "config/vxworks-dummy.h"
43
35fd3193 44/* The architecture define. */
78011587
PB
45extern char arm_arch_name[];
46
e6471be6 47/* Target CPU builtins. */
7049e4eb 48#define TARGET_CPU_CPP_BUILTINS() arm_cpu_cpp_builtins (pfile)
e6471be6 49
b4c522fa
IB
50/* Target CPU versions for D. */
51#define TARGET_D_CPU_VERSIONS arm_d_target_versions
52
ad7be009 53#include "config/arm/arm-opts.h"
9b66ebb1
PB
54
55/* The processor for which instructions should be scheduled. */
56extern enum processor_type arm_tune;
57
d5b7b3ae 58typedef enum arm_cond_code
89c7ca52
RE
59{
60 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
61 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
d5b7b3ae
RE
62}
63arm_cc;
6cfc7210 64
d5b7b3ae 65extern arm_cc arm_current_cc;
ff9940b0 66
d5b7b3ae 67#define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
89c7ca52 68
cd794ed4 69/* The maximum number of instructions that is beneficial to
b24a2ce5
GY
70 conditionally execute. */
71#undef MAX_CONDITIONAL_EXECUTE
72#define MAX_CONDITIONAL_EXECUTE arm_max_conditional_execute ()
73
6cfc7210
NC
74extern int arm_target_label;
75extern int arm_ccfsm_state;
e2500fed 76extern GTY(()) rtx arm_target_insn;
b76c3c4b
PB
77/* Callback to output language specific object attributes. */
78extern void (*arm_lang_output_object_attributes_hook)(void);
5774b1fa
JG
79
80/* This type is the user-visible __fp16. We need it in a few places in
81 the backend. Defined in arm-builtins.c. */
82extern tree arm_fp16_type_node;
83
35d965d5 84\f
5742588d 85#undef CPP_SPEC
78011587 86#define CPP_SPEC "%(subtarget_cpp_spec) \
5e1b4d5a
JM
87%{mfloat-abi=soft:%{mfloat-abi=hard: \
88 %e-mfloat-abi=soft and -mfloat-abi=hard may not be used together}} \
e6471be6
NB
89%{mbig-endian:%{mlittle-endian: \
90 %e-mbig-endian and -mlittle-endian may not be used together}}"
7a801826 91
be393ecf 92#ifndef CC1_SPEC
dfa08768 93#define CC1_SPEC ""
be393ecf 94#endif
7a801826
RE
95
96/* This macro defines names of additional specifications to put in the specs
97 that can be used in various specifications like CC1_SPEC. Its definition
98 is an initializer with a subgrouping for each command option.
99
100 Each subgrouping contains a string constant, that defines the
4f448245 101 specification name, and a string constant that used by the GCC driver
7a801826
RE
102 program.
103
104 Do not define this macro if it does not need to do anything. */
105#define EXTRA_SPECS \
38fc909b 106 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
54e73f88 107 { "asm_cpu_spec", ASM_CPU_SPEC }, \
7a801826
RE
108 SUBTARGET_EXTRA_SPECS
109
914a3b8c 110#ifndef SUBTARGET_EXTRA_SPECS
7a801826 111#define SUBTARGET_EXTRA_SPECS
914a3b8c
DM
112#endif
113
6cfc7210 114#ifndef SUBTARGET_CPP_SPEC
38fc909b 115#define SUBTARGET_CPP_SPEC ""
6cfc7210 116#endif
35d965d5 117\f
1a7ae4ce 118/* Tree Target Specification. */
08793a38
CB
119#define TARGET_ARM_P(flags) (!TARGET_THUMB_P (flags))
120#define TARGET_THUMB1_P(flags) (TARGET_THUMB_P (flags) && !arm_arch_thumb2)
121#define TARGET_THUMB2_P(flags) (TARGET_THUMB_P (flags) && arm_arch_thumb2)
5797378a 122#define TARGET_32BIT_P(flags) (TARGET_ARM_P (flags) || TARGET_THUMB2_P (flags))
08793a38 123
35d965d5 124/* Run-time Target Specification. */
48528842
RR
125/* Use hardware floating point instructions. -mgeneral-regs-only prevents
126the use of floating point instructions and registers but does not prevent
127emission of floating point pcs attributes. */
128#define TARGET_HARD_FLOAT_SUB (arm_float_abi != ARM_FLOAT_ABI_SOFT \
2e17e319 129 && bitmap_bit_p (arm_active_target.isa, \
ec5e6814
TP
130 isa_bit_vfpv2) \
131 && TARGET_32BIT)
48528842
RR
132
133#define TARGET_HARD_FLOAT (TARGET_HARD_FLOAT_SUB \
134 && !TARGET_GENERAL_REGS_ONLY)
135
136#define TARGET_SOFT_FLOAT (!TARGET_HARD_FLOAT_SUB)
2e17e319
RE
137/* User has permitted use of FP instructions, if they exist for this
138 target. */
139#define TARGET_MAYBE_HARD_FLOAT (arm_float_abi != ARM_FLOAT_ABI_SOFT)
72cdc543
PB
140/* Use hardware floating point calling convention. */
141#define TARGET_HARD_FLOAT_ABI (arm_float_abi == ARM_FLOAT_ABI_HARD)
5a9335ef 142#define TARGET_IWMMXT (arm_arch_iwmmxt)
8fd03515 143#define TARGET_IWMMXT2 (arm_arch_iwmmxt2)
48528842
RR
144#define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_32BIT \
145 && !TARGET_GENERAL_REGS_ONLY)
146#define TARGET_REALLY_IWMMXT2 (TARGET_IWMMXT2 && TARGET_32BIT \
147 && !TARGET_GENERAL_REGS_ONLY)
5b3e6663 148#define TARGET_IWMMXT_ABI (TARGET_32BIT && arm_abi == ARM_ABI_IWMMXT)
d5b7b3ae
RE
149#define TARGET_ARM (! TARGET_THUMB)
150#define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
a3038e19 151#define TARGET_BACKTRACE (crtl->is_leaf \
c54c7322
RS
152 ? TARGET_TPCS_LEAF_FRAME \
153 : TARGET_TPCS_FRAME)
b6685939
PB
154#define TARGET_AAPCS_BASED \
155 (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
3ada8e17 156
d3585b76
DJ
157#define TARGET_HARD_TP (target_thread_pointer == TP_CP15)
158#define TARGET_SOFT_TP (target_thread_pointer == TP_SOFT)
ccdc2164 159#define TARGET_GNU2_TLS (target_tls_dialect == TLS_GNU2)
d3585b76 160
5b3e6663
PB
161/* Only 16-bit thumb code. */
162#define TARGET_THUMB1 (TARGET_THUMB && !arm_arch_thumb2)
163/* Arm or Thumb-2 32-bit code. */
164#define TARGET_32BIT (TARGET_ARM || arm_arch_thumb2)
165/* 32-bit Thumb-2 code. */
166#define TARGET_THUMB2 (TARGET_THUMB && arm_arch_thumb2)
bf98ec6c
PB
167/* Thumb-1 only. */
168#define TARGET_THUMB1_ONLY (TARGET_THUMB1 && !arm_arch_notm)
5b3e6663 169
c3f808d3 170#define TARGET_LDRD (arm_arch5te && ARM_DOUBLEWORD_ALIGN \
3383b7fa
GY
171 && !TARGET_THUMB1)
172
582e2e43
KT
173#define TARGET_CRC32 (arm_arch_crc)
174
88f77cba 175/* The following two macros concern the ability to execute coprocessor
302c3d8e
PB
176 instructions for VFPv3 or NEON. TARGET_VFP3/TARGET_VFPD32 are currently
177 only ever tested when we know we are generating for VFP hardware; we need
178 to be more careful with TARGET_NEON as noted below. */
88f77cba 179
302c3d8e 180/* FPU is has the full VFPv3/NEON register file of 32 D registers. */
091df649 181#define TARGET_VFPD32 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_d32))
302c3d8e
PB
182
183/* FPU supports VFPv3 instructions. */
bdb0828f 184#define TARGET_VFP3 (bitmap_bit_p (arm_active_target.isa, isa_bit_vfpv3))
302c3d8e 185
2f6403f1 186/* FPU supports FPv5 instructions. */
bdb0828f 187#define TARGET_VFP5 (bitmap_bit_p (arm_active_target.isa, isa_bit_fpv5))
2f6403f1 188
e0dc3601 189/* FPU only supports VFP single-precision instructions. */
091df649 190#define TARGET_VFP_SINGLE (!TARGET_VFP_DOUBLE)
e0dc3601
PB
191
192/* FPU supports VFP double-precision instructions. */
091df649 193#define TARGET_VFP_DOUBLE (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_dbl))
e0dc3601
PB
194
195/* FPU supports half-precision floating-point with NEON element load/store. */
00ea1506 196#define TARGET_NEON_FP16 \
091df649
RE
197 (bitmap_bit_p (arm_active_target.isa, isa_bit_neon) \
198 && bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
0fd8c3ad 199
091df649
RE
200/* FPU supports VFP half-precision floating-point conversions. */
201#define TARGET_FP16 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
e0dc3601 202
5e0f10a0
JG
203/* FPU supports converting between HFmode and DFmode in a single hardware
204 step. */
205#define TARGET_FP16_TO_DOUBLE \
f65112f6 206 (TARGET_HARD_FLOAT && TARGET_FP16 && TARGET_VFP5 && TARGET_VFP_DOUBLE)
5e0f10a0 207
9e94a7fc 208/* FPU supports fused-multiply-add operations. */
bdb0828f 209#define TARGET_FMA (bitmap_bit_p (arm_active_target.isa, isa_bit_vfpv4))
9e94a7fc 210
595fefee 211/* FPU supports Crypto extensions. */
091df649 212#define TARGET_CRYPTO (bitmap_bit_p (arm_active_target.isa, isa_bit_crypto))
595fefee 213
88f77cba
JB
214/* FPU supports Neon instructions. The setting of this macro gets
215 revealed via __ARM_NEON__ so we add extra guards upon TARGET_32BIT
216 and TARGET_HARD_FLOAT to ensure that NEON instructions are
217 available. */
cafd2e45 218#define TARGET_NEON \
00ea1506 219 (TARGET_32BIT && TARGET_HARD_FLOAT \
091df649 220 && bitmap_bit_p (arm_active_target.isa, isa_bit_neon))
cafd2e45 221
252e03b5
MW
222/* FPU supports ARMv8.1 Adv.SIMD extensions. */
223#define TARGET_NEON_RDMA (TARGET_NEON && arm_arch8_1)
224
82896b22 225/* Supports the Dot Product AdvSIMD extensions. */
427071d4 226#define TARGET_DOTPROD (TARGET_NEON && TARGET_VFP5 \
ba09dd21 227 && bitmap_bit_p (arm_active_target.isa, \
82896b22
TC
228 isa_bit_dotprod) \
229 && arm_arch8_2)
ba09dd21 230
c2b7062d
TC
231/* Supports the Armv8.3-a Complex number AdvSIMD extensions. */
232#define TARGET_COMPLEX (TARGET_NEON && arm_arch8_3)
233
06e95715
KT
234/* FPU supports the floating point FP16 instructions for ARMv8.2-A
235 and later. */
4040b89a 236#define TARGET_VFP_FP16INST \
c8d61ab8 237 (TARGET_32BIT && TARGET_HARD_FLOAT && TARGET_VFP5 && arm_fp16_inst)
4040b89a 238
06e95715
KT
239/* Target supports the floating point FP16 instructions from ARMv8.2-A
240 and later. */
241#define TARGET_FP16FML (TARGET_NEON \
242 && bitmap_bit_p (arm_active_target.isa, \
243 isa_bit_fp16fml) \
244 && arm_arch8_2)
245
4040b89a
MW
246/* FPU supports the AdvSIMD FP16 instructions for ARMv8.2 and later. */
247#define TARGET_NEON_FP16INST (TARGET_VFP_FP16INST && TARGET_NEON_RDMA)
248
9e94a7fc 249/* Q-bit is present. */
c8b6aa7c 250#define TARGET_ARM_QBIT \
c3f808d3 251 (TARGET_32BIT && arm_arch5te && (arm_arch_notm || arm_arch7))
9e94a7fc 252/* Saturation operation, e.g. SSAT. */
c8b6aa7c
CB
253#define TARGET_ARM_SAT \
254 (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7))
5b3e6663 255/* "DSP" multiply instructions, eg. SMULxy. */
c8b6aa7c 256#define TARGET_DSP_MULTIPLY \
c3f808d3 257 (TARGET_32BIT && arm_arch5te && (arm_arch_notm || arm_arch7em))
5b3e6663 258/* Integer SIMD instructions, and extend-accumulate instructions. */
c8b6aa7c
CB
259#define TARGET_INT_SIMD \
260 (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7em))
5b3e6663 261
571191af 262/* Should MOVW/MOVT be used in preference to a constant pool. */
7ec70105 263#define TARGET_USE_MOVT \
33427b46 264 (TARGET_HAVE_MOVT \
02231c13
TG
265 && (arm_disable_literal_pool \
266 || (!optimize_size && !current_tune->prefer_constant_pool)))
571191af 267
029e79eb 268/* Nonzero if this chip provides the DMB instruction. */
9e2a6301 269#define TARGET_HAVE_DMB (arm_arch6m || arm_arch7)
029e79eb
MS
270
271/* Nonzero if this chip implements a memory barrier via CP15. */
80651d8e
DAG
272#define TARGET_HAVE_DMB_MCR (arm_arch6 && ! TARGET_HAVE_DMB \
273 && ! TARGET_THUMB1)
029e79eb
MS
274
275/* Nonzero if this chip implements a memory barrier instruction. */
276#define TARGET_HAVE_MEMORY_BARRIER (TARGET_HAVE_DMB || TARGET_HAVE_DMB_MCR)
277
278/* Nonzero if this chip supports ldrex and strex */
ddb92ab9
TP
279#define TARGET_HAVE_LDREX ((arm_arch6 && TARGET_ARM) \
280 || arm_arch7 \
281 || (arm_arch8 && !arm_arch_notm))
029e79eb 282
74a00288 283/* Nonzero if this chip supports LPAE. */
bf634d1c 284#define TARGET_HAVE_LPAE (arm_arch_lpae)
74a00288 285
cfe52743 286/* Nonzero if this chip supports ldrex{bh} and strex{bh}. */
ddb92ab9
TP
287#define TARGET_HAVE_LDREXBH ((arm_arch6k && TARGET_ARM) \
288 || arm_arch7 \
289 || (arm_arch8 && !arm_arch_notm))
cfe52743
DAG
290
291/* Nonzero if this chip supports ldrexd and strexd. */
c8b6aa7c
CB
292#define TARGET_HAVE_LDREXD (((arm_arch6k && TARGET_ARM) \
293 || arm_arch7) && arm_arch_notm)
5b3e6663 294
5ad29f12 295/* Nonzero if this chip supports load-acquire and store-release. */
ddb92ab9 296#define TARGET_HAVE_LDACQ (TARGET_ARM_ARCH >= 8)
d62b809c
TP
297
298/* Nonzero if this chip supports LDAEXD and STLEXD. */
299#define TARGET_HAVE_LDACQEXD (TARGET_ARM_ARCH >= 8 \
300 && TARGET_32BIT \
301 && arm_arch_notm)
5ad29f12 302
2b9509a3
TP
303/* Nonzero if this chip provides the MOVW and MOVT instructions. */
304#define TARGET_HAVE_MOVT (arm_arch_thumb2 || arm_arch8)
33427b46 305
5ce15300
TP
306/* Nonzero if this chip provides the CBZ and CBNZ instructions. */
307#define TARGET_HAVE_CBZ (arm_arch_thumb2 || arm_arch8)
308
572070ef 309/* Nonzero if integer division instructions supported. */
c8b6aa7c 310#define TARGET_IDIV ((TARGET_ARM && arm_arch_arm_hwdiv) \
5ce15300 311 || (TARGET_THUMB && arm_arch_thumb_hwdiv))
572070ef 312
afe006ad
TG
313/* Nonzero if disallow volatile memory access in IT block. */
314#define TARGET_NO_VOLATILE_CE (arm_arch_no_volatile_ce)
315
26c66656
KV
316/* Should constant I be slplit for OP. */
317#define DONT_EARLY_SPLIT_CONSTANT(i, op) \
318 ((optimize >= 2) \
319 && can_create_pseudo_p () \
320 && !const_ok_for_op (i, op))
321
b3f8d95d
MM
322/* True iff the full BPABI is being used. If TARGET_BPABI is true,
323 then TARGET_AAPCS_BASED must be true -- but the converse does not
324 hold. TARGET_BPABI implies the use of the BPABI runtime library,
325 etc., in addition to just the AAPCS calling conventions. */
326#ifndef TARGET_BPABI
327#define TARGET_BPABI false
f676971a 328#endif
b3f8d95d 329
2f7d18dd
CB
330/* Transform lane numbers on big endian targets. This is used to allow for the
331 endianness difference between NEON architectural lane numbers and those
332 used in RTL */
333#define NEON_ENDIAN_LANE_N(mode, n) \
334 (BYTES_BIG_ENDIAN ? GET_MODE_NUNITS (mode) - 1 - n : n)
335
7816bea0
DJ
336/* Support for a compile-time default CPU, et cetera. The rules are:
337 --with-arch is ignored if -march or -mcpu are specified.
338 --with-cpu is ignored if -march or -mcpu are specified, and is overridden
339 by --with-arch.
340 --with-tune is ignored if -mtune or -mcpu are specified (but not affected
341 by -march).
5e1b4d5a 342 --with-float is ignored if -mfloat-abi is specified.
5848830f 343 --with-fpu is ignored if -mfpu is specified.
ccdc2164
NS
344 --with-abi is ignored if -mabi is specified.
345 --with-tls is ignored if -mtls-dialect is specified. */
7816bea0
DJ
346#define OPTION_DEFAULT_SPECS \
347 {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
348 {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
349 {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
5e1b4d5a 350 {"float", "%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}" }, \
5848830f 351 {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
3cf94279 352 {"abi", "%{!mabi=*:-mabi=%(VALUE)}"}, \
ccdc2164 353 {"mode", "%{!marm:%{!mthumb:-m%(VALUE)}}"}, \
7cf13d1f 354 {"tls", "%{!mtls-dialect=*:-mtls-dialect=%(VALUE)}"},
7816bea0 355
d79f3032
PB
356extern const struct arm_fpu_desc
357{
358 const char *name;
066416da 359 enum isa_feature isa_bits[isa_num_bits];
19708abc
CB
360} all_fpus[];
361
d79f3032
PB
362/* Which floating point hardware to schedule for. */
363extern int arm_fpu_attr;
71791e16 364
3d8532aa
PB
365#ifndef TARGET_DEFAULT_FLOAT_ABI
366#define TARGET_DEFAULT_FLOAT_ABI ARM_FLOAT_ABI_SOFT
367#endif
368
5848830f
PB
369#ifndef ARM_DEFAULT_ABI
370#define ARM_DEFAULT_ABI ARM_ABI_APCS
371#endif
372
1ca92bdc
SH
373/* AAPCS based ABIs use short enums by default. */
374#ifndef ARM_DEFAULT_SHORT_ENUMS
375#define ARM_DEFAULT_SHORT_ENUMS \
376 (TARGET_AAPCS_BASED && arm_abi != ARM_ABI_AAPCS_LINUX)
377#endif
378
9e94a7fc
MGD
379/* Map each of the micro-architecture variants to their corresponding
380 major architecture revision. */
381
382enum base_architecture
383{
384 BASE_ARCH_0 = 0,
385 BASE_ARCH_2 = 2,
386 BASE_ARCH_3 = 3,
387 BASE_ARCH_3M = 3,
388 BASE_ARCH_4 = 4,
389 BASE_ARCH_4T = 4,
9e94a7fc
MGD
390 BASE_ARCH_5T = 5,
391 BASE_ARCH_5TE = 5,
392 BASE_ARCH_5TEJ = 5,
393 BASE_ARCH_6 = 6,
394 BASE_ARCH_6J = 6,
39c12541 395 BASE_ARCH_6KZ = 6,
9e94a7fc
MGD
396 BASE_ARCH_6K = 6,
397 BASE_ARCH_6T2 = 6,
398 BASE_ARCH_6M = 6,
399 BASE_ARCH_6Z = 6,
400 BASE_ARCH_7 = 7,
401 BASE_ARCH_7A = 7,
402 BASE_ARCH_7R = 7,
403 BASE_ARCH_7M = 7,
595fefee 404 BASE_ARCH_7EM = 7,
05a437c1
TP
405 BASE_ARCH_8A = 8,
406 BASE_ARCH_8M_BASE = 8,
9296dd9b
TP
407 BASE_ARCH_8M_MAIN = 8,
408 BASE_ARCH_8R = 8
9e94a7fc
MGD
409};
410
411/* The major revision number of the ARM Architecture implemented by the target. */
412extern enum base_architecture arm_base_arch;
413
9b66ebb1 414/* Nonzero if this chip supports the ARM Architecture 4 extensions. */
11c1a207
RE
415extern int arm_arch4;
416
68d560d4
RE
417/* Nonzero if this chip supports the ARM Architecture 4T extensions. */
418extern int arm_arch4t;
419
c3f808d3
KT
420/* Nonzero if this chip supports the ARM Architecture 5T extensions. */
421extern int arm_arch5t;
62b10bbc 422
c3f808d3
KT
423/* Nonzero if this chip supports the ARM Architecture 5TE extensions. */
424extern int arm_arch5te;
b15bca31 425
9b66ebb1
PB
426/* Nonzero if this chip supports the ARM Architecture 6 extensions. */
427extern int arm_arch6;
428
029e79eb
MS
429/* Nonzero if this chip supports the ARM Architecture 6k extensions. */
430extern int arm_arch6k;
431
9e2a6301
TG
432/* Nonzero if instructions present in ARMv6-M can be used. */
433extern int arm_arch6m;
434
029e79eb
MS
435/* Nonzero if this chip supports the ARM Architecture 7 extensions. */
436extern int arm_arch7;
437
5b3e6663
PB
438/* Nonzero if instructions not present in the 'M' profile can be used. */
439extern int arm_arch_notm;
440
60bd3528
PB
441/* Nonzero if instructions present in ARMv7E-M can be used. */
442extern int arm_arch7em;
443
595fefee
MGD
444/* Nonzero if this chip supports the ARM Architecture 8 extensions. */
445extern int arm_arch8;
446
252e03b5
MW
447/* Nonzero if this chip supports the ARM Architecture 8.1 extensions. */
448extern int arm_arch8_1;
449
4040b89a
MW
450/* Nonzero if this chip supports the ARM Architecture 8.2 extensions. */
451extern int arm_arch8_2;
452
c2b7062d
TC
453/* Nonzero if this chip supports the ARM Architecture 8.3 extensions. */
454extern int arm_arch8_3;
455
456/* Nonzero if this chip supports the ARM Architecture 8.4 extensions. */
457extern int arm_arch8_4;
458
4040b89a
MW
459/* Nonzero if this chip supports the FP16 instructions extension of ARM
460 Architecture 8.2. */
461extern int arm_fp16_inst;
462
f5a1b0d2
NC
463/* Nonzero if this chip can benefit from load scheduling. */
464extern int arm_ld_sched;
465
466/* Nonzero if this chip is a StrongARM. */
abac3b49 467extern int arm_tune_strongarm;
f5a1b0d2 468
5a9335ef
NC
469/* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
470extern int arm_arch_iwmmxt;
471
8fd03515
XQ
472/* Nonzero if this chip supports Intel Wireless MMX2 technology. */
473extern int arm_arch_iwmmxt2;
474
d19fb8e3 475/* Nonzero if this chip is an XScale. */
4b3c2e48
PB
476extern int arm_arch_xscale;
477
abac3b49 478/* Nonzero if tuning for XScale. */
4b3c2e48 479extern int arm_tune_xscale;
d19fb8e3 480
abac3b49
RE
481/* Nonzero if tuning for stores via the write buffer. */
482extern int arm_tune_wbuf;
f5a1b0d2 483
7612f14d
PB
484/* Nonzero if tuning for Cortex-A9. */
485extern int arm_tune_cortex_a9;
486
2ad4dcf9 487/* Nonzero if we should define __THUMB_INTERWORK__ in the
f676971a 488 preprocessor.
2ad4dcf9
RE
489 XXX This is a bit of a hack, it's intended to help work around
490 problems in GLD which doesn't understand that armv5t code is
491 interworking clean. */
492extern int arm_cpp_interwork;
493
52545641
TP
494/* Nonzero if chip supports Thumb 1. */
495extern int arm_arch_thumb1;
496
5b3e6663
PB
497/* Nonzero if chip supports Thumb 2. */
498extern int arm_arch_thumb2;
499
572070ef
PB
500/* Nonzero if chip supports integer division instruction in ARM mode. */
501extern int arm_arch_arm_hwdiv;
502
503/* Nonzero if chip supports integer division instruction in Thumb mode. */
504extern int arm_arch_thumb_hwdiv;
5b3e6663 505
afe006ad
TG
506/* Nonzero if chip disallows volatile memory access in IT block. */
507extern int arm_arch_no_volatile_ce;
508
02231c13
TG
509/* Nonzero if we shouldn't use literal pools. */
510#ifndef USED_FOR_TARGET
511extern bool arm_disable_literal_pool;
512#endif
513
582e2e43
KT
514/* Nonzero if chip supports the ARMv8 CRC instructions. */
515extern int arm_arch_crc;
516
de7b5723
AV
517/* Nonzero if chip supports the ARMv8-M Security Extensions. */
518extern int arm_arch_cmse;
519
2ce9c1b9 520#ifndef TARGET_DEFAULT
c54c7322 521#define TARGET_DEFAULT (MASK_APCS_FRAME)
2ce9c1b9 522#endif
35d965d5 523
86efdc8e
PB
524/* Nonzero if PIC code requires explicit qualifiers to generate
525 PLT and GOT relocs rather than the assembler doing so implicitly.
ed0e6530
PB
526 Subtargets can override these if required. */
527#ifndef NEED_GOT_RELOC
528#define NEED_GOT_RELOC 0
529#endif
530#ifndef NEED_PLT_RELOC
531#define NEED_PLT_RELOC 0
e2723c62 532#endif
84306176 533
32d6e6c0
JY
534#ifndef TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE
535#define TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE 1
536#endif
537
84306176
PB
538/* Nonzero if we need to refer to the GOT with a PC-relative
539 offset. In other words, generate
540
f676971a 541 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
84306176
PB
542
543 rather than
544
545 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
546
f676971a 547 The default is true, which matches NetBSD. Subtargets can
84306176
PB
548 override this if required. */
549#ifndef GOT_PCREL
550#define GOT_PCREL 1
551#endif
35d965d5
RS
552\f
553/* Target machine storage Layout. */
554
ff9940b0
RE
555
556/* Define this macro if it is advisable to hold scalars in registers
557 in a wider mode than that declared by the program. In such cases,
558 the value is constrained to be within the bounds of the declared
559 type, but kept valid in the wider mode. The signedness of the
560 extension may differ from that of the type. */
561
6cfc7210 562#define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
2ce9c1b9
RE
563 if (GET_MODE_CLASS (MODE) == MODE_INT \
564 && GET_MODE_SIZE (MODE) < 4) \
565 { \
2ce9c1b9 566 (MODE) = SImode; \
ff9940b0
RE
567 }
568
35d965d5
RS
569/* Define this if most significant bit is lowest numbered
570 in instructions that operate on numbered bit-fields. */
571#define BITS_BIG_ENDIAN 0
572
f676971a 573/* Define this if most significant byte of a word is the lowest numbered.
3ada8e17
DE
574 Most ARM processors are run in little endian mode, so that is the default.
575 If you want to have it run-time selectable, change the definition in a
576 cover file to be TARGET_BIG_ENDIAN. */
11c1a207 577#define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
35d965d5
RS
578
579/* Define this if most significant word of a multiword number is the lowest
8adb5dc7
KT
580 numbered. */
581#define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN)
ddee6aba 582
35d965d5
RS
583#define UNITS_PER_WORD 4
584
5848830f 585/* True if natural alignment is used for doubleword types. */
b6685939
PB
586#define ARM_DOUBLEWORD_ALIGN TARGET_AAPCS_BASED
587
5848830f 588#define DOUBLEWORD_ALIGNMENT 64
35d965d5 589
5848830f 590#define PARM_BOUNDARY 32
5a9335ef 591
5848830f 592#define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
35d965d5 593
5848830f
PB
594#define PREFERRED_STACK_BOUNDARY \
595 (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
0977774b 596
63b0cb04
CB
597#define FUNCTION_BOUNDARY_P(flags) (TARGET_THUMB_P (flags) ? 16 : 32)
598#define FUNCTION_BOUNDARY (FUNCTION_BOUNDARY_P (target_flags))
35d965d5 599
92928d71
AO
600/* The lowest bit is used to indicate Thumb-mode functions, so the
601 vbit must go into the delta field of pointers to member
602 functions. */
603#define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
604
35d965d5
RS
605#define EMPTY_FIELD_BOUNDARY 32
606
5848830f 607#define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
5a9335ef 608
f276d31d
BE
609#define MALLOC_ABI_ALIGNMENT BIGGEST_ALIGNMENT
610
27847754
NC
611/* XXX Blah -- this macro is used directly by libobjc. Since it
612 supports no vector modes, cut out the complexity and fall back
613 on BIGGEST_FIELD_ALIGNMENT. */
614#ifdef IN_TARGET_LIBS
8fca31a2 615#define BIGGEST_FIELD_ALIGNMENT 64
27847754 616#endif
5a9335ef 617
96339268
RE
618/* Align definitions of arrays, unions and structures so that
619 initializations and copies can be made more efficient. This is not
620 ABI-changing, so it only affects places where we can see the
0c86e0dd
CLT
621 definition. Increasing the alignment tends to introduce padding,
622 so don't do this when optimizing for size/conserving stack space. */
623#define ARM_EXPAND_ALIGNMENT(COND, EXP, ALIGN) \
624 (((COND) && ((ALIGN) < BITS_PER_WORD) \
96339268
RE
625 && (TREE_CODE (EXP) == ARRAY_TYPE \
626 || TREE_CODE (EXP) == UNION_TYPE \
627 || TREE_CODE (EXP) == RECORD_TYPE)) ? BITS_PER_WORD : (ALIGN))
628
0c86e0dd
CLT
629/* Align global data. */
630#define DATA_ALIGNMENT(EXP, ALIGN) \
631 ARM_EXPAND_ALIGNMENT(!optimize_size, EXP, ALIGN)
632
96339268 633/* Similarly, make sure that objects on the stack are sensibly aligned. */
0c86e0dd
CLT
634#define LOCAL_ALIGNMENT(EXP, ALIGN) \
635 ARM_EXPAND_ALIGNMENT(!flag_conserve_stack, EXP, ALIGN)
96339268 636
723ae7c1
NC
637/* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
638 value set in previous versions of this toolchain was 8, which produces more
639 compact structures. The command line option -mstructure_size_boundary=<n>
f710504c 640 can be used to change this value. For compatibility with the ARM SDK
723ae7c1 641 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
5848830f
PB
642 0020D) page 2-20 says "Structures are aligned on word boundaries".
643 The AAPCS specifies a value of 8. */
6ead9ba5 644#define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
723ae7c1 645
4912a07c 646/* This is the value used to initialize arm_structure_size_boundary. If a
723ae7c1 647 particular arm target wants to change the default value it should change
6bc82793 648 the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
723ae7c1
NC
649 for an example of this. */
650#ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
651#define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
b355a481 652#endif
2a5307b1 653
825dda42 654/* Nonzero if move instructions will actually fail to work
ff9940b0 655 when given unaligned data. */
35d965d5 656#define STRICT_ALIGNMENT 1
b6685939
PB
657
658/* wchar_t is unsigned under the AAPCS. */
659#ifndef WCHAR_TYPE
660#define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
661
662#define WCHAR_TYPE_SIZE BITS_PER_WORD
663#endif
664
655b30bf
JB
665/* Sized for fixed-point types. */
666
667#define SHORT_FRACT_TYPE_SIZE 8
668#define FRACT_TYPE_SIZE 16
669#define LONG_FRACT_TYPE_SIZE 32
670#define LONG_LONG_FRACT_TYPE_SIZE 64
671
672#define SHORT_ACCUM_TYPE_SIZE 16
673#define ACCUM_TYPE_SIZE 32
674#define LONG_ACCUM_TYPE_SIZE 64
675#define LONG_LONG_ACCUM_TYPE_SIZE 64
676
677#define MAX_FIXED_MODE_SIZE 64
678
b6685939
PB
679#ifndef SIZE_TYPE
680#define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
681#endif
d81d0bdd 682
077fc835
KH
683#ifndef PTRDIFF_TYPE
684#define PTRDIFF_TYPE (TARGET_AAPCS_BASED ? "int" : "long int")
685#endif
686
d81d0bdd
PB
687/* AAPCS requires that structure alignment is affected by bitfields. */
688#ifndef PCC_BITFIELD_TYPE_MATTERS
689#define PCC_BITFIELD_TYPE_MATTERS TARGET_AAPCS_BASED
690#endif
691
82a19768
AT
692/* The maximum size of the sync library functions supported. */
693#ifndef MAX_SYNC_LIBFUNC_SIZE
5357406f 694#define MAX_SYNC_LIBFUNC_SIZE (2 * UNITS_PER_WORD)
82a19768
AT
695#endif
696
35d965d5
RS
697\f
698/* Standard register usage. */
699
0be8bd1a 700/* Register allocation in ARM Procedure Call Standard
3c5a5b93 701 (S - saved over call, F - Frame-related).
35d965d5
RS
702
703 r0 * argument word/integer result
704 r1-r3 argument word
705
706 r4-r8 S register variable
707 r9 S (rfp) register variable (real frame pointer)
f676971a 708
f5a1b0d2 709 r10 F S (sl) stack limit (used by -mapcs-stack-check)
35d965d5
RS
710 r11 F S (fp) argument pointer
711 r12 (ip) temp workspace
712 r13 F S (sp) lower end of current stack frame
713 r14 (lr) link address/workspace
714 r15 F (pc) program counter
715
ff9940b0
RE
716 cc This is NOT a real register, but is used internally
717 to represent things that use or set the condition
718 codes.
719 sfp This isn't either. It is used during rtl generation
720 since the offset between the frame pointer and the
721 auto's isn't known until after register allocation.
722 afp Nor this, we only need this because of non-local
723 goto. Without it fp appears to be used and the
724 elimination code won't get rid of sfp. It tracks
725 fp exactly at all times.
cf16f980
KT
726 apsrq Nor this, it is used to track operations on the Q bit
727 of APSR by ACLE saturating intrinsics.
16155ccf
KT
728 apsrge Nor this, it is used to track operations on the GE bits
729 of APSR by ACLE SIMD32 intrinsics
ff9940b0 730
5efd84c5 731 *: See TARGET_CONDITIONAL_REGISTER_USAGE */
35d965d5 732
9b66ebb1
PB
733/* s0-s15 VFP scratch (aka d0-d7).
734 s16-s31 S VFP variable (aka d8-d15).
735 vfpcc Not a real register. Represents the VFP condition
736 code flags. */
737
ff9940b0
RE
738/* The stack backtrace structure is as follows:
739 fp points to here: | save code pointer | [fp]
740 | return link value | [fp, #-4]
741 | return sp value | [fp, #-8]
742 | return fp value | [fp, #-12]
743 [| saved r10 value |]
744 [| saved r9 value |]
745 [| saved r8 value |]
746 [| saved r7 value |]
747 [| saved r6 value |]
748 [| saved r5 value |]
749 [| saved r4 value |]
750 [| saved r3 value |]
751 [| saved r2 value |]
752 [| saved r1 value |]
753 [| saved r0 value |]
ff9940b0
RE
754 r0-r3 are not normally saved in a C function. */
755
35d965d5
RS
756/* 1 for registers that have pervasive standard uses
757 and are not available for the register allocator. */
0be8bd1a
RE
758#define FIXED_REGISTERS \
759{ \
760 /* Core regs. */ \
761 0,0,0,0,0,0,0,0, \
762 0,0,0,0,0,1,0,1, \
763 /* VFP regs. */ \
764 1,1,1,1,1,1,1,1, \
765 1,1,1,1,1,1,1,1, \
766 1,1,1,1,1,1,1,1, \
767 1,1,1,1,1,1,1,1, \
768 1,1,1,1,1,1,1,1, \
769 1,1,1,1,1,1,1,1, \
770 1,1,1,1,1,1,1,1, \
771 1,1,1,1,1,1,1,1, \
772 /* IWMMXT regs. */ \
773 1,1,1,1,1,1,1,1, \
774 1,1,1,1,1,1,1,1, \
775 1,1,1,1, \
776 /* Specials. */ \
16155ccf 777 1,1,1,1,1,1 \
35d965d5
RS
778}
779
780/* 1 for registers not available across function calls.
781 These must include the FIXED_REGISTERS and also any
782 registers that can be used without being saved.
783 The latter must include the registers where values are returned
784 and the register where structure-value addresses are passed.
ff9940b0 785 Aside from that, you can include as many other registers as you like.
f676971a 786 The CC is not preserved over function calls on the ARM 6, so it is
d6b4baa4 787 easier to assume this for all. SFP is preserved, since FP is. */
0be8bd1a
RE
788#define CALL_USED_REGISTERS \
789{ \
790 /* Core regs. */ \
791 1,1,1,1,0,0,0,0, \
792 0,0,0,0,1,1,1,1, \
793 /* VFP Regs. */ \
794 1,1,1,1,1,1,1,1, \
795 1,1,1,1,1,1,1,1, \
796 1,1,1,1,1,1,1,1, \
797 1,1,1,1,1,1,1,1, \
798 1,1,1,1,1,1,1,1, \
799 1,1,1,1,1,1,1,1, \
800 1,1,1,1,1,1,1,1, \
801 1,1,1,1,1,1,1,1, \
802 /* IWMMXT regs. */ \
803 1,1,1,1,1,1,1,1, \
804 1,1,1,1,1,1,1,1, \
805 1,1,1,1, \
806 /* Specials. */ \
16155ccf 807 1,1,1,1,1,1 \
35d965d5
RS
808}
809
6cc8c0b3
NC
810#ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
811#define SUBTARGET_CONDITIONAL_REGISTER_USAGE
812#endif
813
6bc82793 814/* These are a couple of extensions to the formats accepted
dd18ae56
NC
815 by asm_fprintf:
816 %@ prints out ASM_COMMENT_START
817 %r prints out REGISTER_PREFIX reg_names[arg] */
818#define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
819 case '@': \
820 fputs (ASM_COMMENT_START, FILE); \
821 break; \
822 \
823 case 'r': \
824 fputs (REGISTER_PREFIX, FILE); \
825 fputs (reg_names [va_arg (ARGS, int)], FILE); \
826 break;
827
d5b7b3ae 828/* Round X up to the nearest word. */
0c2ca901 829#define ROUND_UP_WORD(X) (((X) + 3) & ~3)
d5b7b3ae 830
6cfc7210 831/* Convert fron bytes to ints. */
e9d7b180 832#define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
6cfc7210 833
9b66ebb1
PB
834/* The number of (integer) registers required to hold a quantity of type MODE.
835 Also used for VFP registers. */
e9d7b180
JD
836#define ARM_NUM_REGS(MODE) \
837 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
6cfc7210
NC
838
839/* The number of (integer) registers required to hold a quantity of TYPE MODE. */
e9d7b180
JD
840#define ARM_NUM_REGS2(MODE, TYPE) \
841 ARM_NUM_INTS ((MODE) == BLKmode ? \
d5b7b3ae 842 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
6cfc7210
NC
843
844/* The number of (integer) argument register available. */
d5b7b3ae 845#define NUM_ARG_REGS 4
6cfc7210 846
390b17c2
RE
847/* And similarly for the VFP. */
848#define NUM_VFP_ARG_REGS 16
849
093354e0 850/* Return the register number of the N'th (integer) argument. */
d5b7b3ae 851#define ARG_REGISTER(N) (N - 1)
6cfc7210 852
d5b7b3ae
RE
853/* Specify the registers used for certain standard purposes.
854 The values of these macros are register numbers. */
35d965d5 855
d5b7b3ae
RE
856/* The number of the last argument register. */
857#define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
35d965d5 858
c769a35d
RE
859/* The numbers of the Thumb register ranges. */
860#define FIRST_LO_REGNUM 0
6d3d9133 861#define LAST_LO_REGNUM 7
c769a35d
RE
862#define FIRST_HI_REGNUM 8
863#define LAST_HI_REGNUM 11
6d3d9133 864
f0a0390e
RH
865/* Overridden by config/arm/bpabi.h. */
866#ifndef ARM_UNWIND_INFO
867#define ARM_UNWIND_INFO 0
617a1b71
PB
868#endif
869
c9ca9b88
PB
870/* Use r0 and r1 to pass exception handling information. */
871#define EH_RETURN_DATA_REGNO(N) (((N) < 2) ? N : INVALID_REGNUM)
872
6d3d9133 873/* The register that holds the return address in exception handlers. */
c9ca9b88
PB
874#define ARM_EH_STACKADJ_REGNUM 2
875#define EH_RETURN_STACKADJ_RTX gen_rtx_REG (SImode, ARM_EH_STACKADJ_REGNUM)
35d965d5 876
1e874273
PB
877#ifndef ARM_TARGET2_DWARF_FORMAT
878#define ARM_TARGET2_DWARF_FORMAT DW_EH_PE_pcrel
3f2f838e 879#endif
1e874273
PB
880
881/* ttype entries (the only interesting data references used)
882 use TARGET2 relocations. */
883#define ASM_PREFERRED_EH_DATA_FORMAT(code, data) \
884 (((code) == 0 && (data) == 1 && ARM_UNWIND_INFO) ? ARM_TARGET2_DWARF_FORMAT \
885 : DW_EH_PE_absptr)
1e874273 886
d5b7b3ae
RE
887/* The native (Norcroft) Pascal compiler for the ARM passes the static chain
888 as an invisible last argument (possible since varargs don't exist in
889 Pascal), so the following is not true. */
5b3e6663 890#define STATIC_CHAIN_REGNUM 12
35d965d5 891
8b63716e
CL
892/* r9 is the FDPIC register (base register for GOT and FUNCDESC accesses). */
893#define FDPIC_REGNUM 9
894
d5b7b3ae
RE
895/* Define this to be where the real frame pointer is if it is not possible to
896 work out the offset between the frame pointer and the automatic variables
897 until after register allocation has taken place. FRAME_POINTER_REGNUM
898 should point to a special register that we will make sure is eliminated.
899
900 For the Thumb we have another problem. The TPCS defines the frame pointer
6bc82793 901 as r11, and GCC believes that it is always possible to use the frame pointer
d5b7b3ae
RE
902 as base register for addressing purposes. (See comments in
903 find_reloads_address()). But - the Thumb does not allow high registers,
904 including r11, to be used as base address registers. Hence our problem.
905
906 The solution used here, and in the old thumb port is to use r7 instead of
907 r11 as the hard frame pointer and to have special code to generate
908 backtrace structures on the stack (if required to do so via a command line
6bc82793 909 option) using r11. This is the only 'user visible' use of r11 as a frame
d5b7b3ae
RE
910 pointer. */
911#define ARM_HARD_FRAME_POINTER_REGNUM 11
912#define THUMB_HARD_FRAME_POINTER_REGNUM 7
35d965d5 913
b15bca31
RE
914#define HARD_FRAME_POINTER_REGNUM \
915 (TARGET_ARM \
916 ? ARM_HARD_FRAME_POINTER_REGNUM \
917 : THUMB_HARD_FRAME_POINTER_REGNUM)
d5b7b3ae 918
e3339d0f
JM
919#define HARD_FRAME_POINTER_IS_FRAME_POINTER 0
920#define HARD_FRAME_POINTER_IS_ARG_POINTER 0
921
b15bca31 922#define FP_REGNUM HARD_FRAME_POINTER_REGNUM
d5b7b3ae 923
b15bca31
RE
924/* Register to use for pushing function arguments. */
925#define STACK_POINTER_REGNUM SP_REGNUM
d5b7b3ae 926
0be8bd1a
RE
927#define FIRST_IWMMXT_REGNUM (LAST_HI_VFP_REGNUM + 1)
928#define LAST_IWMMXT_REGNUM (FIRST_IWMMXT_REGNUM + 15)
a76213b9
XQ
929
930/* Need to sync with WCGR in iwmmxt.md. */
0be8bd1a
RE
931#define FIRST_IWMMXT_GR_REGNUM (LAST_IWMMXT_REGNUM + 1)
932#define LAST_IWMMXT_GR_REGNUM (FIRST_IWMMXT_GR_REGNUM + 3)
d5b7b3ae 933
5a9335ef
NC
934#define IS_IWMMXT_REGNUM(REGNUM) \
935 (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
936#define IS_IWMMXT_GR_REGNUM(REGNUM) \
937 (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
938
35d965d5 939/* Base register for access to local variables of the function. */
0be8bd1a 940#define FRAME_POINTER_REGNUM 102
ff9940b0 941
d5b7b3ae 942/* Base register for access to arguments of the function. */
0be8bd1a 943#define ARG_POINTER_REGNUM 103
62b10bbc 944
0be8bd1a
RE
945#define FIRST_VFP_REGNUM 16
946#define D7_VFP_REGNUM (FIRST_VFP_REGNUM + 15)
f1adb0a9 947#define LAST_VFP_REGNUM \
302c3d8e 948 (TARGET_VFPD32 ? LAST_HI_VFP_REGNUM : LAST_LO_VFP_REGNUM)
f1adb0a9 949
9b66ebb1
PB
950#define IS_VFP_REGNUM(REGNUM) \
951 (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
952
f1adb0a9
JB
953/* VFP registers are split into two types: those defined by VFP versions < 3
954 have D registers overlaid on consecutive pairs of S registers. VFP version 3
955 defines 16 new D registers (d16-d31) which, for simplicity and correctness
956 in various parts of the backend, we implement as "fake" single-precision
957 registers (which would be S32-S63, but cannot be used in that way). The
958 following macros define these ranges of registers. */
0be8bd1a
RE
959#define LAST_LO_VFP_REGNUM (FIRST_VFP_REGNUM + 31)
960#define FIRST_HI_VFP_REGNUM (LAST_LO_VFP_REGNUM + 1)
961#define LAST_HI_VFP_REGNUM (FIRST_HI_VFP_REGNUM + 31)
f1adb0a9
JB
962
963#define VFP_REGNO_OK_FOR_SINGLE(REGNUM) \
964 ((REGNUM) <= LAST_LO_VFP_REGNUM)
965
966/* DFmode values are only valid in even register pairs. */
967#define VFP_REGNO_OK_FOR_DOUBLE(REGNUM) \
968 ((((REGNUM) - FIRST_VFP_REGNUM) & 1) == 0)
969
88f77cba
JB
970/* Neon Quad values must start at a multiple of four registers. */
971#define NEON_REGNO_OK_FOR_QUAD(REGNUM) \
972 ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0)
973
974/* Neon structures of vectors must be in even register pairs and there
975 must be enough registers available. Because of various patterns
976 requiring quad registers, we require them to start at a multiple of
977 four. */
978#define NEON_REGNO_OK_FOR_NREGS(REGNUM, N) \
979 ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0 \
980 && (LAST_VFP_REGNUM - (REGNUM) >= 2 * (N) - 1))
981
16155ccf
KT
982/* The number of hard registers is 16 ARM + 1 CC + 1 SFP + 1 AFP
983 + 1 APSRQ + 1 APSRGE. */
5a9335ef 984/* Intel Wireless MMX Technology registers add 16 + 4 more. */
0be8bd1a 985/* VFP (VFP3) adds 32 (64) + 1 VFPCC. */
16155ccf 986#define FIRST_PSEUDO_REGISTER 106
62b10bbc 987
2fa330b2
PB
988#define DBX_REGISTER_NUMBER(REGNO) arm_dbx_register_number (REGNO)
989
35d965d5
RS
990/* Value should be nonzero if functions must have frame pointers.
991 Zero means the frame pointer need not be set up (and parms may be accessed
f676971a 992 via the stack pointer) in functions that seem suitable.
ff9940b0
RE
993 If we have to have a frame pointer we might as well make use of it.
994 APCS says that the frame pointer does not need to be pushed in leaf
2a5307b1 995 functions, or simple tail call functions. */
a15900b5
DJ
996
997#ifndef SUBTARGET_FRAME_POINTER_REQUIRED
998#define SUBTARGET_FRAME_POINTER_REQUIRED 0
999#endif
1000
5a9335ef 1001#define VALID_IWMMXT_REG_MODE(MODE) \
f676971a 1002 (arm_vector_mode_supported_p (MODE) || (MODE) == DImode)
5a9335ef 1003
88f77cba
JB
1004/* Modes valid for Neon D registers. */
1005#define VALID_NEON_DREG_MODE(MODE) \
1006 ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode \
5819f96f 1007 || (MODE) == V4HFmode || (MODE) == V2SFmode || (MODE) == DImode)
88f77cba
JB
1008
1009/* Modes valid for Neon Q registers. */
1010#define VALID_NEON_QREG_MODE(MODE) \
1011 ((MODE) == V4SImode || (MODE) == V8HImode || (MODE) == V16QImode \
cd1c19a5 1012 || (MODE) == V8HFmode || (MODE) == V4SFmode || (MODE) == V2DImode)
88f77cba
JB
1013
1014/* Structure modes valid for Neon registers. */
1015#define VALID_NEON_STRUCT_MODE(MODE) \
1016 ((MODE) == TImode || (MODE) == EImode || (MODE) == OImode \
1017 || (MODE) == CImode || (MODE) == XImode)
1018
37119410
BS
1019/* The register numbers in sequence, for passing to arm_gen_load_multiple. */
1020extern int arm_regs_in_sequence[];
1021
35d965d5 1022/* The order in which register should be allocated. It is good to use ip
ff9940b0
RE
1023 since no saving is required (though calls clobber it) and it never contains
1024 function parameters. It is quite good to use lr since other calls may
f676971a 1025 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
ff9940b0 1026 least likely to contain a function parameter; in addition results are
f1adb0a9
JB
1027 returned in r0.
1028 For VFP/VFPv3, allocate D16-D31 first, then caller-saved registers (D0-D7),
1029 then D8-D15. The reason for doing this is to attempt to reduce register
1030 pressure when both single- and double-precision registers are used in a
1031 function. */
1032
0be8bd1a
RE
1033#define VREG(X) (FIRST_VFP_REGNUM + (X))
1034#define WREG(X) (FIRST_IWMMXT_REGNUM + (X))
1035#define WGREG(X) (FIRST_IWMMXT_GR_REGNUM + (X))
1036
f1adb0a9
JB
1037#define REG_ALLOC_ORDER \
1038{ \
0be8bd1a
RE
1039 /* General registers. */ \
1040 3, 2, 1, 0, 12, 14, 4, 5, \
1041 6, 7, 8, 9, 10, 11, \
1042 /* High VFP registers. */ \
1043 VREG(32), VREG(33), VREG(34), VREG(35), \
1044 VREG(36), VREG(37), VREG(38), VREG(39), \
1045 VREG(40), VREG(41), VREG(42), VREG(43), \
1046 VREG(44), VREG(45), VREG(46), VREG(47), \
1047 VREG(48), VREG(49), VREG(50), VREG(51), \
1048 VREG(52), VREG(53), VREG(54), VREG(55), \
1049 VREG(56), VREG(57), VREG(58), VREG(59), \
1050 VREG(60), VREG(61), VREG(62), VREG(63), \
1051 /* VFP argument registers. */ \
1052 VREG(15), VREG(14), VREG(13), VREG(12), \
1053 VREG(11), VREG(10), VREG(9), VREG(8), \
1054 VREG(7), VREG(6), VREG(5), VREG(4), \
1055 VREG(3), VREG(2), VREG(1), VREG(0), \
1056 /* VFP call-saved registers. */ \
1057 VREG(16), VREG(17), VREG(18), VREG(19), \
1058 VREG(20), VREG(21), VREG(22), VREG(23), \
1059 VREG(24), VREG(25), VREG(26), VREG(27), \
1060 VREG(28), VREG(29), VREG(30), VREG(31), \
1061 /* IWMMX registers. */ \
1062 WREG(0), WREG(1), WREG(2), WREG(3), \
1063 WREG(4), WREG(5), WREG(6), WREG(7), \
1064 WREG(8), WREG(9), WREG(10), WREG(11), \
1065 WREG(12), WREG(13), WREG(14), WREG(15), \
1066 WGREG(0), WGREG(1), WGREG(2), WGREG(3), \
1067 /* Registers not for general use. */ \
1068 CC_REGNUM, VFPCC_REGNUM, \
1069 FRAME_POINTER_REGNUM, ARG_POINTER_REGNUM, \
16155ccf 1070 SP_REGNUM, PC_REGNUM, APSRQ_REGNUM, APSRGE_REGNUM \
35d965d5 1071}
9338ffe6 1072
795dc4fc 1073/* Use different register alloc ordering for Thumb. */
5a733826
BS
1074#define ADJUST_REG_ALLOC_ORDER arm_order_regs_for_local_alloc ()
1075
3635c2bf
WD
1076/* Tell IRA to use the order we define when optimizing for size. */
1077#define HONOR_REG_ALLOC_ORDER optimize_function_for_size_p (cfun)
795dc4fc 1078
9338ffe6
PB
1079/* Interrupt functions can only use registers that have already been
1080 saved by the prologue, even if they would normally be
1081 call-clobbered. */
1082#define HARD_REGNO_RENAME_OK(SRC, DST) \
1083 (! IS_INTERRUPT (cfun->machine->func_type) || \
6fb5fa3c 1084 df_regs_ever_live_p (DST))
35d965d5
RS
1085\f
1086/* Register and constant classes. */
1087
0be8bd1a 1088/* Register classes. */
35d965d5
RS
1089enum reg_class
1090{
1091 NO_REGS,
0be8bd1a
RE
1092 LO_REGS,
1093 STACK_REG,
1094 BASE_REGS,
1095 HI_REGS,
9adcfa3c 1096 CALLER_SAVE_REGS,
0be8bd1a
RE
1097 GENERAL_REGS,
1098 CORE_REGS,
f1adb0a9
JB
1099 VFP_D0_D7_REGS,
1100 VFP_LO_REGS,
1101 VFP_HI_REGS,
9b66ebb1 1102 VFP_REGS,
5a9335ef 1103 IWMMXT_REGS,
0be8bd1a 1104 IWMMXT_GR_REGS,
d5b7b3ae 1105 CC_REG,
9b66ebb1 1106 VFPCC_REG,
0be8bd1a
RE
1107 SFP_REG,
1108 AFP_REG,
35d965d5
RS
1109 ALL_REGS,
1110 LIM_REG_CLASSES
1111};
1112
1113#define N_REG_CLASSES (int) LIM_REG_CLASSES
1114
d6b4baa4 1115/* Give names of register classes as strings for dump file. */
35d965d5
RS
1116#define REG_CLASS_NAMES \
1117{ \
1118 "NO_REGS", \
0be8bd1a
RE
1119 "LO_REGS", \
1120 "STACK_REG", \
1121 "BASE_REGS", \
1122 "HI_REGS", \
9adcfa3c 1123 "CALLER_SAVE_REGS", \
0be8bd1a
RE
1124 "GENERAL_REGS", \
1125 "CORE_REGS", \
f1adb0a9
JB
1126 "VFP_D0_D7_REGS", \
1127 "VFP_LO_REGS", \
1128 "VFP_HI_REGS", \
9b66ebb1 1129 "VFP_REGS", \
5a9335ef 1130 "IWMMXT_REGS", \
0be8bd1a 1131 "IWMMXT_GR_REGS", \
d5b7b3ae 1132 "CC_REG", \
5384443a 1133 "VFPCC_REG", \
9f4f1735
JJ
1134 "SFP_REG", \
1135 "AFP_REG", \
1136 "ALL_REGS" \
35d965d5
RS
1137}
1138
1139/* Define which registers fit in which classes.
1140 This is an initializer for a vector of HARD_REG_SET
1141 of length N_REG_CLASSES. */
f1adb0a9
JB
1142#define REG_CLASS_CONTENTS \
1143{ \
1144 { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
f1adb0a9
JB
1145 { 0x000000FF, 0x00000000, 0x00000000, 0x00000000 }, /* LO_REGS */ \
1146 { 0x00002000, 0x00000000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
1147 { 0x000020FF, 0x00000000, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
0be8bd1a 1148 { 0x00005F00, 0x00000000, 0x00000000, 0x00000000 }, /* HI_REGS */ \
9adcfa3c 1149 { 0x0000100F, 0x00000000, 0x00000000, 0x00000000 }, /* CALLER_SAVE_REGS */ \
0be8bd1a
RE
1150 { 0x00005FFF, 0x00000000, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
1151 { 0x00007FFF, 0x00000000, 0x00000000, 0x00000000 }, /* CORE_REGS */ \
1152 { 0xFFFF0000, 0x00000000, 0x00000000, 0x00000000 }, /* VFP_D0_D7_REGS */ \
1153 { 0xFFFF0000, 0x0000FFFF, 0x00000000, 0x00000000 }, /* VFP_LO_REGS */ \
1154 { 0x00000000, 0xFFFF0000, 0x0000FFFF, 0x00000000 }, /* VFP_HI_REGS */ \
1155 { 0xFFFF0000, 0xFFFFFFFF, 0x0000FFFF, 0x00000000 }, /* VFP_REGS */ \
1156 { 0x00000000, 0x00000000, 0xFFFF0000, 0x00000000 }, /* IWMMXT_REGS */ \
1157 { 0x00000000, 0x00000000, 0x00000000, 0x0000000F }, /* IWMMXT_GR_REGS */ \
1158 { 0x00000000, 0x00000000, 0x00000000, 0x00000010 }, /* CC_REG */ \
1159 { 0x00000000, 0x00000000, 0x00000000, 0x00000020 }, /* VFPCC_REG */ \
1160 { 0x00000000, 0x00000000, 0x00000000, 0x00000040 }, /* SFP_REG */ \
1161 { 0x00000000, 0x00000000, 0x00000000, 0x00000080 }, /* AFP_REG */ \
d8484d41 1162 { 0xFFFF7FFF, 0xFFFFFFFF, 0xFFFFFFFF, 0x0000000F } /* ALL_REGS */ \
35d965d5 1163}
4b02997f 1164
f1adb0a9
JB
1165/* Any of the VFP register classes. */
1166#define IS_VFP_CLASS(X) \
1167 ((X) == VFP_D0_D7_REGS || (X) == VFP_LO_REGS \
1168 || (X) == VFP_HI_REGS || (X) == VFP_REGS)
1169
35d965d5
RS
1170/* The same information, inverted:
1171 Return the class number of the smallest class containing
1172 reg number REGNO. This could be a conditional expression
1173 or could index an array. */
d5b7b3ae 1174#define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
35d965d5
RS
1175
1176/* The class value for index registers, and the one for base regs. */
5b3e6663 1177#define INDEX_REG_CLASS (TARGET_THUMB1 ? LO_REGS : GENERAL_REGS)
f5c630c3 1178#define BASE_REG_CLASS (TARGET_THUMB1 ? LO_REGS : CORE_REGS)
d5b7b3ae 1179
b93a0fe6 1180/* For the Thumb the high registers cannot be used as base registers
6bc82793 1181 when addressing quantities in QI or HI mode; if we don't know the
888d2cd6 1182 mode, then we must be conservative. */
c896d4b4
MW
1183#define MODE_BASE_REG_CLASS(MODE) \
1184 (TARGET_32BIT ? CORE_REGS \
1185 : GET_MODE_SIZE (MODE) >= 4 ? BASE_REGS \
1186 : LO_REGS)
888d2cd6 1187
67914693 1188/* For Thumb we cannot support SP+reg addressing, so we return LO_REGS
888d2cd6
DJ
1189 instead of BASE_REGS. */
1190#define MODE_BASE_REG_REG_CLASS(MODE) BASE_REG_CLASS
3dcc68a4 1191
42db504c 1192/* When this hook returns true for MODE, the compiler allows
d5b7b3ae
RE
1193 registers explicitly used in the rtl to be used as spill registers
1194 but prevents the compiler from extending the lifetime of these
d6b4baa4 1195 registers. */
42db504c
SB
1196#define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P \
1197 arm_small_register_classes_for_mode_p
35d965d5 1198
d5b7b3ae
RE
1199/* Must leave BASE_REGS reloads alone */
1200#define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
78a14aa8
YR
1201 (lra_in_progress ? NO_REGS \
1202 : ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1203 ? ((true_regnum (X) == -1 ? LO_REGS \
a93072ca 1204 : (true_regnum (X) + hard_regno_nregs (0, MODE) > 8) ? LO_REGS \
78a14aa8
YR
1205 : NO_REGS)) \
1206 : NO_REGS))
d5b7b3ae
RE
1207
1208#define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1fc017b6
VM
1209 (lra_in_progress ? NO_REGS \
1210 : (CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1211 ? ((true_regnum (X) == -1 ? LO_REGS \
a93072ca 1212 : (true_regnum (X) + hard_regno_nregs (0, MODE) > 8) ? LO_REGS \
1fc017b6
VM
1213 : NO_REGS)) \
1214 : NO_REGS)
35d965d5 1215
ff9940b0
RE
1216/* Return the register class of a scratch register needed to copy IN into
1217 or out of a register in CLASS in MODE. If it can be done directly,
1218 NO_REGS is returned. */
d5b7b3ae 1219#define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
fe2d934b 1220 /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
00ea1506 1221 ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS)) \
fe2d934b
PB
1222 ? coproc_secondary_reload_class (MODE, X, FALSE) \
1223 : (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) \
1224 ? coproc_secondary_reload_class (MODE, X, TRUE) \
5b3e6663 1225 : TARGET_32BIT \
9b66ebb1 1226 ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
d5b7b3ae
RE
1227 ? GENERAL_REGS : NO_REGS) \
1228 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
f676971a 1229
d6b4baa4 1230/* If we need to load shorts byte-at-a-time, then we need a scratch. */
d5b7b3ae 1231#define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
fe2d934b 1232 /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
00ea1506 1233 ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS)) \
fe2d934b
PB
1234 ? coproc_secondary_reload_class (MODE, X, FALSE) : \
1235 (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) ? \
1236 coproc_secondary_reload_class (MODE, X, TRUE) : \
0be8bd1a
RE
1237 (TARGET_32BIT ? \
1238 (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1239 && CONSTANT_P (X)) \
9b6b54e2 1240 ? GENERAL_REGS : \
0be8bd1a 1241 (((MODE) == HImode && ! arm_arch4 \
d435a4be
KT
1242 && (MEM_P (X) \
1243 || ((REG_P (X) || GET_CODE (X) == SUBREG) \
0be8bd1a
RE
1244 && true_regnum (X) == -1))) \
1245 ? GENERAL_REGS : NO_REGS) \
1246 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
2ce9c1b9 1247
35d965d5
RS
1248/* Return the maximum number of consecutive registers
1249 needed to represent mode MODE in a register of class CLASS.
0be8bd1a
RE
1250 ARM regs are UNITS_PER_WORD bits.
1251 FIXME: Is this true for iWMMX? */
35d965d5 1252#define CLASS_MAX_NREGS(CLASS, MODE) \
0be8bd1a 1253 (ARM_NUM_REGS (MODE))
9b6b54e2
NC
1254
1255/* If defined, gives a class of registers that cannot be used as the
1256 operand of a SUBREG that changes the mode of the object illegally. */
35d965d5
RS
1257\f
1258/* Stack layout; function entry, exit and calling. */
1259
1260/* Define this if pushing a word on the stack
1261 makes the stack pointer a smaller address. */
1262#define STACK_GROWS_DOWNWARD 1
1263
a4d05547 1264/* Define this to nonzero if the nominal address of the stack frame
35d965d5
RS
1265 is at the high-address end of the local variables;
1266 that is, each additional local variable allocated
1267 goes at a more negative offset in the frame. */
1268#define FRAME_GROWS_DOWNWARD 1
1269
a2503645
RS
1270/* The amount of scratch space needed by _interwork_{r7,r11}_call_via_rN().
1271 When present, it is one word in size, and sits at the top of the frame,
1272 between the soft frame pointer and either r7 or r11.
1273
1274 We only need _interwork_rM_call_via_rN() for -mcaller-super-interworking,
1275 and only then if some outgoing arguments are passed on the stack. It would
1276 be tempting to also check whether the stack arguments are passed by indirect
1277 calls, but there seems to be no reason in principle why a post-reload pass
1278 couldn't convert a direct call into an indirect one. */
1279#define CALLER_INTERWORKING_SLOT_SIZE \
1280 (TARGET_CALLER_INTERWORKING \
a20c5714 1281 && maybe_ne (crtl->outgoing_args_size, 0) \
a2503645
RS
1282 ? UNITS_PER_WORD : 0)
1283
35d965d5
RS
1284/* If we generate an insn to push BYTES bytes,
1285 this says how many the stack pointer really advances by. */
d5b7b3ae 1286/* The push insns do not do this rounding implicitly.
d6b4baa4 1287 So don't define this. */
0c2ca901 1288/* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
18543a22
ILT
1289
1290/* Define this if the maximum size of all the outgoing args is to be
1291 accumulated and pushed during the prologue. The amount can be
38173d38 1292 found in the variable crtl->outgoing_args_size. */
6cfc7210 1293#define ACCUMULATE_OUTGOING_ARGS 1
35d965d5
RS
1294
1295/* Offset of first parameter from the argument pointer register value. */
d5b7b3ae 1296#define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
35d965d5 1297
9f7bf991
RE
1298/* Amount of memory needed for an untyped call to save all possible return
1299 registers. */
1300#define APPLY_RESULT_SIZE arm_apply_result_size()
1301
11c1a207
RE
1302/* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1303 values must be in memory. On the ARM, they need only do so if larger
d6b4baa4 1304 than a word, or if they contain elements offset from zero in the struct. */
11c1a207
RE
1305#define DEFAULT_PCC_STRUCT_RETURN 0
1306
6d3d9133 1307/* These bits describe the different types of function supported
112cdef5 1308 by the ARM backend. They are exclusive. i.e. a function cannot be both a
6d3d9133
NC
1309 normal function and an interworked function, for example. Knowing the
1310 type of a function is important for determining its prologue and
1311 epilogue sequences.
1312 Note value 7 is currently unassigned. Also note that the interrupt
1313 function types all have bit 2 set, so that they can be tested for easily.
1314 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
4912a07c 1315 machine_function structure is initialized (to zero) func_type will
6d3d9133
NC
1316 default to unknown. This will force the first use of arm_current_func_type
1317 to call arm_compute_func_type. */
1318#define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1319#define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1320#define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
6d3d9133
NC
1321#define ARM_FT_ISR 4 /* An interrupt service routine. */
1322#define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1323#define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1324
1325#define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1326
1327/* In addition functions can have several type modifiers,
1328 outlined by these bit masks: */
1329#define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1330#define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1331#define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
d6b4baa4 1332#define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
5b3e6663 1333#define ARM_FT_STACKALIGN (1 << 6) /* Called with misaligned stack. */
97b0656d 1334#define ARM_FT_CMSE_ENTRY (1 << 7) /* ARMv8-M non-secure entry function. */
6d3d9133
NC
1335
1336/* Some macros to test these flags. */
1337#define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1338#define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1339#define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1340#define IS_NAKED(t) (t & ARM_FT_NAKED)
1341#define IS_NESTED(t) (t & ARM_FT_NESTED)
5b3e6663 1342#define IS_STACKALIGN(t) (t & ARM_FT_STACKALIGN)
97b0656d 1343#define IS_CMSE_ENTRY(t) (t & ARM_FT_CMSE_ENTRY)
6d3d9133 1344
5848830f
PB
1345
1346/* Structure used to hold the function stack frame layout. Offsets are
1347 relative to the stack pointer on function entry. Positive offsets are
1348 in the direction of stack growth.
1349 Only soft_frame is used in thumb mode. */
1350
d1b38208 1351typedef struct GTY(()) arm_stack_offsets
5848830f
PB
1352{
1353 int saved_args; /* ARG_POINTER_REGNUM. */
1354 int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
1355 int saved_regs;
1356 int soft_frame; /* FRAME_POINTER_REGNUM. */
2591db65 1357 int locals_base; /* THUMB_HARD_FRAME_POINTER_REGNUM. */
5848830f 1358 int outgoing_args; /* STACK_POINTER_REGNUM. */
954954d1 1359 unsigned int saved_regs_mask;
5848830f
PB
1360}
1361arm_stack_offsets;
1362
2c0122c9 1363#if !defined(GENERATOR_FILE) && !defined (USED_FOR_TARGET)
6d3d9133
NC
1364/* A C structure for machine-specific, per-function data.
1365 This is added to the cfun structure. */
d1b38208 1366typedef struct GTY(()) machine_function
d5b7b3ae 1367{
6bc82793 1368 /* Additional stack adjustment in __builtin_eh_throw. */
e2500fed 1369 rtx eh_epilogue_sp_ofs;
d5b7b3ae
RE
1370 /* Records if LR has to be saved for far jumps. */
1371 int far_jump_used;
1372 /* Records if ARG_POINTER was ever live. */
1373 int arg_pointer_live;
6f7ebcbb
NC
1374 /* Records if the save of LR has been eliminated. */
1375 int lr_save_eliminated;
0977774b 1376 /* The size of the stack frame. Only valid after reload. */
5848830f 1377 arm_stack_offsets stack_offsets;
6d3d9133
NC
1378 /* Records the type of the current function. */
1379 unsigned long func_type;
3cb66fd7
NC
1380 /* Record if the function has a variable argument list. */
1381 int uses_anonymous_args;
5a9335ef
NC
1382 /* Records if sibcalls are blocked because an argument
1383 register is needed to preserve stack alignment. */
1384 int sibcall_blocked;
020a4035
RE
1385 /* The PIC register for this function. This might be a pseudo. */
1386 rtx pic_reg;
b12a00f1 1387 /* Labels for per-function Thumb call-via stubs. One per potential calling
57ecec57
PB
1388 register. We can never call via LR or PC. We can call via SP if a
1389 trampoline happens to be on the top of the stack. */
1390 rtx call_via[14];
934c2060
RR
1391 /* Set to 1 when a return insn is output, this means that the epilogue
1392 is not needed. */
1393 int return_used_this_function;
906668bb
BS
1394 /* When outputting Thumb-1 code, record the last insn that provides
1395 information about condition codes, and the comparison operands. */
1396 rtx thumb1_cc_insn;
1397 rtx thumb1_cc_op0;
1398 rtx thumb1_cc_op1;
1399 /* Also record the CC mode that is supported. */
ef4bddc2 1400 machine_mode thumb1_cc_mode;
b0419491
TG
1401 /* Set to 1 after arm_reorg has started. */
1402 int after_arm_reorg;
bb4ac03b
SD
1403 /* The number of bytes used to store the static chain register on the
1404 stack, above the stack frame. */
1405 int static_chain_stack_bytes;
6d3d9133
NC
1406}
1407machine_function;
906668bb 1408#endif
d5b7b3ae 1409
cf16f980 1410#define ARM_Q_BIT_READ (arm_q_bit_access ())
16155ccf 1411#define ARM_GE_BITS_READ (arm_ge_bits_access ())
cf16f980 1412
b12a00f1 1413/* As in the machine_function, a global set of call-via labels, for code
d6b5193b 1414 that is in text_section. */
57ecec57 1415extern GTY(()) rtx thumb_call_via_label[14];
b12a00f1 1416
390b17c2
RE
1417/* The number of potential ways of assigning to a co-processor. */
1418#define ARM_NUM_COPROC_SLOTS 1
1419
1420/* Enumeration of procedure calling standard variants. We don't really
1421 support all of these yet. */
1422enum arm_pcs
1423{
1424 ARM_PCS_AAPCS, /* Base standard AAPCS. */
1425 ARM_PCS_AAPCS_VFP, /* Use VFP registers for floating point values. */
1426 ARM_PCS_AAPCS_IWMMXT, /* Use iWMMXT registers for vectors. */
1427 /* This must be the last AAPCS variant. */
1428 ARM_PCS_AAPCS_LOCAL, /* Private call within this compilation unit. */
1429 ARM_PCS_ATPCS, /* ATPCS. */
1430 ARM_PCS_APCS, /* APCS (legacy Linux etc). */
1431 ARM_PCS_UNKNOWN
1432};
1433
12ffc7d5
CLT
1434/* Default procedure calling standard of current compilation unit. */
1435extern enum arm_pcs arm_pcs_default;
1436
2c0122c9 1437#if !defined (USED_FOR_TARGET)
82e9d970 1438/* A C type for declaring a variable that is used as the first argument of
390b17c2 1439 `FUNCTION_ARG' and other related values. */
82e9d970
PB
1440typedef struct
1441{
d5b7b3ae 1442 /* This is the number of registers of arguments scanned so far. */
82e9d970 1443 int nregs;
5a9335ef
NC
1444 /* This is the number of iWMMXt register arguments scanned so far. */
1445 int iwmmxt_nregs;
1446 int named_count;
1447 int nargs;
390b17c2
RE
1448 /* Which procedure call variant to use for this call. */
1449 enum arm_pcs pcs_variant;
1450
1451 /* AAPCS related state tracking. */
1452 int aapcs_arg_processed; /* No need to lay out this argument again. */
1453 int aapcs_cprc_slot; /* Index of co-processor rules to handle
1454 this argument, or -1 if using core
1455 registers. */
1456 int aapcs_ncrn;
1457 int aapcs_next_ncrn;
1458 rtx aapcs_reg; /* Register assigned to this argument. */
1459 int aapcs_partial; /* How many bytes are passed in regs (if
1460 split between core regs and stack.
1461 Zero otherwise. */
1462 int aapcs_cprc_failed[ARM_NUM_COPROC_SLOTS];
1463 int can_split; /* Argument can be split between core regs
1464 and the stack. */
1465 /* Private data for tracking VFP register allocation */
1466 unsigned aapcs_vfp_regs_free;
1467 unsigned aapcs_vfp_reg_alloc;
1468 int aapcs_vfp_rcount;
46107b99 1469 MACHMODE aapcs_vfp_rmode;
d5b7b3ae 1470} CUMULATIVE_ARGS;
2c0122c9 1471#endif
82e9d970 1472
866af8a9 1473#define BLOCK_REG_PADDING(MODE, TYPE, FIRST) \
76b0cbf8 1474 (arm_pad_reg_upward (MODE, TYPE, FIRST) ? PAD_UPWARD : PAD_DOWNWARD)
866af8a9
JB
1475
1476/* For AAPCS, padding should never be below the argument. For other ABIs,
1477 * mimic the default. */
1478#define PAD_VARARGS_DOWN \
1479 ((TARGET_AAPCS_BASED) ? 0 : BYTES_BIG_ENDIAN)
1480
35d965d5
RS
1481/* Initialize a variable CUM of type CUMULATIVE_ARGS
1482 for a call to a function whose data type is FNTYPE.
1483 For a library call, FNTYPE is 0.
1484 On the ARM, the offset starts at 0. */
0f6937fe 1485#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
563a317a 1486 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
35d965d5 1487
35d965d5
RS
1488/* 1 if N is a possible register number for function argument passing.
1489 On the ARM, r0-r3 are used to pass args. */
390b17c2
RE
1490#define FUNCTION_ARG_REGNO_P(REGNO) \
1491 (IN_RANGE ((REGNO), 0, 3) \
00ea1506 1492 || (TARGET_AAPCS_BASED && TARGET_HARD_FLOAT \
390b17c2
RE
1493 && IN_RANGE ((REGNO), FIRST_VFP_REGNUM, FIRST_VFP_REGNUM + 15)) \
1494 || (TARGET_IWMMXT_ABI \
5848830f 1495 && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
35d965d5 1496
f99fce0c 1497\f
afef3d7a 1498/* If your target environment doesn't prefix user functions with an
96a3900d 1499 underscore, you may wish to re-define this to prevent any conflicts. */
afef3d7a
NC
1500#ifndef ARM_MCOUNT_NAME
1501#define ARM_MCOUNT_NAME "*mcount"
1502#endif
1503
1504/* Call the function profiler with a given profile label. The Acorn
1505 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1506 On the ARM the full profile code will look like:
1507 .data
1508 LP1
1509 .word 0
1510 .text
1511 mov ip, lr
1512 bl mcount
1513 .word LP1
1514
1515 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1516 will output the .text section.
1517
1518 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
59be6073
AN
1519 ``prof'' doesn't seem to mind about this!
1520
1521 Note - this version of the code is designed to work in both ARM and
1522 Thumb modes. */
be393ecf 1523#ifndef ARM_FUNCTION_PROFILER
d5b7b3ae 1524#define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
6cfc7210
NC
1525{ \
1526 char temp[20]; \
1527 rtx sym; \
1528 \
dd18ae56 1529 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
d5b7b3ae 1530 IP_REGNUM, LR_REGNUM); \
6cfc7210
NC
1531 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1532 fputc ('\n', STREAM); \
1533 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
f1c25d3b 1534 sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
301d03af 1535 assemble_aligned_integer (UNITS_PER_WORD, sym); \
35d965d5 1536}
be393ecf 1537#endif
35d965d5 1538
59be6073 1539#ifdef THUMB_FUNCTION_PROFILER
d5b7b3ae
RE
1540#define FUNCTION_PROFILER(STREAM, LABELNO) \
1541 if (TARGET_ARM) \
1542 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1543 else \
1544 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
59be6073
AN
1545#else
1546#define FUNCTION_PROFILER(STREAM, LABELNO) \
1547 ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1548#endif
d5b7b3ae 1549
35d965d5
RS
1550/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1551 the stack pointer does not matter. The value is tested only in
1552 functions that have frame pointers.
1553 No definition is equivalent to always zero.
1554
1555 On the ARM, the function epilogue recovers the stack pointer from the
1556 frame. */
1557#define EXIT_IGNORE_STACK 1
1558
2b261262 1559#define EPILOGUE_USES(REGNO) (epilogue_completed && (REGNO) == LR_REGNUM)
c7861455 1560
35d965d5
RS
1561/* Determine if the epilogue should be output as RTL.
1562 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
d5b7b3ae 1563#define USE_RETURN_INSN(ISCOND) \
7c19c715 1564 (TARGET_32BIT ? use_return_insn (ISCOND, NULL) : 0)
ff9940b0
RE
1565
1566/* Definitions for register eliminations.
1567
1568 This is an array of structures. Each structure initializes one pair
1569 of eliminable registers. The "from" register number is given first,
1570 followed by "to". Eliminations of the same "from" register are listed
1571 in order of preference.
1572
1573 We have two registers that can be eliminated on the ARM. First, the
1574 arg pointer register can often be eliminated in favor of the stack
1575 pointer register. Secondly, the pseudo frame pointer register can always
1576 be eliminated; it is replaced with either the stack or the real frame
d5b7b3ae 1577 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
d6a7951f 1578 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
ff9940b0 1579
d5b7b3ae
RE
1580#define ELIMINABLE_REGS \
1581{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1582 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1583 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1584 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1585 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1586 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1587 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
ff9940b0 1588
d5b7b3ae
RE
1589/* Define the offset between two registers, one to be eliminated, and the
1590 other its replacement, at the start of a routine. */
d5b7b3ae
RE
1591#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1592 if (TARGET_ARM) \
5848830f 1593 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
d5b7b3ae 1594 else \
5848830f
PB
1595 (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
1596
d5b7b3ae
RE
1597/* Special case handling of the location of arguments passed on the stack. */
1598#define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
f676971a 1599
d5b7b3ae
RE
1600/* Initialize data used by insn expanders. This is called from insn_emit,
1601 once for every function before code is generated. */
1602#define INIT_EXPANDERS arm_init_expanders ()
1603
35d965d5 1604/* Length in units of the trampoline for entering a nested function. */
bc87cffb 1605#define TRAMPOLINE_SIZE (TARGET_FDPIC ? 32 : (TARGET_32BIT ? 16 : 20))
35d965d5 1606
006946e4
JM
1607/* Alignment required for a trampoline in bits. */
1608#define TRAMPOLINE_ALIGNMENT 32
35d965d5
RS
1609\f
1610/* Addressing modes, and classification of registers for them. */
3cd45774 1611#define HAVE_POST_INCREMENT 1
5b3e6663
PB
1612#define HAVE_PRE_INCREMENT TARGET_32BIT
1613#define HAVE_POST_DECREMENT TARGET_32BIT
1614#define HAVE_PRE_DECREMENT TARGET_32BIT
1615#define HAVE_PRE_MODIFY_DISP TARGET_32BIT
1616#define HAVE_POST_MODIFY_DISP TARGET_32BIT
1617#define HAVE_PRE_MODIFY_REG TARGET_32BIT
1618#define HAVE_POST_MODIFY_REG TARGET_32BIT
35d965d5 1619
8875e939
RR
1620enum arm_auto_incmodes
1621 {
1622 ARM_POST_INC,
1623 ARM_PRE_INC,
1624 ARM_POST_DEC,
1625 ARM_PRE_DEC
1626 };
1627
1628#define ARM_AUTOINC_VALID_FOR_MODE_P(mode, code) \
1629 (TARGET_32BIT && arm_autoinc_modes_ok_p (mode, code))
1630#define USE_LOAD_POST_INCREMENT(mode) \
1631 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_INC)
1632#define USE_LOAD_PRE_INCREMENT(mode) \
1633 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_INC)
1634#define USE_LOAD_POST_DECREMENT(mode) \
1635 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_DEC)
1636#define USE_LOAD_PRE_DECREMENT(mode) \
1637 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_DEC)
1638
1639#define USE_STORE_PRE_DECREMENT(mode) USE_LOAD_PRE_DECREMENT(mode)
1640#define USE_STORE_PRE_INCREMENT(mode) USE_LOAD_PRE_INCREMENT(mode)
1641#define USE_STORE_POST_DECREMENT(mode) USE_LOAD_POST_DECREMENT(mode)
1642#define USE_STORE_POST_INCREMENT(mode) USE_LOAD_POST_INCREMENT(mode)
1643
35d965d5
RS
1644/* Macros to check register numbers against specific register classes. */
1645
1646/* These assume that REGNO is a hard or pseudo reg number.
1647 They give nonzero only if REGNO is a hard reg of the suitable class
378056b2 1648 or a pseudo reg currently allocated to a suitable hard reg. */
d5b7b3ae 1649#define TEST_REGNO(R, TEST, VALUE) \
3a3a8086
KT
1650 ((R TEST VALUE) \
1651 || (reg_renumber && ((unsigned) reg_renumber[R] TEST VALUE)))
d5b7b3ae 1652
5b3e6663 1653/* Don't allow the pc to be used. */
f1008e52
RE
1654#define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1655 (TEST_REGNO (REGNO, <, PC_REGNUM) \
1656 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1657 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
1658
5b3e6663 1659#define THUMB1_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
f1008e52
RE
1660 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1661 || (GET_MODE_SIZE (MODE) >= 4 \
1662 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
1663
1664#define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
5b3e6663
PB
1665 (TARGET_THUMB1 \
1666 ? THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
f1008e52
RE
1667 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
1668
888d2cd6 1669/* Nonzero if X can be the base register in a reg+reg addressing mode.
67914693 1670 For Thumb, we cannot use SP + reg, so reject SP. */
888d2cd6 1671#define REGNO_MODE_OK_FOR_REG_BASE_P(X, MODE) \
f5c630c3 1672 REGNO_MODE_OK_FOR_BASE_P (X, QImode)
888d2cd6 1673
f1008e52
RE
1674/* For ARM code, we don't care about the mode, but for Thumb, the index
1675 must be suitable for use in a QImode load. */
d5b7b3ae 1676#define REGNO_OK_FOR_INDEX_P(REGNO) \
f5c630c3
PB
1677 (REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode) \
1678 && !TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM))
35d965d5
RS
1679
1680/* Maximum number of registers that can appear in a valid memory address.
d6b4baa4 1681 Shifts in addresses can't be by a register. */
ff9940b0 1682#define MAX_REGS_PER_ADDRESS 2
35d965d5
RS
1683
1684/* Recognize any constant value that is a valid address. */
1685/* XXX We can address any constant, eventually... */
5b3e6663 1686/* ??? Should the TARGET_ARM here also apply to thumb2? */
008cf58a
RE
1687#define CONSTANT_ADDRESS_P(X) \
1688 (GET_CODE (X) == SYMBOL_REF \
1689 && (CONSTANT_POOL_ADDRESS_P (X) \
d5b7b3ae 1690 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
35d965d5 1691
8426b956
RS
1692/* True if SYMBOL + OFFSET constants must refer to something within
1693 SYMBOL's section. */
1694#define ARM_OFFSETS_MUST_BE_WITHIN_SECTIONS_P 0
1695
571191af
PB
1696/* Nonzero if all target requires all absolute relocations be R_ARM_ABS32. */
1697#ifndef TARGET_DEFAULT_WORD_RELOCATIONS
1698#define TARGET_DEFAULT_WORD_RELOCATIONS 0
1699#endif
1700
c27ba912
DM
1701#ifndef SUBTARGET_NAME_ENCODING_LENGTHS
1702#define SUBTARGET_NAME_ENCODING_LENGTHS
1703#endif
1704
6bc82793 1705/* This is a C fragment for the inside of a switch statement.
c27ba912
DM
1706 Each case label should return the number of characters to
1707 be stripped from the start of a function's name, if that
1708 name starts with the indicated character. */
1709#define ARM_NAME_ENCODING_LENGTHS \
00fdafef 1710 case '*': return 1; \
f676971a 1711 SUBTARGET_NAME_ENCODING_LENGTHS
c27ba912 1712
c27ba912
DM
1713/* This is how to output a reference to a user-level label named NAME.
1714 `assemble_name' uses this. */
e5951263 1715#undef ASM_OUTPUT_LABELREF
c27ba912 1716#define ASM_OUTPUT_LABELREF(FILE, NAME) \
e1944073 1717 arm_asm_output_labelref (FILE, NAME)
c27ba912 1718
7a085dce 1719/* Output IT instructions for conditionally executed Thumb-2 instructions. */
5b3e6663
PB
1720#define ASM_OUTPUT_OPCODE(STREAM, PTR) \
1721 if (TARGET_THUMB2) \
1722 thumb2_asm_output_opcode (STREAM);
1723
7abc66b1
JB
1724/* The EABI specifies that constructors should go in .init_array.
1725 Other targets use .ctors for compatibility. */
88c6057f 1726#ifndef ARM_EABI_CTORS_SECTION_OP
7abc66b1
JB
1727#define ARM_EABI_CTORS_SECTION_OP \
1728 "\t.section\t.init_array,\"aw\",%init_array"
88c6057f
MM
1729#endif
1730#ifndef ARM_EABI_DTORS_SECTION_OP
7abc66b1
JB
1731#define ARM_EABI_DTORS_SECTION_OP \
1732 "\t.section\t.fini_array,\"aw\",%fini_array"
88c6057f 1733#endif
7abc66b1
JB
1734#define ARM_CTORS_SECTION_OP \
1735 "\t.section\t.ctors,\"aw\",%progbits"
1736#define ARM_DTORS_SECTION_OP \
1737 "\t.section\t.dtors,\"aw\",%progbits"
1738
1739/* Define CTORS_SECTION_ASM_OP. */
1740#undef CTORS_SECTION_ASM_OP
1741#undef DTORS_SECTION_ASM_OP
1742#ifndef IN_LIBGCC2
1743# define CTORS_SECTION_ASM_OP \
1744 (TARGET_AAPCS_BASED ? ARM_EABI_CTORS_SECTION_OP : ARM_CTORS_SECTION_OP)
1745# define DTORS_SECTION_ASM_OP \
1746 (TARGET_AAPCS_BASED ? ARM_EABI_DTORS_SECTION_OP : ARM_DTORS_SECTION_OP)
1747#else /* !defined (IN_LIBGCC2) */
1748/* In libgcc, CTORS_SECTION_ASM_OP must be a compile-time constant,
1749 so we cannot use the definition above. */
1750# ifdef __ARM_EABI__
1751/* The .ctors section is not part of the EABI, so we do not define
1752 CTORS_SECTION_ASM_OP when in libgcc; that prevents crtstuff
1753 from trying to use it. We do define it when doing normal
1754 compilation, as .init_array can be used instead of .ctors. */
1755/* There is no need to emit begin or end markers when using
1756 init_array; the dynamic linker will compute the size of the
1757 array itself based on special symbols created by the static
1758 linker. However, we do need to arrange to set up
1759 exception-handling here. */
1760# define CTOR_LIST_BEGIN asm (ARM_EABI_CTORS_SECTION_OP)
1761# define CTOR_LIST_END /* empty */
1762# define DTOR_LIST_BEGIN asm (ARM_EABI_DTORS_SECTION_OP)
1763# define DTOR_LIST_END /* empty */
1764# else /* !defined (__ARM_EABI__) */
1765# define CTORS_SECTION_ASM_OP ARM_CTORS_SECTION_OP
1766# define DTORS_SECTION_ASM_OP ARM_DTORS_SECTION_OP
1767# endif /* !defined (__ARM_EABI__) */
1768#endif /* !defined (IN_LIBCC2) */
1769
1e731102
MM
1770/* True if the operating system can merge entities with vague linkage
1771 (e.g., symbols in COMDAT group) during dynamic linking. */
1772#ifndef TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P
1773#define TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P true
1774#endif
1775
617a1b71
PB
1776#define ARM_OUTPUT_FN_UNWIND(F, PROLOGUE) arm_output_fn_unwind (F, PROLOGUE)
1777
35d965d5
RS
1778/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1779 and check its validity for a certain class.
1780 We have two alternate definitions for each of them.
1781 The usual definition accepts all pseudo regs; the other rejects
1782 them unless they have been allocated suitable hard regs.
5b3e6663 1783 The symbol REG_OK_STRICT causes the latter definition to be used.
7a085dce 1784 Thumb-2 has the same restrictions as arm. */
35d965d5 1785#ifndef REG_OK_STRICT
ff9940b0 1786
f1008e52
RE
1787#define ARM_REG_OK_FOR_BASE_P(X) \
1788 (REGNO (X) <= LAST_ARM_REGNUM \
1789 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1790 || REGNO (X) == FRAME_POINTER_REGNUM \
1791 || REGNO (X) == ARG_POINTER_REGNUM)
ff9940b0 1792
f5c630c3
PB
1793#define ARM_REG_OK_FOR_INDEX_P(X) \
1794 ((REGNO (X) <= LAST_ARM_REGNUM \
1795 && REGNO (X) != STACK_POINTER_REGNUM) \
1796 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1797 || REGNO (X) == FRAME_POINTER_REGNUM \
1798 || REGNO (X) == ARG_POINTER_REGNUM)
1799
5b3e6663 1800#define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
f1008e52
RE
1801 (REGNO (X) <= LAST_LO_REGNUM \
1802 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1803 || (GET_MODE_SIZE (MODE) >= 4 \
1804 && (REGNO (X) == STACK_POINTER_REGNUM \
1805 || (X) == hard_frame_pointer_rtx \
1806 || (X) == arg_pointer_rtx)))
ff9940b0 1807
76a318e9
RE
1808#define REG_STRICT_P 0
1809
d5b7b3ae 1810#else /* REG_OK_STRICT */
ff9940b0 1811
f1008e52
RE
1812#define ARM_REG_OK_FOR_BASE_P(X) \
1813 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
ff9940b0 1814
f5c630c3
PB
1815#define ARM_REG_OK_FOR_INDEX_P(X) \
1816 ARM_REGNO_OK_FOR_INDEX_P (REGNO (X))
1817
5b3e6663
PB
1818#define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
1819 THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
ff9940b0 1820
76a318e9
RE
1821#define REG_STRICT_P 1
1822
d5b7b3ae 1823#endif /* REG_OK_STRICT */
f1008e52
RE
1824
1825/* Now define some helpers in terms of the above. */
1826
1827#define REG_MODE_OK_FOR_BASE_P(X, MODE) \
5b3e6663
PB
1828 (TARGET_THUMB1 \
1829 ? THUMB1_REG_MODE_OK_FOR_BASE_P (X, MODE) \
f1008e52
RE
1830 : ARM_REG_OK_FOR_BASE_P (X))
1831
5b3e6663 1832/* For 16-bit Thumb, a valid index register is anything that can be used in
f1008e52 1833 a byte load instruction. */
5b3e6663
PB
1834#define THUMB1_REG_OK_FOR_INDEX_P(X) \
1835 THUMB1_REG_MODE_OK_FOR_BASE_P (X, QImode)
f1008e52
RE
1836
1837/* Nonzero if X is a hard reg that can be used as an index
1838 or if it is a pseudo reg. On the Thumb, the stack pointer
1839 is not suitable. */
1840#define REG_OK_FOR_INDEX_P(X) \
5b3e6663
PB
1841 (TARGET_THUMB1 \
1842 ? THUMB1_REG_OK_FOR_INDEX_P (X) \
f1008e52
RE
1843 : ARM_REG_OK_FOR_INDEX_P (X))
1844
888d2cd6 1845/* Nonzero if X can be the base register in a reg+reg addressing mode.
67914693 1846 For Thumb, we cannot use SP + reg, so reject SP. */
888d2cd6
DJ
1847#define REG_MODE_OK_FOR_REG_BASE_P(X, MODE) \
1848 REG_OK_FOR_INDEX_P (X)
35d965d5 1849\f
f1008e52 1850#define ARM_BASE_REGISTER_RTX_P(X) \
d435a4be 1851 (REG_P (X) && ARM_REG_OK_FOR_BASE_P (X))
35d965d5 1852
f1008e52 1853#define ARM_INDEX_REGISTER_RTX_P(X) \
d435a4be 1854 (REG_P (X) && ARM_REG_OK_FOR_INDEX_P (X))
35d965d5 1855\f
35d965d5
RS
1856/* Specify the machine mode that this machine uses
1857 for the index in the tablejump instruction. */
d5b7b3ae 1858#define CASE_VECTOR_MODE Pmode
35d965d5 1859
e24f6408
CL
1860#define CASE_VECTOR_PC_RELATIVE ((TARGET_THUMB2 \
1861 || (TARGET_THUMB1 \
1862 && (optimize_size || flag_pic))) \
1863 && (!target_pure_code))
1864
907dd0c7
RE
1865
1866#define CASE_VECTOR_SHORTEN_MODE(min, max, body) \
83c3a2d8 1867 (TARGET_THUMB1 \
907dd0c7
RE
1868 ? (min >= 0 && max < 512 \
1869 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, QImode) \
1870 : min >= -256 && max < 256 \
1871 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, QImode) \
1872 : min >= 0 && max < 8192 \
1873 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, HImode) \
1874 : min >= -4096 && max < 4096 \
1875 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, HImode) \
1876 : SImode) \
10c241af 1877 : ((min < 0 || max >= 0x20000 || !TARGET_THUMB2) ? SImode \
907dd0c7
RE
1878 : (max >= 0x200) ? HImode \
1879 : QImode))
5b3e6663 1880
ff9940b0
RE
1881/* signed 'char' is most compatible, but RISC OS wants it unsigned.
1882 unsigned is probably best, but may break some code. */
1883#ifndef DEFAULT_SIGNED_CHAR
3967692c 1884#define DEFAULT_SIGNED_CHAR 0
35d965d5
RS
1885#endif
1886
35d965d5 1887/* Max number of bytes we can move from memory to memory
d17ce9af
TG
1888 in one reasonably fast instruction. */
1889#define MOVE_MAX 4
35d965d5 1890
d19fb8e3 1891#undef MOVE_RATIO
e04ad03d 1892#define MOVE_RATIO(speed) (arm_tune_xscale ? 4 : 2)
d19fb8e3 1893
ff9940b0
RE
1894/* Define if operations between registers always perform the operation
1895 on the full register even if a narrower mode is specified. */
9e11bfef 1896#define WORD_REGISTER_OPERATIONS 1
ff9940b0
RE
1897
1898/* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1899 will either zero-extend or sign-extend. The value of this macro should
1900 be the code that says which one of the two operations is implicitly
f822d252 1901 done, UNKNOWN if none. */
9c872872 1902#define LOAD_EXTEND_OP(MODE) \
d5b7b3ae
RE
1903 (TARGET_THUMB ? ZERO_EXTEND : \
1904 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
f822d252 1905 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : UNKNOWN)))
ff9940b0 1906
35d965d5
RS
1907/* Nonzero if access to memory by bytes is slow and undesirable. */
1908#define SLOW_BYTE_ACCESS 0
1909
1910/* Immediate shift counts are truncated by the output routines (or was it
1911 the assembler?). Shift counts in a register are truncated by ARM. Note
1912 that the native compiler puts too large (> 32) immediate shift counts
1913 into a register and shifts by the register, letting the ARM decide what
1914 to do instead of doing that itself. */
ff9940b0
RE
1915/* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
1916 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
1917 On the arm, Y in a register is used modulo 256 for the shift. Only for
d6b4baa4 1918 rotates is modulo 32 used. */
ff9940b0 1919/* #define SHIFT_COUNT_TRUNCATED 1 */
35d965d5 1920
35d965d5
RS
1921/* Calling from registers is a massive pain. */
1922#define NO_FUNCTION_CSE 1
1923
35d965d5
RS
1924/* The machine modes of pointers and functions */
1925#define Pmode SImode
1926#define FUNCTION_MODE Pmode
1927
d5b7b3ae
RE
1928#define ARM_FRAME_RTX(X) \
1929 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
3967692c
RE
1930 || (X) == arg_pointer_rtx)
1931
ff9940b0 1932/* Try to generate sequences that don't involve branches, we can then use
a51fb17f 1933 conditional instructions. */
227e5798
CL
1934#define BRANCH_COST(speed_p, predictable_p) \
1935 ((arm_branch_cost != -1) ? arm_branch_cost : \
1936 (current_tune->branch_cost (speed_p, predictable_p)))
153668ec 1937
a51fb17f 1938/* False if short circuit operation is preferred. */
52c266ba
RE
1939#define LOGICAL_OP_NON_SHORT_CIRCUIT \
1940 ((optimize_size) \
1941 ? (TARGET_THUMB ? false : true) \
4cbd1e61
RR
1942 : TARGET_THUMB ? static_cast<bool> (current_tune->logical_op_non_short_circuit_thumb) \
1943 : static_cast<bool> (current_tune->logical_op_non_short_circuit_arm))
a51fb17f 1944
7a801826
RE
1945\f
1946/* Position Independent Code. */
1947/* We decide which register to use based on the compilation options and
1948 the assembler in use; this is more general than the APCS restriction of
1949 using sb (r9) all the time. */
020a4035 1950extern unsigned arm_pic_register;
7a801826
RE
1951
1952/* The register number of the register used to address a table of static
1953 data addresses in memory. */
1954#define PIC_OFFSET_TABLE_REGNUM arm_pic_register
1955
8b63716e
CL
1956/* For FDPIC, the FDPIC register is call-clobbered (otherwise PLT
1957 entries would need to handle saving and restoring it). */
1958#define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED TARGET_FDPIC
1959
f5a1b0d2 1960/* We can't directly access anything that contains a symbol,
d3585b76
DJ
1961 nor can we indirect via the constant pool. One exception is
1962 UNSPEC_TLS, which is always PIC. */
82e9d970 1963#define LEGITIMATE_PIC_OPERAND_P(X) \
1575c31e
JD
1964 (!(symbol_mentioned_p (X) \
1965 || label_mentioned_p (X) \
1966 || (GET_CODE (X) == SYMBOL_REF \
1967 && CONSTANT_POOL_ADDRESS_P (X) \
1968 && (symbol_mentioned_p (get_pool_constant (X)) \
d3585b76
DJ
1969 || label_mentioned_p (get_pool_constant (X))))) \
1970 || tls_mentioned_p (X))
1575c31e 1971
4997c9ae
CL
1972/* We may want to save the PIC register if it is a dedicated one. */
1973#define PIC_REGISTER_MAY_NEED_SAVING \
1974 (flag_pic \
1975 && !TARGET_SINGLE_PIC_BASE \
1976 && !TARGET_FDPIC \
1977 && arm_pic_register != INVALID_REGNUM)
1978
13bd191d
PB
1979/* We need to know when we are making a constant pool; this determines
1980 whether data needs to be in the GOT or can be referenced via a GOT
1981 offset. */
1982extern int making_const_table;
82e9d970 1983\f
c27ba912 1984/* Handle pragmas for compatibility with Intel's compilers. */
b76c3c4b 1985/* Also abuse this to register additional C specific EABI attributes. */
c58b209a
NB
1986#define REGISTER_TARGET_PRAGMAS() do { \
1987 c_register_pragma (0, "long_calls", arm_pr_long_calls); \
1988 c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
1989 c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
c84f825c
CB
1990 arm_lang_object_attributes_init(); \
1991 arm_register_target_pragmas(); \
8b97c5f8
ZW
1992} while (0)
1993
d6b4baa4 1994/* Condition code information. */
ff9940b0 1995/* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
a5381466 1996 return the mode to be used for the comparison. */
d5b7b3ae
RE
1997
1998#define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
ff9940b0 1999
880873be
RE
2000#define REVERSIBLE_CC_MODE(MODE) 1
2001
2002#define REVERSE_CONDITION(CODE,MODE) \
2003 (((MODE) == CCFPmode || (MODE) == CCFPEmode) \
2004 ? reverse_condition_maybe_unordered (code) \
2005 : reverse_condition (code))
008cf58a 2006
9b227e35 2007#define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
41197ad4 2008 ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
9b227e35 2009#define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
41197ad4 2010 ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
35d965d5 2011\f
906668bb
BS
2012#define CC_STATUS_INIT \
2013 do { cfun->machine->thumb1_cc_insn = NULL_RTX; } while (0)
2014
decfc6e1
TG
2015#undef ASM_APP_ON
2016#define ASM_APP_ON (inline_asm_unified ? "\t.syntax unified\n" : \
2017 "\t.syntax divided\n")
2018
d5b7b3ae 2019#undef ASM_APP_OFF
41d14659
RR
2020#define ASM_APP_OFF (TARGET_ARM ? "\t.arm\n\t.syntax unified\n" : \
2021 "\t.thumb\n\t.syntax unified\n")
35d965d5 2022
2ee67fbb
JB
2023/* Output a push or a pop instruction (only used when profiling).
2024 We can't push STATIC_CHAIN_REGNUM (r12) directly with Thumb-1. We know
2025 that ASM_OUTPUT_REG_PUSH will be matched with ASM_OUTPUT_REG_POP, and
2026 that r7 isn't used by the function profiler, so we can use it as a
2027 scratch reg. WARNING: This isn't safe in the general case! It may be
2028 sensitive to future changes in final.c:profile_function. */
d5b7b3ae 2029#define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
8a81cc45
RE
2030 do \
2031 { \
bae4ce0f 2032 if (TARGET_THUMB1 \
2ee67fbb
JB
2033 && (REGNO) == STATIC_CHAIN_REGNUM) \
2034 { \
2035 asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2036 asm_fprintf (STREAM, "\tmov\tr7, %r\n", REGNO);\
2037 asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2038 } \
8a81cc45
RE
2039 else \
2040 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
2041 } while (0)
d5b7b3ae
RE
2042
2043
2ee67fbb 2044/* See comment for ASM_OUTPUT_REG_PUSH concerning Thumb-1 issue. */
d5b7b3ae 2045#define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
8a81cc45
RE
2046 do \
2047 { \
bae4ce0f
RR
2048 if (TARGET_THUMB1 \
2049 && (REGNO) == STATIC_CHAIN_REGNUM) \
2ee67fbb
JB
2050 { \
2051 asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2052 asm_fprintf (STREAM, "\tmov\t%r, r7\n", REGNO);\
2053 asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2054 } \
8a81cc45
RE
2055 else \
2056 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
2057 } while (0)
d5b7b3ae 2058
b0fe107e
JM
2059#define ADDR_VEC_ALIGN(JUMPTABLE) \
2060 ((TARGET_THUMB && GET_MODE (PATTERN (JUMPTABLE)) == SImode) ? 2 : 0)
2061
2062/* Alignment for case labels comes from ADDR_VEC_ALIGN; avoid the
2063 default alignment from elfos.h. */
2064#undef ASM_OUTPUT_BEFORE_CASE_LABEL
2065#define ASM_OUTPUT_BEFORE_CASE_LABEL(FILE, PREFIX, NUM, TABLE) /* Empty. */
5b3e6663 2066
e75c1617
CB
2067#define LABEL_ALIGN_AFTER_BARRIER(LABEL) \
2068 (GET_CODE (PATTERN (prev_active_insn (LABEL))) == ADDR_DIFF_VEC \
2069 ? 1 : 0)
35d965d5 2070
6cfc7210 2071#define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
258619bb 2072 arm_declare_function_name ((STREAM), (NAME), (DECL));
35d965d5 2073
d5b7b3ae
RE
2074/* For aliases of functions we use .thumb_set instead. */
2075#define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2076 do \
2077 { \
91ea4f8d
KG
2078 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2079 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
d5b7b3ae
RE
2080 \
2081 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2082 { \
2083 fprintf (FILE, "\t.thumb_set "); \
2084 assemble_name (FILE, LABEL1); \
2085 fprintf (FILE, ","); \
2086 assemble_name (FILE, LABEL2); \
2087 fprintf (FILE, "\n"); \
2088 } \
2089 else \
2090 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2091 } \
2092 while (0)
2093
fdc2d3b0
NC
2094#ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2095/* To support -falign-* switches we need to use .p2align so
2096 that alignment directives in code sections will be padded
2097 with no-op instructions, rather than zeroes. */
5a9335ef 2098#define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
fdc2d3b0
NC
2099 if ((LOG) != 0) \
2100 { \
2101 if ((MAX_SKIP) == 0) \
5a9335ef 2102 fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
fdc2d3b0
NC
2103 else \
2104 fprintf ((FILE), "\t.p2align %d,,%d\n", \
5a9335ef 2105 (int) (LOG), (int) (MAX_SKIP)); \
fdc2d3b0
NC
2106 }
2107#endif
35d965d5 2108\f
5b3e6663
PB
2109/* Add two bytes to the length of conditionally executed Thumb-2
2110 instructions for the IT instruction. */
2111#define ADJUST_INSN_LENGTH(insn, length) \
2112 if (TARGET_THUMB2 && GET_CODE (PATTERN (insn)) == COND_EXEC) \
2113 length += 2;
2114
35d965d5 2115/* Only perform branch elimination (by making instructions conditional) if
5b3e6663
PB
2116 we're optimizing. For Thumb-2 check if any IT instructions need
2117 outputting. */
d5b7b3ae
RE
2118#define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2119 if (TARGET_ARM && optimize) \
2120 arm_final_prescan_insn (INSN); \
5b3e6663
PB
2121 else if (TARGET_THUMB2) \
2122 thumb2_final_prescan_insn (INSN); \
2123 else if (TARGET_THUMB1) \
2124 thumb1_final_prescan_insn (INSN)
35d965d5 2125
7b8b8ade
NC
2126#define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2127 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
30cf4896
KG
2128 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2129 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2130 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2131 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
7bc7696c 2132 : 0))))
35d965d5 2133
6a5d7526
MS
2134/* A C expression whose value is RTL representing the value of the return
2135 address for the frame COUNT steps up from the current frame. */
2136
d5b7b3ae
RE
2137#define RETURN_ADDR_RTX(COUNT, FRAME) \
2138 arm_return_addr (COUNT, FRAME)
2139
f676971a 2140/* Mask of the bits in the PC that contain the real return address
d5b7b3ae
RE
2141 when running in 26-bit mode. */
2142#define RETURN_ADDR_MASK26 (0x03fffffc)
6a5d7526 2143
2c849145
JM
2144/* Pick up the return address upon entry to a procedure. Used for
2145 dwarf2 unwind information. This also enables the table driven
2146 mechanism. */
2c849145
JM
2147#define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2148#define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2149
39950dff
MS
2150/* Used to mask out junk bits from the return address, such as
2151 processor state, interrupt status, condition codes and the like. */
2152#define MASK_RETURN_ADDR \
2153 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2154 in 26 bit mode, the condition codes must be masked out of the \
2155 return address. This does not apply to ARM6 and later processors \
2156 when running in 32 bit mode. */ \
61f0ccff
RE
2157 ((arm_arch4 || TARGET_THUMB) \
2158 ? (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
fcd53748 2159 : arm_gen_return_addr_mask ())
d5b7b3ae
RE
2160
2161\f
978e411f
CD
2162/* Do not emit .note.GNU-stack by default. */
2163#ifndef NEED_INDICATE_EXEC_STACK
2164#define NEED_INDICATE_EXEC_STACK 0
2165#endif
2166
9e94a7fc
MGD
2167#define TARGET_ARM_ARCH \
2168 (arm_base_arch) \
2169
9e94a7fc 2170/* The highest Thumb instruction set version supported by the chip. */
52545641
TP
2171#define TARGET_ARM_ARCH_ISA_THUMB \
2172 (arm_arch_thumb2 ? 2 : (arm_arch_thumb1 ? 1 : 0))
9e94a7fc
MGD
2173
2174/* Expands to an upper-case char of the target's architectural
2175 profile. */
2176#define TARGET_ARM_ARCH_PROFILE \
8afb5358 2177 (arm_active_target.profile)
9e94a7fc
MGD
2178
2179/* Bit-field indicating what size LDREX/STREX loads/stores are available.
2180 Bit 0 for bytes, up to bit 3 for double-words. */
2181#define TARGET_ARM_FEATURE_LDREX \
2182 ((TARGET_HAVE_LDREX ? 4 : 0) \
2183 | (TARGET_HAVE_LDREXBH ? 3 : 0) \
2184 | (TARGET_HAVE_LDREXD ? 8 : 0))
2185
2186/* Set as a bit mask indicating the available widths of hardware floating
2187 point types. Where bit 1 indicates 16-bit support, bit 2 indicates
2188 32-bit support, bit 3 indicates 64-bit support. */
2189#define TARGET_ARM_FP \
29e1d31b
MM
2190 (!TARGET_SOFT_FLOAT ? (TARGET_VFP_SINGLE ? 4 \
2191 : (TARGET_VFP_DOUBLE ? (TARGET_FP16 ? 14 : 12) : 0)) \
2192 : 0)
9e94a7fc
MGD
2193
2194
2195/* Set as a bit mask indicating the available widths of floating point
2196 types for hardware NEON floating point. This is the same as
2197 TARGET_ARM_FP without the 64-bit bit set. */
29e1d31b
MM
2198#define TARGET_NEON_FP \
2199 (TARGET_NEON ? (TARGET_ARM_FP & (0xff ^ 0x08)) \
2200 : 0)
9e94a7fc 2201
11389610
RE
2202/* Name of the automatic fpu-selection option. */
2203#define FPUTYPE_AUTO "auto"
2204
93b338c3
BS
2205/* The maximum number of parallel loads or stores we support in an ldm/stm
2206 instruction. */
2207#define MAX_LDM_STM_OPS 4
2208
b848e289 2209extern const char *arm_rewrite_mcpu (int argc, const char **argv);
86794453 2210extern const char *arm_rewrite_march (int argc, const char **argv);
940269b6 2211extern const char *arm_asm_auto_mfpu (int argc, const char **argv);
86794453
RE
2212#define ASM_CPU_SPEC_FUNCTIONS \
2213 { "rewrite_mcpu", arm_rewrite_mcpu }, \
940269b6
RE
2214 { "rewrite_march", arm_rewrite_march }, \
2215 { "asm_auto_mfpu", arm_asm_auto_mfpu },
b848e289 2216
86794453 2217#define ASM_CPU_SPEC \
940269b6 2218 " %{mfpu=auto:%<mfpu=auto %:asm_auto_mfpu(%{march=*: arch %*})}" \
86794453 2219 " %{mcpu=generic-*:-march=%:rewrite_march(%{mcpu=generic-*:%*});" \
940269b6 2220 " march=*:-march=%:rewrite_march(%{march=*:%*});" \
86794453
RE
2221 " mcpu=*:-mcpu=%:rewrite_mcpu(%{mcpu=*:%*})" \
2222 " }"
54e73f88 2223
70e73d3c 2224extern const char *arm_target_thumb_only (int argc, const char **argv);
86794453 2225#define TARGET_MODE_SPEC_FUNCTIONS \
70e73d3c
TP
2226 { "target_mode_check", arm_target_thumb_only },
2227
33aa08b3
AS
2228/* -mcpu=native handling only makes sense with compiler running on
2229 an ARM chip. */
2230#if defined(__arm__)
2231extern const char *host_detect_local_cpu (int argc, const char **argv);
a646fe9c 2232#define HAVE_LOCAL_CPU_DETECT
86794453
RE
2233# define MCPU_MTUNE_NATIVE_FUNCTIONS \
2234 { "local_cpu_detect", host_detect_local_cpu },
2235# define MCPU_MTUNE_NATIVE_SPECS \
2236 " %{march=native:%<march=native %:local_cpu_detect(arch)}" \
2237 " %{mcpu=native:%<mcpu=native %:local_cpu_detect(cpu)}" \
33aa08b3
AS
2238 " %{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
2239#else
86794453 2240# define MCPU_MTUNE_NATIVE_FUNCTIONS
33aa08b3
AS
2241# define MCPU_MTUNE_NATIVE_SPECS ""
2242#endif
2243
0b97b8f8
RE
2244const char *arm_canon_arch_option (int argc, const char **argv);
2245
2246#define CANON_ARCH_SPEC_FUNCTION \
2247 { "canon_arch", arm_canon_arch_option },
2248
63d03dce
RE
2249const char *arm_be8_option (int argc, const char **argv);
2250#define BE8_SPEC_FUNCTION \
2251 { "be8_linkopt", arm_be8_option },
2252
86794453
RE
2253# define EXTRA_SPEC_FUNCTIONS \
2254 MCPU_MTUNE_NATIVE_FUNCTIONS \
2255 ASM_CPU_SPEC_FUNCTIONS \
0b97b8f8 2256 CANON_ARCH_SPEC_FUNCTION \
63d03dce
RE
2257 TARGET_MODE_SPEC_FUNCTIONS \
2258 BE8_SPEC_FUNCTION
86794453 2259
70e73d3c
TP
2260/* Automatically add -mthumb for Thumb-only targets if mode isn't specified
2261 via the configuration option --with-mode or via the command line. The
2262 function target_mode_check is called to do the check with either:
2263 - an array of -march values if any is given;
2264 - an array of -mcpu values if any is given;
2265 - an empty array. */
2266#define TARGET_MODE_SPECS \
e53993ef 2267 " %{!marm:%{!mthumb:%:target_mode_check(%{march=*:arch %*;mcpu=*:cpu %*;:})}}"
70e73d3c 2268
0b97b8f8
RE
2269/* Generate a canonical string to represent the architecture selected. */
2270#define ARCH_CANONICAL_SPECS \
2271 " -march=%:canon_arch(%{mcpu=*: cpu %*} " \
2272 " %{march=*: arch %*} " \
2273 " %{mfpu=*: fpu %*} " \
2274 " %{mfloat-abi=*: abi %*}" \
2275 " %<march=*) "
2276
59aab79a
RE
2277/* Complete set of specs for the driver. Commas separate the
2278 individual rules so that any option suppression (%<opt...)is
2279 completed before starting subsequent rules. */
0b97b8f8 2280#define DRIVER_SELF_SPECS \
59aab79a
RE
2281 MCPU_MTUNE_NATIVE_SPECS, \
2282 TARGET_MODE_SPECS, \
0b97b8f8
RE
2283 ARCH_CANONICAL_SPECS
2284
27e83a44 2285#define TARGET_SUPPORTS_WIDE_INT 1
d5524d52
CB
2286
2287/* For switching between functions with different target attributes. */
2288#define SWITCHABLE_TARGET 1
2289
0ee70cc0
AV
2290/* Define SECTION_ARM_PURECODE as the ARM specific section attribute
2291 representation for SHF_ARM_PURECODE in GCC. */
2292#define SECTION_ARM_PURECODE SECTION_MACH_DEP
2293
88657302 2294#endif /* ! GCC_ARM_H */