]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gdb/d10v-tdep.c
s/BIG_ENDIAN/BFD_ENDIAN_BIG/
[thirdparty/binutils-gdb.git] / gdb / d10v-tdep.c
CommitLineData
c906108c 1/* Target-dependent code for Mitsubishi D10V, for GDB.
b6ba6518
KB
2 Copyright 1996, 1997, 1998, 1999, 2000, 2001
3 Free Software Foundation, Inc.
c906108c 4
c5aa993b 5 This file is part of GDB.
c906108c 6
c5aa993b
JM
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2 of the License, or
10 (at your option) any later version.
c906108c 11
c5aa993b
JM
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
c906108c 16
c5aa993b
JM
17 You should have received a copy of the GNU General Public License
18 along with this program; if not, write to the Free Software
19 Foundation, Inc., 59 Temple Place - Suite 330,
20 Boston, MA 02111-1307, USA. */
c906108c
SS
21
22/* Contributed by Martin Hunt, hunt@cygnus.com */
23
24#include "defs.h"
25#include "frame.h"
26#include "obstack.h"
27#include "symtab.h"
28#include "gdbtypes.h"
29#include "gdbcmd.h"
30#include "gdbcore.h"
31#include "gdb_string.h"
32#include "value.h"
33#include "inferior.h"
c5aa993b 34#include "dis-asm.h"
c906108c
SS
35#include "symfile.h"
36#include "objfiles.h"
104c1213 37#include "language.h"
28d069e6 38#include "arch-utils.h"
4e052eda 39#include "regcache.h"
c906108c 40
f0d4cc9e 41#include "floatformat.h"
4ce44c66
JM
42#include "sim-d10v.h"
43
44#undef XMALLOC
45#define XMALLOC(TYPE) ((TYPE*) xmalloc (sizeof (TYPE)))
46
cce74817 47struct frame_extra_info
c5aa993b
JM
48 {
49 CORE_ADDR return_pc;
50 int frameless;
51 int size;
52 };
cce74817 53
4ce44c66
JM
54struct gdbarch_tdep
55 {
56 int a0_regnum;
57 int nr_dmap_regs;
58 unsigned long (*dmap_register) (int nr);
59 unsigned long (*imap_register) (int nr);
4ce44c66
JM
60 };
61
62/* These are the addresses the D10V-EVA board maps data and
63 instruction memory to. */
cce74817 64
cff3e48b 65#define DMEM_START 0x2000000
cce74817
JM
66#define IMEM_START 0x1000000
67#define STACK_START 0x0007ffe
68
4ce44c66
JM
69/* d10v register names. */
70
71enum
72 {
73 R0_REGNUM = 0,
74 LR_REGNUM = 13,
75 PSW_REGNUM = 16,
76 NR_IMAP_REGS = 2,
77 NR_A_REGS = 2
78 };
79#define NR_DMAP_REGS (gdbarch_tdep (current_gdbarch)->nr_dmap_regs)
80#define A0_REGNUM (gdbarch_tdep (current_gdbarch)->a0_regnum)
81
82/* d10v calling convention. */
cce74817
JM
83
84#define ARG1_REGNUM R0_REGNUM
85#define ARGN_REGNUM 3
86#define RET1_REGNUM R0_REGNUM
87
392a587b
JM
88/* Local functions */
89
a14ed312 90extern void _initialize_d10v_tdep (void);
392a587b 91
a14ed312 92static void d10v_eva_prepare_to_trace (void);
392a587b 93
a14ed312 94static void d10v_eva_get_trace_data (void);
c906108c 95
a14ed312
KB
96static int prologue_find_regs (unsigned short op, struct frame_info *fi,
97 CORE_ADDR addr);
cce74817 98
f5e1cf12 99static void d10v_frame_init_saved_regs (struct frame_info *);
cce74817 100
a14ed312 101static void do_d10v_pop_frame (struct frame_info *fi);
cce74817 102
f5e1cf12 103static int
72623009 104d10v_frame_chain_valid (CORE_ADDR chain, struct frame_info *frame)
c906108c 105{
02da6206
JSC
106 return ((chain) != 0 && (frame) != 0
107 && (frame)->pc > IMEM_START
108 && !inside_entry_file (FRAME_SAVED_PC (frame)));
c906108c
SS
109}
110
23964bcd 111static CORE_ADDR
489137c0
AC
112d10v_stack_align (CORE_ADDR len)
113{
114 return (len + 1) & ~1;
115}
c906108c
SS
116
117/* Should we use EXTRACT_STRUCT_VALUE_ADDRESS instead of
118 EXTRACT_RETURN_VALUE? GCC_P is true if compiled with gcc
119 and TYPE is the type (which is known to be struct, union or array).
120
121 The d10v returns anything less than 8 bytes in size in
122 registers. */
123
f5e1cf12 124static int
fba45db2 125d10v_use_struct_convention (int gcc_p, struct type *type)
c906108c 126{
02da6206
JSC
127 long alignment;
128 int i;
129 /* The d10v only passes a struct in a register when that structure
130 has an alignment that matches the size of a register. */
131 /* If the structure doesn't fit in 4 registers, put it on the
132 stack. */
133 if (TYPE_LENGTH (type) > 8)
134 return 1;
135 /* If the struct contains only one field, don't put it on the stack
136 - gcc can fit it in one or more registers. */
137 if (TYPE_NFIELDS (type) == 1)
138 return 0;
139 alignment = TYPE_LENGTH (TYPE_FIELD_TYPE (type, 0));
140 for (i = 1; i < TYPE_NFIELDS (type); i++)
141 {
142 /* If the alignment changes, just assume it goes on the
143 stack. */
144 if (TYPE_LENGTH (TYPE_FIELD_TYPE (type, i)) != alignment)
145 return 1;
146 }
147 /* If the alignment is suitable for the d10v's 16 bit registers,
148 don't put it on the stack. */
149 if (alignment == 2 || alignment == 4)
150 return 0;
151 return 1;
c906108c
SS
152}
153
154
f5e1cf12 155static unsigned char *
fba45db2 156d10v_breakpoint_from_pc (CORE_ADDR *pcptr, int *lenptr)
392a587b 157{
c5aa993b
JM
158 static unsigned char breakpoint[] =
159 {0x2f, 0x90, 0x5e, 0x00};
392a587b
JM
160 *lenptr = sizeof (breakpoint);
161 return breakpoint;
162}
163
4ce44c66
JM
164/* Map the REG_NR onto an ascii name. Return NULL or an empty string
165 when the reg_nr isn't valid. */
166
167enum ts2_regnums
168 {
169 TS2_IMAP0_REGNUM = 32,
170 TS2_DMAP_REGNUM = 34,
171 TS2_NR_DMAP_REGS = 1,
172 TS2_A0_REGNUM = 35
173 };
174
175static char *
176d10v_ts2_register_name (int reg_nr)
392a587b 177{
c5aa993b
JM
178 static char *register_names[] =
179 {
180 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
181 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
182 "psw", "bpsw", "pc", "bpc", "cr4", "cr5", "cr6", "rpt_c",
183 "rpt_s", "rpt_e", "mod_s", "mod_e", "cr12", "cr13", "iba", "cr15",
184 "imap0", "imap1", "dmap", "a0", "a1"
392a587b
JM
185 };
186 if (reg_nr < 0)
187 return NULL;
188 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
189 return NULL;
c5aa993b 190 return register_names[reg_nr];
392a587b
JM
191}
192
4ce44c66
JM
193enum ts3_regnums
194 {
195 TS3_IMAP0_REGNUM = 36,
196 TS3_DMAP0_REGNUM = 38,
197 TS3_NR_DMAP_REGS = 4,
198 TS3_A0_REGNUM = 32
199 };
200
201static char *
202d10v_ts3_register_name (int reg_nr)
203{
204 static char *register_names[] =
205 {
206 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
207 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
208 "psw", "bpsw", "pc", "bpc", "cr4", "cr5", "cr6", "rpt_c",
209 "rpt_s", "rpt_e", "mod_s", "mod_e", "cr12", "cr13", "iba", "cr15",
210 "a0", "a1",
211 "spi", "spu",
212 "imap0", "imap1",
213 "dmap0", "dmap1", "dmap2", "dmap3"
214 };
215 if (reg_nr < 0)
216 return NULL;
217 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
218 return NULL;
219 return register_names[reg_nr];
220}
221
bf93dfed
JB
222/* Access the DMAP/IMAP registers in a target independent way.
223
224 Divide the D10V's 64k data space into four 16k segments:
225 0x0000 -- 0x3fff, 0x4000 -- 0x7fff, 0x8000 -- 0xbfff, and
226 0xc000 -- 0xffff.
227
228 On the TS2, the first two segments (0x0000 -- 0x3fff, 0x4000 --
229 0x7fff) always map to the on-chip data RAM, and the fourth always
230 maps to I/O space. The third (0x8000 - 0xbfff) can be mapped into
231 unified memory or instruction memory, under the control of the
232 single DMAP register.
233
234 On the TS3, there are four DMAP registers, each of which controls
235 one of the segments. */
4ce44c66
JM
236
237static unsigned long
238d10v_ts2_dmap_register (int reg_nr)
239{
240 switch (reg_nr)
241 {
242 case 0:
243 case 1:
244 return 0x2000;
245 case 2:
246 return read_register (TS2_DMAP_REGNUM);
247 default:
248 return 0;
249 }
250}
251
252static unsigned long
253d10v_ts3_dmap_register (int reg_nr)
254{
255 return read_register (TS3_DMAP0_REGNUM + reg_nr);
256}
257
258static unsigned long
259d10v_dmap_register (int reg_nr)
260{
261 return gdbarch_tdep (current_gdbarch)->dmap_register (reg_nr);
262}
263
264static unsigned long
265d10v_ts2_imap_register (int reg_nr)
266{
267 return read_register (TS2_IMAP0_REGNUM + reg_nr);
268}
269
270static unsigned long
271d10v_ts3_imap_register (int reg_nr)
272{
273 return read_register (TS3_IMAP0_REGNUM + reg_nr);
274}
275
276static unsigned long
277d10v_imap_register (int reg_nr)
278{
279 return gdbarch_tdep (current_gdbarch)->imap_register (reg_nr);
280}
281
282/* MAP GDB's internal register numbering (determined by the layout fo
283 the REGISTER_BYTE array) onto the simulator's register
284 numbering. */
285
286static int
287d10v_ts2_register_sim_regno (int nr)
288{
289 if (nr >= TS2_IMAP0_REGNUM
290 && nr < TS2_IMAP0_REGNUM + NR_IMAP_REGS)
291 return nr - TS2_IMAP0_REGNUM + SIM_D10V_IMAP0_REGNUM;
292 if (nr == TS2_DMAP_REGNUM)
293 return nr - TS2_DMAP_REGNUM + SIM_D10V_TS2_DMAP_REGNUM;
294 if (nr >= TS2_A0_REGNUM
295 && nr < TS2_A0_REGNUM + NR_A_REGS)
296 return nr - TS2_A0_REGNUM + SIM_D10V_A0_REGNUM;
297 return nr;
298}
299
300static int
301d10v_ts3_register_sim_regno (int nr)
302{
303 if (nr >= TS3_IMAP0_REGNUM
304 && nr < TS3_IMAP0_REGNUM + NR_IMAP_REGS)
305 return nr - TS3_IMAP0_REGNUM + SIM_D10V_IMAP0_REGNUM;
306 if (nr >= TS3_DMAP0_REGNUM
307 && nr < TS3_DMAP0_REGNUM + TS3_NR_DMAP_REGS)
308 return nr - TS3_DMAP0_REGNUM + SIM_D10V_DMAP0_REGNUM;
309 if (nr >= TS3_A0_REGNUM
310 && nr < TS3_A0_REGNUM + NR_A_REGS)
311 return nr - TS3_A0_REGNUM + SIM_D10V_A0_REGNUM;
312 return nr;
313}
314
392a587b
JM
315/* Index within `registers' of the first byte of the space for
316 register REG_NR. */
317
f5e1cf12 318static int
fba45db2 319d10v_register_byte (int reg_nr)
392a587b 320{
4ce44c66 321 if (reg_nr < A0_REGNUM)
392a587b 322 return (reg_nr * 2);
4ce44c66
JM
323 else if (reg_nr < (A0_REGNUM + NR_A_REGS))
324 return (A0_REGNUM * 2
325 + (reg_nr - A0_REGNUM) * 8);
326 else
327 return (A0_REGNUM * 2
328 + NR_A_REGS * 8
329 + (reg_nr - A0_REGNUM - NR_A_REGS) * 2);
392a587b
JM
330}
331
332/* Number of bytes of storage in the actual machine representation for
333 register REG_NR. */
334
f5e1cf12 335static int
fba45db2 336d10v_register_raw_size (int reg_nr)
392a587b 337{
4ce44c66
JM
338 if (reg_nr < A0_REGNUM)
339 return 2;
340 else if (reg_nr < (A0_REGNUM + NR_A_REGS))
392a587b
JM
341 return 8;
342 else
343 return 2;
344}
345
392a587b
JM
346/* Return the GDB type object for the "standard" data type
347 of data in register N. */
348
f5e1cf12 349static struct type *
fba45db2 350d10v_register_virtual_type (int reg_nr)
392a587b 351{
75af7f68
JB
352 if (reg_nr == PC_REGNUM)
353 return builtin_type_void_func_ptr;
354 else if (reg_nr >= A0_REGNUM
4ce44c66
JM
355 && reg_nr < (A0_REGNUM + NR_A_REGS))
356 return builtin_type_int64;
392a587b 357 else
4ce44c66 358 return builtin_type_int16;
392a587b
JM
359}
360
f5e1cf12 361static CORE_ADDR
fba45db2 362d10v_make_daddr (CORE_ADDR x)
392a587b
JM
363{
364 return ((x) | DMEM_START);
365}
366
f5e1cf12 367static CORE_ADDR
fba45db2 368d10v_make_iaddr (CORE_ADDR x)
392a587b
JM
369{
370 return (((x) << 2) | IMEM_START);
371}
372
f5e1cf12 373static int
fba45db2 374d10v_daddr_p (CORE_ADDR x)
392a587b
JM
375{
376 return (((x) & 0x3000000) == DMEM_START);
377}
378
f5e1cf12 379static int
fba45db2 380d10v_iaddr_p (CORE_ADDR x)
392a587b
JM
381{
382 return (((x) & 0x3000000) == IMEM_START);
383}
384
385
f5e1cf12 386static CORE_ADDR
fba45db2 387d10v_convert_iaddr_to_raw (CORE_ADDR x)
392a587b
JM
388{
389 return (((x) >> 2) & 0xffff);
390}
391
f5e1cf12 392static CORE_ADDR
fba45db2 393d10v_convert_daddr_to_raw (CORE_ADDR x)
392a587b
JM
394{
395 return ((x) & 0xffff);
396}
397
75af7f68
JB
398static void
399d10v_address_to_pointer (struct type *type, void *buf, CORE_ADDR addr)
400{
401 /* Is it a code address? */
402 if (TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC
403 || TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_METHOD)
404 {
405#if 0
406 if (! d10v_iaddr_p (addr))
407 {
408 warning_begin ();
409 fprintf_unfiltered (gdb_stderr, "address `");
410 print_address_numeric (addr, 1, gdb_stderr);
411 fprintf_unfiltered (gdb_stderr, "' is not a code address\n");
412 }
413#endif
414
415 store_unsigned_integer (buf, TYPE_LENGTH (type),
416 d10v_convert_iaddr_to_raw (addr));
417 }
418 else
419 {
420 /* Strip off any upper segment bits. */
421 store_unsigned_integer (buf, TYPE_LENGTH (type),
422 d10v_convert_daddr_to_raw (addr));
423 }
424}
425
426static CORE_ADDR
427d10v_pointer_to_address (struct type *type, void *buf)
428{
429 CORE_ADDR addr = extract_address (buf, TYPE_LENGTH (type));
430
431 /* Is it a code address? */
432 if (TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC
74a9bb82
FF
433 || TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_METHOD
434 || TYPE_CODE_SPACE (TYPE_TARGET_TYPE (type)))
75af7f68
JB
435 return d10v_make_iaddr (addr);
436 else
437 return d10v_make_daddr (addr);
438}
439
fc0c74b1
AC
440static CORE_ADDR
441d10v_integer_to_address (struct type *type, void *buf)
442{
443 LONGEST val;
444 val = unpack_long (type, buf);
445 if (TYPE_CODE (type) == TYPE_CODE_INT
446 && TYPE_LENGTH (type) <= TYPE_LENGTH (builtin_type_void_data_ptr))
447 /* Convert small integers that would would be directly copied into
448 a pointer variable into an address pointing into data space. */
449 return d10v_make_daddr (val & 0xffff);
450 else
451 /* The value is too large to fit in a pointer. Assume this was
452 intentional and that the user in fact specified a raw address. */
453 return val;
454}
75af7f68 455
392a587b
JM
456/* Store the address of the place in which to copy the structure the
457 subroutine will return. This is called from call_function.
458
459 We store structs through a pointer passed in the first Argument
460 register. */
461
f5e1cf12 462static void
fba45db2 463d10v_store_struct_return (CORE_ADDR addr, CORE_ADDR sp)
392a587b
JM
464{
465 write_register (ARG1_REGNUM, (addr));
466}
467
468/* Write into appropriate registers a function return value
469 of type TYPE, given in virtual format.
470
471 Things always get returned in RET1_REGNUM, RET2_REGNUM, ... */
472
f5e1cf12 473static void
fba45db2 474d10v_store_return_value (struct type *type, char *valbuf)
392a587b
JM
475{
476 write_register_bytes (REGISTER_BYTE (RET1_REGNUM),
477 valbuf,
478 TYPE_LENGTH (type));
479}
480
481/* Extract from an array REGBUF containing the (raw) register state
482 the address in which a function should return its structure value,
483 as a CORE_ADDR (or an expression that can be used as one). */
484
f5e1cf12 485static CORE_ADDR
fba45db2 486d10v_extract_struct_value_address (char *regbuf)
392a587b
JM
487{
488 return (extract_address ((regbuf) + REGISTER_BYTE (ARG1_REGNUM),
489 REGISTER_RAW_SIZE (ARG1_REGNUM))
490 | DMEM_START);
491}
492
f5e1cf12 493static CORE_ADDR
fba45db2 494d10v_frame_saved_pc (struct frame_info *frame)
392a587b 495{
cce74817 496 return ((frame)->extra_info->return_pc);
392a587b
JM
497}
498
392a587b
JM
499/* Immediately after a function call, return the saved pc. We can't
500 use frame->return_pc beause that is determined by reading R13 off
501 the stack and that may not be written yet. */
502
f5e1cf12 503static CORE_ADDR
fba45db2 504d10v_saved_pc_after_call (struct frame_info *frame)
392a587b 505{
c5aa993b 506 return ((read_register (LR_REGNUM) << 2)
392a587b
JM
507 | IMEM_START);
508}
509
c906108c
SS
510/* Discard from the stack the innermost frame, restoring all saved
511 registers. */
512
f5e1cf12 513static void
fba45db2 514d10v_pop_frame (void)
cce74817
JM
515{
516 generic_pop_current_frame (do_d10v_pop_frame);
517}
518
519static void
fba45db2 520do_d10v_pop_frame (struct frame_info *fi)
c906108c
SS
521{
522 CORE_ADDR fp;
523 int regnum;
c906108c
SS
524 char raw_buffer[8];
525
cce74817 526 fp = FRAME_FP (fi);
c906108c
SS
527 /* fill out fsr with the address of where each */
528 /* register was stored in the frame */
cce74817 529 d10v_frame_init_saved_regs (fi);
c5aa993b 530
c906108c 531 /* now update the current registers with the old values */
4ce44c66 532 for (regnum = A0_REGNUM; regnum < A0_REGNUM + NR_A_REGS; regnum++)
c906108c 533 {
cce74817 534 if (fi->saved_regs[regnum])
c906108c 535 {
c5aa993b
JM
536 read_memory (fi->saved_regs[regnum], raw_buffer, REGISTER_RAW_SIZE (regnum));
537 write_register_bytes (REGISTER_BYTE (regnum), raw_buffer, REGISTER_RAW_SIZE (regnum));
c906108c
SS
538 }
539 }
540 for (regnum = 0; regnum < SP_REGNUM; regnum++)
541 {
cce74817 542 if (fi->saved_regs[regnum])
c906108c 543 {
c5aa993b 544 write_register (regnum, read_memory_unsigned_integer (fi->saved_regs[regnum], REGISTER_RAW_SIZE (regnum)));
c906108c
SS
545 }
546 }
cce74817 547 if (fi->saved_regs[PSW_REGNUM])
c906108c 548 {
c5aa993b 549 write_register (PSW_REGNUM, read_memory_unsigned_integer (fi->saved_regs[PSW_REGNUM], REGISTER_RAW_SIZE (PSW_REGNUM)));
c906108c
SS
550 }
551
552 write_register (PC_REGNUM, read_register (LR_REGNUM));
cce74817 553 write_register (SP_REGNUM, fp + fi->extra_info->size);
c906108c
SS
554 target_store_registers (-1);
555 flush_cached_frames ();
556}
557
c5aa993b 558static int
fba45db2 559check_prologue (unsigned short op)
c906108c
SS
560{
561 /* st rn, @-sp */
562 if ((op & 0x7E1F) == 0x6C1F)
563 return 1;
564
565 /* st2w rn, @-sp */
566 if ((op & 0x7E3F) == 0x6E1F)
567 return 1;
568
569 /* subi sp, n */
570 if ((op & 0x7FE1) == 0x01E1)
571 return 1;
572
573 /* mv r11, sp */
574 if (op == 0x417E)
575 return 1;
576
577 /* nop */
578 if (op == 0x5E00)
579 return 1;
580
581 /* st rn, @sp */
582 if ((op & 0x7E1F) == 0x681E)
583 return 1;
584
585 /* st2w rn, @sp */
c5aa993b
JM
586 if ((op & 0x7E3F) == 0x3A1E)
587 return 1;
c906108c
SS
588
589 return 0;
590}
591
f5e1cf12 592static CORE_ADDR
fba45db2 593d10v_skip_prologue (CORE_ADDR pc)
c906108c
SS
594{
595 unsigned long op;
596 unsigned short op1, op2;
597 CORE_ADDR func_addr, func_end;
598 struct symtab_and_line sal;
599
600 /* If we have line debugging information, then the end of the */
601 /* prologue should the first assembly instruction of the first source line */
602 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
603 {
604 sal = find_pc_line (func_addr, 0);
c5aa993b 605 if (sal.end && sal.end < func_end)
c906108c
SS
606 return sal.end;
607 }
c5aa993b
JM
608
609 if (target_read_memory (pc, (char *) &op, 4))
c906108c
SS
610 return pc; /* Can't access it -- assume no prologue. */
611
612 while (1)
613 {
c5aa993b 614 op = (unsigned long) read_memory_integer (pc, 4);
c906108c
SS
615 if ((op & 0xC0000000) == 0xC0000000)
616 {
617 /* long instruction */
c5aa993b
JM
618 if (((op & 0x3FFF0000) != 0x01FF0000) && /* add3 sp,sp,n */
619 ((op & 0x3F0F0000) != 0x340F0000) && /* st rn, @(offset,sp) */
620 ((op & 0x3F1F0000) != 0x350F0000)) /* st2w rn, @(offset,sp) */
c906108c
SS
621 break;
622 }
623 else
624 {
625 /* short instructions */
626 if ((op & 0xC0000000) == 0x80000000)
627 {
628 op2 = (op & 0x3FFF8000) >> 15;
629 op1 = op & 0x7FFF;
c5aa993b
JM
630 }
631 else
c906108c
SS
632 {
633 op1 = (op & 0x3FFF8000) >> 15;
634 op2 = op & 0x7FFF;
635 }
c5aa993b 636 if (check_prologue (op1))
c906108c 637 {
c5aa993b 638 if (!check_prologue (op2))
c906108c
SS
639 {
640 /* if the previous opcode was really part of the prologue */
641 /* and not just a NOP, then we want to break after both instructions */
642 if (op1 != 0x5E00)
643 pc += 4;
644 break;
645 }
646 }
647 else
648 break;
649 }
650 pc += 4;
651 }
652 return pc;
653}
654
655/* Given a GDB frame, determine the address of the calling function's frame.
656 This will be used to create a new GDB frame struct, and then
657 INIT_EXTRA_FRAME_INFO and INIT_FRAME_PC will be called for the new frame.
c5aa993b 658 */
c906108c 659
f5e1cf12 660static CORE_ADDR
fba45db2 661d10v_frame_chain (struct frame_info *fi)
c906108c 662{
cce74817 663 d10v_frame_init_saved_regs (fi);
c906108c 664
cce74817
JM
665 if (fi->extra_info->return_pc == IMEM_START
666 || inside_entry_file (fi->extra_info->return_pc))
c5aa993b 667 return (CORE_ADDR) 0;
c906108c 668
cce74817 669 if (!fi->saved_regs[FP_REGNUM])
c906108c 670 {
cce74817
JM
671 if (!fi->saved_regs[SP_REGNUM]
672 || fi->saved_regs[SP_REGNUM] == STACK_START)
c5aa993b
JM
673 return (CORE_ADDR) 0;
674
cce74817 675 return fi->saved_regs[SP_REGNUM];
c906108c
SS
676 }
677
c5aa993b
JM
678 if (!read_memory_unsigned_integer (fi->saved_regs[FP_REGNUM],
679 REGISTER_RAW_SIZE (FP_REGNUM)))
680 return (CORE_ADDR) 0;
c906108c 681
7b570125 682 return d10v_make_daddr (read_memory_unsigned_integer (fi->saved_regs[FP_REGNUM],
c5aa993b
JM
683 REGISTER_RAW_SIZE (FP_REGNUM)));
684}
c906108c
SS
685
686static int next_addr, uses_frame;
687
c5aa993b 688static int
fba45db2 689prologue_find_regs (unsigned short op, struct frame_info *fi, CORE_ADDR addr)
c906108c
SS
690{
691 int n;
692
693 /* st rn, @-sp */
694 if ((op & 0x7E1F) == 0x6C1F)
695 {
696 n = (op & 0x1E0) >> 5;
697 next_addr -= 2;
cce74817 698 fi->saved_regs[n] = next_addr;
c906108c
SS
699 return 1;
700 }
701
702 /* st2w rn, @-sp */
703 else if ((op & 0x7E3F) == 0x6E1F)
704 {
705 n = (op & 0x1E0) >> 5;
706 next_addr -= 4;
cce74817 707 fi->saved_regs[n] = next_addr;
c5aa993b 708 fi->saved_regs[n + 1] = next_addr + 2;
c906108c
SS
709 return 1;
710 }
711
712 /* subi sp, n */
713 if ((op & 0x7FE1) == 0x01E1)
714 {
715 n = (op & 0x1E) >> 1;
716 if (n == 0)
717 n = 16;
718 next_addr -= n;
719 return 1;
720 }
721
722 /* mv r11, sp */
723 if (op == 0x417E)
724 {
725 uses_frame = 1;
726 return 1;
727 }
728
729 /* nop */
730 if (op == 0x5E00)
731 return 1;
732
733 /* st rn, @sp */
734 if ((op & 0x7E1F) == 0x681E)
735 {
736 n = (op & 0x1E0) >> 5;
cce74817 737 fi->saved_regs[n] = next_addr;
c906108c
SS
738 return 1;
739 }
740
741 /* st2w rn, @sp */
742 if ((op & 0x7E3F) == 0x3A1E)
743 {
744 n = (op & 0x1E0) >> 5;
cce74817 745 fi->saved_regs[n] = next_addr;
c5aa993b 746 fi->saved_regs[n + 1] = next_addr + 2;
c906108c
SS
747 return 1;
748 }
749
750 return 0;
751}
752
cce74817
JM
753/* Put here the code to store, into fi->saved_regs, the addresses of
754 the saved registers of frame described by FRAME_INFO. This
755 includes special registers such as pc and fp saved in special ways
756 in the stack frame. sp is even more special: the address we return
757 for it IS the sp for the next frame. */
758
f5e1cf12 759static void
fba45db2 760d10v_frame_init_saved_regs (struct frame_info *fi)
c906108c
SS
761{
762 CORE_ADDR fp, pc;
763 unsigned long op;
764 unsigned short op1, op2;
765 int i;
766
767 fp = fi->frame;
cce74817 768 memset (fi->saved_regs, 0, SIZEOF_FRAME_SAVED_REGS);
c906108c
SS
769 next_addr = 0;
770
771 pc = get_pc_function_start (fi->pc);
772
773 uses_frame = 0;
774 while (1)
775 {
c5aa993b 776 op = (unsigned long) read_memory_integer (pc, 4);
c906108c
SS
777 if ((op & 0xC0000000) == 0xC0000000)
778 {
779 /* long instruction */
780 if ((op & 0x3FFF0000) == 0x01FF0000)
781 {
782 /* add3 sp,sp,n */
783 short n = op & 0xFFFF;
784 next_addr += n;
785 }
786 else if ((op & 0x3F0F0000) == 0x340F0000)
787 {
788 /* st rn, @(offset,sp) */
789 short offset = op & 0xFFFF;
790 short n = (op >> 20) & 0xF;
cce74817 791 fi->saved_regs[n] = next_addr + offset;
c906108c
SS
792 }
793 else if ((op & 0x3F1F0000) == 0x350F0000)
794 {
795 /* st2w rn, @(offset,sp) */
796 short offset = op & 0xFFFF;
797 short n = (op >> 20) & 0xF;
cce74817 798 fi->saved_regs[n] = next_addr + offset;
c5aa993b 799 fi->saved_regs[n + 1] = next_addr + offset + 2;
c906108c
SS
800 }
801 else
802 break;
803 }
804 else
805 {
806 /* short instructions */
807 if ((op & 0xC0000000) == 0x80000000)
808 {
809 op2 = (op & 0x3FFF8000) >> 15;
810 op1 = op & 0x7FFF;
c5aa993b
JM
811 }
812 else
c906108c
SS
813 {
814 op1 = (op & 0x3FFF8000) >> 15;
815 op2 = op & 0x7FFF;
816 }
c5aa993b 817 if (!prologue_find_regs (op1, fi, pc) || !prologue_find_regs (op2, fi, pc))
c906108c
SS
818 break;
819 }
820 pc += 4;
821 }
c5aa993b 822
cce74817 823 fi->extra_info->size = -next_addr;
c906108c
SS
824
825 if (!(fp & 0xffff))
7b570125 826 fp = d10v_make_daddr (read_register (SP_REGNUM));
c906108c 827
c5aa993b 828 for (i = 0; i < NUM_REGS - 1; i++)
cce74817 829 if (fi->saved_regs[i])
c906108c 830 {
c5aa993b 831 fi->saved_regs[i] = fp - (next_addr - fi->saved_regs[i]);
c906108c
SS
832 }
833
cce74817 834 if (fi->saved_regs[LR_REGNUM])
c906108c 835 {
cce74817 836 CORE_ADDR return_pc = read_memory_unsigned_integer (fi->saved_regs[LR_REGNUM], REGISTER_RAW_SIZE (LR_REGNUM));
7b570125 837 fi->extra_info->return_pc = d10v_make_iaddr (return_pc);
c906108c
SS
838 }
839 else
840 {
7b570125 841 fi->extra_info->return_pc = d10v_make_iaddr (read_register (LR_REGNUM));
c906108c 842 }
c5aa993b 843
c906108c 844 /* th SP is not normally (ever?) saved, but check anyway */
cce74817 845 if (!fi->saved_regs[SP_REGNUM])
c906108c
SS
846 {
847 /* if the FP was saved, that means the current FP is valid, */
848 /* otherwise, it isn't being used, so we use the SP instead */
849 if (uses_frame)
c5aa993b 850 fi->saved_regs[SP_REGNUM] = read_register (FP_REGNUM) + fi->extra_info->size;
c906108c
SS
851 else
852 {
cce74817
JM
853 fi->saved_regs[SP_REGNUM] = fp + fi->extra_info->size;
854 fi->extra_info->frameless = 1;
855 fi->saved_regs[FP_REGNUM] = 0;
c906108c
SS
856 }
857 }
858}
859
f5e1cf12 860static void
fba45db2 861d10v_init_extra_frame_info (int fromleaf, struct frame_info *fi)
c906108c 862{
cce74817
JM
863 fi->extra_info = (struct frame_extra_info *)
864 frame_obstack_alloc (sizeof (struct frame_extra_info));
865 frame_saved_regs_zalloc (fi);
866
867 fi->extra_info->frameless = 0;
868 fi->extra_info->size = 0;
869 fi->extra_info->return_pc = 0;
c906108c
SS
870
871 /* The call dummy doesn't save any registers on the stack, so we can
872 return now. */
873 if (PC_IN_CALL_DUMMY (fi->pc, fi->frame, fi->frame))
874 {
875 return;
876 }
877 else
878 {
cce74817 879 d10v_frame_init_saved_regs (fi);
c906108c
SS
880 }
881}
882
883static void
fba45db2 884show_regs (char *args, int from_tty)
c906108c
SS
885{
886 int a;
d4f3574e
SS
887 printf_filtered ("PC=%04lx (0x%lx) PSW=%04lx RPT_S=%04lx RPT_E=%04lx RPT_C=%04lx\n",
888 (long) read_register (PC_REGNUM),
7b570125 889 (long) d10v_make_iaddr (read_register (PC_REGNUM)),
d4f3574e
SS
890 (long) read_register (PSW_REGNUM),
891 (long) read_register (24),
892 (long) read_register (25),
893 (long) read_register (23));
894 printf_filtered ("R0-R7 %04lx %04lx %04lx %04lx %04lx %04lx %04lx %04lx\n",
895 (long) read_register (0),
896 (long) read_register (1),
897 (long) read_register (2),
898 (long) read_register (3),
899 (long) read_register (4),
900 (long) read_register (5),
901 (long) read_register (6),
902 (long) read_register (7));
903 printf_filtered ("R8-R15 %04lx %04lx %04lx %04lx %04lx %04lx %04lx %04lx\n",
904 (long) read_register (8),
905 (long) read_register (9),
906 (long) read_register (10),
907 (long) read_register (11),
908 (long) read_register (12),
909 (long) read_register (13),
910 (long) read_register (14),
911 (long) read_register (15));
4ce44c66
JM
912 for (a = 0; a < NR_IMAP_REGS; a++)
913 {
914 if (a > 0)
915 printf_filtered (" ");
916 printf_filtered ("IMAP%d %04lx", a, d10v_imap_register (a));
917 }
918 if (NR_DMAP_REGS == 1)
919 printf_filtered (" DMAP %04lx\n", d10v_dmap_register (2));
920 else
921 {
922 for (a = 0; a < NR_DMAP_REGS; a++)
923 {
924 printf_filtered (" DMAP%d %04lx", a, d10v_dmap_register (a));
925 }
926 printf_filtered ("\n");
927 }
928 printf_filtered ("A0-A%d", NR_A_REGS - 1);
929 for (a = A0_REGNUM; a < A0_REGNUM + NR_A_REGS; a++)
c906108c
SS
930 {
931 char num[MAX_REGISTER_RAW_SIZE];
932 int i;
933 printf_filtered (" ");
c5aa993b 934 read_register_gen (a, (char *) &num);
c906108c
SS
935 for (i = 0; i < MAX_REGISTER_RAW_SIZE; i++)
936 {
937 printf_filtered ("%02x", (num[i] & 0xff));
938 }
939 }
940 printf_filtered ("\n");
941}
942
f5e1cf12 943static CORE_ADDR
39f77062 944d10v_read_pc (ptid_t ptid)
c906108c 945{
39f77062 946 ptid_t save_ptid;
c906108c
SS
947 CORE_ADDR pc;
948 CORE_ADDR retval;
949
39f77062
KB
950 save_ptid = inferior_ptid;
951 inferior_ptid = ptid;
c906108c 952 pc = (int) read_register (PC_REGNUM);
39f77062 953 inferior_ptid = save_ptid;
7b570125 954 retval = d10v_make_iaddr (pc);
c906108c
SS
955 return retval;
956}
957
f5e1cf12 958static void
39f77062 959d10v_write_pc (CORE_ADDR val, ptid_t ptid)
c906108c 960{
39f77062 961 ptid_t save_ptid;
c906108c 962
39f77062
KB
963 save_ptid = inferior_ptid;
964 inferior_ptid = ptid;
7b570125 965 write_register (PC_REGNUM, d10v_convert_iaddr_to_raw (val));
39f77062 966 inferior_ptid = save_ptid;
c906108c
SS
967}
968
f5e1cf12 969static CORE_ADDR
fba45db2 970d10v_read_sp (void)
c906108c 971{
7b570125 972 return (d10v_make_daddr (read_register (SP_REGNUM)));
c906108c
SS
973}
974
f5e1cf12 975static void
fba45db2 976d10v_write_sp (CORE_ADDR val)
c906108c 977{
7b570125 978 write_register (SP_REGNUM, d10v_convert_daddr_to_raw (val));
c906108c
SS
979}
980
f5e1cf12 981static void
fba45db2 982d10v_write_fp (CORE_ADDR val)
c906108c 983{
7b570125 984 write_register (FP_REGNUM, d10v_convert_daddr_to_raw (val));
c906108c
SS
985}
986
f5e1cf12 987static CORE_ADDR
fba45db2 988d10v_read_fp (void)
c906108c 989{
7b570125 990 return (d10v_make_daddr (read_register (FP_REGNUM)));
c906108c
SS
991}
992
993/* Function: push_return_address (pc)
994 Set up the return address for the inferior function call.
995 Needed for targets where we don't actually execute a JSR/BSR instruction */
c5aa993b 996
f5e1cf12 997static CORE_ADDR
fba45db2 998d10v_push_return_address (CORE_ADDR pc, CORE_ADDR sp)
c906108c 999{
7b570125 1000 write_register (LR_REGNUM, d10v_convert_iaddr_to_raw (CALL_DUMMY_ADDRESS ()));
c906108c
SS
1001 return sp;
1002}
c5aa993b 1003
c906108c 1004
7a292a7a
SS
1005/* When arguments must be pushed onto the stack, they go on in reverse
1006 order. The below implements a FILO (stack) to do this. */
1007
1008struct stack_item
1009{
1010 int len;
1011 struct stack_item *prev;
1012 void *data;
1013};
1014
a14ed312
KB
1015static struct stack_item *push_stack_item (struct stack_item *prev,
1016 void *contents, int len);
7a292a7a 1017static struct stack_item *
fba45db2 1018push_stack_item (struct stack_item *prev, void *contents, int len)
7a292a7a
SS
1019{
1020 struct stack_item *si;
1021 si = xmalloc (sizeof (struct stack_item));
1022 si->data = xmalloc (len);
1023 si->len = len;
1024 si->prev = prev;
1025 memcpy (si->data, contents, len);
1026 return si;
1027}
1028
a14ed312 1029static struct stack_item *pop_stack_item (struct stack_item *si);
7a292a7a 1030static struct stack_item *
fba45db2 1031pop_stack_item (struct stack_item *si)
7a292a7a
SS
1032{
1033 struct stack_item *dead = si;
1034 si = si->prev;
b8c9b27d
KB
1035 xfree (dead->data);
1036 xfree (dead);
7a292a7a
SS
1037 return si;
1038}
1039
1040
f5e1cf12 1041static CORE_ADDR
ea7c478f 1042d10v_push_arguments (int nargs, struct value **args, CORE_ADDR sp,
fba45db2 1043 int struct_return, CORE_ADDR struct_addr)
c906108c
SS
1044{
1045 int i;
1046 int regnum = ARG1_REGNUM;
7a292a7a 1047 struct stack_item *si = NULL;
c5aa993b 1048
c906108c
SS
1049 /* Fill in registers and arg lists */
1050 for (i = 0; i < nargs; i++)
1051 {
ea7c478f 1052 struct value *arg = args[i];
c906108c
SS
1053 struct type *type = check_typedef (VALUE_TYPE (arg));
1054 char *contents = VALUE_CONTENTS (arg);
1055 int len = TYPE_LENGTH (type);
1056 /* printf ("push: type=%d len=%d\n", type->code, len); */
c906108c
SS
1057 {
1058 int aligned_regnum = (regnum + 1) & ~1;
1059 if (len <= 2 && regnum <= ARGN_REGNUM)
1060 /* fits in a single register, do not align */
1061 {
1062 long val = extract_unsigned_integer (contents, len);
1063 write_register (regnum++, val);
1064 }
1065 else if (len <= (ARGN_REGNUM - aligned_regnum + 1) * 2)
1066 /* value fits in remaining registers, store keeping left
c5aa993b 1067 aligned */
c906108c
SS
1068 {
1069 int b;
1070 regnum = aligned_regnum;
1071 for (b = 0; b < (len & ~1); b += 2)
1072 {
1073 long val = extract_unsigned_integer (&contents[b], 2);
1074 write_register (regnum++, val);
1075 }
1076 if (b < len)
1077 {
1078 long val = extract_unsigned_integer (&contents[b], 1);
1079 write_register (regnum++, (val << 8));
1080 }
1081 }
1082 else
1083 {
7a292a7a 1084 /* arg will go onto stack */
c5aa993b 1085 regnum = ARGN_REGNUM + 1;
7a292a7a 1086 si = push_stack_item (si, contents, len);
c906108c
SS
1087 }
1088 }
1089 }
7a292a7a
SS
1090
1091 while (si)
1092 {
1093 sp = (sp - si->len) & ~1;
1094 write_memory (sp, si->data, si->len);
1095 si = pop_stack_item (si);
1096 }
c5aa993b 1097
c906108c
SS
1098 return sp;
1099}
1100
1101
1102/* Given a return value in `regbuf' with a type `valtype',
1103 extract and copy its value into `valbuf'. */
1104
f5e1cf12 1105static void
72623009
KB
1106d10v_extract_return_value (struct type *type, char regbuf[REGISTER_BYTES],
1107 char *valbuf)
c906108c
SS
1108{
1109 int len;
1110 /* printf("RET: TYPE=%d len=%d r%d=0x%x\n",type->code, TYPE_LENGTH (type), RET1_REGNUM - R0_REGNUM, (int) extract_unsigned_integer (regbuf + REGISTER_BYTE(RET1_REGNUM), REGISTER_RAW_SIZE (RET1_REGNUM))); */
c906108c
SS
1111 {
1112 len = TYPE_LENGTH (type);
1113 if (len == 1)
1114 {
1115 unsigned short c = extract_unsigned_integer (regbuf + REGISTER_BYTE (RET1_REGNUM), REGISTER_RAW_SIZE (RET1_REGNUM));
1116 store_unsigned_integer (valbuf, 1, c);
1117 }
1118 else if ((len & 1) == 0)
1119 memcpy (valbuf, regbuf + REGISTER_BYTE (RET1_REGNUM), len);
1120 else
1121 {
1122 /* For return values of odd size, the first byte is in the
c5aa993b
JM
1123 least significant part of the first register. The
1124 remaining bytes in remaining registers. Interestingly,
1125 when such values are passed in, the last byte is in the
1126 most significant byte of that same register - wierd. */
c906108c
SS
1127 memcpy (valbuf, regbuf + REGISTER_BYTE (RET1_REGNUM) + 1, len);
1128 }
1129 }
1130}
1131
c2c6d25f
JM
1132/* Translate a GDB virtual ADDR/LEN into a format the remote target
1133 understands. Returns number of bytes that can be transfered
4ce44c66
JM
1134 starting at TARG_ADDR. Return ZERO if no bytes can be transfered
1135 (segmentation fault). Since the simulator knows all about how the
1136 VM system works, we just call that to do the translation. */
c2c6d25f 1137
4ce44c66 1138static void
c2c6d25f
JM
1139remote_d10v_translate_xfer_address (CORE_ADDR memaddr, int nr_bytes,
1140 CORE_ADDR *targ_addr, int *targ_len)
1141{
4ce44c66
JM
1142 long out_addr;
1143 long out_len;
1144 out_len = sim_d10v_translate_addr (memaddr, nr_bytes,
1145 &out_addr,
1146 d10v_dmap_register,
1147 d10v_imap_register);
1148 *targ_addr = out_addr;
1149 *targ_len = out_len;
c2c6d25f
JM
1150}
1151
4ce44c66 1152
c906108c
SS
1153/* The following code implements access to, and display of, the D10V's
1154 instruction trace buffer. The buffer consists of 64K or more
1155 4-byte words of data, of which each words includes an 8-bit count,
1156 an 8-bit segment number, and a 16-bit instruction address.
1157
1158 In theory, the trace buffer is continuously capturing instruction
1159 data that the CPU presents on its "debug bus", but in practice, the
1160 ROMified GDB stub only enables tracing when it continues or steps
1161 the program, and stops tracing when the program stops; so it
1162 actually works for GDB to read the buffer counter out of memory and
1163 then read each trace word. The counter records where the tracing
1164 stops, but there is no record of where it started, so we remember
1165 the PC when we resumed and then search backwards in the trace
1166 buffer for a word that includes that address. This is not perfect,
1167 because you will miss trace data if the resumption PC is the target
1168 of a branch. (The value of the buffer counter is semi-random, any
1169 trace data from a previous program stop is gone.) */
1170
1171/* The address of the last word recorded in the trace buffer. */
1172
1173#define DBBC_ADDR (0xd80000)
1174
1175/* The base of the trace buffer, at least for the "Board_0". */
1176
1177#define TRACE_BUFFER_BASE (0xf40000)
1178
a14ed312 1179static void trace_command (char *, int);
c906108c 1180
a14ed312 1181static void untrace_command (char *, int);
c906108c 1182
a14ed312 1183static void trace_info (char *, int);
c906108c 1184
a14ed312 1185static void tdisassemble_command (char *, int);
c906108c 1186
a14ed312 1187static void display_trace (int, int);
c906108c
SS
1188
1189/* True when instruction traces are being collected. */
1190
1191static int tracing;
1192
1193/* Remembered PC. */
1194
1195static CORE_ADDR last_pc;
1196
1197/* True when trace output should be displayed whenever program stops. */
1198
1199static int trace_display;
1200
1201/* True when trace listing should include source lines. */
1202
1203static int default_trace_show_source = 1;
1204
c5aa993b
JM
1205struct trace_buffer
1206 {
1207 int size;
1208 short *counts;
1209 CORE_ADDR *addrs;
1210 }
1211trace_data;
c906108c
SS
1212
1213static void
fba45db2 1214trace_command (char *args, int from_tty)
c906108c
SS
1215{
1216 /* Clear the host-side trace buffer, allocating space if needed. */
1217 trace_data.size = 0;
1218 if (trace_data.counts == NULL)
c5aa993b 1219 trace_data.counts = (short *) xmalloc (65536 * sizeof (short));
c906108c 1220 if (trace_data.addrs == NULL)
c5aa993b 1221 trace_data.addrs = (CORE_ADDR *) xmalloc (65536 * sizeof (CORE_ADDR));
c906108c
SS
1222
1223 tracing = 1;
1224
1225 printf_filtered ("Tracing is now on.\n");
1226}
1227
1228static void
fba45db2 1229untrace_command (char *args, int from_tty)
c906108c
SS
1230{
1231 tracing = 0;
1232
1233 printf_filtered ("Tracing is now off.\n");
1234}
1235
1236static void
fba45db2 1237trace_info (char *args, int from_tty)
c906108c
SS
1238{
1239 int i;
1240
1241 if (trace_data.size)
1242 {
1243 printf_filtered ("%d entries in trace buffer:\n", trace_data.size);
1244
1245 for (i = 0; i < trace_data.size; ++i)
1246 {
d4f3574e
SS
1247 printf_filtered ("%d: %d instruction%s at 0x%s\n",
1248 i,
1249 trace_data.counts[i],
c906108c 1250 (trace_data.counts[i] == 1 ? "" : "s"),
d4f3574e 1251 paddr_nz (trace_data.addrs[i]));
c906108c
SS
1252 }
1253 }
1254 else
1255 printf_filtered ("No entries in trace buffer.\n");
1256
1257 printf_filtered ("Tracing is currently %s.\n", (tracing ? "on" : "off"));
1258}
1259
1260/* Print the instruction at address MEMADDR in debugged memory,
1261 on STREAM. Returns length of the instruction, in bytes. */
1262
1263static int
fba45db2 1264print_insn (CORE_ADDR memaddr, struct ui_file *stream)
c906108c
SS
1265{
1266 /* If there's no disassembler, something is very wrong. */
1267 if (tm_print_insn == NULL)
8e65ff28
AC
1268 internal_error (__FILE__, __LINE__,
1269 "print_insn: no disassembler");
c906108c 1270
d7449b42 1271 if (TARGET_BYTE_ORDER == BFD_ENDIAN_BIG)
c906108c
SS
1272 tm_print_insn_info.endian = BFD_ENDIAN_BIG;
1273 else
1274 tm_print_insn_info.endian = BFD_ENDIAN_LITTLE;
2bf0cb65 1275 return TARGET_PRINT_INSN (memaddr, &tm_print_insn_info);
c906108c
SS
1276}
1277
392a587b 1278static void
fba45db2 1279d10v_eva_prepare_to_trace (void)
c906108c
SS
1280{
1281 if (!tracing)
1282 return;
1283
1284 last_pc = read_register (PC_REGNUM);
1285}
1286
1287/* Collect trace data from the target board and format it into a form
1288 more useful for display. */
1289
392a587b 1290static void
fba45db2 1291d10v_eva_get_trace_data (void)
c906108c
SS
1292{
1293 int count, i, j, oldsize;
1294 int trace_addr, trace_seg, trace_cnt, next_cnt;
1295 unsigned int last_trace, trace_word, next_word;
1296 unsigned int *tmpspace;
1297
1298 if (!tracing)
1299 return;
1300
c5aa993b 1301 tmpspace = xmalloc (65536 * sizeof (unsigned int));
c906108c
SS
1302
1303 last_trace = read_memory_unsigned_integer (DBBC_ADDR, 2) << 2;
1304
1305 /* Collect buffer contents from the target, stopping when we reach
1306 the word recorded when execution resumed. */
1307
1308 count = 0;
1309 while (last_trace > 0)
1310 {
1311 QUIT;
1312 trace_word =
1313 read_memory_unsigned_integer (TRACE_BUFFER_BASE + last_trace, 4);
1314 trace_addr = trace_word & 0xffff;
1315 last_trace -= 4;
1316 /* Ignore an apparently nonsensical entry. */
1317 if (trace_addr == 0xffd5)
1318 continue;
1319 tmpspace[count++] = trace_word;
1320 if (trace_addr == last_pc)
1321 break;
1322 if (count > 65535)
1323 break;
1324 }
1325
1326 /* Move the data to the host-side trace buffer, adjusting counts to
1327 include the last instruction executed and transforming the address
1328 into something that GDB likes. */
1329
1330 for (i = 0; i < count; ++i)
1331 {
1332 trace_word = tmpspace[i];
1333 next_word = ((i == 0) ? 0 : tmpspace[i - 1]);
1334 trace_addr = trace_word & 0xffff;
1335 next_cnt = (next_word >> 24) & 0xff;
1336 j = trace_data.size + count - i - 1;
1337 trace_data.addrs[j] = (trace_addr << 2) + 0x1000000;
1338 trace_data.counts[j] = next_cnt + 1;
1339 }
1340
1341 oldsize = trace_data.size;
1342 trace_data.size += count;
1343
b8c9b27d 1344 xfree (tmpspace);
c906108c
SS
1345
1346 if (trace_display)
1347 display_trace (oldsize, trace_data.size);
1348}
1349
1350static void
fba45db2 1351tdisassemble_command (char *arg, int from_tty)
c906108c
SS
1352{
1353 int i, count;
1354 CORE_ADDR low, high;
1355 char *space_index;
1356
1357 if (!arg)
1358 {
1359 low = 0;
1360 high = trace_data.size;
1361 }
1362 else if (!(space_index = (char *) strchr (arg, ' ')))
1363 {
1364 low = parse_and_eval_address (arg);
1365 high = low + 5;
1366 }
1367 else
1368 {
1369 /* Two arguments. */
1370 *space_index = '\0';
1371 low = parse_and_eval_address (arg);
1372 high = parse_and_eval_address (space_index + 1);
1373 if (high < low)
1374 high = low;
1375 }
1376
d4f3574e 1377 printf_filtered ("Dump of trace from %s to %s:\n", paddr_u (low), paddr_u (high));
c906108c
SS
1378
1379 display_trace (low, high);
1380
1381 printf_filtered ("End of trace dump.\n");
1382 gdb_flush (gdb_stdout);
1383}
1384
1385static void
fba45db2 1386display_trace (int low, int high)
c906108c
SS
1387{
1388 int i, count, trace_show_source, first, suppress;
1389 CORE_ADDR next_address;
1390
1391 trace_show_source = default_trace_show_source;
c5aa993b 1392 if (!have_full_symbols () && !have_partial_symbols ())
c906108c
SS
1393 {
1394 trace_show_source = 0;
1395 printf_filtered ("No symbol table is loaded. Use the \"file\" command.\n");
1396 printf_filtered ("Trace will not display any source.\n");
1397 }
1398
1399 first = 1;
1400 suppress = 0;
1401 for (i = low; i < high; ++i)
1402 {
1403 next_address = trace_data.addrs[i];
c5aa993b 1404 count = trace_data.counts[i];
c906108c
SS
1405 while (count-- > 0)
1406 {
1407 QUIT;
1408 if (trace_show_source)
1409 {
1410 struct symtab_and_line sal, sal_prev;
1411
1412 sal_prev = find_pc_line (next_address - 4, 0);
1413 sal = find_pc_line (next_address, 0);
1414
1415 if (sal.symtab)
1416 {
1417 if (first || sal.line != sal_prev.line)
1418 print_source_lines (sal.symtab, sal.line, sal.line + 1, 0);
1419 suppress = 0;
1420 }
1421 else
1422 {
1423 if (!suppress)
1424 /* FIXME-32x64--assumes sal.pc fits in long. */
1425 printf_filtered ("No source file for address %s.\n",
c5aa993b 1426 local_hex_string ((unsigned long) sal.pc));
c906108c
SS
1427 suppress = 1;
1428 }
1429 }
1430 first = 0;
1431 print_address (next_address, gdb_stdout);
1432 printf_filtered (":");
1433 printf_filtered ("\t");
1434 wrap_here (" ");
1435 next_address = next_address + print_insn (next_address, gdb_stdout);
1436 printf_filtered ("\n");
1437 gdb_flush (gdb_stdout);
1438 }
1439 }
1440}
1441
ac9a91a7 1442
0f71a2f6 1443static gdbarch_init_ftype d10v_gdbarch_init;
4ce44c66 1444
0f71a2f6 1445static struct gdbarch *
fba45db2 1446d10v_gdbarch_init (struct gdbarch_info info, struct gdbarch_list *arches)
0f71a2f6 1447{
c5aa993b
JM
1448 static LONGEST d10v_call_dummy_words[] =
1449 {0};
0f71a2f6 1450 struct gdbarch *gdbarch;
4ce44c66
JM
1451 int d10v_num_regs;
1452 struct gdbarch_tdep *tdep;
1453 gdbarch_register_name_ftype *d10v_register_name;
7c7651b2 1454 gdbarch_register_sim_regno_ftype *d10v_register_sim_regno;
0f71a2f6 1455
4ce44c66
JM
1456 /* Find a candidate among the list of pre-declared architectures. */
1457 arches = gdbarch_list_lookup_by_info (arches, &info);
0f71a2f6
JM
1458 if (arches != NULL)
1459 return arches->gdbarch;
4ce44c66
JM
1460
1461 /* None found, create a new architecture from the information
1462 provided. */
1463 tdep = XMALLOC (struct gdbarch_tdep);
1464 gdbarch = gdbarch_alloc (&info, tdep);
1465
1466 switch (info.bfd_arch_info->mach)
1467 {
1468 case bfd_mach_d10v_ts2:
1469 d10v_num_regs = 37;
1470 d10v_register_name = d10v_ts2_register_name;
7c7651b2 1471 d10v_register_sim_regno = d10v_ts2_register_sim_regno;
4ce44c66
JM
1472 tdep->a0_regnum = TS2_A0_REGNUM;
1473 tdep->nr_dmap_regs = TS2_NR_DMAP_REGS;
4ce44c66
JM
1474 tdep->dmap_register = d10v_ts2_dmap_register;
1475 tdep->imap_register = d10v_ts2_imap_register;
1476 break;
1477 default:
1478 case bfd_mach_d10v_ts3:
1479 d10v_num_regs = 42;
1480 d10v_register_name = d10v_ts3_register_name;
7c7651b2 1481 d10v_register_sim_regno = d10v_ts3_register_sim_regno;
4ce44c66
JM
1482 tdep->a0_regnum = TS3_A0_REGNUM;
1483 tdep->nr_dmap_regs = TS3_NR_DMAP_REGS;
4ce44c66
JM
1484 tdep->dmap_register = d10v_ts3_dmap_register;
1485 tdep->imap_register = d10v_ts3_imap_register;
1486 break;
1487 }
0f71a2f6
JM
1488
1489 set_gdbarch_read_pc (gdbarch, d10v_read_pc);
1490 set_gdbarch_write_pc (gdbarch, d10v_write_pc);
1491 set_gdbarch_read_fp (gdbarch, d10v_read_fp);
1492 set_gdbarch_write_fp (gdbarch, d10v_write_fp);
1493 set_gdbarch_read_sp (gdbarch, d10v_read_sp);
1494 set_gdbarch_write_sp (gdbarch, d10v_write_sp);
1495
1496 set_gdbarch_num_regs (gdbarch, d10v_num_regs);
1497 set_gdbarch_sp_regnum (gdbarch, 15);
1498 set_gdbarch_fp_regnum (gdbarch, 11);
1499 set_gdbarch_pc_regnum (gdbarch, 18);
1500 set_gdbarch_register_name (gdbarch, d10v_register_name);
1501 set_gdbarch_register_size (gdbarch, 2);
1502 set_gdbarch_register_bytes (gdbarch, (d10v_num_regs - 2) * 2 + 16);
1503 set_gdbarch_register_byte (gdbarch, d10v_register_byte);
1504 set_gdbarch_register_raw_size (gdbarch, d10v_register_raw_size);
1505 set_gdbarch_max_register_raw_size (gdbarch, 8);
0e7c5946 1506 set_gdbarch_register_virtual_size (gdbarch, generic_register_virtual_size);
0f71a2f6
JM
1507 set_gdbarch_max_register_virtual_size (gdbarch, 8);
1508 set_gdbarch_register_virtual_type (gdbarch, d10v_register_virtual_type);
1509
75af7f68
JB
1510 set_gdbarch_ptr_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1511 set_gdbarch_addr_bit (gdbarch, 32);
1512 set_gdbarch_address_to_pointer (gdbarch, d10v_address_to_pointer);
1513 set_gdbarch_pointer_to_address (gdbarch, d10v_pointer_to_address);
fc0c74b1 1514 set_gdbarch_integer_to_address (gdbarch, d10v_integer_to_address);
0f71a2f6
JM
1515 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1516 set_gdbarch_int_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1517 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
02da6206 1518 set_gdbarch_long_long_bit (gdbarch, 8 * TARGET_CHAR_BIT);
f0d4cc9e
AC
1519 /* NOTE: The d10v as a 32 bit ``float'' and ``double''. ``long
1520 double'' is 64 bits. */
0f71a2f6
JM
1521 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1522 set_gdbarch_double_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1523 set_gdbarch_long_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
f0d4cc9e
AC
1524 switch (info.byte_order)
1525 {
d7449b42 1526 case BFD_ENDIAN_BIG:
f0d4cc9e
AC
1527 set_gdbarch_float_format (gdbarch, &floatformat_ieee_single_big);
1528 set_gdbarch_double_format (gdbarch, &floatformat_ieee_single_big);
1529 set_gdbarch_long_double_format (gdbarch, &floatformat_ieee_double_big);
1530 break;
778eb05e 1531 case BFD_ENDIAN_LITTLE:
f0d4cc9e
AC
1532 set_gdbarch_float_format (gdbarch, &floatformat_ieee_single_little);
1533 set_gdbarch_double_format (gdbarch, &floatformat_ieee_single_little);
1534 set_gdbarch_long_double_format (gdbarch, &floatformat_ieee_double_little);
1535 break;
1536 default:
8e65ff28
AC
1537 internal_error (__FILE__, __LINE__,
1538 "d10v_gdbarch_init: bad byte order for float format");
f0d4cc9e 1539 }
0f71a2f6
JM
1540
1541 set_gdbarch_use_generic_dummy_frames (gdbarch, 1);
1542 set_gdbarch_call_dummy_length (gdbarch, 0);
1543 set_gdbarch_call_dummy_location (gdbarch, AT_ENTRY_POINT);
1544 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
1545 set_gdbarch_call_dummy_breakpoint_offset_p (gdbarch, 1);
1546 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
1547 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
1548 set_gdbarch_pc_in_call_dummy (gdbarch, generic_pc_in_call_dummy);
1549 set_gdbarch_call_dummy_words (gdbarch, d10v_call_dummy_words);
1550 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (d10v_call_dummy_words));
1551 set_gdbarch_call_dummy_p (gdbarch, 1);
1552 set_gdbarch_call_dummy_stack_adjust_p (gdbarch, 0);
1553 set_gdbarch_get_saved_register (gdbarch, generic_get_saved_register);
1554 set_gdbarch_fix_call_dummy (gdbarch, generic_fix_call_dummy);
1555
0f71a2f6
JM
1556 set_gdbarch_extract_return_value (gdbarch, d10v_extract_return_value);
1557 set_gdbarch_push_arguments (gdbarch, d10v_push_arguments);
1558 set_gdbarch_push_dummy_frame (gdbarch, generic_push_dummy_frame);
1559 set_gdbarch_push_return_address (gdbarch, d10v_push_return_address);
1560
0f71a2f6
JM
1561 set_gdbarch_store_struct_return (gdbarch, d10v_store_struct_return);
1562 set_gdbarch_store_return_value (gdbarch, d10v_store_return_value);
1563 set_gdbarch_extract_struct_value_address (gdbarch, d10v_extract_struct_value_address);
1564 set_gdbarch_use_struct_convention (gdbarch, d10v_use_struct_convention);
1565
1566 set_gdbarch_frame_init_saved_regs (gdbarch, d10v_frame_init_saved_regs);
1567 set_gdbarch_init_extra_frame_info (gdbarch, d10v_init_extra_frame_info);
1568
1569 set_gdbarch_pop_frame (gdbarch, d10v_pop_frame);
1570
1571 set_gdbarch_skip_prologue (gdbarch, d10v_skip_prologue);
1572 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
1573 set_gdbarch_decr_pc_after_break (gdbarch, 4);
1574 set_gdbarch_function_start_offset (gdbarch, 0);
1575 set_gdbarch_breakpoint_from_pc (gdbarch, d10v_breakpoint_from_pc);
1576
1577 set_gdbarch_remote_translate_xfer_address (gdbarch, remote_d10v_translate_xfer_address);
1578
1579 set_gdbarch_frame_args_skip (gdbarch, 0);
1580 set_gdbarch_frameless_function_invocation (gdbarch, frameless_look_for_prologue);
1581 set_gdbarch_frame_chain (gdbarch, d10v_frame_chain);
1582 set_gdbarch_frame_chain_valid (gdbarch, d10v_frame_chain_valid);
1583 set_gdbarch_frame_saved_pc (gdbarch, d10v_frame_saved_pc);
c347ee3e
MS
1584 set_gdbarch_frame_args_address (gdbarch, default_frame_address);
1585 set_gdbarch_frame_locals_address (gdbarch, default_frame_address);
0f71a2f6
JM
1586 set_gdbarch_saved_pc_after_call (gdbarch, d10v_saved_pc_after_call);
1587 set_gdbarch_frame_num_args (gdbarch, frame_num_args_unknown);
23964bcd 1588 set_gdbarch_stack_align (gdbarch, d10v_stack_align);
0f71a2f6 1589
7c7651b2 1590 set_gdbarch_register_sim_regno (gdbarch, d10v_register_sim_regno);
0a49d05e 1591 set_gdbarch_extra_stack_alignment_needed (gdbarch, 0);
7c7651b2 1592
0f71a2f6
JM
1593 return gdbarch;
1594}
1595
1596
507f3c78
KB
1597extern void (*target_resume_hook) (void);
1598extern void (*target_wait_loop_hook) (void);
c906108c
SS
1599
1600void
fba45db2 1601_initialize_d10v_tdep (void)
c906108c 1602{
0f71a2f6
JM
1603 register_gdbarch_init (bfd_arch_d10v, d10v_gdbarch_init);
1604
c906108c
SS
1605 tm_print_insn = print_insn_d10v;
1606
1607 target_resume_hook = d10v_eva_prepare_to_trace;
1608 target_wait_loop_hook = d10v_eva_get_trace_data;
1609
1610 add_com ("regs", class_vars, show_regs, "Print all registers");
1611
cff3e48b 1612 add_com ("itrace", class_support, trace_command,
c906108c
SS
1613 "Enable tracing of instruction execution.");
1614
cff3e48b 1615 add_com ("iuntrace", class_support, untrace_command,
c906108c
SS
1616 "Disable tracing of instruction execution.");
1617
cff3e48b 1618 add_com ("itdisassemble", class_vars, tdisassemble_command,
c906108c
SS
1619 "Disassemble the trace buffer.\n\
1620Two optional arguments specify a range of trace buffer entries\n\
1621as reported by info trace (NOT addresses!).");
1622
cff3e48b 1623 add_info ("itrace", trace_info,
c906108c
SS
1624 "Display info about the trace data buffer.");
1625
cff3e48b 1626 add_show_from_set (add_set_cmd ("itracedisplay", no_class,
c5aa993b
JM
1627 var_integer, (char *) &trace_display,
1628 "Set automatic display of trace.\n", &setlist),
c906108c 1629 &showlist);
cff3e48b 1630 add_show_from_set (add_set_cmd ("itracesource", no_class,
c5aa993b
JM
1631 var_integer, (char *) &default_trace_show_source,
1632 "Set display of source code with trace.\n", &setlist),
c906108c
SS
1633 &showlist);
1634
c5aa993b 1635}