]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blame - gdb/mips-tdep.h
2012-03-01 Pedro Alves <palves@redhat.com>
[thirdparty/binutils-gdb.git] / gdb / mips-tdep.h
CommitLineData
d1973055
KB
1/* Target-dependent header for the MIPS architecture, for GDB, the GNU Debugger.
2
0b302171 3 Copyright (C) 2002-2003, 2007-2012 Free Software Foundation, Inc.
d1973055
KB
4
5 This file is part of GDB.
6
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
a9762ec7 9 the Free Software Foundation; either version 3 of the License, or
d1973055
KB
10 (at your option) any later version.
11
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
a9762ec7 18 along with this program. If not, see <http://www.gnu.org/licenses/>. */
d1973055
KB
19
20#ifndef MIPS_TDEP_H
21#define MIPS_TDEP_H
22
da3331ec
AC
23struct gdbarch;
24
025bb325 25/* All the possible MIPS ABIs. */
d1973055
KB
26enum mips_abi
27 {
28 MIPS_ABI_UNKNOWN = 0,
29 MIPS_ABI_N32,
30 MIPS_ABI_O32,
31 MIPS_ABI_N64,
32 MIPS_ABI_O64,
33 MIPS_ABI_EABI32,
34 MIPS_ABI_EABI64,
35 MIPS_ABI_LAST
36 };
37
38/* Return the MIPS ABI associated with GDBARCH. */
39enum mips_abi mips_abi (struct gdbarch *gdbarch);
40
1b13c4f6 41/* Return the MIPS ISA's register size. Just a short cut to the BFD
4246e332 42 architecture's word size. */
1b13c4f6 43extern int mips_isa_regsize (struct gdbarch *gdbarch);
4246e332 44
56cea623
AC
45/* Return the current index for various MIPS registers. */
46struct mips_regnum
47{
48 int pc;
49 int fp0;
50 int fp_implementation_revision;
51 int fp_control_status;
52 int badvaddr; /* Bad vaddr for addressing exception. */
53 int cause; /* Describes last exception. */
54 int hi; /* Multiply/divide temp. */
55 int lo; /* ... */
56};
57extern const struct mips_regnum *mips_regnum (struct gdbarch *gdbarch);
58
e38d4e1a
DJ
59/* Some MIPS boards don't support floating point while others only
60 support single-precision floating-point operations. */
61
62enum mips_fpu_type
63{
64 MIPS_FPU_DOUBLE, /* Full double precision floating point. */
65 MIPS_FPU_SINGLE, /* Single precision floating point (R4650). */
66 MIPS_FPU_NONE /* No floating point. */
67};
68
025bb325 69/* MIPS specific per-architecture information. */
e38d4e1a
DJ
70struct gdbarch_tdep
71{
72 /* from the elf header */
73 int elf_flags;
74
75 /* mips options */
76 enum mips_abi mips_abi;
77 enum mips_abi found_abi;
78 enum mips_fpu_type mips_fpu_type;
79 int mips_last_arg_regnum;
80 int mips_last_fp_arg_regnum;
81 int default_mask_address_p;
82 /* Is the target using 64-bit raw integer registers but only
83 storing a left-aligned 32-bit value in each? */
84 int mips64_transfers_32bit_regs_p;
85 /* Indexes for various registers. IRIX and embedded have
86 different values. This contains the "public" fields. Don't
87 add any that do not need to be public. */
88 const struct mips_regnum *regnum;
89 /* Register names table for the current register set. */
90 const char **mips_processor_reg_names;
91
92 /* The size of register data available from the target, if known.
93 This doesn't quite obsolete the manual
94 mips64_transfers_32bit_regs_p, since that is documented to force
95 left alignment even for big endian (very strange). */
96 int register_size_valid_p;
97 int register_size;
98
50e8a0d5
HZ
99 /* General-purpose registers. */
100 struct regset *gregset;
101 struct regset *gregset64;
102
103 /* Floating-point registers. */
104 struct regset *fpregset;
105 struct regset *fpregset64;
106
e38d4e1a
DJ
107 /* Return the expected next PC if FRAME is stopped at a syscall
108 instruction. */
109 CORE_ADDR (*syscall_next_pc) (struct frame_info *frame);
110};
111
7157eed4 112/* Register numbers of various important registers. */
613e114f 113
9c46b6f0
MK
114enum
115{
613e114f 116 MIPS_ZERO_REGNUM = 0, /* Read-only register, always 0. */
9c46b6f0 117 MIPS_AT_REGNUM = 1,
613e114f 118 MIPS_V0_REGNUM = 2, /* Function integer return value. */
025bb325 119 MIPS_A0_REGNUM = 4, /* Loc of first arg during a subr call. */
613e114f 120 MIPS_T9_REGNUM = 25, /* Contains address of callee in PIC. */
f10683bb 121 MIPS_SP_REGNUM = 29,
9c46b6f0 122 MIPS_RA_REGNUM = 31,
24e05951 123 MIPS_PS_REGNUM = 32, /* Contains processor status. */
56cea623
AC
124 MIPS_EMBED_LO_REGNUM = 33,
125 MIPS_EMBED_HI_REGNUM = 34,
126 MIPS_EMBED_BADVADDR_REGNUM = 35,
127 MIPS_EMBED_CAUSE_REGNUM = 36,
128 MIPS_EMBED_PC_REGNUM = 37,
613e114f 129 MIPS_EMBED_FP0_REGNUM = 38,
025bb325 130 MIPS_UNUSED_REGNUM = 73, /* Never used, FIXME. */
607fc93c 131 MIPS_FIRST_EMBED_REGNUM = 74, /* First CP0 register for embedded use. */
a5c9623c 132 MIPS_PRID_REGNUM = 89, /* Processor ID. */
607fc93c 133 MIPS_LAST_EMBED_REGNUM = 89 /* Last one. */
56cea623
AC
134};
135
025bb325 136/* Defined in mips-tdep.c and used in remote-mips.c. */
691c0433
AC
137extern void deprecated_mips_set_processor_regs_hack (void);
138
95ac2dcf
AC
139/* Instruction sizes and other useful constants. */
140enum
9c46b6f0 141{
95ac2dcf
AC
142 MIPS_INSN16_SIZE = 2,
143 MIPS_INSN32_SIZE = 4,
144 /* The number of floating-point or integer registers. */
145 MIPS_NUMREGS = 32
9c46b6f0
MK
146};
147
0d0266c6 148/* Single step based on where the current instruction will take us. */
0b1b3e42 149extern int mips_software_single_step (struct frame_info *frame);
691c0433 150
0fe7e7c8
AC
151/* Tell if the program counter value in MEMADDR is in a MIPS16
152 function. */
153extern int mips_pc_is_mips16 (bfd_vma memaddr);
154
025bb325 155/* Return the currently configured (or set) saved register size. */
e6bc2e8a
AC
156extern unsigned int mips_abi_regsize (struct gdbarch *gdbarch);
157
4eb0ad19
DJ
158/* Target descriptions which only indicate the size of general
159 registers. */
160extern struct target_desc *mips_tdesc_gp32;
161extern struct target_desc *mips_tdesc_gp64;
162
d1973055 163#endif /* MIPS_TDEP_H */