]> git.ipfire.org Git - thirdparty/qemu.git/blame - hw/arm/realview.c
hw/devices: Move LAN9118 declarations into a new header
[thirdparty/qemu.git] / hw / arm / realview.c
CommitLineData
5fafdf24 1/*
e69954b9
PB
2 * ARM RealView Baseboard System emulation.
3 *
a1bb27b1 4 * Copyright (c) 2006-2007 CodeSourcery.
e69954b9
PB
5 * Written by Paul Brook
6 *
8e31bf38 7 * This code is licensed under the GPL.
e69954b9
PB
8 */
9
12b16722 10#include "qemu/osdep.h"
da34e65c 11#include "qapi/error.h"
4771d756
PB
12#include "qemu-common.h"
13#include "cpu.h"
83c9f4ca 14#include "hw/sysbus.h"
bd2be150 15#include "hw/arm/arm.h"
0d09e41a 16#include "hw/arm/primecell.h"
bd2be150 17#include "hw/devices.h"
66b03dce 18#include "hw/net/lan9118.h"
83c9f4ca 19#include "hw/pci/pci.h"
1422e32d 20#include "net/net.h"
9c17d615 21#include "sysemu/sysemu.h"
83c9f4ca 22#include "hw/boards.h"
0d09e41a 23#include "hw/i2c/i2c.h"
022c62cb 24#include "exec/address-spaces.h"
b5a3ca3e 25#include "qemu/error-report.h"
f0d1d2c1 26#include "hw/char/pl011.h"
c2de81e2
PMD
27#include "hw/cpu/a9mpcore.h"
28#include "hw/intc/realview_gic.h"
e69954b9 29
0ef849d7 30#define SMP_BOOT_ADDR 0xe0000000
078758d0 31#define SMP_BOOTREG_ADDR 0x10000030
eee48504 32
e69954b9
PB
33/* Board init. */
34
f93eb9ff 35static struct arm_boot_info realview_binfo = {
0ef849d7 36 .smp_loader_start = SMP_BOOT_ADDR,
078758d0 37 .smp_bootreg_addr = SMP_BOOTREG_ADDR,
f93eb9ff
AZ
38};
39
f7c70325 40/* The following two lists must be consistent. */
c988bfad
PB
41enum realview_board_type {
42 BOARD_EB,
0ef849d7 43 BOARD_EB_MPCORE,
f7c70325
PB
44 BOARD_PB_A8,
45 BOARD_PBX_A9,
46};
47
d05ac8fa 48static const int realview_board_id[] = {
f7c70325
PB
49 0x33b,
50 0x33b,
51 0x769,
52 0x76d
c988bfad
PB
53};
54
3ef96221 55static void realview_init(MachineState *machine,
db4ff6f1 56 enum realview_board_type board_type)
e69954b9 57{
9077f01b
AF
58 ARMCPU *cpu = NULL;
59 CPUARMState *env;
35e87820 60 MemoryRegion *sysmem = get_system_memory();
b1ab03af 61 MemoryRegion *ram_lo;
35e87820
AK
62 MemoryRegion *ram_hi = g_new(MemoryRegion, 1);
63 MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
64 MemoryRegion *ram_hack = g_new(MemoryRegion, 1);
03a0e944 65 DeviceState *dev, *sysctl, *gpio2, *pl041;
c988bfad 66 SysBusDevice *busdev;
fe7e8758 67 qemu_irq pic[64];
26883c69 68 qemu_irq mmc_irq[2];
29b358f9 69 PCIBus *pci_bus = NULL;
e69954b9 70 NICInfo *nd;
a5c82852 71 I2CBus *i2c;
e69954b9 72 int n;
0ef849d7 73 int done_nic = 0;
9ee6e8bb 74 qemu_irq cpu_irq[4];
f7c70325
PB
75 int is_mpcore = 0;
76 int is_pb = 0;
26e92f65 77 uint32_t proc_id = 0;
0ef849d7
PB
78 uint32_t sys_id;
79 ram_addr_t low_ram_size;
3ef96221 80 ram_addr_t ram_size = machine->ram_size;
b5a3ca3e 81 hwaddr periphbase = 0;
e69954b9 82
f7c70325
PB
83 switch (board_type) {
84 case BOARD_EB:
85 break;
86 case BOARD_EB_MPCORE:
87 is_mpcore = 1;
b5a3ca3e 88 periphbase = 0x10100000;
f7c70325
PB
89 break;
90 case BOARD_PB_A8:
91 is_pb = 1;
92 break;
93 case BOARD_PBX_A9:
94 is_mpcore = 1;
95 is_pb = 1;
b5a3ca3e 96 periphbase = 0x1f000000;
f7c70325
PB
97 break;
98 }
b5a3ca3e 99
c988bfad 100 for (n = 0; n < smp_cpus; n++) {
ba1ba5cc 101 Object *cpuobj = object_new(machine->cpu_type);
b5a3ca3e 102
61e2f352
GB
103 /* By default A9,A15 and ARM1176 CPUs have EL3 enabled. This board
104 * does not currently support EL3 so the CPU EL3 property is disabled
105 * before realization.
106 */
107 if (object_property_find(cpuobj, "has_el3", NULL)) {
007b0657 108 object_property_set_bool(cpuobj, false, "has_el3", &error_fatal);
61e2f352
GB
109 }
110
b5a3ca3e 111 if (is_pb && is_mpcore) {
007b0657
MA
112 object_property_set_int(cpuobj, periphbase, "reset-cbar",
113 &error_fatal);
b5a3ca3e
PM
114 }
115
007b0657 116 object_property_set_bool(cpuobj, true, "realized", &error_fatal);
b5a3ca3e
PM
117
118 cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ);
aaed909a 119 }
b5a3ca3e 120 cpu = ARM_CPU(first_cpu);
9077f01b 121 env = &cpu->env;
26e92f65 122 if (arm_feature(env, ARM_FEATURE_V7)) {
f7c70325
PB
123 if (is_mpcore) {
124 proc_id = 0x0c000000;
125 } else {
126 proc_id = 0x0e000000;
127 }
26e92f65
PB
128 } else if (arm_feature(env, ARM_FEATURE_V6K)) {
129 proc_id = 0x06000000;
130 } else if (arm_feature(env, ARM_FEATURE_V6)) {
131 proc_id = 0x04000000;
132 } else {
133 proc_id = 0x02000000;
134 }
aaed909a 135
21a88941
PB
136 if (is_pb && ram_size > 0x20000000) {
137 /* Core tile RAM. */
b1ab03af 138 ram_lo = g_new(MemoryRegion, 1);
21a88941
PB
139 low_ram_size = ram_size - 0x20000000;
140 ram_size = 0x20000000;
98a99ce0 141 memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size,
f8ed85ac 142 &error_fatal);
35e87820 143 memory_region_add_subregion(sysmem, 0x20000000, ram_lo);
21a88941
PB
144 }
145
98a99ce0 146 memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size,
f8ed85ac 147 &error_fatal);
0ef849d7
PB
148 low_ram_size = ram_size;
149 if (low_ram_size > 0x10000000)
150 low_ram_size = 0x10000000;
e69954b9 151 /* SDRAM at address zero. */
2c9b15ca 152 memory_region_init_alias(ram_alias, NULL, "realview.alias",
35e87820
AK
153 ram_hi, 0, low_ram_size);
154 memory_region_add_subregion(sysmem, 0, ram_alias);
0ef849d7
PB
155 if (is_pb) {
156 /* And again at a high address. */
35e87820 157 memory_region_add_subregion(sysmem, 0x70000000, ram_hi);
0ef849d7
PB
158 } else {
159 ram_size = low_ram_size;
160 }
e69954b9 161
0ef849d7 162 sys_id = is_pb ? 0x01780500 : 0xc1400400;
26883c69
PM
163 sysctl = qdev_create(NULL, "realview_sysctl");
164 qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
26883c69 165 qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
7a65c8cc 166 qdev_init_nofail(sysctl);
1356b98d 167 sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
9ee6e8bb 168
c988bfad 169 if (is_mpcore) {
c2de81e2 170 dev = qdev_create(NULL, is_pb ? TYPE_A9MPCORE_PRIV : "realview_mpcore");
c988bfad
PB
171 qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
172 qdev_init_nofail(dev);
1356b98d 173 busdev = SYS_BUS_DEVICE(dev);
96eacf64 174 sysbus_mmio_map(busdev, 0, periphbase);
c988bfad
PB
175 for (n = 0; n < smp_cpus; n++) {
176 sysbus_connect_irq(busdev, n, cpu_irq[n]);
177 }
96eacf64
PM
178 sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL);
179 /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
180 realview_binfo.gic_cpu_if_addr = periphbase + 0x100;
9ee6e8bb 181 } else {
0ef849d7
PB
182 uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
183 /* For now just create the nIRQ GIC, and ignore the others. */
c2de81e2 184 dev = sysbus_create_simple(TYPE_REALVIEW_GIC, gic_addr, cpu_irq[0]);
fe7e8758
PB
185 }
186 for (n = 0; n < 64; n++) {
067a3ddc 187 pic[n] = qdev_get_gpio_in(dev, n);
9ee6e8bb
PB
188 }
189
03a0e944
PM
190 pl041 = qdev_create(NULL, "pl041");
191 qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
192 qdev_init_nofail(pl041);
1356b98d
AF
193 sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
194 sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]);
03a0e944 195
86394e96
PB
196 sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
197 sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
e69954b9 198
9bca0edb
PM
199 pl011_create(0x10009000, pic[12], serial_hd(0));
200 pl011_create(0x1000a000, pic[13], serial_hd(1));
201 pl011_create(0x1000b000, pic[14], serial_hd(2));
202 pl011_create(0x1000c000, pic[15], serial_hd(3));
e69954b9
PB
203
204 /* DMA controller is optional, apparently. */
112a829f
PM
205 dev = qdev_create(NULL, "pl081");
206 object_property_set_link(OBJECT(dev), OBJECT(sysmem), "downstream",
207 &error_fatal);
208 qdev_init_nofail(dev);
209 busdev = SYS_BUS_DEVICE(dev);
210 sysbus_mmio_map(busdev, 0, 0x10030000);
211 sysbus_connect_irq(busdev, 0, pic[24]);
e69954b9 212
6a824ec3
PB
213 sysbus_create_simple("sp804", 0x10011000, pic[4]);
214 sysbus_create_simple("sp804", 0x10012000, pic[5]);
e69954b9 215
26883c69
PM
216 sysbus_create_simple("pl061", 0x10013000, pic[6]);
217 sysbus_create_simple("pl061", 0x10014000, pic[7]);
218 gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]);
219
acb9b722 220 sysbus_create_simple("pl111", 0x10020000, pic[23]);
e69954b9 221
26883c69
PM
222 dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
223 /* Wire up MMC card detect and read-only signals. These have
224 * to go to both the PL061 GPIO and the sysctl register.
225 * Note that the PL181 orders these lines (readonly,inserted)
226 * and the PL061 has them the other way about. Also the card
227 * detect line is inverted.
228 */
229 mmc_irq[0] = qemu_irq_split(
230 qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
231 qdev_get_gpio_in(gpio2, 1));
232 mmc_irq[1] = qemu_irq_split(
233 qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
234 qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
235 qdev_connect_gpio_out(dev, 0, mmc_irq[0]);
236 qdev_connect_gpio_out(dev, 1, mmc_irq[1]);
a1bb27b1 237
a63bdb31 238 sysbus_create_simple("pl031", 0x10017000, pic[10]);
7e1543c2 239
0ef849d7 240 if (!is_pb) {
7d6e771f 241 dev = qdev_create(NULL, "realview_pci");
1356b98d 242 busdev = SYS_BUS_DEVICE(dev);
7d6e771f 243 qdev_init_nofail(dev);
7468d73a 244 sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */
a2bff788
PM
245 sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */
246 sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */
247 sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */
89a32d32
PM
248 sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */
249 sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */
250 sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */
7d6e771f
PM
251 sysbus_connect_irq(busdev, 0, pic[48]);
252 sysbus_connect_irq(busdev, 1, pic[49]);
253 sysbus_connect_irq(busdev, 2, pic[50]);
254 sysbus_connect_irq(busdev, 3, pic[51]);
0ef849d7 255 pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
4bcbe0b6 256 if (machine_usb(machine)) {
afb9a60e 257 pci_create_simple(pci_bus, -1, "pci-ohci");
0ef849d7
PB
258 }
259 n = drive_get_max_bus(IF_SCSI);
260 while (n >= 0) {
877eb21d
MCA
261 dev = DEVICE(pci_create_simple(pci_bus, -1, "lsi53c895a"));
262 lsi53c8xx_handle_legacy_cmdline(dev);
0ef849d7
PB
263 n--;
264 }
e69954b9
PB
265 }
266 for(n = 0; n < nb_nics; n++) {
267 nd = &nd_table[n];
0ae18cee 268
e6b3c8ca
PM
269 if (!done_nic && (!nd->model ||
270 strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) {
0ef849d7
PB
271 if (is_pb) {
272 lan9118_init(nd, 0x4e000000, pic[28]);
273 } else {
274 smc91c111_init(nd, 0x4e000000, pic[28]);
275 }
276 done_nic = 1;
e69954b9 277 } else {
29b358f9
DG
278 if (pci_bus) {
279 pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL);
280 }
e69954b9
PB
281 }
282 }
283
d1157ca4 284 dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL);
a5c82852 285 i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
eee48504
PB
286 i2c_create_slave(i2c, "ds1338", 0x68);
287
e69954b9
PB
288 /* Memory map for RealView Emulation Baseboard: */
289 /* 0x10000000 System registers. */
290 /* 0x10001000 System controller. */
eee48504 291 /* 0x10002000 Two-Wire Serial Bus. */
e69954b9
PB
292 /* 0x10003000 Reserved. */
293 /* 0x10004000 AACI. */
294 /* 0x10005000 MCI. */
295 /* 0x10006000 KMI0. */
296 /* 0x10007000 KMI1. */
0ef849d7 297 /* 0x10008000 Character LCD. (EB) */
e69954b9
PB
298 /* 0x10009000 UART0. */
299 /* 0x1000a000 UART1. */
300 /* 0x1000b000 UART2. */
301 /* 0x1000c000 UART3. */
302 /* 0x1000d000 SSPI. */
303 /* 0x1000e000 SCI. */
304 /* 0x1000f000 Reserved. */
305 /* 0x10010000 Watchdog. */
306 /* 0x10011000 Timer 0+1. */
307 /* 0x10012000 Timer 2+3. */
308 /* 0x10013000 GPIO 0. */
309 /* 0x10014000 GPIO 1. */
310 /* 0x10015000 GPIO 2. */
0ef849d7 311 /* 0x10002000 Two-Wire Serial Bus - DVI. (PB) */
7e1543c2 312 /* 0x10017000 RTC. */
e69954b9
PB
313 /* 0x10018000 DMC. */
314 /* 0x10019000 PCI controller config. */
315 /* 0x10020000 CLCD. */
316 /* 0x10030000 DMA Controller. */
0ef849d7
PB
317 /* 0x10040000 GIC1. (EB) */
318 /* 0x10050000 GIC2. (EB) */
319 /* 0x10060000 GIC3. (EB) */
320 /* 0x10070000 GIC4. (EB) */
e69954b9 321 /* 0x10080000 SMC. */
0ef849d7
PB
322 /* 0x1e000000 GIC1. (PB) */
323 /* 0x1e001000 GIC2. (PB) */
324 /* 0x1e002000 GIC3. (PB) */
325 /* 0x1e003000 GIC4. (PB) */
e69954b9
PB
326 /* 0x40000000 NOR flash. */
327 /* 0x44000000 DoC flash. */
328 /* 0x48000000 SRAM. */
329 /* 0x4c000000 Configuration flash. */
330 /* 0x4e000000 Ethernet. */
331 /* 0x4f000000 USB. */
332 /* 0x50000000 PISMO. */
333 /* 0x54000000 PISMO. */
334 /* 0x58000000 PISMO. */
335 /* 0x5c000000 PISMO. */
336 /* 0x60000000 PCI. */
a2bff788
PM
337 /* 0x60000000 PCI Self Config. */
338 /* 0x61000000 PCI Config. */
339 /* 0x62000000 PCI IO. */
340 /* 0x63000000 PCI mem 0. */
341 /* 0x64000000 PCI mem 1. */
342 /* 0x68000000 PCI mem 2. */
e69954b9 343
7ffab4d7
PB
344 /* ??? Hack to map an additional page of ram for the secondary CPU
345 startup code. I guess this works on real hardware because the
346 BootROM happens to be in ROM/flash or in memory that isn't clobbered
347 until after Linux boots the secondary CPUs. */
98a99ce0 348 memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000,
f8ed85ac 349 &error_fatal);
35e87820 350 memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack);
7ffab4d7 351
f93eb9ff 352 realview_binfo.ram_size = ram_size;
3ef96221
MA
353 realview_binfo.kernel_filename = machine->kernel_filename;
354 realview_binfo.kernel_cmdline = machine->kernel_cmdline;
355 realview_binfo.initrd_filename = machine->initrd_filename;
c988bfad 356 realview_binfo.nb_cpus = smp_cpus;
f7c70325 357 realview_binfo.board_id = realview_board_id[board_type];
21a88941 358 realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
182735ef 359 arm_load_kernel(ARM_CPU(first_cpu), &realview_binfo);
e69954b9
PB
360}
361
3ef96221 362static void realview_eb_init(MachineState *machine)
c988bfad 363{
3ef96221 364 realview_init(machine, BOARD_EB);
c988bfad
PB
365}
366
3ef96221 367static void realview_eb_mpcore_init(MachineState *machine)
c988bfad 368{
3ef96221 369 realview_init(machine, BOARD_EB_MPCORE);
c988bfad
PB
370}
371
3ef96221 372static void realview_pb_a8_init(MachineState *machine)
0ef849d7 373{
3ef96221 374 realview_init(machine, BOARD_PB_A8);
0ef849d7
PB
375}
376
3ef96221 377static void realview_pbx_a9_init(MachineState *machine)
f7c70325 378{
3ef96221 379 realview_init(machine, BOARD_PBX_A9);
f7c70325
PB
380}
381
8a661aea 382static void realview_eb_class_init(ObjectClass *oc, void *data)
e264d29d 383{
8a661aea
AF
384 MachineClass *mc = MACHINE_CLASS(oc);
385
e264d29d
EH
386 mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)";
387 mc->init = realview_eb_init;
388 mc->block_default_type = IF_SCSI;
4672cbd7 389 mc->ignore_memory_transaction_failures = true;
ba1ba5cc 390 mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
e264d29d 391}
c988bfad 392
8a661aea
AF
393static const TypeInfo realview_eb_type = {
394 .name = MACHINE_TYPE_NAME("realview-eb"),
395 .parent = TYPE_MACHINE,
396 .class_init = realview_eb_class_init,
397};
f80f9ec9 398
8a661aea 399static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data)
e264d29d 400{
8a661aea
AF
401 MachineClass *mc = MACHINE_CLASS(oc);
402
e264d29d
EH
403 mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)";
404 mc->init = realview_eb_mpcore_init;
405 mc->block_default_type = IF_SCSI;
406 mc->max_cpus = 4;
4672cbd7 407 mc->ignore_memory_transaction_failures = true;
ba1ba5cc 408 mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm11mpcore");
e264d29d 409}
f7c70325 410
8a661aea
AF
411static const TypeInfo realview_eb_mpcore_type = {
412 .name = MACHINE_TYPE_NAME("realview-eb-mpcore"),
413 .parent = TYPE_MACHINE,
414 .class_init = realview_eb_mpcore_class_init,
415};
e264d29d 416
8a661aea 417static void realview_pb_a8_class_init(ObjectClass *oc, void *data)
e264d29d 418{
8a661aea
AF
419 MachineClass *mc = MACHINE_CLASS(oc);
420
e264d29d
EH
421 mc->desc = "ARM RealView Platform Baseboard for Cortex-A8";
422 mc->init = realview_pb_a8_init;
4672cbd7 423 mc->ignore_memory_transaction_failures = true;
ba1ba5cc 424 mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a8");
e264d29d
EH
425}
426
8a661aea
AF
427static const TypeInfo realview_pb_a8_type = {
428 .name = MACHINE_TYPE_NAME("realview-pb-a8"),
429 .parent = TYPE_MACHINE,
430 .class_init = realview_pb_a8_class_init,
431};
0ef849d7 432
8a661aea 433static void realview_pbx_a9_class_init(ObjectClass *oc, void *data)
f80f9ec9 434{
8a661aea
AF
435 MachineClass *mc = MACHINE_CLASS(oc);
436
e264d29d
EH
437 mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9";
438 mc->init = realview_pbx_a9_init;
e264d29d 439 mc->max_cpus = 4;
4672cbd7 440 mc->ignore_memory_transaction_failures = true;
ba1ba5cc 441 mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
f80f9ec9
AL
442}
443
8a661aea
AF
444static const TypeInfo realview_pbx_a9_type = {
445 .name = MACHINE_TYPE_NAME("realview-pbx-a9"),
446 .parent = TYPE_MACHINE,
447 .class_init = realview_pbx_a9_class_init,
448};
449
450static void realview_machine_init(void)
451{
452 type_register_static(&realview_eb_type);
453 type_register_static(&realview_eb_mpcore_type);
454 type_register_static(&realview_pb_a8_type);
455 type_register_static(&realview_pbx_a9_type);
456}
457
0e6aac87 458type_init(realview_machine_init)