]> git.ipfire.org Git - thirdparty/qemu.git/blame - hw/mips/mips_r4k.c
Include hw/hw.h exactly where needed
[thirdparty/qemu.git] / hw / mips / mips_r4k.c
CommitLineData
e16fe40c
TS
1/*
2 * QEMU/MIPS pseudo-board
3 *
4 * emulates a simple machine with ISA-like bus.
5 * ISA IO space mapped to the 0x14000000 (PHYS) and
6 * ISA memory at the 0x10000000 (PHYS, 16Mb in size).
7 * All peripherial devices are attached to this "bus" with
8 * the standard PC ISA addresses.
9*/
71e8a915 10
c684822a 11#include "qemu/osdep.h"
be01029e 12#include "qemu/units.h"
da34e65c 13#include "qapi/error.h"
4771d756
PB
14#include "qemu-common.h"
15#include "cpu.h"
0d09e41a
PB
16#include "hw/mips/mips.h"
17#include "hw/mips/cpudevs.h"
18#include "hw/i386/pc.h"
19#include "hw/char/serial.h"
20#include "hw/isa/isa.h"
1422e32d 21#include "net/net.h"
489983d6 22#include "hw/net/ne2000-isa.h"
9c17d615 23#include "sysemu/sysemu.h"
83c9f4ca 24#include "hw/boards.h"
0d09e41a 25#include "hw/block/flash.h"
1de7afc9 26#include "qemu/log.h"
0d09e41a 27#include "hw/mips/bios.h"
83c9f4ca
PB
28#include "hw/ide.h"
29#include "hw/loader.h"
ca20cf32 30#include "elf.h"
0d09e41a 31#include "hw/timer/mc146818rtc.h"
47973a2d 32#include "hw/input/i8042.h"
0d09e41a 33#include "hw/timer/i8254.h"
022c62cb 34#include "exec/address-spaces.h"
c9dd6a9f 35#include "sysemu/qtest.h"
71e8a915 36#include "sysemu/reset.h"
3ee3122c 37#include "qemu/error-report.h"
44cbbf18 38
e4bcb14c
TS
39#define MAX_IDE_BUS 2
40
58126404
PB
41static const int ide_iobase[2] = { 0x1f0, 0x170 };
42static const int ide_iobase2[2] = { 0x3f6, 0x376 };
43static const int ide_irq[2] = { 14, 15 };
44
64d7e9a4 45static ISADevice *pit; /* PIT i8254 */
697584ab 46
1b66074b 47/* i8254 PIT is attached to the IRQ0 at PIC i8259 */
6af0bf9c 48
7df526e3
TS
49static struct _loaderparams {
50 int ram_size;
51 const char *kernel_filename;
52 const char *kernel_cmdline;
53 const char *initrd_filename;
54} loaderparams;
55
a8170e5e 56static void mips_qemu_write (void *opaque, hwaddr addr,
0ae16450 57 uint64_t val, unsigned size)
6ae81775
TS
58{
59 if ((addr & 0xffff) == 0 && val == 42)
cf83f140 60 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
6ae81775 61 else if ((addr & 0xffff) == 4 && val == 42)
cf83f140 62 qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
6ae81775
TS
63}
64
a8170e5e 65static uint64_t mips_qemu_read (void *opaque, hwaddr addr,
0ae16450 66 unsigned size)
6ae81775
TS
67{
68 return 0;
69}
70
0ae16450
AK
71static const MemoryRegionOps mips_qemu_ops = {
72 .read = mips_qemu_read,
73 .write = mips_qemu_write,
74 .endianness = DEVICE_NATIVE_ENDIAN,
6ae81775
TS
75};
76
e16ad5b0 77typedef struct ResetData {
fa156e51 78 MIPSCPU *cpu;
e16ad5b0
AJ
79 uint64_t vector;
80} ResetData;
81
82static int64_t load_kernel(void)
6ae81775 83{
27773d8e 84 const size_t params_size = 264;
f3839fda
LZ
85 int64_t entry, kernel_high, initrd_size;
86 long kernel_size;
c227f099 87 ram_addr_t initrd_offset;
e90e795e 88 uint32_t *params_buf;
ca20cf32 89 int big_endian;
6ae81775 90
ca20cf32
BS
91#ifdef TARGET_WORDS_BIGENDIAN
92 big_endian = 1;
93#else
94 big_endian = 0;
95#endif
4366e1db
LM
96 kernel_size = load_elf(loaderparams.kernel_filename, NULL,
97 cpu_mips_kseg0_to_phys, NULL,
98 (uint64_t *)&entry, NULL,
409dbce5 99 (uint64_t *)&kernel_high, big_endian,
7ef295ea 100 EM_MIPS, 1, 0);
c570fd16
TS
101 if (kernel_size >= 0) {
102 if ((entry & ~0x7fffffffULL) == 0x80000000)
5dc4b744 103 entry = (int32_t)entry;
c570fd16 104 } else {
bd6e1d81 105 error_report("could not load kernel '%s': %s",
3ee3122c
AJ
106 loaderparams.kernel_filename,
107 load_elf_strerror(kernel_size));
9042c0e2 108 exit(1);
6ae81775
TS
109 }
110
111 /* load initrd */
112 initrd_size = 0;
74287114 113 initrd_offset = 0;
7df526e3
TS
114 if (loaderparams.initrd_filename) {
115 initrd_size = get_image_size (loaderparams.initrd_filename);
74287114 116 if (initrd_size > 0) {
05b3274b 117 initrd_offset = (kernel_high + ~INITRD_PAGE_MASK) & INITRD_PAGE_MASK;
74287114 118 if (initrd_offset + initrd_size > ram_size) {
bd6e1d81
AF
119 error_report("memory too small for initial ram disk '%s'",
120 loaderparams.initrd_filename);
74287114
TS
121 exit(1);
122 }
dcac9679
PB
123 initrd_size = load_image_targphys(loaderparams.initrd_filename,
124 initrd_offset,
125 ram_size - initrd_offset);
74287114 126 }
6ae81775 127 if (initrd_size == (target_ulong) -1) {
bd6e1d81
AF
128 error_report("could not load initial ram disk '%s'",
129 loaderparams.initrd_filename);
6ae81775
TS
130 exit(1);
131 }
132 }
133
134 /* Store command line. */
7267c094 135 params_buf = g_malloc(params_size);
e90e795e
AJ
136
137 params_buf[0] = tswap32(ram_size);
138 params_buf[1] = tswap32(0x12345678);
139
6ae81775 140 if (initrd_size > 0) {
f3839fda 141 snprintf((char *)params_buf + 8, 256, "rd_start=0x%" PRIx64 " rd_size=%" PRId64 " %s",
409dbce5 142 cpu_mips_phys_to_kseg0(NULL, initrd_offset),
e90e795e 143 initrd_size, loaderparams.kernel_cmdline);
d7585251 144 } else {
e90e795e 145 snprintf((char *)params_buf + 8, 256, "%s", loaderparams.kernel_cmdline);
6ae81775
TS
146 }
147
e90e795e 148 rom_add_blob_fixed("params", params_buf, params_size,
be01029e 149 16 * MiB - params_size);
e90e795e 150
3ad9fd5a 151 g_free(params_buf);
e16ad5b0 152 return entry;
6ae81775
TS
153}
154
155static void main_cpu_reset(void *opaque)
156{
e16ad5b0 157 ResetData *s = (ResetData *)opaque;
fa156e51 158 CPUMIPSState *env = &s->cpu->env;
6ae81775 159
fa156e51 160 cpu_reset(CPU(s->cpu));
e16ad5b0 161 env->active_tc.PC = s->vector;
6ae81775 162}
66a93e0f 163
be01029e 164static const int sector_len = 32 * KiB;
70705261 165static
3ef96221 166void mips_r4k_init(MachineState *machine)
6af0bf9c 167{
3ef96221 168 ram_addr_t ram_size = machine->ram_size;
3ef96221
MA
169 const char *kernel_filename = machine->kernel_filename;
170 const char *kernel_cmdline = machine->kernel_cmdline;
171 const char *initrd_filename = machine->initrd_filename;
5cea8590 172 char *filename;
0ae16450
AK
173 MemoryRegion *address_space_mem = get_system_memory();
174 MemoryRegion *ram = g_new(MemoryRegion, 1);
cfe5f011 175 MemoryRegion *bios;
0ae16450 176 MemoryRegion *iomem = g_new(MemoryRegion, 1);
0c10962a
HP
177 MemoryRegion *isa_io = g_new(MemoryRegion, 1);
178 MemoryRegion *isa_mem = g_new(MemoryRegion, 1);
f7bcd4e3 179 int bios_size;
9ac67e21 180 MIPSCPU *cpu;
61c56c8c 181 CPUMIPSState *env;
e16ad5b0 182 ResetData *reset_info;
58126404 183 int i;
d537cf6c 184 qemu_irq *i8259;
48a18b3c 185 ISABus *isa_bus;
f455e98c 186 DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
751c6a17 187 DriveInfo *dinfo;
3d08ff69 188 int be;
c68ea704 189
33d68b5f 190 /* init CPUs */
5daab28e 191 cpu = MIPS_CPU(cpu_create(machine->cpu_type));
9ac67e21
AF
192 env = &cpu->env;
193
7267c094 194 reset_info = g_malloc0(sizeof(ResetData));
fa156e51 195 reset_info->cpu = cpu;
e16ad5b0
AJ
196 reset_info->vector = env->active_tc.PC;
197 qemu_register_reset(main_cpu_reset, reset_info);
c68ea704 198
6af0bf9c 199 /* allocate RAM */
be01029e
PMD
200 if (ram_size > 256 * MiB) {
201 error_report("Too much memory for this machine: %" PRId64 "MB,"
202 " maximum 256MB", ram_size / MiB);
0ccff151
AJ
203 exit(1);
204 }
6a926fbc 205 memory_region_allocate_system_memory(ram, NULL, "mips_r4k.ram", ram_size);
dcac9679 206
0ae16450 207 memory_region_add_subregion(address_space_mem, 0, ram);
66a93e0f 208
2c9b15ca 209 memory_region_init_io(iomem, NULL, &mips_qemu_ops, NULL, "mips-qemu", 0x10000);
0ae16450 210 memory_region_add_subregion(address_space_mem, 0x1fbf0000, iomem);
6ae81775 211
66a93e0f
FB
212 /* Try to load a BIOS image. If this fails, we continue regardless,
213 but initialize the hardware ourselves. When a kernel gets
214 preloaded we also initialize the hardware, since the BIOS wasn't
215 run. */
1192dad8
JM
216 if (bios_name == NULL)
217 bios_name = BIOS_FILENAME;
5cea8590
PB
218 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
219 if (filename) {
220 bios_size = get_image_size(filename);
221 } else {
222 bios_size = -1;
223 }
3d08ff69
BS
224#ifdef TARGET_WORDS_BIGENDIAN
225 be = 1;
226#else
227 be = 0;
228#endif
2909b29a 229 if ((bios_size > 0) && (bios_size <= BIOS_SIZE)) {
cfe5f011 230 bios = g_new(MemoryRegion, 1);
98a99ce0 231 memory_region_init_ram(bios, NULL, "mips_r4k.bios", BIOS_SIZE,
f8ed85ac 232 &error_fatal);
cfe5f011
AK
233 memory_region_set_readonly(bios, true);
234 memory_region_add_subregion(get_system_memory(), 0x1fc00000, bios);
01e0451a 235
5cea8590 236 load_image_targphys(filename, 0x1fc00000, BIOS_SIZE);
751c6a17 237 } else if ((dinfo = drive_get(IF_PFLASH, 0, 0)) != NULL) {
b305b5ba 238 uint32_t mips_rom = 0x00400000;
940d5b13 239 if (!pflash_cfi01_register(0x1fc00000, "mips_r4k.bios", mips_rom,
4be74634 240 blk_by_legacy_dinfo(dinfo),
ce14710f 241 sector_len, 4, 0, 0, 0, 0, be)) {
b305b5ba 242 fprintf(stderr, "qemu: Error registering flash memory.\n");
7d37435b 243 }
c9dd6a9f 244 } else if (!qtest_enabled()) {
8297be80 245 /* not fatal */
b62e39b4 246 warn_report("could not load MIPS bios '%s'", bios_name);
5cea8590 247 }
ef1e1e07 248 g_free(filename);
66a93e0f 249
66a93e0f 250 if (kernel_filename) {
7df526e3
TS
251 loaderparams.ram_size = ram_size;
252 loaderparams.kernel_filename = kernel_filename;
253 loaderparams.kernel_cmdline = kernel_cmdline;
254 loaderparams.initrd_filename = initrd_filename;
e16ad5b0 255 reset_info->vector = load_kernel();
6af0bf9c 256 }
6af0bf9c 257
e16fe40c 258 /* Init CPU internal devices */
5a975d43
PB
259 cpu_mips_irq_init_cpu(cpu);
260 cpu_mips_clock_init(cpu);
6af0bf9c 261
0c10962a
HP
262 /* ISA bus: IO space at 0x14000000, mem space at 0x10000000 */
263 memory_region_init_alias(isa_io, NULL, "isa-io",
264 get_system_io(), 0, 0x00010000);
265 memory_region_init(isa_mem, NULL, "isa-mem", 0x01000000);
266 memory_region_add_subregion(get_system_memory(), 0x14000000, isa_io);
267 memory_region_add_subregion(get_system_memory(), 0x10000000, isa_mem);
d10e5432 268 isa_bus = isa_bus_new(NULL, isa_mem, get_system_io(), &error_abort);
0c10962a 269
d537cf6c 270 /* The PIC is attached to the MIPS CPU INT0 pin */
48a18b3c
HP
271 i8259 = i8259_init(isa_bus, env->irq[2]);
272 isa_bus_irqs(isa_bus, i8259);
d537cf6c 273
6c646a11 274 mc146818_rtc_init(isa_bus, 2000, NULL);
afdfa781 275
acf695ec 276 pit = i8254_pit_init(isa_bus, 0x40, 0, NULL);
afdfa781 277
def337ff 278 serial_hds_isa_init(isa_bus, 0, MAX_ISA_SERIAL_PORTS);
eddbd288 279
f642dfce 280 isa_vga_init(isa_bus);
9827e95c 281
a005d073 282 if (nd_table[0].used)
48a18b3c 283 isa_ne2000_init(isa_bus, 0x300, 9, &nd_table[0]);
58126404 284
d8f94e1b 285 ide_drive_get(hd, ARRAY_SIZE(hd));
e4bcb14c 286 for(i = 0; i < MAX_IDE_BUS; i++)
48a18b3c 287 isa_ide_init(isa_bus, ide_iobase[i], ide_iobase2[i], ide_irq[i],
e4bcb14c 288 hd[MAX_IDE_DEVS * i],
7d37435b 289 hd[MAX_IDE_DEVS * i + 1]);
70705261 290
47973a2d 291 isa_create_simple(isa_bus, TYPE_I8042);
6af0bf9c
FB
292}
293
e264d29d 294static void mips_machine_init(MachineClass *mc)
f80f9ec9 295{
e264d29d
EH
296 mc->desc = "mips r4k platform";
297 mc->init = mips_r4k_init;
2059839b 298 mc->block_default_type = IF_IDE;
5daab28e
IM
299#ifdef TARGET_MIPS64
300 mc->default_cpu_type = MIPS_CPU_TYPE_NAME("R4000");
301#else
302 mc->default_cpu_type = MIPS_CPU_TYPE_NAME("24Kf");
303#endif
304
f80f9ec9
AL
305}
306
e264d29d 307DEFINE_MACHINE("mips", mips_machine_init)