]> git.ipfire.org Git - thirdparty/qemu.git/blame - hw/pci-host/ppce500.c
Use OBJECT_DECLARE_SIMPLE_TYPE when possible
[thirdparty/qemu.git] / hw / pci-host / ppce500.c
CommitLineData
74c62ba8
AJ
1/*
2 * QEMU PowerPC E500 embedded processors pci controller emulation
3 *
4 * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
5 *
6 * Author: Yu Liu, <yu.liu@freescale.com>
7 *
8 * This file is derived from hw/ppc4xx_pci.c,
9 * the copyright for that material belongs to the original owners.
10 *
11 * This is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
97d5408f 17#include "qemu/osdep.h"
64552b6b 18#include "hw/irq.h"
3eddc1be 19#include "hw/ppc/e500-ccsr.h"
a27bd6c7 20#include "hw/qdev-properties.h"
d6454270 21#include "migration/vmstate.h"
83c9f4ca
PB
22#include "hw/pci/pci.h"
23#include "hw/pci/pci_host.h"
1de7afc9 24#include "qemu/bswap.h"
0b8fa32f 25#include "qemu/module.h"
0d09e41a 26#include "hw/pci-host/ppce500.h"
db1015e9 27#include "qom/object.h"
74c62ba8
AJ
28
29#ifdef DEBUG_PCI
001faf32 30#define pci_debug(fmt, ...) fprintf(stderr, fmt, ## __VA_ARGS__)
74c62ba8 31#else
001faf32 32#define pci_debug(fmt, ...)
74c62ba8
AJ
33#endif
34
35#define PCIE500_CFGADDR 0x0
36#define PCIE500_CFGDATA 0x4
37#define PCIE500_REG_BASE 0xC00
be13cc7a
AG
38#define PCIE500_ALL_SIZE 0x1000
39#define PCIE500_REG_SIZE (PCIE500_ALL_SIZE - PCIE500_REG_BASE)
74c62ba8 40
a1bc20df
AG
41#define PCIE500_PCI_IOLEN 0x10000ULL
42
74c62ba8
AJ
43#define PPCE500_PCI_CONFIG_ADDR 0x0
44#define PPCE500_PCI_CONFIG_DATA 0x4
45#define PPCE500_PCI_INTACK 0x8
46
47#define PPCE500_PCI_OW1 (0xC20 - PCIE500_REG_BASE)
48#define PPCE500_PCI_OW2 (0xC40 - PCIE500_REG_BASE)
49#define PPCE500_PCI_OW3 (0xC60 - PCIE500_REG_BASE)
50#define PPCE500_PCI_OW4 (0xC80 - PCIE500_REG_BASE)
51#define PPCE500_PCI_IW3 (0xDA0 - PCIE500_REG_BASE)
52#define PPCE500_PCI_IW2 (0xDC0 - PCIE500_REG_BASE)
53#define PPCE500_PCI_IW1 (0xDE0 - PCIE500_REG_BASE)
54
55#define PPCE500_PCI_GASKET_TIMR (0xE20 - PCIE500_REG_BASE)
56
57#define PCI_POTAR 0x0
58#define PCI_POTEAR 0x4
59#define PCI_POWBAR 0x8
60#define PCI_POWAR 0x10
61
62#define PCI_PITAR 0x0
63#define PCI_PIWBAR 0x8
64#define PCI_PIWBEAR 0xC
65#define PCI_PIWAR 0x10
66
67#define PPCE500_PCI_NR_POBS 5
68#define PPCE500_PCI_NR_PIBS 3
69
cb3778a0
AG
70#define PIWAR_EN 0x80000000 /* Enable */
71#define PIWAR_PF 0x20000000 /* prefetch */
72#define PIWAR_TGI_LOCAL 0x00f00000 /* target - local memory */
73#define PIWAR_READ_SNOOP 0x00050000
74#define PIWAR_WRITE_SNOOP 0x00005000
75#define PIWAR_SZ_MASK 0x0000003f
76
74c62ba8
AJ
77struct pci_outbound {
78 uint32_t potar;
79 uint32_t potear;
80 uint32_t powbar;
81 uint32_t powar;
cb3778a0 82 MemoryRegion mem;
74c62ba8
AJ
83};
84
85struct pci_inbound {
86 uint32_t pitar;
87 uint32_t piwbar;
88 uint32_t piwbear;
89 uint32_t piwar;
cb3778a0 90 MemoryRegion mem;
74c62ba8
AJ
91};
92
9c1a61f0
AF
93#define TYPE_PPC_E500_PCI_HOST_BRIDGE "e500-pcihost"
94
8063396b 95OBJECT_DECLARE_SIMPLE_TYPE(PPCE500PCIState, PPC_E500_PCI_HOST_BRIDGE)
9c1a61f0 96
74c62ba8 97struct PPCE500PCIState {
67c332fd 98 PCIHostState parent_obj;
9c1a61f0 99
74c62ba8
AJ
100 struct pci_outbound pob[PPCE500_PCI_NR_POBS];
101 struct pci_inbound pib[PPCE500_PCI_NR_PIBS];
102 uint32_t gasket_time;
d575a6ce 103 qemu_irq irq[PCI_NUM_PINS];
3016dca0 104 uint32_t irq_num[PCI_NUM_PINS];
eafb325f 105 uint32_t first_slot;
3016dca0 106 uint32_t first_pin_irq;
cb3778a0
AG
107 AddressSpace bm_as;
108 MemoryRegion bm;
be13cc7a 109 /* mmio maps */
cb4e15c7 110 MemoryRegion container;
cd5cba79 111 MemoryRegion iomem;
a1bc20df 112 MemoryRegion pio;
cb3778a0 113 MemoryRegion busmem;
74c62ba8
AJ
114};
115
3eddc1be 116#define TYPE_PPC_E500_PCI_BRIDGE "e500-host-bridge"
8063396b 117OBJECT_DECLARE_SIMPLE_TYPE(PPCE500PCIBridgeState, PPC_E500_PCI_BRIDGE)
3eddc1be
BB
118
119struct PPCE500PCIBridgeState {
120 /*< private >*/
121 PCIDevice parent;
122 /*< public >*/
123
124 MemoryRegion bar0;
125};
126
74c62ba8 127
a8170e5e 128static uint64_t pci_reg_read4(void *opaque, hwaddr addr,
cd5cba79 129 unsigned size)
74c62ba8
AJ
130{
131 PPCE500PCIState *pci = opaque;
132 unsigned long win;
133 uint32_t value = 0;
eeae2e7b 134 int idx;
74c62ba8
AJ
135
136 win = addr & 0xfe0;
137
138 switch (win) {
139 case PPCE500_PCI_OW1:
140 case PPCE500_PCI_OW2:
141 case PPCE500_PCI_OW3:
142 case PPCE500_PCI_OW4:
eeae2e7b 143 idx = (addr >> 5) & 0x7;
e7f08320 144 switch (addr & 0x1F) {
6875dc8e 145 case PCI_POTAR:
eeae2e7b 146 value = pci->pob[idx].potar;
6875dc8e
LY
147 break;
148 case PCI_POTEAR:
eeae2e7b 149 value = pci->pob[idx].potear;
6875dc8e
LY
150 break;
151 case PCI_POWBAR:
eeae2e7b 152 value = pci->pob[idx].powbar;
6875dc8e
LY
153 break;
154 case PCI_POWAR:
eeae2e7b 155 value = pci->pob[idx].powar;
6875dc8e
LY
156 break;
157 default:
158 break;
74c62ba8
AJ
159 }
160 break;
161
162 case PPCE500_PCI_IW3:
163 case PPCE500_PCI_IW2:
164 case PPCE500_PCI_IW1:
eeae2e7b 165 idx = ((addr >> 5) & 0x3) - 1;
e7f08320 166 switch (addr & 0x1F) {
6875dc8e 167 case PCI_PITAR:
eeae2e7b 168 value = pci->pib[idx].pitar;
6875dc8e
LY
169 break;
170 case PCI_PIWBAR:
eeae2e7b 171 value = pci->pib[idx].piwbar;
6875dc8e
LY
172 break;
173 case PCI_PIWBEAR:
eeae2e7b 174 value = pci->pib[idx].piwbear;
6875dc8e
LY
175 break;
176 case PCI_PIWAR:
eeae2e7b 177 value = pci->pib[idx].piwar;
6875dc8e
LY
178 break;
179 default:
180 break;
74c62ba8
AJ
181 };
182 break;
183
184 case PPCE500_PCI_GASKET_TIMR:
185 value = pci->gasket_time;
186 break;
187
188 default:
189 break;
190 }
191
c0a2a096
BS
192 pci_debug("%s: win:%lx(addr:" TARGET_FMT_plx ") -> value:%x\n", __func__,
193 win, addr, value);
74c62ba8
AJ
194 return value;
195}
196
cb3778a0
AG
197/* DMA mapping */
198static void e500_update_piw(PPCE500PCIState *pci, int idx)
199{
200 uint64_t tar = ((uint64_t)pci->pib[idx].pitar) << 12;
201 uint64_t wbar = ((uint64_t)pci->pib[idx].piwbar) << 12;
202 uint64_t war = pci->pib[idx].piwar;
203 uint64_t size = 2ULL << (war & PIWAR_SZ_MASK);
204 MemoryRegion *address_space_mem = get_system_memory();
205 MemoryRegion *mem = &pci->pib[idx].mem;
206 MemoryRegion *bm = &pci->bm;
207 char *name;
208
209 if (memory_region_is_mapped(mem)) {
210 /* Before we modify anything, unmap and destroy the region */
211 memory_region_del_subregion(bm, mem);
212 object_unparent(OBJECT(mem));
213 }
214
215 if (!(war & PIWAR_EN)) {
216 /* Not enabled, nothing to do */
217 return;
218 }
219
220 name = g_strdup_printf("PCI Inbound Window %d", idx);
221 memory_region_init_alias(mem, OBJECT(pci), name, address_space_mem, tar,
222 size);
223 memory_region_add_subregion_overlap(bm, wbar, mem, -1);
224 g_free(name);
225
226 pci_debug("%s: Added window of size=%#lx from PCI=%#lx to CPU=%#lx\n",
227 __func__, size, wbar, tar);
228}
229
230/* BAR mapping */
231static void e500_update_pow(PPCE500PCIState *pci, int idx)
232{
233 uint64_t tar = ((uint64_t)pci->pob[idx].potar) << 12;
234 uint64_t wbar = ((uint64_t)pci->pob[idx].powbar) << 12;
235 uint64_t war = pci->pob[idx].powar;
236 uint64_t size = 2ULL << (war & PIWAR_SZ_MASK);
237 MemoryRegion *mem = &pci->pob[idx].mem;
238 MemoryRegion *address_space_mem = get_system_memory();
239 char *name;
240
241 if (memory_region_is_mapped(mem)) {
242 /* Before we modify anything, unmap and destroy the region */
243 memory_region_del_subregion(address_space_mem, mem);
244 object_unparent(OBJECT(mem));
245 }
246
247 if (!(war & PIWAR_EN)) {
248 /* Not enabled, nothing to do */
249 return;
250 }
251
252 name = g_strdup_printf("PCI Outbound Window %d", idx);
253 memory_region_init_alias(mem, OBJECT(pci), name, &pci->busmem, tar,
254 size);
255 memory_region_add_subregion(address_space_mem, wbar, mem);
256 g_free(name);
257
258 pci_debug("%s: Added window of size=%#lx from CPU=%#lx to PCI=%#lx\n",
259 __func__, size, wbar, tar);
260}
261
a8170e5e 262static void pci_reg_write4(void *opaque, hwaddr addr,
cd5cba79 263 uint64_t value, unsigned size)
74c62ba8
AJ
264{
265 PPCE500PCIState *pci = opaque;
266 unsigned long win;
eeae2e7b 267 int idx;
74c62ba8
AJ
268
269 win = addr & 0xfe0;
270
c0a2a096 271 pci_debug("%s: value:%x -> win:%lx(addr:" TARGET_FMT_plx ")\n",
cd5cba79 272 __func__, (unsigned)value, win, addr);
74c62ba8
AJ
273
274 switch (win) {
275 case PPCE500_PCI_OW1:
276 case PPCE500_PCI_OW2:
277 case PPCE500_PCI_OW3:
278 case PPCE500_PCI_OW4:
eeae2e7b 279 idx = (addr >> 5) & 0x7;
cb3778a0 280 switch (addr & 0x1F) {
6875dc8e 281 case PCI_POTAR:
eeae2e7b 282 pci->pob[idx].potar = value;
cb3778a0 283 e500_update_pow(pci, idx);
6875dc8e
LY
284 break;
285 case PCI_POTEAR:
eeae2e7b 286 pci->pob[idx].potear = value;
cb3778a0 287 e500_update_pow(pci, idx);
6875dc8e
LY
288 break;
289 case PCI_POWBAR:
eeae2e7b 290 pci->pob[idx].powbar = value;
cb3778a0 291 e500_update_pow(pci, idx);
6875dc8e
LY
292 break;
293 case PCI_POWAR:
eeae2e7b 294 pci->pob[idx].powar = value;
cb3778a0 295 e500_update_pow(pci, idx);
6875dc8e
LY
296 break;
297 default:
298 break;
74c62ba8
AJ
299 };
300 break;
301
302 case PPCE500_PCI_IW3:
303 case PPCE500_PCI_IW2:
304 case PPCE500_PCI_IW1:
eeae2e7b 305 idx = ((addr >> 5) & 0x3) - 1;
cb3778a0 306 switch (addr & 0x1F) {
6875dc8e 307 case PCI_PITAR:
eeae2e7b 308 pci->pib[idx].pitar = value;
cb3778a0 309 e500_update_piw(pci, idx);
6875dc8e
LY
310 break;
311 case PCI_PIWBAR:
eeae2e7b 312 pci->pib[idx].piwbar = value;
cb3778a0 313 e500_update_piw(pci, idx);
6875dc8e
LY
314 break;
315 case PCI_PIWBEAR:
eeae2e7b 316 pci->pib[idx].piwbear = value;
cb3778a0 317 e500_update_piw(pci, idx);
6875dc8e
LY
318 break;
319 case PCI_PIWAR:
eeae2e7b 320 pci->pib[idx].piwar = value;
cb3778a0 321 e500_update_piw(pci, idx);
6875dc8e
LY
322 break;
323 default:
324 break;
74c62ba8
AJ
325 };
326 break;
327
328 case PPCE500_PCI_GASKET_TIMR:
329 pci->gasket_time = value;
330 break;
331
332 default:
333 break;
334 };
335}
336
cd5cba79
AK
337static const MemoryRegionOps e500_pci_reg_ops = {
338 .read = pci_reg_read4,
339 .write = pci_reg_write4,
340 .endianness = DEVICE_BIG_ENDIAN,
74c62ba8
AJ
341};
342
d575a6ce 343static int mpc85xx_pci_map_irq(PCIDevice *pci_dev, int pin)
74c62ba8 344{
05f57d9d
AG
345 int devno = pci_dev->devfn >> 3;
346 int ret;
74c62ba8 347
d575a6ce 348 ret = ppce500_pci_map_irq_slot(devno, pin);
74c62ba8
AJ
349
350 pci_debug("%s: devfn %x irq %d -> %d devno:%x\n", __func__,
d575a6ce 351 pci_dev->devfn, pin, ret, devno);
74c62ba8
AJ
352
353 return ret;
354}
355
d575a6ce 356static void mpc85xx_pci_set_irq(void *opaque, int pin, int level)
74c62ba8 357{
3016dca0
BB
358 PPCE500PCIState *s = opaque;
359 qemu_irq *pic = s->irq;
5d4e84c8 360
d575a6ce 361 pci_debug("%s: PCI irq %d, level:%d\n", __func__, pin , level);
74c62ba8 362
d575a6ce 363 qemu_set_irq(pic[pin], level);
74c62ba8
AJ
364}
365
3016dca0
BB
366static PCIINTxRoute e500_route_intx_pin_to_irq(void *opaque, int pin)
367{
368 PCIINTxRoute route;
369 PPCE500PCIState *s = opaque;
370
371 route.mode = PCI_INTX_ENABLED;
372 route.irq = s->irq_num[pin];
373
374 pci_debug("%s: PCI irq-pin = %d, irq_num= %d\n", __func__, pin, route.irq);
375 return route;
376}
377
e0433ecc
JQ
378static const VMStateDescription vmstate_pci_outbound = {
379 .name = "pci_outbound",
380 .version_id = 0,
381 .minimum_version_id = 0,
3aff6c2f 382 .fields = (VMStateField[]) {
e0433ecc
JQ
383 VMSTATE_UINT32(potar, struct pci_outbound),
384 VMSTATE_UINT32(potear, struct pci_outbound),
385 VMSTATE_UINT32(powbar, struct pci_outbound),
386 VMSTATE_UINT32(powar, struct pci_outbound),
387 VMSTATE_END_OF_LIST()
74c62ba8 388 }
e0433ecc 389};
74c62ba8 390
e0433ecc
JQ
391static const VMStateDescription vmstate_pci_inbound = {
392 .name = "pci_inbound",
393 .version_id = 0,
394 .minimum_version_id = 0,
3aff6c2f 395 .fields = (VMStateField[]) {
e0433ecc
JQ
396 VMSTATE_UINT32(pitar, struct pci_inbound),
397 VMSTATE_UINT32(piwbar, struct pci_inbound),
398 VMSTATE_UINT32(piwbear, struct pci_inbound),
399 VMSTATE_UINT32(piwar, struct pci_inbound),
400 VMSTATE_END_OF_LIST()
74c62ba8 401 }
e0433ecc 402};
74c62ba8 403
e0433ecc
JQ
404static const VMStateDescription vmstate_ppce500_pci = {
405 .name = "ppce500_pci",
406 .version_id = 1,
407 .minimum_version_id = 1,
3aff6c2f 408 .fields = (VMStateField[]) {
e0433ecc
JQ
409 VMSTATE_STRUCT_ARRAY(pob, PPCE500PCIState, PPCE500_PCI_NR_POBS, 1,
410 vmstate_pci_outbound, struct pci_outbound),
411 VMSTATE_STRUCT_ARRAY(pib, PPCE500PCIState, PPCE500_PCI_NR_PIBS, 1,
f2e2bc9c 412 vmstate_pci_inbound, struct pci_inbound),
e0433ecc
JQ
413 VMSTATE_UINT32(gasket_time, PPCE500PCIState),
414 VMSTATE_END_OF_LIST()
74c62ba8 415 }
e0433ecc 416};
74c62ba8 417
022c62cb 418#include "exec/address-spaces.h"
1e39101c 419
9af21dbe 420static void e500_pcihost_bridge_realize(PCIDevice *d, Error **errp)
3eddc1be
BB
421{
422 PPCE500PCIBridgeState *b = PPC_E500_PCI_BRIDGE(d);
423 PPCE500CCSRState *ccsr = CCSR(container_get(qdev_get_machine(),
424 "/e500-ccsr"));
425
40c5dce9 426 memory_region_init_alias(&b->bar0, OBJECT(ccsr), "e500-pci-bar0", &ccsr->ccsr_space,
3eddc1be
BB
427 0, int128_get64(ccsr->ccsr_space.size));
428 pci_register_bar(d, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &b->bar0);
3eddc1be
BB
429}
430
cb3778a0
AG
431static AddressSpace *e500_pcihost_set_iommu(PCIBus *bus, void *opaque,
432 int devfn)
433{
434 PPCE500PCIState *s = opaque;
435
436 return &s->bm_as;
437}
438
73785b32 439static void e500_pcihost_realize(DeviceState *dev, Error **errp)
be13cc7a 440{
73785b32 441 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
be13cc7a
AG
442 PCIHostState *h;
443 PPCE500PCIState *s;
444 PCIBus *b;
445 int i;
446
8558d942 447 h = PCI_HOST_BRIDGE(dev);
9c1a61f0 448 s = PPC_E500_PCI_HOST_BRIDGE(dev);
be13cc7a
AG
449
450 for (i = 0; i < ARRAY_SIZE(s->irq); i++) {
73785b32 451 sysbus_init_irq(sbd, &s->irq[i]);
be13cc7a
AG
452 }
453
3016dca0
BB
454 for (i = 0; i < PCI_NUM_PINS; i++) {
455 s->irq_num[i] = s->first_pin_irq + i;
456 }
457
40c5dce9 458 memory_region_init(&s->pio, OBJECT(s), "pci-pio", PCIE500_PCI_IOLEN);
cb3778a0
AG
459 memory_region_init(&s->busmem, OBJECT(s), "pci bus memory", UINT64_MAX);
460
461 /* PIO lives at the bottom of our bus space */
462 memory_region_add_subregion_overlap(&s->busmem, 0, &s->pio, -2);
a1bc20df 463
73785b32 464 b = pci_register_root_bus(dev, NULL, mpc85xx_pci_set_irq,
1115ff6d
DG
465 mpc85xx_pci_map_irq, s, &s->busmem, &s->pio,
466 PCI_DEVFN(s->first_slot, 0), 4, TYPE_PCI_BUS);
9c1a61f0 467 h->bus = b;
be13cc7a 468
cb3778a0
AG
469 /* Set up PCI view of memory */
470 memory_region_init(&s->bm, OBJECT(s), "bm-e500", UINT64_MAX);
471 memory_region_add_subregion(&s->bm, 0x0, &s->busmem);
472 address_space_init(&s->bm_as, &s->bm, "pci-bm");
473 pci_setup_iommu(b, e500_pcihost_set_iommu, s);
474
be13cc7a
AG
475 pci_create_simple(b, 0, "e500-host-bridge");
476
40c5dce9
PB
477 memory_region_init(&s->container, OBJECT(h), "pci-container", PCIE500_ALL_SIZE);
478 memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_be_ops, h,
d0ed8076 479 "pci-conf-idx", 4);
40c5dce9 480 memory_region_init_io(&h->data_mem, OBJECT(h), &pci_host_data_le_ops, h,
d0ed8076 481 "pci-conf-data", 4);
40c5dce9 482 memory_region_init_io(&s->iomem, OBJECT(s), &e500_pci_reg_ops, s,
cd5cba79 483 "pci.reg", PCIE500_REG_SIZE);
cb4e15c7
BC
484 memory_region_add_subregion(&s->container, PCIE500_CFGADDR, &h->conf_mem);
485 memory_region_add_subregion(&s->container, PCIE500_CFGDATA, &h->data_mem);
486 memory_region_add_subregion(&s->container, PCIE500_REG_BASE, &s->iomem);
73785b32 487 sysbus_init_mmio(sbd, &s->container);
3016dca0 488 pci_bus_set_route_irq_fn(b, e500_route_intx_pin_to_irq);
be13cc7a
AG
489}
490
40021f08
AL
491static void e500_host_bridge_class_init(ObjectClass *klass, void *data)
492{
39bffca2 493 DeviceClass *dc = DEVICE_CLASS(klass);
40021f08
AL
494 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
495
9af21dbe 496 k->realize = e500_pcihost_bridge_realize;
40021f08
AL
497 k->vendor_id = PCI_VENDOR_ID_FREESCALE;
498 k->device_id = PCI_DEVICE_ID_MPC8533E;
499 k->class_id = PCI_CLASS_PROCESSOR_POWERPC;
39bffca2 500 dc->desc = "Host bridge";
08c58f92
MA
501 /*
502 * PCI-facing part of the host bridge, not usable without the
503 * host-facing part, which can't be device_add'ed, yet.
504 */
e90f2a8c 505 dc->user_creatable = false;
40021f08
AL
506}
507
4240abff 508static const TypeInfo e500_host_bridge_info = {
8c2eedce 509 .name = TYPE_PPC_E500_PCI_BRIDGE,
39bffca2 510 .parent = TYPE_PCI_DEVICE,
3eddc1be 511 .instance_size = sizeof(PPCE500PCIBridgeState),
39bffca2 512 .class_init = e500_host_bridge_class_init,
fd3b02c8
EH
513 .interfaces = (InterfaceInfo[]) {
514 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
515 { },
516 },
be13cc7a
AG
517};
518
eafb325f
AG
519static Property pcihost_properties[] = {
520 DEFINE_PROP_UINT32("first_slot", PPCE500PCIState, first_slot, 0x11),
3016dca0 521 DEFINE_PROP_UINT32("first_pin_irq", PPCE500PCIState, first_pin_irq, 0x1),
eafb325f
AG
522 DEFINE_PROP_END_OF_LIST(),
523};
524
999e12bb
AL
525static void e500_pcihost_class_init(ObjectClass *klass, void *data)
526{
39bffca2 527 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 528
73785b32 529 dc->realize = e500_pcihost_realize;
125ee0ed 530 set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
4f67d30b 531 device_class_set_props(dc, pcihost_properties);
39bffca2 532 dc->vmsd = &vmstate_ppce500_pci;
999e12bb
AL
533}
534
4240abff 535static const TypeInfo e500_pcihost_info = {
9c1a61f0 536 .name = TYPE_PPC_E500_PCI_HOST_BRIDGE,
8558d942 537 .parent = TYPE_PCI_HOST_BRIDGE,
39bffca2
AL
538 .instance_size = sizeof(PPCE500PCIState),
539 .class_init = e500_pcihost_class_init,
be13cc7a
AG
540};
541
83f7d43a 542static void e500_pci_register_types(void)
74c62ba8 543{
39bffca2
AL
544 type_register_static(&e500_pcihost_info);
545 type_register_static(&e500_host_bridge_info);
74c62ba8 546}
83f7d43a
AF
547
548type_init(e500_pci_register_types)