]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/CATcenter.h
Add GPL-2.0+ SPDX-License-Identifier to source files
[people/ms/u-boot.git] / include / configs / CATcenter.h
CommitLineData
10767ccb 1/*
1d6f9720
WD
2 * ueberarbeitet durch Christoph Seyfert
3 *
414eec35 4 * (C) Copyright 2004-2005 DENX Software Engineering,
10767ccb
WD
5 * Wolfgang Grandegger <wg@denx.de>
6 * (C) Copyright 2003
7 * DAVE Srl
8 *
9 * http://www.dave-tech.it
10 * http://www.wawnet.biz
11 * mailto:info@wawnet.biz
12 *
13 * Credits: Stefan Roese, Wolfgang Denk
14 *
1a459660 15 * SPDX-License-Identifier: GPL-2.0+
10767ccb
WD
16 */
17
18/*
19 * board/config.h - configuration options, board specific
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
25#define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
26#define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
27#define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
28#ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
29#define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
30#endif
31
1d6f9720
WD
32/* Only one of the following two symbols must be defined (default is 25 MHz)
33 * CONFIG_PPCHAMELEON_CLK_25
34 * CONFIG_PPCHAMELEON_CLK_33
35 */
36#if (!defined(CONFIG_PPCHAMELEON_CLK_25) && !defined(CONFIG_PPCHAMELEON_CLK_33))
37#define CONFIG_PPCHAMELEON_CLK_25
38#endif
39
40#if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33))
41#error "* Two external frequencies (SysClk) are defined! *"
42#endif
43
44#undef CONFIG_PPCHAMELEON_SMI712
45
10767ccb
WD
46/*
47 * Debug stuff
48 */
49#undef __DEBUG_START_FROM_SRAM__
50#define __DISABLE_MACHINE_EXCEPTION__
51
52#ifdef __DEBUG_START_FROM_SRAM__
6d0f6bcf 53#define CONFIG_SYS_DUMMY_FLASH_SIZE 1024*1024*4
10767ccb
WD
54#endif
55
56/*
57 * High Level Configuration Options
58 * (easy to change)
59 */
60
61#define CONFIG_405EP 1 /* This is a PPC405 CPU */
62#define CONFIG_4xx 1 /* ...member of PPC4xx family */
63#define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
64
2ae18241 65#define CONFIG_SYS_TEXT_BASE 0xFFFB0000 /* Reserve 320 kB for Monitor */
aa72d8ba 66#define CONFIG_SYS_LDSCRIPT "board/dave/PPChameleonEVB/u-boot.lds"
2ae18241 67
10767ccb
WD
68#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
69#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
70
1d6f9720
WD
71#ifdef CONFIG_PPCHAMELEON_CLK_25
72# define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
73#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
10767ccb 74#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
1d6f9720
WD
75#else
76# error "* External frequency (SysClk) not defined! *"
77#endif
10767ccb 78
550650dd
SR
79#define CONFIG_CONS_INDEX 2 /* Use UART1 */
80#define CONFIG_SYS_NS16550
81#define CONFIG_SYS_NS16550_SERIAL
82#define CONFIG_SYS_NS16550_REG_SIZE 1
83#define CONFIG_SYS_NS16550_CLK get_serial_clock()
10767ccb
WD
84#define CONFIG_BAUDRATE 115200
85#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
86
1d6f9720
WD
87#define CONFIG_VERSION_VARIABLE 1 /* add version variable */
88#define CONFIG_IDENT_STRING "1"
89
10767ccb
WD
90#undef CONFIG_BOOTARGS
91
92/* Ethernet stuff */
93#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
1d6f9720 94#define CONFIG_ETHADDR 00:50:C2:1E:AF:FE
e2ffd59b 95#define CONFIG_HAS_ETH1
1d6f9720 96#define CONFIG_ETH1ADDR 00:50:C2:1E:AF:FD
10767ccb
WD
97
98#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 99#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
10767ccb
WD
100
101
6aa9195d 102#define CONFIG_PPC4xx_EMAC
10767ccb
WD
103#undef CONFIG_EXT_PHY
104
105#define CONFIG_MII 1 /* MII PHY management */
106#ifndef CONFIG_EXT_PHY
bf41886f 107#define CONFIG_PHY_ADDR 1 /* EMAC0 PHY address */
3c71f3e8 108#define CONFIG_PHY1_ADDR 16 /* EMAC1 PHY address */
10767ccb
WD
109#else
110#define CONFIG_PHY_ADDR 2 /* PHY address */
111#endif
112#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
113
414eec35
WD
114#define CONFIG_TIMESTAMP /* Print image info with timestamp */
115
49cf7e8e 116
11799434
JL
117/*
118 * BOOTP options
119 */
120#define CONFIG_BOOTP_BOOTFILESIZE
121#define CONFIG_BOOTP_BOOTPATH
122#define CONFIG_BOOTP_GATEWAY
123#define CONFIG_BOOTP_HOSTNAME
124
125
49cf7e8e
JL
126/*
127 * Command line configuration.
128 */
129#include <config_cmd_default.h>
130
131#define CONFIG_CMD_DHCP
132#define CONFIG_CMD_ELF
133#define CONFIG_CMD_EEPROM
134#define CONFIG_CMD_I2C
135#define CONFIG_CMD_IRQ
136#define CONFIG_CMD_JFFS2
137#define CONFIG_CMD_MII
138#define CONFIG_CMD_NAND
139#define CONFIG_CMD_NFS
140#define CONFIG_CMD_SNTP
141
10767ccb
WD
142
143#define CONFIG_MAC_PARTITION
144#define CONFIG_DOS_PARTITION
145
10767ccb
WD
146#undef CONFIG_WATCHDOG /* watchdog disabled */
147
148#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
6d0f6bcf 149#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
10767ccb
WD
150
151#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
152
153/*
154 * Miscellaneous configurable options
155 */
6d0f6bcf
JCPV
156#define CONFIG_SYS_LONGHELP /* undef to save memory */
157#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
10767ccb 158
6d0f6bcf 159#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
10767ccb 160
49cf7e8e 161#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 162#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
10767ccb 163#else
6d0f6bcf 164#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
10767ccb 165#endif
6d0f6bcf
JCPV
166#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
167#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
168#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
10767ccb 169
6d0f6bcf 170#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
10767ccb 171
6d0f6bcf 172#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
10767ccb 173
6d0f6bcf
JCPV
174#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
175#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
10767ccb 176
6d0f6bcf 177#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 178#define CONFIG_SYS_BASE_BAUD 691200
10767ccb
WD
179
180/* The following table includes the supported baudrates */
6d0f6bcf 181#define CONFIG_SYS_BAUDRATE_TABLE \
10767ccb
WD
182 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
183 57600, 115200, 230400, 460800, 921600 }
184
6d0f6bcf
JCPV
185#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
186#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
10767ccb 187
6d0f6bcf 188#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
10767ccb
WD
189
190#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
191
192/*-----------------------------------------------------------------------
193 * NAND-FLASH stuff
194 *-----------------------------------------------------------------------
195 */
6d0f6bcf
JCPV
196#define CONFIG_SYS_NAND0_BASE 0xFF400000
197#define CONFIG_SYS_NAND1_BASE 0xFF000000
198#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE }
6db39708 199#define NAND_BIG_DELAY_US 25
10767ccb
WD
200
201/* For CATcenter there is only NAND on the module */
6d0f6bcf 202#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
10767ccb
WD
203#define NAND_NO_RB
204
6d0f6bcf
JCPV
205#define CONFIG_SYS_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
206#define CONFIG_SYS_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
207#define CONFIG_SYS_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
208#define CONFIG_SYS_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
10767ccb 209
6d0f6bcf
JCPV
210#define CONFIG_SYS_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
211#define CONFIG_SYS_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
212#define CONFIG_SYS_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
213#define CONFIG_SYS_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
10767ccb
WD
214
215
6db39708 216#define MACRO_NAND_DISABLE_CE(nandptr) do \
10767ccb 217{ \
6db39708 218 switch((unsigned long)nandptr) \
10767ccb 219 { \
6d0f6bcf
JCPV
220 case CONFIG_SYS_NAND0_BASE: \
221 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CE); \
10767ccb 222 break; \
6d0f6bcf
JCPV
223 case CONFIG_SYS_NAND1_BASE: \
224 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CE); \
10767ccb
WD
225 break; \
226 } \
227} while(0)
228
6db39708 229#define MACRO_NAND_ENABLE_CE(nandptr) do \
10767ccb 230{ \
6db39708 231 switch((unsigned long)nandptr) \
10767ccb 232 { \
6d0f6bcf
JCPV
233 case CONFIG_SYS_NAND0_BASE: \
234 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CE); \
10767ccb 235 break; \
6d0f6bcf
JCPV
236 case CONFIG_SYS_NAND1_BASE: \
237 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CE); \
10767ccb
WD
238 break; \
239 } \
240} while(0)
241
6db39708 242#define MACRO_NAND_CTL_CLRALE(nandptr) do \
10767ccb
WD
243{ \
244 switch((unsigned long)nandptr) \
245 { \
6d0f6bcf
JCPV
246 case CONFIG_SYS_NAND0_BASE: \
247 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_ALE); \
10767ccb 248 break; \
6d0f6bcf
JCPV
249 case CONFIG_SYS_NAND1_BASE: \
250 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_ALE); \
10767ccb
WD
251 break; \
252 } \
253} while(0)
254
6db39708 255#define MACRO_NAND_CTL_SETALE(nandptr) do \
10767ccb
WD
256{ \
257 switch((unsigned long)nandptr) \
258 { \
6d0f6bcf
JCPV
259 case CONFIG_SYS_NAND0_BASE: \
260 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_ALE); \
10767ccb 261 break; \
6d0f6bcf
JCPV
262 case CONFIG_SYS_NAND1_BASE: \
263 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_ALE); \
10767ccb
WD
264 break; \
265 } \
266} while(0)
267
6db39708 268#define MACRO_NAND_CTL_CLRCLE(nandptr) do \
10767ccb
WD
269{ \
270 switch((unsigned long)nandptr) \
271 { \
6d0f6bcf
JCPV
272 case CONFIG_SYS_NAND0_BASE: \
273 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CLE); \
10767ccb 274 break; \
6d0f6bcf
JCPV
275 case CONFIG_SYS_NAND1_BASE: \
276 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CLE); \
10767ccb
WD
277 break; \
278 } \
279} while(0)
280
6db39708 281#define MACRO_NAND_CTL_SETCLE(nandptr) do { \
10767ccb 282 switch((unsigned long)nandptr) { \
6d0f6bcf
JCPV
283 case CONFIG_SYS_NAND0_BASE: \
284 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CLE); \
10767ccb 285 break; \
6d0f6bcf
JCPV
286 case CONFIG_SYS_NAND1_BASE: \
287 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CLE); \
10767ccb
WD
288 break; \
289 } \
290} while(0)
291
292#ifdef NAND_NO_RB
293/* constant delay (see also tR in the datasheet) */
294#define NAND_WAIT_READY(nand) do { \
295 udelay(12); \
296} while (0)
297#else
298/* use the R/B pin */
299/* TBD */
300#endif
301
302#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
303#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
304#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
305#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
306
307/*-----------------------------------------------------------------------
308 * PCI stuff
309 *-----------------------------------------------------------------------
310 */
311#if 0 /* No PCI on CATcenter */
312#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
313#define PCI_HOST_FORCE 1 /* configure as pci host */
314#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
315
316#define CONFIG_PCI /* include pci support */
842033e6 317#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
10767ccb
WD
318#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
319#undef CONFIG_PCI_PNP /* do pci plug-and-play */
320 /* resource configuration */
321
322#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
323
6d0f6bcf
JCPV
324#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
325#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */
326#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
1d6f9720 327
6d0f6bcf
JCPV
328#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
329#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
330#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
331#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
332#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
333#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
10767ccb
WD
334#endif /* No PCI */
335
336/*-----------------------------------------------------------------------
337 * Start addresses for the final memory configuration
338 * (Set up by the startup code)
6d0f6bcf 339 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
10767ccb 340 */
6d0f6bcf
JCPV
341#define CONFIG_SYS_SDRAM_BASE 0x00000000
342#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
343#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
344#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
345#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
10767ccb
WD
346
347/*
348 * For booting Linux, the board info and command line data
349 * have to be in the first 8 MB of memory, since this is
350 * the maximum mapped by the Linux kernel during initialization.
351 */
6d0f6bcf 352#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
10767ccb
WD
353/*-----------------------------------------------------------------------
354 * FLASH organization
355 */
6d0f6bcf
JCPV
356#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
357#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
10767ccb 358
6d0f6bcf
JCPV
359#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
360#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
10767ccb 361
6d0f6bcf
JCPV
362#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
363#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
364#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
10767ccb
WD
365/*
366 * The following defines are added for buggy IOP480 byte interface.
367 * All other boards should use the standard values (CPCI405 etc.)
368 */
6d0f6bcf
JCPV
369#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
370#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
371#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
10767ccb 372
6d0f6bcf 373#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
10767ccb 374
10767ccb
WD
375/*-----------------------------------------------------------------------
376 * Environment Variable setup
377 */
5a1aceb0 378#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
0e8d1586
JCPV
379#define CONFIG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
380#define CONFIG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
381#define CONFIG_ENV_ADDR_REDUND 0xFFFFA000
382#define CONFIG_ENV_SIZE_REDUND 0x2000
10767ccb 383
6d0f6bcf 384#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
67c31036 385
6d0f6bcf
JCPV
386#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
387#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
10767ccb
WD
388
389/*-----------------------------------------------------------------------
390 * I2C EEPROM (CAT24WC16) for environment
391 */
392#define CONFIG_HARD_I2C /* I2c with hardware support */
6aa9195d 393#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
6d0f6bcf
JCPV
394#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
395#define CONFIG_SYS_I2C_SLAVE 0x7F
10767ccb 396
6d0f6bcf
JCPV
397#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
398#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
10767ccb 399/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
400/*#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
401#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
10767ccb
WD
402 /* 16 byte page write mode using*/
403 /* last 4 bits of the address */
6d0f6bcf 404#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
10767ccb 405
10767ccb
WD
406/*
407 * Init Memory Controller:
408 *
409 * BR0/1 and OR0/1 (FLASH)
410 */
411
412#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
413
414/*-----------------------------------------------------------------------
415 * External Bus Controller (EBC) Setup
416 */
417
418/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
6d0f6bcf
JCPV
419#define CONFIG_SYS_EBC_PB0AP 0x92015480
420#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
10767ccb
WD
421
422/* Memory Bank 1 (External SRAM) initialization */
423/* Since this must replace NOR Flash, we use the same settings for CS0 */
6d0f6bcf
JCPV
424#define CONFIG_SYS_EBC_PB1AP 0x92015480
425#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
10767ccb
WD
426
427/* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
6d0f6bcf
JCPV
428#define CONFIG_SYS_EBC_PB2AP 0x92015480
429#define CONFIG_SYS_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
10767ccb
WD
430
431/* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
6d0f6bcf
JCPV
432#define CONFIG_SYS_EBC_PB3AP 0x92015480
433#define CONFIG_SYS_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
10767ccb 434
1d6f9720
WD
435#ifdef CONFIG_PPCHAMELEON_SMI712
436/*
437 * Video console (graphic: SMI LynxEM)
438 */
439#define CONFIG_VIDEO
440#define CONFIG_CFB_CONSOLE
441#define CONFIG_VIDEO_SMI_LYNXEM
442#define CONFIG_VIDEO_LOGO
443/*#define CONFIG_VIDEO_BMP_LOGO*/
444#define CONFIG_CONSOLE_EXTRA_INFO
445#define CONFIG_VGA_AS_SINGLE_DEVICE
446/* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */
6d0f6bcf 447#define CONFIG_SYS_ISA_IO 0xE8000000
7817cb20 448/* see also drivers/video/videomodes.c */
6d0f6bcf 449#define CONFIG_SYS_DEFAULT_VIDEO_MODE 0x303
10767ccb
WD
450#endif
451
452/*-----------------------------------------------------------------------
453 * FPGA stuff
454 */
455/* FPGA internal regs */
6d0f6bcf
JCPV
456#define CONFIG_SYS_FPGA_MODE 0x00
457#define CONFIG_SYS_FPGA_STATUS 0x02
458#define CONFIG_SYS_FPGA_TS 0x04
459#define CONFIG_SYS_FPGA_TS_LOW 0x06
460#define CONFIG_SYS_FPGA_TS_CAP0 0x10
461#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
462#define CONFIG_SYS_FPGA_TS_CAP1 0x14
463#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
464#define CONFIG_SYS_FPGA_TS_CAP2 0x18
465#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
466#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
467#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
10767ccb
WD
468
469/* FPGA Mode Reg */
6d0f6bcf
JCPV
470#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
471#define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
472#define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
473#define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
10767ccb
WD
474
475/* FPGA Status Reg */
6d0f6bcf
JCPV
476#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
477#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
478#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
479#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
480#define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
10767ccb 481
6d0f6bcf
JCPV
482#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
483#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
10767ccb
WD
484
485/* FPGA program pin configuration */
6d0f6bcf
JCPV
486#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
487#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
488#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
489#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
490#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
10767ccb
WD
491
492/*-----------------------------------------------------------------------
493 * Definitions for initial stack pointer and data area (in data cache)
494 */
495/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 496#define CONFIG_SYS_TEMP_STACK_OCM 1
10767ccb
WD
497
498/* On Chip Memory location */
6d0f6bcf
JCPV
499#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
500#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
501#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
553f0982 502#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
10767ccb 503
25ddd1fb 504#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 505#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
10767ccb
WD
506
507/*-----------------------------------------------------------------------
508 * Definitions for GPIO setup (PPC405EP specific)
509 *
510 * GPIO0[0] - External Bus Controller BLAST output
511 * GPIO0[1-9] - Instruction trace outputs -> GPIO
512 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
513 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
514 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
515 * GPIO0[24-27] - UART0 control signal inputs/outputs
516 * GPIO0[28-29] - UART1 data signal input/output
517 * GPIO0[30] - EMAC0 input
518 * GPIO0[31] - EMAC1 reject packet as output
519 */
afabb498
SR
520#define CONFIG_SYS_GPIO0_OSRL 0x40000550
521#define CONFIG_SYS_GPIO0_OSRH 0x00000110
522#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
523/*#define CONFIG_SYS_GPIO0_ISR1H 0x15555445*/
524#define CONFIG_SYS_GPIO0_ISR1H 0x15555444
6d0f6bcf 525#define CONFIG_SYS_GPIO0_TSRL 0x00000000
afabb498 526#define CONFIG_SYS_GPIO0_TSRH 0x00000000
6d0f6bcf 527#define CONFIG_SYS_GPIO0_TCR 0xF7FF8014
10767ccb 528
10767ccb
WD
529#define CONFIG_NO_SERIAL_EEPROM
530
531/*--------------------------------------------------------------------*/
532
533#ifdef CONFIG_NO_SERIAL_EEPROM
534
535/*
536!-----------------------------------------------------------------------
537! Defines for entry options.
538! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
539! are plugged in the board will be utilized as non-ECC DIMMs.
540!-----------------------------------------------------------------------
541*/
542#undef AUTO_MEMORY_CONFIG
543#define DIMM_READ_ADDR 0xAB
544#define DIMM_WRITE_ADDR 0xAA
545
10767ccb
WD
546/* Defines for CPC0_PLLMR1 Register fields */
547#define PLL_ACTIVE 0x80000000
548#define CPC0_PLLMR1_SSCS 0x80000000
549#define PLL_RESET 0x40000000
550#define CPC0_PLLMR1_PLLR 0x40000000
551 /* Feedback multiplier */
552#define PLL_FBKDIV 0x00F00000
553#define CPC0_PLLMR1_FBDV 0x00F00000
554#define PLL_FBKDIV_16 0x00000000
555#define PLL_FBKDIV_1 0x00100000
556#define PLL_FBKDIV_2 0x00200000
557#define PLL_FBKDIV_3 0x00300000
558#define PLL_FBKDIV_4 0x00400000
559#define PLL_FBKDIV_5 0x00500000
560#define PLL_FBKDIV_6 0x00600000
561#define PLL_FBKDIV_7 0x00700000
562#define PLL_FBKDIV_8 0x00800000
563#define PLL_FBKDIV_9 0x00900000
564#define PLL_FBKDIV_10 0x00A00000
565#define PLL_FBKDIV_11 0x00B00000
566#define PLL_FBKDIV_12 0x00C00000
567#define PLL_FBKDIV_13 0x00D00000
568#define PLL_FBKDIV_14 0x00E00000
569#define PLL_FBKDIV_15 0x00F00000
570 /* Forward A divisor */
571#define PLL_FWDDIVA 0x00070000
572#define CPC0_PLLMR1_FWDVA 0x00070000
573#define PLL_FWDDIVA_8 0x00000000
574#define PLL_FWDDIVA_7 0x00010000
575#define PLL_FWDDIVA_6 0x00020000
576#define PLL_FWDDIVA_5 0x00030000
577#define PLL_FWDDIVA_4 0x00040000
578#define PLL_FWDDIVA_3 0x00050000
579#define PLL_FWDDIVA_2 0x00060000
580#define PLL_FWDDIVA_1 0x00070000
581 /* Forward B divisor */
582#define PLL_FWDDIVB 0x00007000
583#define CPC0_PLLMR1_FWDVB 0x00007000
584#define PLL_FWDDIVB_8 0x00000000
585#define PLL_FWDDIVB_7 0x00001000
586#define PLL_FWDDIVB_6 0x00002000
587#define PLL_FWDDIVB_5 0x00003000
588#define PLL_FWDDIVB_4 0x00004000
589#define PLL_FWDDIVB_3 0x00005000
590#define PLL_FWDDIVB_2 0x00006000
591#define PLL_FWDDIVB_1 0x00007000
592 /* PLL tune bits */
593#define PLL_TUNE_MASK 0x000003FF
594#define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
595#define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
596#define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
597#define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
598#define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
599#define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
600#define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
601
602/* Defines for CPC0_PLLMR0 Register fields */
603 /* CPU divisor */
604#define PLL_CPUDIV 0x00300000
605#define CPC0_PLLMR0_CCDV 0x00300000
606#define PLL_CPUDIV_1 0x00000000
607#define PLL_CPUDIV_2 0x00100000
608#define PLL_CPUDIV_3 0x00200000
609#define PLL_CPUDIV_4 0x00300000
610 /* PLB divisor */
611#define PLL_PLBDIV 0x00030000
612#define CPC0_PLLMR0_CBDV 0x00030000
613#define PLL_PLBDIV_1 0x00000000
614#define PLL_PLBDIV_2 0x00010000
615#define PLL_PLBDIV_3 0x00020000
616#define PLL_PLBDIV_4 0x00030000
617 /* OPB divisor */
618#define PLL_OPBDIV 0x00003000
619#define CPC0_PLLMR0_OPDV 0x00003000
620#define PLL_OPBDIV_1 0x00000000
621#define PLL_OPBDIV_2 0x00001000
622#define PLL_OPBDIV_3 0x00002000
623#define PLL_OPBDIV_4 0x00003000
624 /* EBC divisor */
625#define PLL_EXTBUSDIV 0x00000300
626#define CPC0_PLLMR0_EPDV 0x00000300
627#define PLL_EXTBUSDIV_2 0x00000000
628#define PLL_EXTBUSDIV_3 0x00000100
629#define PLL_EXTBUSDIV_4 0x00000200
630#define PLL_EXTBUSDIV_5 0x00000300
631 /* MAL divisor */
632#define PLL_MALDIV 0x00000030
633#define CPC0_PLLMR0_MPDV 0x00000030
634#define PLL_MALDIV_1 0x00000000
635#define PLL_MALDIV_2 0x00000010
636#define PLL_MALDIV_3 0x00000020
637#define PLL_MALDIV_4 0x00000030
638 /* PCI divisor */
639#define PLL_PCIDIV 0x00000003
640#define CPC0_PLLMR0_PPFD 0x00000003
641#define PLL_PCIDIV_1 0x00000000
642#define PLL_PCIDIV_2 0x00000001
643#define PLL_PCIDIV_3 0x00000002
644#define PLL_PCIDIV_4 0x00000003
645
1d6f9720
WD
646#ifdef CONFIG_PPCHAMELEON_CLK_25
647/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */
648#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
649 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
650 PLL_MALDIV_1 | PLL_PCIDIV_4)
651#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \
652 PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \
653 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
654
655#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
656 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
657 PLL_MALDIV_1 | PLL_PCIDIV_4)
658#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \
659 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
660 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
661
662#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
663 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
664 PLL_MALDIV_1 | PLL_PCIDIV_4)
665#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
666 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
667 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
668
669#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
670 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
671 PLL_MALDIV_1 | PLL_PCIDIV_2)
672#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
673 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
674 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
675
676#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
677
10767ccb 678/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
1d6f9720
WD
679#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
680 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
10767ccb 681 PLL_MALDIV_1 | PLL_PCIDIV_4)
1d6f9720
WD
682#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
683 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
10767ccb 684 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
1d6f9720
WD
685
686#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
687 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
10767ccb 688 PLL_MALDIV_1 | PLL_PCIDIV_4)
1d6f9720
WD
689#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
690 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
10767ccb 691 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
1d6f9720
WD
692
693#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
694 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
10767ccb 695 PLL_MALDIV_1 | PLL_PCIDIV_4)
1d6f9720
WD
696#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
697 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
10767ccb 698 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
1d6f9720
WD
699
700#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
701 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
10767ccb 702 PLL_MALDIV_1 | PLL_PCIDIV_2)
1d6f9720
WD
703#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
704 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
10767ccb
WD
705 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
706
1d6f9720
WD
707#else
708#error "* External frequency (SysClk) not defined! *"
709#endif
710
10767ccb
WD
711#if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
712/* Model HI */
1d6f9720
WD
713#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55
714#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55
6d0f6bcf 715#define CONFIG_SYS_OPB_FREQ 55555555
10767ccb
WD
716/* Model ME */
717#elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
1d6f9720
WD
718#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33
719#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33
6d0f6bcf 720#define CONFIG_SYS_OPB_FREQ 66666666
10767ccb
WD
721#else
722/* Model BA (default) */
1d6f9720
WD
723#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33
724#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33
6d0f6bcf 725#define CONFIG_SYS_OPB_FREQ 66666666
10767ccb
WD
726#endif
727
728#endif /* CONFIG_NO_SERIAL_EEPROM */
729
730#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
10767ccb
WD
731#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
732
700a0c64
WD
733/*
734 * JFFS2 partitions
735 *
736 */
737/* No command line, one static partition */
68d7d651 738#undef CONFIG_CMD_MTDPARTS
700a0c64
WD
739#define CONFIG_JFFS2_DEV "nand"
740#define CONFIG_JFFS2_PART_SIZE 0x00200000
741#define CONFIG_JFFS2_PART_OFFSET 0x00000000
742
743/* mtdparts command line support
744 *
745 * Note: fake mtd_id used, no linux mtd map file
746 */
747/*
68d7d651 748#define CONFIG_CMD_MTDPARTS
700a0c64
WD
749#define MTDIDS_DEFAULT "nand0=catcenter"
750#define MTDPARTS_DEFAULT "mtdparts=catcenter:2m(nand)"
751*/
752
10767ccb 753#endif /* __CONFIG_H */