]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/CATcenter.h
ppc4xx: Use common NS16550 driver for PPC4xx UART
[people/ms/u-boot.git] / include / configs / CATcenter.h
CommitLineData
10767ccb 1/*
1d6f9720
WD
2 * ueberarbeitet durch Christoph Seyfert
3 *
414eec35 4 * (C) Copyright 2004-2005 DENX Software Engineering,
10767ccb
WD
5 * Wolfgang Grandegger <wg@denx.de>
6 * (C) Copyright 2003
7 * DAVE Srl
8 *
9 * http://www.dave-tech.it
10 * http://www.wawnet.biz
11 * mailto:info@wawnet.biz
12 *
13 * Credits: Stefan Roese, Wolfgang Denk
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31/*
32 * board/config.h - configuration options, board specific
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38#define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
39#define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
40#define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
41#ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
42#define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
43#endif
44
1d6f9720
WD
45/* Only one of the following two symbols must be defined (default is 25 MHz)
46 * CONFIG_PPCHAMELEON_CLK_25
47 * CONFIG_PPCHAMELEON_CLK_33
48 */
49#if (!defined(CONFIG_PPCHAMELEON_CLK_25) && !defined(CONFIG_PPCHAMELEON_CLK_33))
50#define CONFIG_PPCHAMELEON_CLK_25
51#endif
52
53#if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33))
54#error "* Two external frequencies (SysClk) are defined! *"
55#endif
56
57#undef CONFIG_PPCHAMELEON_SMI712
58
10767ccb
WD
59/*
60 * Debug stuff
61 */
62#undef __DEBUG_START_FROM_SRAM__
63#define __DISABLE_MACHINE_EXCEPTION__
64
65#ifdef __DEBUG_START_FROM_SRAM__
6d0f6bcf 66#define CONFIG_SYS_DUMMY_FLASH_SIZE 1024*1024*4
10767ccb
WD
67#endif
68
69/*
70 * High Level Configuration Options
71 * (easy to change)
72 */
73
74#define CONFIG_405EP 1 /* This is a PPC405 CPU */
75#define CONFIG_4xx 1 /* ...member of PPC4xx family */
76#define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
77
78#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
79#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
80
1d6f9720
WD
81#ifdef CONFIG_PPCHAMELEON_CLK_25
82# define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
83#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
10767ccb 84#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
1d6f9720
WD
85#else
86# error "* External frequency (SysClk) not defined! *"
87#endif
10767ccb 88
550650dd
SR
89#define CONFIG_CONS_INDEX 2 /* Use UART1 */
90#define CONFIG_SYS_NS16550
91#define CONFIG_SYS_NS16550_SERIAL
92#define CONFIG_SYS_NS16550_REG_SIZE 1
93#define CONFIG_SYS_NS16550_CLK get_serial_clock()
10767ccb
WD
94#define CONFIG_BAUDRATE 115200
95#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
96
1d6f9720
WD
97#define CONFIG_VERSION_VARIABLE 1 /* add version variable */
98#define CONFIG_IDENT_STRING "1"
99
10767ccb
WD
100#undef CONFIG_BOOTARGS
101
102/* Ethernet stuff */
103#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
1d6f9720 104#define CONFIG_ETHADDR 00:50:C2:1E:AF:FE
e2ffd59b 105#define CONFIG_HAS_ETH1
1d6f9720 106#define CONFIG_ETH1ADDR 00:50:C2:1E:AF:FD
10767ccb
WD
107
108#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 109#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
10767ccb
WD
110
111
112#undef CONFIG_EXT_PHY
1d6f9720 113#define CONFIG_NET_MULTI 1
10767ccb
WD
114
115#define CONFIG_MII 1 /* MII PHY management */
116#ifndef CONFIG_EXT_PHY
bf41886f 117#define CONFIG_PHY_ADDR 1 /* EMAC0 PHY address */
3c71f3e8 118#define CONFIG_PHY1_ADDR 16 /* EMAC1 PHY address */
10767ccb
WD
119#else
120#define CONFIG_PHY_ADDR 2 /* PHY address */
121#endif
122#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
123
414eec35
WD
124#define CONFIG_TIMESTAMP /* Print image info with timestamp */
125
49cf7e8e 126
11799434
JL
127/*
128 * BOOTP options
129 */
130#define CONFIG_BOOTP_BOOTFILESIZE
131#define CONFIG_BOOTP_BOOTPATH
132#define CONFIG_BOOTP_GATEWAY
133#define CONFIG_BOOTP_HOSTNAME
134
135
49cf7e8e
JL
136/*
137 * Command line configuration.
138 */
139#include <config_cmd_default.h>
140
141#define CONFIG_CMD_DHCP
142#define CONFIG_CMD_ELF
143#define CONFIG_CMD_EEPROM
144#define CONFIG_CMD_I2C
145#define CONFIG_CMD_IRQ
146#define CONFIG_CMD_JFFS2
147#define CONFIG_CMD_MII
148#define CONFIG_CMD_NAND
149#define CONFIG_CMD_NFS
150#define CONFIG_CMD_SNTP
151
10767ccb
WD
152
153#define CONFIG_MAC_PARTITION
154#define CONFIG_DOS_PARTITION
155
10767ccb
WD
156#undef CONFIG_WATCHDOG /* watchdog disabled */
157
158#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
6d0f6bcf 159#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
10767ccb
WD
160
161#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
162
163/*
164 * Miscellaneous configurable options
165 */
6d0f6bcf
JCPV
166#define CONFIG_SYS_LONGHELP /* undef to save memory */
167#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
10767ccb 168
6d0f6bcf
JCPV
169#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
170#ifdef CONFIG_SYS_HUSH_PARSER
171#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
10767ccb
WD
172#endif
173
49cf7e8e 174#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 175#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
10767ccb 176#else
6d0f6bcf 177#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
10767ccb 178#endif
6d0f6bcf
JCPV
179#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
180#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
181#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
10767ccb 182
6d0f6bcf 183#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
10767ccb 184
6d0f6bcf 185#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
10767ccb 186
6d0f6bcf
JCPV
187#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
188#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
10767ccb 189
6d0f6bcf 190#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 191#define CONFIG_SYS_BASE_BAUD 691200
10767ccb
WD
192
193/* The following table includes the supported baudrates */
6d0f6bcf 194#define CONFIG_SYS_BAUDRATE_TABLE \
10767ccb
WD
195 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
196 57600, 115200, 230400, 460800, 921600 }
197
6d0f6bcf
JCPV
198#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
199#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
10767ccb 200
6d0f6bcf 201#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
10767ccb
WD
202
203#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
204
205/*-----------------------------------------------------------------------
206 * NAND-FLASH stuff
207 *-----------------------------------------------------------------------
208 */
6d0f6bcf
JCPV
209#define CONFIG_SYS_NAND0_BASE 0xFF400000
210#define CONFIG_SYS_NAND1_BASE 0xFF000000
211#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE }
6db39708 212#define NAND_BIG_DELAY_US 25
10767ccb
WD
213
214/* For CATcenter there is only NAND on the module */
6d0f6bcf 215#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
10767ccb
WD
216#define NAND_NO_RB
217
6d0f6bcf
JCPV
218#define CONFIG_SYS_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
219#define CONFIG_SYS_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
220#define CONFIG_SYS_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
221#define CONFIG_SYS_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
10767ccb 222
6d0f6bcf
JCPV
223#define CONFIG_SYS_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
224#define CONFIG_SYS_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
225#define CONFIG_SYS_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
226#define CONFIG_SYS_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
10767ccb
WD
227
228
6db39708 229#define MACRO_NAND_DISABLE_CE(nandptr) do \
10767ccb 230{ \
6db39708 231 switch((unsigned long)nandptr) \
10767ccb 232 { \
6d0f6bcf
JCPV
233 case CONFIG_SYS_NAND0_BASE: \
234 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CE); \
10767ccb 235 break; \
6d0f6bcf
JCPV
236 case CONFIG_SYS_NAND1_BASE: \
237 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CE); \
10767ccb
WD
238 break; \
239 } \
240} while(0)
241
6db39708 242#define MACRO_NAND_ENABLE_CE(nandptr) do \
10767ccb 243{ \
6db39708 244 switch((unsigned long)nandptr) \
10767ccb 245 { \
6d0f6bcf
JCPV
246 case CONFIG_SYS_NAND0_BASE: \
247 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CE); \
10767ccb 248 break; \
6d0f6bcf
JCPV
249 case CONFIG_SYS_NAND1_BASE: \
250 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CE); \
10767ccb
WD
251 break; \
252 } \
253} while(0)
254
6db39708 255#define MACRO_NAND_CTL_CLRALE(nandptr) do \
10767ccb
WD
256{ \
257 switch((unsigned long)nandptr) \
258 { \
6d0f6bcf
JCPV
259 case CONFIG_SYS_NAND0_BASE: \
260 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_ALE); \
10767ccb 261 break; \
6d0f6bcf
JCPV
262 case CONFIG_SYS_NAND1_BASE: \
263 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_ALE); \
10767ccb
WD
264 break; \
265 } \
266} while(0)
267
6db39708 268#define MACRO_NAND_CTL_SETALE(nandptr) do \
10767ccb
WD
269{ \
270 switch((unsigned long)nandptr) \
271 { \
6d0f6bcf
JCPV
272 case CONFIG_SYS_NAND0_BASE: \
273 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_ALE); \
10767ccb 274 break; \
6d0f6bcf
JCPV
275 case CONFIG_SYS_NAND1_BASE: \
276 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_ALE); \
10767ccb
WD
277 break; \
278 } \
279} while(0)
280
6db39708 281#define MACRO_NAND_CTL_CLRCLE(nandptr) do \
10767ccb
WD
282{ \
283 switch((unsigned long)nandptr) \
284 { \
6d0f6bcf
JCPV
285 case CONFIG_SYS_NAND0_BASE: \
286 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CLE); \
10767ccb 287 break; \
6d0f6bcf
JCPV
288 case CONFIG_SYS_NAND1_BASE: \
289 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CLE); \
10767ccb
WD
290 break; \
291 } \
292} while(0)
293
6db39708 294#define MACRO_NAND_CTL_SETCLE(nandptr) do { \
10767ccb 295 switch((unsigned long)nandptr) { \
6d0f6bcf
JCPV
296 case CONFIG_SYS_NAND0_BASE: \
297 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CLE); \
10767ccb 298 break; \
6d0f6bcf
JCPV
299 case CONFIG_SYS_NAND1_BASE: \
300 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CLE); \
10767ccb
WD
301 break; \
302 } \
303} while(0)
304
305#ifdef NAND_NO_RB
306/* constant delay (see also tR in the datasheet) */
307#define NAND_WAIT_READY(nand) do { \
308 udelay(12); \
309} while (0)
310#else
311/* use the R/B pin */
312/* TBD */
313#endif
314
315#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
316#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
317#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
318#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
319
320/*-----------------------------------------------------------------------
321 * PCI stuff
322 *-----------------------------------------------------------------------
323 */
324#if 0 /* No PCI on CATcenter */
325#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
326#define PCI_HOST_FORCE 1 /* configure as pci host */
327#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
328
329#define CONFIG_PCI /* include pci support */
330#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
331#undef CONFIG_PCI_PNP /* do pci plug-and-play */
332 /* resource configuration */
333
334#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
335
6d0f6bcf
JCPV
336#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
337#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */
338#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
1d6f9720 339
6d0f6bcf
JCPV
340#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
341#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
342#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
343#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
344#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
345#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
10767ccb
WD
346#endif /* No PCI */
347
348/*-----------------------------------------------------------------------
349 * Start addresses for the final memory configuration
350 * (Set up by the startup code)
6d0f6bcf 351 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
10767ccb 352 */
6d0f6bcf
JCPV
353#define CONFIG_SYS_SDRAM_BASE 0x00000000
354#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
355#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
356#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
357#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
10767ccb
WD
358
359/*
360 * For booting Linux, the board info and command line data
361 * have to be in the first 8 MB of memory, since this is
362 * the maximum mapped by the Linux kernel during initialization.
363 */
6d0f6bcf 364#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
10767ccb
WD
365/*-----------------------------------------------------------------------
366 * FLASH organization
367 */
6d0f6bcf
JCPV
368#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
369#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
10767ccb 370
6d0f6bcf
JCPV
371#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
372#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
10767ccb 373
6d0f6bcf
JCPV
374#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
375#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
376#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
10767ccb
WD
377/*
378 * The following defines are added for buggy IOP480 byte interface.
379 * All other boards should use the standard values (CPCI405 etc.)
380 */
6d0f6bcf
JCPV
381#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
382#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
383#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
10767ccb 384
6d0f6bcf 385#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
10767ccb 386
10767ccb
WD
387/*-----------------------------------------------------------------------
388 * Environment Variable setup
389 */
5a1aceb0 390#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
0e8d1586
JCPV
391#define CONFIG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
392#define CONFIG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
393#define CONFIG_ENV_ADDR_REDUND 0xFFFFA000
394#define CONFIG_ENV_SIZE_REDUND 0x2000
10767ccb 395
6d0f6bcf 396#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
67c31036 397
6d0f6bcf
JCPV
398#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
399#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
10767ccb
WD
400
401/*-----------------------------------------------------------------------
402 * I2C EEPROM (CAT24WC16) for environment
403 */
404#define CONFIG_HARD_I2C /* I2c with hardware support */
6d0f6bcf
JCPV
405#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
406#define CONFIG_SYS_I2C_SLAVE 0x7F
10767ccb 407
6d0f6bcf
JCPV
408#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
409#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
10767ccb 410/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
411/*#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
412#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
10767ccb
WD
413 /* 16 byte page write mode using*/
414 /* last 4 bits of the address */
6d0f6bcf 415#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
10767ccb
WD
416
417/*-----------------------------------------------------------------------
418 * Cache Configuration
419 */
6d0f6bcf 420#define CONFIG_SYS_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
10767ccb 421 /* have only 8kB, 16kB is save here */
6d0f6bcf 422#define CONFIG_SYS_CACHELINE_SIZE 32 /* ... */
49cf7e8e 423#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 424#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
10767ccb
WD
425#endif
426
427/*
428 * Init Memory Controller:
429 *
430 * BR0/1 and OR0/1 (FLASH)
431 */
432
433#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
434
435/*-----------------------------------------------------------------------
436 * External Bus Controller (EBC) Setup
437 */
438
439/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
6d0f6bcf
JCPV
440#define CONFIG_SYS_EBC_PB0AP 0x92015480
441#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
10767ccb
WD
442
443/* Memory Bank 1 (External SRAM) initialization */
444/* Since this must replace NOR Flash, we use the same settings for CS0 */
6d0f6bcf
JCPV
445#define CONFIG_SYS_EBC_PB1AP 0x92015480
446#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
10767ccb
WD
447
448/* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
6d0f6bcf
JCPV
449#define CONFIG_SYS_EBC_PB2AP 0x92015480
450#define CONFIG_SYS_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
10767ccb
WD
451
452/* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
6d0f6bcf
JCPV
453#define CONFIG_SYS_EBC_PB3AP 0x92015480
454#define CONFIG_SYS_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
10767ccb 455
1d6f9720
WD
456#ifdef CONFIG_PPCHAMELEON_SMI712
457/*
458 * Video console (graphic: SMI LynxEM)
459 */
460#define CONFIG_VIDEO
461#define CONFIG_CFB_CONSOLE
462#define CONFIG_VIDEO_SMI_LYNXEM
463#define CONFIG_VIDEO_LOGO
464/*#define CONFIG_VIDEO_BMP_LOGO*/
465#define CONFIG_CONSOLE_EXTRA_INFO
466#define CONFIG_VGA_AS_SINGLE_DEVICE
467/* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */
6d0f6bcf 468#define CONFIG_SYS_ISA_IO 0xE8000000
7817cb20 469/* see also drivers/video/videomodes.c */
6d0f6bcf 470#define CONFIG_SYS_DEFAULT_VIDEO_MODE 0x303
10767ccb
WD
471#endif
472
473/*-----------------------------------------------------------------------
474 * FPGA stuff
475 */
476/* FPGA internal regs */
6d0f6bcf
JCPV
477#define CONFIG_SYS_FPGA_MODE 0x00
478#define CONFIG_SYS_FPGA_STATUS 0x02
479#define CONFIG_SYS_FPGA_TS 0x04
480#define CONFIG_SYS_FPGA_TS_LOW 0x06
481#define CONFIG_SYS_FPGA_TS_CAP0 0x10
482#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
483#define CONFIG_SYS_FPGA_TS_CAP1 0x14
484#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
485#define CONFIG_SYS_FPGA_TS_CAP2 0x18
486#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
487#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
488#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
10767ccb
WD
489
490/* FPGA Mode Reg */
6d0f6bcf
JCPV
491#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
492#define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
493#define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
494#define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
10767ccb
WD
495
496/* FPGA Status Reg */
6d0f6bcf
JCPV
497#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
498#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
499#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
500#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
501#define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
10767ccb 502
6d0f6bcf
JCPV
503#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
504#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
10767ccb
WD
505
506/* FPGA program pin configuration */
6d0f6bcf
JCPV
507#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
508#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
509#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
510#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
511#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
10767ccb
WD
512
513/*-----------------------------------------------------------------------
514 * Definitions for initial stack pointer and data area (in data cache)
515 */
516/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 517#define CONFIG_SYS_TEMP_STACK_OCM 1
10767ccb
WD
518
519/* On Chip Memory location */
6d0f6bcf
JCPV
520#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
521#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
522#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
523#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
10767ccb 524
6d0f6bcf
JCPV
525#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
526#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
527#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
10767ccb
WD
528
529/*-----------------------------------------------------------------------
530 * Definitions for GPIO setup (PPC405EP specific)
531 *
532 * GPIO0[0] - External Bus Controller BLAST output
533 * GPIO0[1-9] - Instruction trace outputs -> GPIO
534 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
535 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
536 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
537 * GPIO0[24-27] - UART0 control signal inputs/outputs
538 * GPIO0[28-29] - UART1 data signal input/output
539 * GPIO0[30] - EMAC0 input
540 * GPIO0[31] - EMAC1 reject packet as output
541 */
afabb498
SR
542#define CONFIG_SYS_GPIO0_OSRL 0x40000550
543#define CONFIG_SYS_GPIO0_OSRH 0x00000110
544#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
545/*#define CONFIG_SYS_GPIO0_ISR1H 0x15555445*/
546#define CONFIG_SYS_GPIO0_ISR1H 0x15555444
6d0f6bcf 547#define CONFIG_SYS_GPIO0_TSRL 0x00000000
afabb498 548#define CONFIG_SYS_GPIO0_TSRH 0x00000000
6d0f6bcf 549#define CONFIG_SYS_GPIO0_TCR 0xF7FF8014
10767ccb
WD
550
551/*
552 * Internal Definitions
553 *
554 * Boot Flags
555 */
556#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
557#define BOOTFLAG_WARM 0x02 /* Software reboot */
558
559
560#define CONFIG_NO_SERIAL_EEPROM
561
562/*--------------------------------------------------------------------*/
563
564#ifdef CONFIG_NO_SERIAL_EEPROM
565
566/*
567!-----------------------------------------------------------------------
568! Defines for entry options.
569! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
570! are plugged in the board will be utilized as non-ECC DIMMs.
571!-----------------------------------------------------------------------
572*/
573#undef AUTO_MEMORY_CONFIG
574#define DIMM_READ_ADDR 0xAB
575#define DIMM_WRITE_ADDR 0xAA
576
10767ccb
WD
577#define CPC0_PLLMR0 (CNTRL_DCR_BASE+0x0) /* PLL mode 0 register */
578#define CPC0_BOOT (CNTRL_DCR_BASE+0x1) /* Chip Clock Status register */
579#define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Chip Control 1 register */
580#define CPC0_EPRCSR (CNTRL_DCR_BASE+0x3) /* EMAC PHY Rcv Clk Src register */
581#define CPC0_PLLMR1 (CNTRL_DCR_BASE+0x4) /* PLL mode 1 register */
582#define CPC0_UCR (CNTRL_DCR_BASE+0x5) /* UART Control register */
583#define CPC0_SRR (CNTRL_DCR_BASE+0x6) /* Soft Reset register */
584#define CPC0_JTAGID (CNTRL_DCR_BASE+0x7) /* JTAG ID register */
585#define CPC0_SPARE (CNTRL_DCR_BASE+0x8) /* Spare DCR */
586#define CPC0_PCI (CNTRL_DCR_BASE+0x9) /* PCI Control register */
587
588/* Defines for CPC0_PLLMR1 Register fields */
589#define PLL_ACTIVE 0x80000000
590#define CPC0_PLLMR1_SSCS 0x80000000
591#define PLL_RESET 0x40000000
592#define CPC0_PLLMR1_PLLR 0x40000000
593 /* Feedback multiplier */
594#define PLL_FBKDIV 0x00F00000
595#define CPC0_PLLMR1_FBDV 0x00F00000
596#define PLL_FBKDIV_16 0x00000000
597#define PLL_FBKDIV_1 0x00100000
598#define PLL_FBKDIV_2 0x00200000
599#define PLL_FBKDIV_3 0x00300000
600#define PLL_FBKDIV_4 0x00400000
601#define PLL_FBKDIV_5 0x00500000
602#define PLL_FBKDIV_6 0x00600000
603#define PLL_FBKDIV_7 0x00700000
604#define PLL_FBKDIV_8 0x00800000
605#define PLL_FBKDIV_9 0x00900000
606#define PLL_FBKDIV_10 0x00A00000
607#define PLL_FBKDIV_11 0x00B00000
608#define PLL_FBKDIV_12 0x00C00000
609#define PLL_FBKDIV_13 0x00D00000
610#define PLL_FBKDIV_14 0x00E00000
611#define PLL_FBKDIV_15 0x00F00000
612 /* Forward A divisor */
613#define PLL_FWDDIVA 0x00070000
614#define CPC0_PLLMR1_FWDVA 0x00070000
615#define PLL_FWDDIVA_8 0x00000000
616#define PLL_FWDDIVA_7 0x00010000
617#define PLL_FWDDIVA_6 0x00020000
618#define PLL_FWDDIVA_5 0x00030000
619#define PLL_FWDDIVA_4 0x00040000
620#define PLL_FWDDIVA_3 0x00050000
621#define PLL_FWDDIVA_2 0x00060000
622#define PLL_FWDDIVA_1 0x00070000
623 /* Forward B divisor */
624#define PLL_FWDDIVB 0x00007000
625#define CPC0_PLLMR1_FWDVB 0x00007000
626#define PLL_FWDDIVB_8 0x00000000
627#define PLL_FWDDIVB_7 0x00001000
628#define PLL_FWDDIVB_6 0x00002000
629#define PLL_FWDDIVB_5 0x00003000
630#define PLL_FWDDIVB_4 0x00004000
631#define PLL_FWDDIVB_3 0x00005000
632#define PLL_FWDDIVB_2 0x00006000
633#define PLL_FWDDIVB_1 0x00007000
634 /* PLL tune bits */
635#define PLL_TUNE_MASK 0x000003FF
636#define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
637#define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
638#define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
639#define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
640#define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
641#define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
642#define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
643
644/* Defines for CPC0_PLLMR0 Register fields */
645 /* CPU divisor */
646#define PLL_CPUDIV 0x00300000
647#define CPC0_PLLMR0_CCDV 0x00300000
648#define PLL_CPUDIV_1 0x00000000
649#define PLL_CPUDIV_2 0x00100000
650#define PLL_CPUDIV_3 0x00200000
651#define PLL_CPUDIV_4 0x00300000
652 /* PLB divisor */
653#define PLL_PLBDIV 0x00030000
654#define CPC0_PLLMR0_CBDV 0x00030000
655#define PLL_PLBDIV_1 0x00000000
656#define PLL_PLBDIV_2 0x00010000
657#define PLL_PLBDIV_3 0x00020000
658#define PLL_PLBDIV_4 0x00030000
659 /* OPB divisor */
660#define PLL_OPBDIV 0x00003000
661#define CPC0_PLLMR0_OPDV 0x00003000
662#define PLL_OPBDIV_1 0x00000000
663#define PLL_OPBDIV_2 0x00001000
664#define PLL_OPBDIV_3 0x00002000
665#define PLL_OPBDIV_4 0x00003000
666 /* EBC divisor */
667#define PLL_EXTBUSDIV 0x00000300
668#define CPC0_PLLMR0_EPDV 0x00000300
669#define PLL_EXTBUSDIV_2 0x00000000
670#define PLL_EXTBUSDIV_3 0x00000100
671#define PLL_EXTBUSDIV_4 0x00000200
672#define PLL_EXTBUSDIV_5 0x00000300
673 /* MAL divisor */
674#define PLL_MALDIV 0x00000030
675#define CPC0_PLLMR0_MPDV 0x00000030
676#define PLL_MALDIV_1 0x00000000
677#define PLL_MALDIV_2 0x00000010
678#define PLL_MALDIV_3 0x00000020
679#define PLL_MALDIV_4 0x00000030
680 /* PCI divisor */
681#define PLL_PCIDIV 0x00000003
682#define CPC0_PLLMR0_PPFD 0x00000003
683#define PLL_PCIDIV_1 0x00000000
684#define PLL_PCIDIV_2 0x00000001
685#define PLL_PCIDIV_3 0x00000002
686#define PLL_PCIDIV_4 0x00000003
687
1d6f9720
WD
688#ifdef CONFIG_PPCHAMELEON_CLK_25
689/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */
690#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
691 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
692 PLL_MALDIV_1 | PLL_PCIDIV_4)
693#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \
694 PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \
695 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
696
697#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
698 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
699 PLL_MALDIV_1 | PLL_PCIDIV_4)
700#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \
701 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
702 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
703
704#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
705 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
706 PLL_MALDIV_1 | PLL_PCIDIV_4)
707#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
708 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
709 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
710
711#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
712 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
713 PLL_MALDIV_1 | PLL_PCIDIV_2)
714#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
715 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
716 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
717
718#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
719
10767ccb 720/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
1d6f9720
WD
721#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
722 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
10767ccb 723 PLL_MALDIV_1 | PLL_PCIDIV_4)
1d6f9720
WD
724#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
725 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
10767ccb 726 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
1d6f9720
WD
727
728#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
729 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
10767ccb 730 PLL_MALDIV_1 | PLL_PCIDIV_4)
1d6f9720
WD
731#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
732 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
10767ccb 733 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
1d6f9720
WD
734
735#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
736 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
10767ccb 737 PLL_MALDIV_1 | PLL_PCIDIV_4)
1d6f9720
WD
738#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
739 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
10767ccb 740 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
1d6f9720
WD
741
742#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
743 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
10767ccb 744 PLL_MALDIV_1 | PLL_PCIDIV_2)
1d6f9720
WD
745#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
746 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
10767ccb
WD
747 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
748
1d6f9720
WD
749#else
750#error "* External frequency (SysClk) not defined! *"
751#endif
752
10767ccb
WD
753#if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
754/* Model HI */
1d6f9720
WD
755#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55
756#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55
6d0f6bcf 757#define CONFIG_SYS_OPB_FREQ 55555555
10767ccb
WD
758/* Model ME */
759#elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
1d6f9720
WD
760#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33
761#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33
6d0f6bcf 762#define CONFIG_SYS_OPB_FREQ 66666666
10767ccb
WD
763#else
764/* Model BA (default) */
1d6f9720
WD
765#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33
766#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33
6d0f6bcf 767#define CONFIG_SYS_OPB_FREQ 66666666
10767ccb
WD
768#endif
769
770#endif /* CONFIG_NO_SERIAL_EEPROM */
771
772#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
10767ccb
WD
773#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
774
700a0c64
WD
775/*
776 * JFFS2 partitions
777 *
778 */
779/* No command line, one static partition */
68d7d651 780#undef CONFIG_CMD_MTDPARTS
700a0c64
WD
781#define CONFIG_JFFS2_DEV "nand"
782#define CONFIG_JFFS2_PART_SIZE 0x00200000
783#define CONFIG_JFFS2_PART_OFFSET 0x00000000
784
785/* mtdparts command line support
786 *
787 * Note: fake mtd_id used, no linux mtd map file
788 */
789/*
68d7d651 790#define CONFIG_CMD_MTDPARTS
700a0c64
WD
791#define MTDIDS_DEFAULT "nand0=catcenter"
792#define MTDPARTS_DEFAULT "mtdparts=catcenter:2m(nand)"
793*/
794
10767ccb 795#endif /* __CONFIG_H */