]>
Commit | Line | Data |
---|---|---|
3a473b2a WD |
1 | /* |
2 | * (C) Copyright 2001 | |
3 | * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc. | |
4 | * | |
5 | * See file CREDITS for list of people who contributed to this | |
6 | * project. | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or | |
9 | * modify it under the terms of the GNU General Public License as | |
10 | * published by the Free Software Foundation; either version 2 of | |
11 | * the License, or (at your option) any later version. | |
12 | * | |
13 | * This program is distributed in the hope that it will be useful, | |
14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | * GNU General Public License for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU General Public License | |
19 | * along with this program; if not, write to the Free Software | |
20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
21 | * MA 02111-1307 USA | |
22 | */ | |
23 | ||
24 | /* | |
25 | * board/config.h - configuration options, board specific | |
26 | */ | |
27 | ||
28 | /************************************************************************* | |
29 | * (c) 2002 Datentechnik AG - Project: Dino | |
30 | * | |
31 | * | |
32 | * $Id: DB64360.h,v 1.3 2003/04/26 04:58:13 brad Exp $ | |
33 | * | |
34 | ************************************************************************/ | |
35 | ||
36 | /************************************************************************* | |
37 | * | |
38 | * History: | |
39 | * | |
40 | * $Log: DB64360.h,v $ | |
41 | * Revision 1.3 2003/04/26 04:58:13 brad | |
42 | * Cosmetic changes and compiler warning cleanups | |
43 | * | |
44 | * Revision 1.2 2003/04/23 15:48:15 ingo | |
45 | * mem. map output added | |
46 | * | |
47 | * Revision 1.1 2003/04/17 09:31:42 ias | |
48 | * keymile changes 17_04_2003 | |
49 | * | |
50 | * Revision 1.10 2003/03/06 12:25:04 ias | |
51 | * 750 FX CPU HID settings updated | |
52 | * | |
53 | * Revision 1.9 2003/03/03 16:14:36 ias | |
54 | * cleanup compiler warnings of printf fuctions | |
55 | * | |
56 | * Revision 1.8 2003/03/03 15:11:44 ias | |
57 | * Marvell MPSC-UART is working | |
58 | * | |
59 | * Revision 1.7 2003/02/26 12:15:45 ssu | |
60 | * adapted default parameters to new board flash address | |
61 | * | |
62 | * Revision 1.6 2003/02/25 14:55:42 ssu | |
63 | * changed default environment parameters | |
64 | * | |
65 | * Revision 1.5 2003/02/21 17:14:23 ias | |
66 | * added extended SPD handling | |
67 | * | |
68 | * Revision 1.4 2003/01/14 09:16:08 ias | |
69 | * PPCBoot for Marvel Beta 0.9 | |
70 | * | |
71 | * Revision 1.3 2002/12/03 13:56:26 ias | |
72 | * Environment in flash support added | |
73 | * | |
74 | * Revision 1.2 2002/11/29 16:53:29 ias | |
75 | * Flash support for STM added | |
76 | * | |
77 | * Revision 1.1 2002/11/29 13:36:31 ias | |
78 | * Revision 0.1 of PPCBOOT (1.1.5) for Marvell DB64360 IBM750FX Board | |
79 | * - working DDRRAM (only 32MByte of 128MB Modul) | |
80 | * - working I2C Driver for SPD EEPROM read | |
81 | * - working DUART 16650 for Serial Console | |
82 | * - working "console" | |
83 | * | |
84 | * | |
85 | * | |
86 | ************************************************************************/ | |
87 | ||
88 | #ifndef __CONFIG_H | |
89 | #define __CONFIG_H | |
90 | ||
3a473b2a WD |
91 | /* This define must be before the core.h include */ |
92 | #define CONFIG_DB64360 1 /* this is an DB64360 board */ | |
93 | ||
94 | #ifndef __ASSEMBLY__ | |
95 | #include "../board/Marvell/include/core.h" | |
96 | #endif | |
97 | ||
98 | /*-----------------------------------------------------*/ | |
99 | /* #include "../board/db64360/local.h" */ | |
100 | #ifndef __LOCAL_H | |
101 | #define __LOCAL_H | |
102 | ||
103 | /* first ethernet */ | |
104 | #define CONFIG_ETHADDR 64:36:00:00:00:01 | |
105 | /* next two ethernet hwaddrs */ | |
e2ffd59b | 106 | #define CONFIG_HAS_ETH1 |
3a473b2a WD |
107 | #define CONFIG_ETH1ADDR 64:36:00:00:00:02 |
108 | /* in the atlantis 64360 we have only 2 ETH port on the board, | |
109 | if we use PCI it has its own MAC addr */ | |
110 | ||
111 | #define CONFIG_ENV_OVERWRITE | |
112 | #endif /* __CONFIG_H */ | |
113 | ||
114 | /* | |
115 | * High Level Configuration Options | |
116 | * (easy to change) | |
117 | */ | |
118 | ||
119 | #define CONFIG_74xx /* we have a 750FX (override local.h) */ | |
120 | ||
121 | #define CONFIG_DB64360 1 /* this is an DB64360 board */ | |
122 | ||
2ae18241 WD |
123 | #define CONFIG_SYS_TEXT_BASE 0xfff00000 |
124 | ||
3a473b2a WD |
125 | #define CONFIG_BAUDRATE 115200 /* console baudrate = 115000 */ |
126 | /*ronen - we don't use the global CONFIG_ECC, since in the global ecc we initialize the | |
127 | DRAM for ECC in the phase we are relocating to it, which isn't so sufficient. | |
128 | so we will define our ECC CONFIG and initilize the DRAM for ECC in the DRAM initialization phase, | |
129 | see sdram_init.c */ | |
130 | #undef CONFIG_ECC /* enable ECC support */ | |
131 | #define CONFIG_MV64360_ECC | |
132 | ||
133 | /* which initialization functions to call for this board */ | |
134 | #define CONFIG_MISC_INIT_R /* initialize the icache L1 */ | |
c837dcb1 | 135 | #define CONFIG_BOARD_EARLY_INIT_F |
3a473b2a | 136 | |
6d0f6bcf | 137 | #define CONFIG_SYS_BOARD_NAME "DB64360" |
3a473b2a WD |
138 | #define CONFIG_IDENT_STRING "Marvell DB64360 (1.1)" |
139 | ||
6d0f6bcf JCPV |
140 | /*#define CONFIG_SYS_HUSH_PARSER */ |
141 | #undef CONFIG_SYS_HUSH_PARSER | |
3a473b2a | 142 | |
6d0f6bcf | 143 | #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " |
3a473b2a WD |
144 | |
145 | /* | |
146 | * The following defines let you select what serial you want to use | |
147 | * for your console driver. | |
148 | * | |
149 | * what to do: | |
150 | * to use the DUART, undef CONFIG_MPSC. If you have hacked a serial | |
6d0f6bcf | 151 | * cable onto the second DUART channel, change the CONFIG_SYS_DUART port from 1 |
3a473b2a WD |
152 | * to 0 below. |
153 | * | |
154 | * to use the MPSC, #define CONFIG_MPSC. If you have wired up another | |
155 | * mpsc channel, change CONFIG_MPSC_PORT to the desired value. | |
156 | */ | |
157 | ||
158 | #define CONFIG_MPSC_PORT 0 | |
159 | ||
160 | /* to change the default ethernet port, use this define (options: 0, 1, 2) */ | |
161 | #define CONFIG_NET_MULTI | |
162 | #define MV_ETH_DEVS 2 | |
163 | ||
164 | /* #undef CONFIG_ETHER_PORT_MII */ | |
165 | #if 0 | |
166 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ | |
167 | #else | |
168 | #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */ | |
169 | #endif | |
170 | #define CONFIG_ZERO_BOOTDELAY_CHECK | |
171 | ||
172 | ||
173 | #undef CONFIG_BOOTARGS | |
32bf3d14 | 174 | /*#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo" */ |
3a473b2a WD |
175 | |
176 | /* ronen - autoboot using tftp */ | |
177 | #if (CONFIG_BOOTDELAY >= 0) | |
178 | #define CONFIG_BOOTCOMMAND "tftpboot 0x400000 uImage;\ | |
fe126d8b WD |
179 | setenv bootargs ${bootargs} ${bootargs_root} nfsroot=${serverip}:${rootpath} \ |
180 | ip=${ipaddr}:${serverip}${bootargs_end}; bootm 0x400000; " | |
3a473b2a WD |
181 | |
182 | #define CONFIG_BOOTARGS "console=ttyS0,115200" | |
183 | ||
184 | #endif | |
185 | ||
186 | /* ronen - the u-boot.bin should be ~0x30000 bytes */ | |
187 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
188 | "burn_uboot_sep= tftp 100000 u-boot.bin;protect off all;era FFF00000 FFF4ffff; \ | |
189 | cp.b 100000 FFF00000 0x40000;protect on 1:0-4;\0" \ | |
190 | "burn_uboot_dep= tftp 100000 u-boot.bin;protect off all;era FFF00000 FFF7ffff; \ | |
191 | cp.b 100000 FFF00000 0x40000;protect on 1:0-7;\0" \ | |
192 | "bootargs_root=root=/dev/nfs rw\0" \ | |
193 | "bootargs_end=:::DB64360:eth0:none \0"\ | |
194 | "ethprime=mv_enet0\0"\ | |
fe126d8b WD |
195 | "standalone=fsload 0x400000 uImage;setenv bootargs ${bootargs} root=/dev/mtdblock/0 rw \ |
196 | ip=${ipaddr}:${serverip}${bootargs_end}; bootm 0x400000;\0" | |
3a473b2a WD |
197 | |
198 | /* --------------------------------------------------------------------------------------------------------------- */ | |
199 | /* New bootcommands for Marvell DB64360 c 2002 Ingo Assmus */ | |
200 | ||
201 | #define CONFIG_IPADDR 10.2.40.90 | |
202 | ||
203 | #define CONFIG_SERIAL "No. 1" | |
204 | #define CONFIG_SERVERIP 10.2.1.126 | |
205 | #define CONFIG_ROOTPATH /mnt/yellow_dog_mini | |
206 | ||
207 | ||
208 | #define CONFIG_TESTDRAMDATA y | |
209 | #define CONFIG_TESTDRAMADDRESS n | |
210 | #define CONFIG_TESETDRAMWALK n | |
211 | ||
212 | /* --------------------------------------------------------------------------------------------------------------- */ | |
213 | ||
214 | #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */ | |
6d0f6bcf | 215 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate changes */ |
3a473b2a WD |
216 | |
217 | #undef CONFIG_WATCHDOG /* watchdog disabled */ | |
218 | #undef CONFIG_ALTIVEC /* undef to disable */ | |
219 | ||
5d2ebe1b JL |
220 | /* |
221 | * BOOTP options | |
222 | */ | |
223 | #define CONFIG_BOOTP_SUBNETMASK | |
224 | #define CONFIG_BOOTP_GATEWAY | |
225 | #define CONFIG_BOOTP_HOSTNAME | |
226 | #define CONFIG_BOOTP_BOOTPATH | |
227 | #define CONFIG_BOOTP_BOOTFILESIZE | |
228 | ||
229 | ||
700a0c64 WD |
230 | /* |
231 | * JFFS2 partitions | |
232 | * | |
233 | */ | |
234 | /* No command line, one static partition, whole device */ | |
68d7d651 | 235 | #undef CONFIG_CMD_MTDPARTS |
700a0c64 WD |
236 | #define CONFIG_JFFS2_DEV "nor1" |
237 | #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF | |
238 | #define CONFIG_JFFS2_PART_OFFSET 0x00000000 | |
3a473b2a | 239 | |
700a0c64 WD |
240 | /* mtdparts command line support */ |
241 | ||
242 | /* Use first bank for JFFS2, second bank contains U-Boot. | |
243 | * | |
244 | * Note: fake mtd_id's used, no linux mtd map file. | |
245 | */ | |
246 | /* | |
68d7d651 | 247 | #define CONFIG_CMD_MTDPARTS |
700a0c64 WD |
248 | #define MTDIDS_DEFAULT "nor1=db64360-1" |
249 | #define MTDPARTS_DEFAULT "mtdparts=db64360-1:-(jffs2)" | |
250 | */ | |
3a473b2a | 251 | |
3c3227f3 JL |
252 | |
253 | /* | |
254 | * Command line configuration. | |
255 | */ | |
256 | #include <config_cmd_default.h> | |
257 | ||
258 | #define CONFIG_CMD_ASKENV | |
259 | #define CONFIG_CMD_I2C | |
260 | #define CONFIG_CMD_EEPROM | |
261 | #define CONFIG_CMD_CACHE | |
262 | #define CONFIG_CMD_JFFS2 | |
263 | #define CONFIG_CMD_PCI | |
264 | #define CONFIG_CMD_NET | |
265 | ||
3a473b2a WD |
266 | |
267 | /* | |
268 | * Miscellaneous configurable options | |
269 | */ | |
6d0f6bcf JCPV |
270 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
271 | #define CONFIG_SYS_I2C_MULTI_EEPROMS | |
272 | #define CONFIG_SYS_I2C_SPEED 40000 /* I2C speed default */ | |
3a473b2a | 273 | |
6d0f6bcf JCPV |
274 | /* #define CONFIG_SYS_GT_DUAL_CPU also for JTAG even with one cpu */ |
275 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ | |
276 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ | |
3c3227f3 | 277 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 278 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
3a473b2a | 279 | #else |
6d0f6bcf | 280 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
3a473b2a | 281 | #endif |
6d0f6bcf JCPV |
282 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
283 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
284 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
3a473b2a | 285 | |
6d0f6bcf JCPV |
286 | /*#define CONFIG_SYS_MEMTEST_START 0x00400000 memtest works on */ |
287 | /*#define CONFIG_SYS_MEMTEST_END 0x00C00000 4 ... 12 MB in DRAM */ | |
288 | /*#define CONFIG_SYS_MEMTEST_END 0x07c00000 4 ... 124 MB in DRAM */ | |
3a473b2a WD |
289 | |
290 | /* | |
6d0f6bcf | 291 | #define CONFIG_SYS_DRAM_TEST |
3a473b2a | 292 | * DRAM tests |
6d0f6bcf | 293 | * CONFIG_SYS_DRAM_TEST - enables the following tests. |
3a473b2a | 294 | * |
6d0f6bcf | 295 | * CONFIG_SYS_DRAM_TEST_DATA - Enables test for shorted or open data lines |
3a473b2a WD |
296 | * Environment variable 'test_dram_data' must be |
297 | * set to 'y'. | |
6d0f6bcf | 298 | * CONFIG_SYS_DRAM_TEST_DATA - Enables test to verify that each word is uniquely |
3a473b2a WD |
299 | * addressable. Environment variable |
300 | * 'test_dram_address' must be set to 'y'. | |
6d0f6bcf | 301 | * CONFIG_SYS_DRAM_TEST_WALK - Enables test a 64-bit walking ones pattern test. |
3a473b2a WD |
302 | * This test takes about 6 minutes to test 64 MB. |
303 | * Environment variable 'test_dram_walk' must be | |
304 | * set to 'y'. | |
305 | */ | |
6d0f6bcf JCPV |
306 | #define CONFIG_SYS_DRAM_TEST |
307 | #if defined(CONFIG_SYS_DRAM_TEST) | |
308 | #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */ | |
309 | /* #define CONFIG_SYS_MEMTEST_END 0x00C00000 4 ... 12 MB in DRAM */ | |
310 | #define CONFIG_SYS_MEMTEST_END 0x07c00000 /* 4 ... 124 MB in DRAM */ | |
311 | #define CONFIG_SYS_DRAM_TEST_DATA | |
312 | #define CONFIG_SYS_DRAM_TEST_ADDRESS | |
313 | #define CONFIG_SYS_DRAM_TEST_WALK | |
314 | #endif /* CONFIG_SYS_DRAM_TEST */ | |
3a473b2a WD |
315 | |
316 | #undef CONFIG_DISPLAY_MEMMAP /* at the end of the bootprocess show the memory map */ | |
6d0f6bcf | 317 | #undef CONFIG_SYS_DISPLAY_DIMM_SPD_CONTENT /* show SPD content during boot */ |
3a473b2a | 318 | |
6d0f6bcf | 319 | #define CONFIG_SYS_LOAD_ADDR 0x00400000 /* default load address */ |
3a473b2a | 320 | |
6d0f6bcf | 321 | #define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */ |
3a473b2a | 322 | /*ronen - this the Sys clock (cpu bus,internal dram and SDRAM) */ |
ee80fa7b | 323 | #define CONFIG_SYS_BUS_CLK 133000000 /* 133 MHz (CPU = 5*Bus = 666MHz) */ |
3a473b2a | 324 | |
6d0f6bcf JCPV |
325 | #define CONFIG_SYS_DDR_SDRAM_CYCLE_COUNT_LOP 7 /* define the SDRAM cycle count */ |
326 | #define CONFIG_SYS_DDR_SDRAM_CYCLE_COUNT_ROP 50 /* for 400MHZ -> 5.0 ns, for 133MHZ -> 7.50 ns */ | |
3a473b2a WD |
327 | |
328 | /*ronen - this is the Tclk (MV64360 core) */ | |
6d0f6bcf | 329 | #define CONFIG_SYS_TCLK 133000000 |
3a473b2a WD |
330 | |
331 | ||
6d0f6bcf | 332 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
3a473b2a | 333 | |
6d0f6bcf JCPV |
334 | #define CONFIG_SYS_750FX_HID0 0x8000c084 |
335 | #define CONFIG_SYS_750FX_HID1 0x54800000 | |
336 | #define CONFIG_SYS_750FX_HID2 0x00000000 | |
3a473b2a WD |
337 | |
338 | /* | |
339 | * Low Level Configuration Settings | |
340 | * (address mappings, register initial values, etc.) | |
341 | * You should know what you are doing if you make changes here. | |
342 | */ | |
343 | ||
344 | /*----------------------------------------------------------------------- | |
345 | * Definitions for initial stack pointer and data area | |
346 | */ | |
347 | ||
348 | /* | |
6d0f6bcf | 349 | * When locking data in cache you should point the CONFIG_SYS_INIT_RAM_ADDRESS |
3a473b2a WD |
350 | * To an unused memory region. The stack will remain in cache until RAM |
351 | * is initialized | |
352 | */ | |
6d0f6bcf JCPV |
353 | #define CONFIG_SYS_INIT_RAM_LOCK |
354 | #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* unused memory region */ | |
553f0982 | 355 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 |
25ddd1fb | 356 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
3a473b2a WD |
357 | |
358 | #define RELOCATE_INTERNAL_RAM_ADDR | |
359 | #ifdef RELOCATE_INTERNAL_RAM_ADDR | |
6d0f6bcf | 360 | #define CONFIG_SYS_INTERNAL_RAM_ADDR 0xf8000000 |
3a473b2a WD |
361 | #endif |
362 | ||
363 | /*----------------------------------------------------------------------- | |
364 | * Start addresses for the final memory configuration | |
365 | * (Set up by the startup code) | |
6d0f6bcf | 366 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
3a473b2a | 367 | */ |
6d0f6bcf | 368 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
3a473b2a | 369 | /* Dummies for BAT 4-7 */ |
6d0f6bcf JCPV |
370 | #define CONFIG_SYS_SDRAM1_BASE 0x10000000 /* each 256 MByte */ |
371 | #define CONFIG_SYS_SDRAM2_BASE 0x20000000 | |
372 | #define CONFIG_SYS_SDRAM3_BASE 0x30000000 | |
373 | #define CONFIG_SYS_SDRAM4_BASE 0x40000000 | |
374 | #define CONFIG_SYS_FLASH_BASE 0xfff00000 | |
3a473b2a | 375 | |
6d0f6bcf | 376 | #define CONFIG_SYS_DFL_BOOTCS_BASE 0xff800000 |
3a473b2a WD |
377 | #define CONFIG_VERY_BIG_RAM /* we will use up to 256M memory for cause we are short of BATS*/ |
378 | ||
379 | #define BRIDGE_REG_BASE_BOOTM 0xfbe00000 /* this paramaters are used when booting the linux kernel */ | |
380 | #define UART_BASE_BOOTM 0xfbb00000 /* in order to be sync with the kernel parameters. */ | |
381 | #define PCI0_IO_BASE_BOOTM 0xfd000000 | |
382 | ||
6d0f6bcf JCPV |
383 | #define CONFIG_SYS_RESET_ADDRESS 0xfff00100 |
384 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ | |
385 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE | |
386 | #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */ | |
3a473b2a WD |
387 | |
388 | /* areas to map different things with the GT in physical space */ | |
6d0f6bcf | 389 | #define CONFIG_SYS_DRAM_BANKS 4 |
3a473b2a WD |
390 | |
391 | /* What to put in the bats. */ | |
6d0f6bcf | 392 | #define CONFIG_SYS_MISC_REGION_BASE 0xf0000000 |
3a473b2a WD |
393 | |
394 | /* Peripheral Device section */ | |
395 | ||
396 | /*******************************************************/ | |
397 | /* We have on the db64360 Board : */ | |
398 | /* GT-Chipset Register Area */ | |
399 | /* GT-Chipset internal SRAM 256k */ | |
400 | /* SRAM on external device module */ | |
401 | /* Real time clock on external device module */ | |
402 | /* dobble UART on external device module */ | |
403 | /* Data flash on external device module */ | |
404 | /* Boot flash on external device module */ | |
405 | /*******************************************************/ | |
6d0f6bcf JCPV |
406 | #define CONFIG_SYS_DFL_GT_REGS 0x14000000 /* boot time GT_REGS */ |
407 | #define CONFIG_SYS_DB64360_RESET_ADDR 0x14000000 /* After power on Reset the DB64360 is here */ | |
3a473b2a WD |
408 | |
409 | /*++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++*/ | |
6d0f6bcf JCPV |
410 | #define CONFIG_SYS_GT_REGS 0xf1000000 /* GT Registers will be mapped here */ |
411 | #define CONFIG_SYS_DEV_BASE 0xfc000000 /* GT Devices CS start here */ | |
412 | ||
413 | #define CONFIG_SYS_DEV0_SPACE CONFIG_SYS_DEV_BASE /* DEV_CS0 device modul sram */ | |
414 | #define CONFIG_SYS_DEV1_SPACE (CONFIG_SYS_DEV0_SPACE + CONFIG_SYS_DEV0_SIZE) /* DEV_CS1 device modul real time clock (rtc) */ | |
415 | #define CONFIG_SYS_DEV2_SPACE (CONFIG_SYS_DEV1_SPACE + CONFIG_SYS_DEV1_SIZE) /* DEV_CS2 device modul doubel uart (duart) */ | |
416 | #define CONFIG_SYS_DEV3_SPACE (CONFIG_SYS_DEV2_SPACE + CONFIG_SYS_DEV2_SIZE) /* DEV_CS3 device modul large flash */ | |
417 | ||
418 | #define CONFIG_SYS_DEV0_SIZE _8M /* db64360 sram @ 0xfc00.0000 */ | |
419 | #define CONFIG_SYS_DEV1_SIZE _8M /* db64360 rtc @ 0xfc80.0000 */ | |
420 | #define CONFIG_SYS_DEV2_SIZE _16M /* db64360 duart @ 0xfd00.0000 */ | |
421 | #define CONFIG_SYS_DEV3_SIZE _16M /* db64360 flash @ 0xfe00.0000 */ | |
3a473b2a WD |
422 | /*++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++*/ |
423 | ||
424 | /* Reset values for Port behavior (8bit/ 32bit, etc.) only corrected by device width */ | |
6d0f6bcf JCPV |
425 | #define CONFIG_SYS_DEV0_PAR 0x8FEFFFFF /* 32Bit sram */ |
426 | #define CONFIG_SYS_DEV1_PAR 0x8FCFFFFF /* 8Bit rtc */ | |
427 | #define CONFIG_SYS_DEV2_PAR 0x8FCFFFFF /* 8Bit duart */ | |
428 | #define CONFIG_SYS_8BIT_BOOT_PAR 0x8FCFFFFF /* 8Bit flash */ | |
429 | #define CONFIG_SYS_32BIT_BOOT_PAR 0x8FEFFFFF /* 32Bit flash */ | |
3a473b2a WD |
430 | |
431 | /* c 4 a 8 2 4 1 c */ | |
432 | /* 33 22|2222|22 22|111 1|11 11|1 1 | | */ | |
433 | /* 10 98|7654|32 10|987 6|54 32|1 098|7 654|3 210 */ | |
434 | /* 11|00|0100|10 10|100|0 00|10 0|100 0|001 1|100 */ | |
435 | /* 3| 0|.... ..| 2| 4 | 0 | 4 | 8 | 3 | 4 */ | |
436 | ||
437 | ||
438 | /* ronen - update MPP Control MV64360*/ | |
6d0f6bcf JCPV |
439 | #define CONFIG_SYS_MPP_CONTROL_0 0x02222222 |
440 | #define CONFIG_SYS_MPP_CONTROL_1 0x11333011 | |
441 | #define CONFIG_SYS_MPP_CONTROL_2 0x40431111 | |
442 | #define CONFIG_SYS_MPP_CONTROL_3 0x00000044 | |
3a473b2a | 443 | |
6d0f6bcf | 444 | /*# define CONFIG_SYS_SERIAL_PORT_MUX 0x00000102 0=hiZ 1=MPSC0 2=ETH 0 and 2 RMII */ |
3a473b2a WD |
445 | |
446 | ||
6d0f6bcf | 447 | # define CONFIG_SYS_GPP_LEVEL_CONTROL 0x2c600000 /* 1111 1001 0000 1111 1100 0000 0000 0000*/ |
3a473b2a WD |
448 | /* gpp[31] gpp[30] gpp[29] gpp[28] */ |
449 | /* gpp[27] gpp[24]*/ | |
450 | /* gpp[19:14] */ | |
451 | ||
452 | /* setup new config_value for MV64360 DDR-RAM !! */ | |
6d0f6bcf | 453 | # define CONFIG_SYS_SDRAM_CONFIG 0x58200400 /* 0x1400 copied from Dink32 bzw. VxWorks*/ |
3a473b2a | 454 | |
6d0f6bcf JCPV |
455 | #define CONFIG_SYS_DUART_IO CONFIG_SYS_DEV2_SPACE |
456 | #define CONFIG_SYS_DUART_CHAN 1 /* channel to use for console */ | |
457 | #define CONFIG_SYS_INIT_CHAN1 | |
458 | #define CONFIG_SYS_INIT_CHAN2 | |
3a473b2a | 459 | |
6d0f6bcf | 460 | #define SRAM_BASE CONFIG_SYS_DEV0_SPACE |
3a473b2a WD |
461 | #define SRAM_SIZE 0x00100000 /* 1 MB of sram */ |
462 | ||
463 | ||
464 | /*----------------------------------------------------------------------- | |
465 | * PCI stuff | |
466 | *----------------------------------------------------------------------- | |
467 | */ | |
468 | ||
469 | #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */ | |
470 | #define PCI_HOST_FORCE 1 /* configure as pci host */ | |
471 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ | |
472 | ||
473 | #define CONFIG_PCI /* include pci support */ | |
474 | #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */ | |
475 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ | |
476 | #define CONFIG_EEPRO100 /* ronen - Support for Intel 82557/82559/82559ER chips */ | |
477 | ||
478 | /* PCI MEMORY MAP section */ | |
6d0f6bcf JCPV |
479 | #define CONFIG_SYS_PCI0_MEM_BASE 0x80000000 |
480 | #define CONFIG_SYS_PCI0_MEM_SIZE _128M | |
481 | #define CONFIG_SYS_PCI1_MEM_BASE 0x88000000 | |
482 | #define CONFIG_SYS_PCI1_MEM_SIZE _128M | |
3a473b2a | 483 | |
6d0f6bcf JCPV |
484 | #define CONFIG_SYS_PCI0_0_MEM_SPACE (CONFIG_SYS_PCI0_MEM_BASE) |
485 | #define CONFIG_SYS_PCI1_0_MEM_SPACE (CONFIG_SYS_PCI1_MEM_BASE) | |
3a473b2a WD |
486 | |
487 | /* PCI I/O MAP section */ | |
6d0f6bcf JCPV |
488 | #define CONFIG_SYS_PCI0_IO_BASE 0xfa000000 |
489 | #define CONFIG_SYS_PCI0_IO_SIZE _16M | |
490 | #define CONFIG_SYS_PCI1_IO_BASE 0xfb000000 | |
491 | #define CONFIG_SYS_PCI1_IO_SIZE _16M | |
3a473b2a | 492 | |
6d0f6bcf JCPV |
493 | #define CONFIG_SYS_PCI0_IO_SPACE (CONFIG_SYS_PCI0_IO_BASE) |
494 | #define CONFIG_SYS_PCI0_IO_SPACE_PCI (CONFIG_SYS_PCI0_IO_BASE) /* ronen we want phy=bus 0x00000000 */ | |
495 | #define CONFIG_SYS_PCI1_IO_SPACE (CONFIG_SYS_PCI1_IO_BASE) | |
496 | #define CONFIG_SYS_PCI1_IO_SPACE_PCI (CONFIG_SYS_PCI1_IO_BASE) /* ronen we want phy=bus 0x00000000 */ | |
3a473b2a WD |
497 | |
498 | #if defined (CONFIG_750CX) | |
6d0f6bcf | 499 | #define CONFIG_SYS_PCI_IDSEL 0x0 |
3a473b2a | 500 | #else |
6d0f6bcf | 501 | #define CONFIG_SYS_PCI_IDSEL 0x30 |
3a473b2a WD |
502 | #endif |
503 | /*---------------------------------------------------------------------- | |
504 | * Initial BAT mappings | |
505 | */ | |
506 | ||
507 | /* NOTES: | |
508 | * 1) GUARDED and WRITE_THRU not allowed in IBATS | |
509 | * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT | |
510 | */ | |
511 | ||
512 | /* SDRAM */ | |
6d0f6bcf JCPV |
513 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) |
514 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) | |
515 | #define CONFIG_SYS_DBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) | |
516 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U | |
3a473b2a WD |
517 | |
518 | /* init ram */ | |
6d0f6bcf JCPV |
519 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) |
520 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_256K | BATU_VS | BATU_VP) | |
521 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L | |
522 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U | |
3a473b2a WD |
523 | |
524 | /* PCI0, PCI1 in one BAT */ | |
6d0f6bcf JCPV |
525 | #define CONFIG_SYS_IBAT2L BATL_NO_ACCESS |
526 | #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U | |
527 | #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI0_MEM_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE) | |
528 | #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI0_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) | |
3a473b2a WD |
529 | |
530 | /* GT regs, bootrom, all the devices, PCI I/O */ | |
6d0f6bcf JCPV |
531 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW) |
532 | #define CONFIG_SYS_IBAT3U (CONFIG_SYS_MISC_REGION_BASE | BATU_VS | BATU_VP | BATU_BL_256M) | |
533 | #define CONFIG_SYS_DBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE) | |
534 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U | |
3a473b2a WD |
535 | |
536 | /* I2C addresses for the two DIMM SPD chips */ | |
537 | #define DIMM0_I2C_ADDR 0x56 | |
538 | #define DIMM1_I2C_ADDR 0x54 | |
539 | ||
540 | /* | |
541 | * For booting Linux, the board info and command line data | |
542 | * have to be in the first 8 MB of memory, since this is | |
543 | * the maximum mapped by the Linux kernel during initialization. | |
544 | */ | |
6d0f6bcf | 545 | #define CONFIG_SYS_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */ |
3a473b2a WD |
546 | |
547 | /*----------------------------------------------------------------------- | |
548 | * FLASH organization | |
549 | */ | |
6d0f6bcf JCPV |
550 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
551 | #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */ | |
3a473b2a | 552 | |
6d0f6bcf JCPV |
553 | #define CONFIG_SYS_EXTRA_FLASH_DEVICE DEVICE3 /* extra flash at device 3 */ |
554 | #define CONFIG_SYS_EXTRA_FLASH_WIDTH 4 /* 32 bit */ | |
555 | #define CONFIG_SYS_BOOT_FLASH_WIDTH 1 /* 8 bit */ | |
3a473b2a | 556 | |
6d0f6bcf JCPV |
557 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
558 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ | |
559 | #define CONFIG_SYS_FLASH_LOCK_TOUT 500 /* Timeout for Flash Lock (in ms) */ | |
560 | #define CONFIG_SYS_FLASH_CFI 1 | |
3a473b2a | 561 | |
5a1aceb0 | 562 | #define CONFIG_ENV_IS_IN_FLASH 1 |
0e8d1586 JCPV |
563 | #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */ |
564 | #define CONFIG_ENV_SECT_SIZE 0x10000 | |
565 | #define CONFIG_ENV_ADDR 0xFFF78000 /* Marvell 8-Bit Bootflash last sector */ | |
6d0f6bcf | 566 | /* #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+CONFIG_SYS_MONITOR_LEN-CONFIG_ENV_SECT_SIZE) */ |
3a473b2a WD |
567 | |
568 | /*----------------------------------------------------------------------- | |
569 | * Cache Configuration | |
570 | */ | |
6d0f6bcf | 571 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */ |
3c3227f3 | 572 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 573 | #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
3a473b2a WD |
574 | #endif |
575 | ||
576 | /*----------------------------------------------------------------------- | |
577 | * L2CR setup -- make sure this is right for your board! | |
578 | * look in include/mpc74xx.h for the defines used here | |
579 | */ | |
580 | ||
6d0f6bcf | 581 | #define CONFIG_SYS_L2 |
3a473b2a WD |
582 | |
583 | ||
584 | #if defined (CONFIG_750CX) || defined (CONFIG_750FX) | |
585 | #define L2_INIT 0 | |
586 | #else | |
587 | ||
588 | #define L2_INIT 0 | |
589 | /* | |
590 | #define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \ | |
591 | L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT) | |
592 | */ | |
593 | #endif | |
594 | ||
595 | #define L2_ENABLE (L2_INIT | L2CR_L2E) | |
596 | ||
6d0f6bcf | 597 | #define CONFIG_SYS_BOARD_ASM_INIT 1 |
3a473b2a WD |
598 | |
599 | #endif /* __CONFIG_H */ |