]>
Commit | Line | Data |
---|---|---|
13fdf8a6 SR |
1 | /* |
2 | * (C) Copyright 2001-2003 | |
3 | * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com | |
4 | * | |
5 | * See file CREDITS for list of people who contributed to this | |
6 | * project. | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or | |
9 | * modify it under the terms of the GNU General Public License as | |
10 | * published by the Free Software Foundation; either version 2 of | |
11 | * the License, or (at your option) any later version. | |
12 | * | |
13 | * This program is distributed in the hope that it will be useful, | |
14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | * GNU General Public License for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU General Public License | |
19 | * along with this program; if not, write to the Free Software | |
20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
21 | * MA 02111-1307 USA | |
22 | */ | |
23 | ||
24 | /* | |
25 | * board/config.h - configuration options, board specific | |
26 | */ | |
27 | ||
28 | #ifndef __CONFIG_H | |
29 | #define __CONFIG_H | |
30 | ||
31 | /* | |
32 | * High Level Configuration Options | |
33 | * (easy to change) | |
34 | */ | |
35 | ||
36 | #define CONFIG_405EP 1 /* This is a PPC405 CPU */ | |
c837dcb1 WD |
37 | #define CONFIG_4xx 1 /* ...member of PPC4xx family */ |
38 | #define CONFIG_DP405 1 /* ...on a DP405 board */ | |
13fdf8a6 | 39 | |
c837dcb1 WD |
40 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */ |
41 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */ | |
13fdf8a6 | 42 | |
a20b27a3 | 43 | #define CONFIG_SYS_CLK_FREQ 33333300 /* external frequency to pll */ |
13fdf8a6 SR |
44 | |
45 | #define CONFIG_BAUDRATE 9600 | |
46 | #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */ | |
47 | ||
48 | #undef CONFIG_BOOTARGS | |
a20b27a3 SR |
49 | #undef CONFIG_BOOTCOMMAND |
50 | ||
51 | #define CONFIG_PREBOOT /* enable preboot variable */ | |
52 | ||
6d0f6bcf | 53 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
13fdf8a6 SR |
54 | |
55 | #define CONFIG_MII 1 /* MII PHY management */ | |
c837dcb1 | 56 | #define CONFIG_PHY_ADDR 0 /* PHY address */ |
13fdf8a6 | 57 | |
3c3227f3 | 58 | |
11799434 JL |
59 | /* |
60 | * BOOTP options | |
61 | */ | |
62 | #define CONFIG_BOOTP_BOOTFILESIZE | |
63 | #define CONFIG_BOOTP_BOOTPATH | |
64 | #define CONFIG_BOOTP_GATEWAY | |
65 | #define CONFIG_BOOTP_HOSTNAME | |
66 | ||
67 | ||
3c3227f3 JL |
68 | /* |
69 | * Command line configuration. | |
70 | */ | |
71 | #include <config_cmd_default.h> | |
72 | ||
73 | #define CONFIG_CMD_BSP | |
74 | #define CONFIG_CMD_DHCP | |
75 | #define CONFIG_CMD_IRQ | |
76 | #define CONFIG_CMD_ELF | |
77 | #define CONFIG_CMD_DATE | |
78 | #define CONFIG_CMD_I2C | |
79 | #define CONFIG_CMD_EEPROM | |
80 | ||
13fdf8a6 | 81 | |
c837dcb1 | 82 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
13fdf8a6 | 83 | |
c837dcb1 | 84 | #define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/ |
6d0f6bcf | 85 | #define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */ |
13fdf8a6 | 86 | |
c837dcb1 | 87 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
13fdf8a6 | 88 | |
a20b27a3 SR |
89 | #define CONFIG_PRAM 2 /* reserve 2 kB "protected RAM" */ |
90 | ||
13fdf8a6 SR |
91 | /* |
92 | * Miscellaneous configurable options | |
93 | */ | |
6d0f6bcf JCPV |
94 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
95 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ | |
13fdf8a6 | 96 | |
6d0f6bcf JCPV |
97 | #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ |
98 | #ifdef CONFIG_SYS_HUSH_PARSER | |
99 | #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " | |
13fdf8a6 SR |
100 | #endif |
101 | ||
3c3227f3 | 102 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 103 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
13fdf8a6 | 104 | #else |
6d0f6bcf | 105 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
13fdf8a6 | 106 | #endif |
6d0f6bcf JCPV |
107 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
108 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
109 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
13fdf8a6 | 110 | |
6d0f6bcf | 111 | #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */ |
13fdf8a6 | 112 | |
6d0f6bcf | 113 | #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/ |
13fdf8a6 | 114 | |
6d0f6bcf JCPV |
115 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
116 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ | |
13fdf8a6 | 117 | |
6d0f6bcf JCPV |
118 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */ |
119 | #define CONFIG_SYS_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */ | |
120 | #define CONFIG_SYS_BASE_BAUD 691200 | |
c837dcb1 | 121 | #undef CONFIG_UART1_CONSOLE /* define for uart1 as console */ |
13fdf8a6 SR |
122 | |
123 | /* The following table includes the supported baudrates */ | |
6d0f6bcf | 124 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
13fdf8a6 SR |
125 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
126 | 57600, 115200, 230400, 460800, 921600 } | |
127 | ||
6d0f6bcf JCPV |
128 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
129 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ | |
13fdf8a6 | 130 | |
6d0f6bcf | 131 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
13fdf8a6 SR |
132 | |
133 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ | |
134 | ||
c837dcb1 | 135 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ |
13fdf8a6 | 136 | |
6d0f6bcf | 137 | #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */ |
13fdf8a6 SR |
138 | |
139 | /*----------------------------------------------------------------------- | |
140 | * PCI stuff | |
141 | *----------------------------------------------------------------------- | |
142 | */ | |
c837dcb1 WD |
143 | #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */ |
144 | #define PCI_HOST_FORCE 1 /* configure as pci host */ | |
145 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ | |
146 | ||
147 | #define CONFIG_PCI /* include pci support */ | |
148 | #define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */ | |
149 | #undef CONFIG_PCI_PNP /* do pci plug-and-play */ | |
150 | /* resource configuration */ | |
151 | ||
152 | #undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ | |
153 | ||
6d0f6bcf JCPV |
154 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */ |
155 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */ | |
156 | #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/ | |
157 | #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */ | |
158 | #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */ | |
159 | #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ | |
160 | #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */ | |
161 | #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */ | |
162 | #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */ | |
13fdf8a6 SR |
163 | |
164 | /* | |
165 | * For booting Linux, the board info and command line data | |
166 | * have to be in the first 8 MB of memory, since this is | |
167 | * the maximum mapped by the Linux kernel during initialization. | |
168 | */ | |
6d0f6bcf | 169 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
13fdf8a6 SR |
170 | /*----------------------------------------------------------------------- |
171 | * FLASH organization | |
172 | */ | |
173 | #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */ | |
174 | ||
6d0f6bcf JCPV |
175 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
176 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ | |
13fdf8a6 | 177 | |
6d0f6bcf JCPV |
178 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
179 | #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */ | |
13fdf8a6 | 180 | |
6d0f6bcf JCPV |
181 | #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */ |
182 | #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */ | |
183 | #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */ | |
13fdf8a6 SR |
184 | /* |
185 | * The following defines are added for buggy IOP480 byte interface. | |
186 | * All other boards should use the standard values (CPCI405 etc.) | |
187 | */ | |
6d0f6bcf JCPV |
188 | #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */ |
189 | #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */ | |
190 | #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */ | |
13fdf8a6 | 191 | |
6d0f6bcf | 192 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
13fdf8a6 SR |
193 | |
194 | #if 0 /* test-only */ | |
6d0f6bcf JCPV |
195 | #define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */ |
196 | #define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */ | |
13fdf8a6 SR |
197 | #endif |
198 | ||
199 | /*----------------------------------------------------------------------- | |
200 | * Start addresses for the final memory configuration | |
201 | * (Set up by the startup code) | |
6d0f6bcf | 202 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
13fdf8a6 | 203 | */ |
6d0f6bcf JCPV |
204 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
205 | #define CONFIG_SYS_FLASH_BASE 0xFFFC0000 | |
206 | #define CONFIG_SYS_MONITOR_BASE TEXT_BASE | |
207 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */ | |
208 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */ | |
209 | ||
210 | #if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM) | |
211 | # define CONFIG_SYS_RAMBOOT 1 | |
13fdf8a6 | 212 | #else |
6d0f6bcf | 213 | # undef CONFIG_SYS_RAMBOOT |
13fdf8a6 SR |
214 | #endif |
215 | ||
216 | /*----------------------------------------------------------------------- | |
217 | * Environment Variable setup | |
218 | */ | |
bb1f8b4f | 219 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
0e8d1586 JCPV |
220 | #define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */ |
221 | #define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/ | |
13fdf8a6 SR |
222 | /* total size of a CAT24WC16 is 2048 bytes */ |
223 | ||
6d0f6bcf JCPV |
224 | #define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */ |
225 | #define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */ | |
13fdf8a6 SR |
226 | |
227 | /*----------------------------------------------------------------------- | |
228 | * I2C EEPROM (CAT24WC16) for environment | |
229 | */ | |
230 | #define CONFIG_HARD_I2C /* I2c with hardware support */ | |
6d0f6bcf JCPV |
231 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */ |
232 | #define CONFIG_SYS_I2C_SLAVE 0x7F | |
13fdf8a6 | 233 | |
6d0f6bcf JCPV |
234 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */ |
235 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ | |
c837dcb1 | 236 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
6d0f6bcf JCPV |
237 | #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07 |
238 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */ | |
13fdf8a6 | 239 | /* 16 byte page write mode using*/ |
c837dcb1 | 240 | /* last 4 bits of the address */ |
6d0f6bcf | 241 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
13fdf8a6 | 242 | |
13fdf8a6 SR |
243 | /*----------------------------------------------------------------------- |
244 | * External Bus Controller (EBC) Setup | |
245 | */ | |
246 | ||
c837dcb1 WD |
247 | #define CAN_BA 0xF0000000 /* CAN Base Address */ |
248 | #define RTC_BA 0xF0000500 /* RTC Base Address */ | |
13fdf8a6 | 249 | |
c837dcb1 | 250 | /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */ |
6d0f6bcf JCPV |
251 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
252 | #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */ | |
13fdf8a6 SR |
253 | |
254 | #if 0 /* test-only */ | |
c837dcb1 | 255 | /* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */ |
6d0f6bcf JCPV |
256 | #define CONFIG_SYS_EBC_PB1AP 0x92015480 |
257 | #define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */ | |
13fdf8a6 SR |
258 | #endif |
259 | ||
c837dcb1 | 260 | /* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */ |
6d0f6bcf JCPV |
261 | #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
262 | #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */ | |
13fdf8a6 SR |
263 | |
264 | /*----------------------------------------------------------------------- | |
265 | * FPGA stuff | |
266 | */ | |
6d0f6bcf JCPV |
267 | #define CONFIG_SYS_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */ |
268 | #define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */ | |
13fdf8a6 SR |
269 | |
270 | /* FPGA program pin configuration */ | |
6d0f6bcf JCPV |
271 | #define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */ |
272 | #define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */ | |
273 | #define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */ | |
274 | #define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */ | |
275 | #define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */ | |
13fdf8a6 SR |
276 | |
277 | /*----------------------------------------------------------------------- | |
278 | * Definitions for initial stack pointer and data area (in data cache) | |
279 | */ | |
280 | /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ | |
6d0f6bcf | 281 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
13fdf8a6 SR |
282 | |
283 | /* On Chip Memory location */ | |
6d0f6bcf JCPV |
284 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
285 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 | |
286 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */ | |
287 | #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */ | |
13fdf8a6 | 288 | |
6d0f6bcf JCPV |
289 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
290 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) | |
291 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET | |
13fdf8a6 SR |
292 | |
293 | /*----------------------------------------------------------------------- | |
294 | * Definitions for GPIO setup (PPC405EP specific) | |
295 | * | |
c837dcb1 WD |
296 | * GPIO0[0] - External Bus Controller BLAST output |
297 | * GPIO0[1-9] - Instruction trace outputs -> GPIO | |
13fdf8a6 SR |
298 | * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs |
299 | * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO | |
300 | * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs | |
301 | * GPIO0[24-27] - UART0 control signal inputs/outputs | |
302 | * GPIO0[28-29] - UART1 data signal input/output | |
303 | * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs | |
304 | */ | |
c837dcb1 WD |
305 | /* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */ |
306 | /* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */ | |
307 | /* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */ | |
13fdf8a6 | 308 | /* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */ |
6d0f6bcf JCPV |
309 | #define CONFIG_SYS_GPIO0_OSRH 0x40000540 /* 0 ... 15 */ |
310 | #define CONFIG_SYS_GPIO0_OSRL 0x00000110 /* 16 ... 31 */ | |
311 | #define CONFIG_SYS_GPIO0_ISR1H 0x00000000 /* 0 ... 15 */ | |
312 | #define CONFIG_SYS_GPIO0_ISR1L 0x14000045 /* 16 ... 31 */ | |
313 | #define CONFIG_SYS_GPIO0_TSRH 0x00000000 /* 0 ... 15 */ | |
314 | #define CONFIG_SYS_GPIO0_TSRL 0x00000000 /* 16 ... 31 */ | |
315 | #define CONFIG_SYS_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */ | |
13fdf8a6 SR |
316 | |
317 | /* | |
318 | * Internal Definitions | |
319 | * | |
320 | * Boot Flags | |
321 | */ | |
322 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ | |
323 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ | |
324 | ||
325 | /* | |
326 | * Default speed selection (cpu_plb_opb_ebc) in mhz. | |
327 | * This value will be set if iic boot eprom is disabled. | |
328 | */ | |
329 | #if 0 | |
c837dcb1 WD |
330 | #define PLLMR0_DEFAULT PLLMR0_266_133_66_33 |
331 | #define PLLMR1_DEFAULT PLLMR1_266_133_66_33 | |
13fdf8a6 SR |
332 | #endif |
333 | #if 0 | |
c837dcb1 WD |
334 | #define PLLMR0_DEFAULT PLLMR0_200_100_50_33 |
335 | #define PLLMR1_DEFAULT PLLMR1_200_100_50_33 | |
13fdf8a6 SR |
336 | #endif |
337 | #if 1 | |
c837dcb1 WD |
338 | #define PLLMR0_DEFAULT PLLMR0_133_66_66_33 |
339 | #define PLLMR1_DEFAULT PLLMR1_133_66_66_33 | |
13fdf8a6 SR |
340 | #endif |
341 | ||
342 | #endif /* __CONFIG_H */ |