]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8548CDS.h
74xx/7xx/86xx: Rename flush_data_cache to flush_dcache to match 85xx version
[people/ms/u-boot.git] / include / configs / MPC8548CDS.h
CommitLineData
d9b94f28 1/*
f2cff6b1 2 * Copyright 2004, 2007 Freescale Semiconductor.
d9b94f28
JL
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
f2cff6b1 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
d9b94f28
JL
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8548cds board configuration file
25 *
26 * Please refer to doc/README.mpc85xxcds for more info.
27 *
28 */
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32/* High Level Configuration Options */
33#define CONFIG_BOOKE 1 /* BOOKE */
34#define CONFIG_E500 1 /* BOOKE e500 family */
35#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
36#define CONFIG_MPC8548 1 /* MPC8548 specific */
37#define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
38
f2cff6b1
ES
39#define CONFIG_PCI /* enable any pci type devices */
40#define CONFIG_PCI1 /* PCI controller 1 */
41#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
42#undef CONFIG_RIO
43#undef CONFIG_PCI2
44#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
8ff3de61 45#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
f2cff6b1
ES
46
47#define CONFIG_TSEC_ENET /* tsec ethernet support */
d9b94f28 48#define CONFIG_ENV_OVERWRITE
f2cff6b1 49#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
2cfaa1aa 50#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
d9b94f28 51
25eedb2c 52#define CONFIG_FSL_VIA
25eedb2c 53
d9b94f28
JL
54/*
55 * When initializing flash, if we cannot find the manufacturer ID,
56 * assume this is the AMD flash associated with the CDS board.
57 * This allows booting from a promjet.
58 */
59#define CONFIG_ASSUME_AMD_FLASH
60
d9b94f28
JL
61#ifndef __ASSEMBLY__
62extern unsigned long get_clock_freq(void);
63#endif
64#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
65
66/*
67 * These can be toggled for performance analysis, otherwise use default.
68 */
f2cff6b1
ES
69#define CONFIG_L2_CACHE /* toggle L2 cache */
70#define CONFIG_BTB /* toggle branch predition */
71#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
72#define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */
d9b94f28
JL
73
74/*
75 * Only possible on E500 Version 2 or newer cores.
76 */
77#define CONFIG_ENABLE_36BIT_PHYS 1
78
d9b94f28
JL
79#define CFG_MEMTEST_START 0x00200000 /* memtest works on */
80#define CFG_MEMTEST_END 0x00400000
81
82/*
83 * Base addresses -- Note these are effective addresses where the
84 * actual resources get mapped (not physical addresses)
85 */
f2cff6b1 86#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
d9b94f28 87#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
f69766e4 88#define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
d9b94f28
JL
89#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
90
f2cff6b1
ES
91#define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
92#define CFG_PCI2_ADDR (CFG_CCSRBAR+0x9000)
93#define CFG_PCIE1_ADDR (CFG_CCSRBAR+0xa000)
94
e31d2c1e
JL
95/* DDR Setup */
96#define CONFIG_FSL_DDR2
97#undef CONFIG_FSL_DDR_INTERACTIVE
98#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
99#define CONFIG_DDR_SPD
100#define CONFIG_DDR_DLL /* possible DLL fix needed */
101
102#undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
103#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
104
d9b94f28
JL
105#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
106#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
107
e31d2c1e
JL
108#define CONFIG_NUM_DDR_CONTROLLERS 1
109#define CONFIG_DIMM_SLOTS_PER_CTLR 1
110#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
d9b94f28 111
e31d2c1e
JL
112/* I2C addresses of SPD EEPROMs */
113#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
114
115/* Make sure required options are set */
d9b94f28
JL
116#ifndef CONFIG_SPD_EEPROM
117#error ("CONFIG_SPD_EEPROM is required")
118#endif
119
120#undef CONFIG_CLOCKS_IN_MHZ
121
d9b94f28
JL
122/*
123 * Local Bus Definitions
124 */
125
126/*
127 * FLASH on the Local Bus
128 * Two banks, 8M each, using the CFI driver.
129 * Boot from BR0/OR0 bank at 0xff00_0000
130 * Alternate BR1/OR1 bank at 0xff80_0000
131 *
132 * BR0, BR1:
133 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
134 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
135 * Port Size = 16 bits = BRx[19:20] = 10
136 * Use GPCM = BRx[24:26] = 000
137 * Valid = BRx[31] = 1
138 *
f2cff6b1
ES
139 * 0 4 8 12 16 20 24 28
140 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
141 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
d9b94f28
JL
142 *
143 * OR0, OR1:
144 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
145 * Reserved ORx[17:18] = 11, confusion here?
146 * CSNT = ORx[20] = 1
147 * ACS = half cycle delay = ORx[21:22] = 11
148 * SCY = 6 = ORx[24:27] = 0110
149 * TRLX = use relaxed timing = ORx[29] = 1
150 * EAD = use external address latch delay = OR[31] = 1
151 *
f2cff6b1
ES
152 * 0 4 8 12 16 20 24 28
153 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
d9b94f28
JL
154 */
155
f2cff6b1
ES
156#define CFG_BOOT_BLOCK 0xff000000 /* boot TLB block */
157#define CFG_FLASH_BASE CFG_BOOT_BLOCK /* start of FLASH 16M */
d9b94f28
JL
158
159#define CFG_BR0_PRELIM 0xff801001
160#define CFG_BR1_PRELIM 0xff001001
161
162#define CFG_OR0_PRELIM 0xff806e65
163#define CFG_OR1_PRELIM 0xff806e65
164
165#define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE}
166#define CFG_MAX_FLASH_BANKS 2 /* number of banks */
167#define CFG_MAX_FLASH_SECT 128 /* sectors per device */
168#undef CFG_FLASH_CHECKSUM
169#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
170#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
171
f2cff6b1 172#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
d9b94f28 173
00b1883a 174#define CONFIG_FLASH_CFI_DRIVER
d9b94f28
JL
175#define CFG_FLASH_CFI
176#define CFG_FLASH_EMPTY_INFO
177
178
179/*
180 * SDRAM on the Local Bus
181 */
f2cff6b1
ES
182#define CFG_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
183#define CFG_LBC_CACHE_SIZE 64
184#define CFG_LBC_NONCACHE_BASE 0xf8000000 /* Localbus non-cacheable */
185#define CFG_LBC_NONCACHE_SIZE 64
186
187#define CFG_LBC_SDRAM_BASE CFG_LBC_CACHE_BASE /* Localbus SDRAM */
d9b94f28
JL
188#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
189
190/*
191 * Base Register 2 and Option Register 2 configure SDRAM.
192 * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
193 *
194 * For BR2, need:
195 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
196 * port-size = 32-bits = BR2[19:20] = 11
197 * no parity checking = BR2[21:22] = 00
198 * SDRAM for MSEL = BR2[24:26] = 011
199 * Valid = BR[31] = 1
200 *
f2cff6b1 201 * 0 4 8 12 16 20 24 28
d9b94f28
JL
202 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
203 *
204 * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
205 * FIXME: the top 17 bits of BR2.
206 */
207
f2cff6b1 208#define CFG_BR2_PRELIM 0xf0001861
d9b94f28
JL
209
210/*
211 * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
212 *
213 * For OR2, need:
214 * 64MB mask for AM, OR2[0:7] = 1111 1100
215 * XAM, OR2[17:18] = 11
216 * 9 columns OR2[19-21] = 010
f2cff6b1 217 * 13 rows OR2[23-25] = 100
d9b94f28
JL
218 * EAD set for extra time OR[31] = 1
219 *
f2cff6b1 220 * 0 4 8 12 16 20 24 28
d9b94f28
JL
221 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
222 */
223
224#define CFG_OR2_PRELIM 0xfc006901
225
f2cff6b1
ES
226#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
227#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
228#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
229#define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
d9b94f28
JL
230
231/*
232 * LSDMR masks
233 */
234#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
235#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
236#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
237#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
238#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
239#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
240#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
241#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
242#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
243#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
244
245#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
246#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
247#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
248#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
249#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
250#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
251#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
252#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
253
254/*
255 * Common settings for all Local Bus SDRAM commands.
256 * At run time, either BSMA1516 (for CPU 1.1)
f2cff6b1 257 * or BSMA1617 (for CPU 1.0) (old)
d9b94f28
JL
258 * is OR'ed in too.
259 */
260#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \
261 | CFG_LBC_LSDMR_PRETOACT7 \
262 | CFG_LBC_LSDMR_ACTTORW7 \
263 | CFG_LBC_LSDMR_BL8 \
264 | CFG_LBC_LSDMR_WRC4 \
265 | CFG_LBC_LSDMR_CL3 \
266 | CFG_LBC_LSDMR_RFEN \
267 )
268
269/*
270 * The CADMUS registers are connected to CS3 on CDS.
271 * The new memory map places CADMUS at 0xf8000000.
272 *
273 * For BR3, need:
274 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
275 * port-size = 8-bits = BR[19:20] = 01
276 * no parity checking = BR[21:22] = 00
f2cff6b1
ES
277 * GPMC for MSEL = BR[24:26] = 000
278 * Valid = BR[31] = 1
d9b94f28 279 *
f2cff6b1 280 * 0 4 8 12 16 20 24 28
d9b94f28
JL
281 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
282 *
283 * For OR3, need:
f2cff6b1 284 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
d9b94f28 285 * disable buffer ctrl OR[19] = 0
f2cff6b1
ES
286 * CSNT OR[20] = 1
287 * ACS OR[21:22] = 11
288 * XACS OR[23] = 1
d9b94f28 289 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
f2cff6b1
ES
290 * SETA OR[28] = 0
291 * TRLX OR[29] = 1
292 * EHTR OR[30] = 1
293 * EAD extra time OR[31] = 1
d9b94f28 294 *
f2cff6b1 295 * 0 4 8 12 16 20 24 28
d9b94f28
JL
296 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
297 */
298
25eedb2c
JL
299#define CONFIG_FSL_CADMUS
300
d9b94f28 301#define CADMUS_BASE_ADDR 0xf8000000
f2cff6b1
ES
302#define CFG_BR3_PRELIM 0xf8000801
303#define CFG_OR3_PRELIM 0xfff00ff7
d9b94f28
JL
304
305#define CONFIG_L1_INIT_RAM
f2cff6b1 306#define CFG_INIT_RAM_LOCK 1
d9b94f28 307#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
f2cff6b1
ES
308#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
309
310#define CFG_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
d9b94f28 311
f2cff6b1 312#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
d9b94f28
JL
313#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
314#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
315
f2cff6b1
ES
316#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
317#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
d9b94f28
JL
318
319/* Serial Port */
f2cff6b1 320#define CONFIG_CONS_INDEX 2
d9b94f28
JL
321#undef CONFIG_SERIAL_SOFTWARE_FIFO
322#define CFG_NS16550
323#define CFG_NS16550_SERIAL
f2cff6b1 324#define CFG_NS16550_REG_SIZE 1
d9b94f28
JL
325#define CFG_NS16550_CLK get_bus_freq(0)
326
f2cff6b1 327#define CFG_BAUDRATE_TABLE \
d9b94f28
JL
328 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
329
f2cff6b1
ES
330#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
331#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
d9b94f28
JL
332
333/* Use the HUSH parser */
334#define CFG_HUSH_PARSER
f2cff6b1 335#ifdef CFG_HUSH_PARSER
d9b94f28
JL
336#define CFG_PROMPT_HUSH_PS2 "> "
337#endif
338
40d5fa35 339/* pass open firmware flat tree */
b90d2549
KG
340#define CONFIG_OF_LIBFDT 1
341#define CONFIG_OF_BOARD_SETUP 1
342#define CONFIG_OF_STDOUT_VIA_ALIAS 1
40d5fa35 343
e31d2c1e
JL
344#define CFG_64BIT_VSPRINTF 1
345#define CFG_64BIT_STRTOUL 1
346
20476726
JL
347/*
348 * I2C
349 */
350#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
351#define CONFIG_HARD_I2C /* I2C with hardware support*/
f2cff6b1 352#undef CONFIG_SOFT_I2C /* I2C bit-banged */
d9b94f28 353#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
d9b94f28 354#define CFG_I2C_SLAVE 0x7F
f2cff6b1 355#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
20476726 356#define CFG_I2C_OFFSET 0x3000
d9b94f28 357
e8d18541
TT
358/* EEPROM */
359#define CONFIG_ID_EEPROM
360#define CFG_I2C_EEPROM_CCID
361#define CFG_ID_EEPROM
362#define CFG_I2C_EEPROM_ADDR 0x57
363#define CFG_I2C_EEPROM_ADDR_LEN 2
364
d9b94f28
JL
365/*
366 * General PCI
362dd830 367 * Memory space is mapped 1-1, but I/O space must start from 0.
d9b94f28 368 */
f2cff6b1
ES
369#define CFG_PCI_PHYS 0x80000000 /* 1G PCI TLB */
370
d9b94f28
JL
371#define CFG_PCI1_MEM_BASE 0x80000000
372#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
f2cff6b1 373#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
cbfc7ce7
MM
374#define CFG_PCI1_IO_BASE 0x00000000
375#define CFG_PCI1_IO_PHYS 0xe2000000
f2cff6b1 376#define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
d9b94f28 377
f2cff6b1
ES
378#ifdef CONFIG_PCI2
379#define CFG_PCI2_MEM_BASE 0xa0000000
d9b94f28 380#define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
f2cff6b1 381#define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
ffa621a0 382#define CFG_PCI2_IO_BASE 0x00000000
41fb7e0f 383#define CFG_PCI2_IO_PHYS 0xe2800000
f2cff6b1
ES
384#define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
385#endif
41fb7e0f 386
f2cff6b1
ES
387#ifdef CONFIG_PCIE1
388#define CFG_PCIE1_MEM_BASE 0xa0000000
389#define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE
390#define CFG_PCIE1_MEM_SIZE 0x20000000 /* 512M */
391#define CFG_PCIE1_IO_BASE 0x00000000
392#define CFG_PCIE1_IO_PHYS 0xe3000000
393#define CFG_PCIE1_IO_SIZE 0x00100000 /* 1M */
394#endif
d9b94f28 395
f2cff6b1 396#ifdef CONFIG_RIO
41fb7e0f
ZR
397/*
398 * RapidIO MMU
399 */
400#define CFG_RIO_MEM_BASE 0xC0000000
401#define CFG_RIO_MEM_SIZE 0x20000000 /* 512M */
f2cff6b1 402#endif
d9b94f28 403
7f3f2bd2
RV
404#ifdef CONFIG_LEGACY
405#define BRIDGE_ID 17
406#define VIA_ID 2
407#else
408#define BRIDGE_ID 28
409#define VIA_ID 4
410#endif
411
d9b94f28
JL
412#if defined(CONFIG_PCI)
413
414#define CONFIG_NET_MULTI
f2cff6b1 415#define CONFIG_PCI_PNP /* do pci plug-and-play */
d9b94f28
JL
416
417#undef CONFIG_EEPRO100
418#undef CONFIG_TULIP
419
d9b94f28 420#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
f2cff6b1
ES
421
422/* PCI view of System Memory */
423#define CFG_PCI_MEMORY_BUS 0x00000000
424#define CFG_PCI_MEMORY_PHYS 0x00000000
425#define CFG_PCI_MEMORY_SIZE 0x80000000
d9b94f28
JL
426
427#endif /* CONFIG_PCI */
428
429
430#if defined(CONFIG_TSEC_ENET)
431
432#ifndef CONFIG_NET_MULTI
f2cff6b1 433#define CONFIG_NET_MULTI 1
d9b94f28
JL
434#endif
435
436#define CONFIG_MII 1 /* MII PHY management */
255a3577
KP
437#define CONFIG_TSEC1 1
438#define CONFIG_TSEC1_NAME "eTSEC0"
439#define CONFIG_TSEC2 1
440#define CONFIG_TSEC2_NAME "eTSEC1"
441#define CONFIG_TSEC3 1
442#define CONFIG_TSEC3_NAME "eTSEC2"
f2cff6b1 443#define CONFIG_TSEC4
255a3577 444#define CONFIG_TSEC4_NAME "eTSEC3"
d9b94f28
JL
445#undef CONFIG_MPC85XX_FEC
446
447#define TSEC1_PHY_ADDR 0
448#define TSEC2_PHY_ADDR 1
449#define TSEC3_PHY_ADDR 2
450#define TSEC4_PHY_ADDR 3
d9b94f28
JL
451
452#define TSEC1_PHYIDX 0
453#define TSEC2_PHYIDX 0
454#define TSEC3_PHYIDX 0
455#define TSEC4_PHYIDX 0
3a79013e
AF
456#define TSEC1_FLAGS TSEC_GIGABIT
457#define TSEC2_FLAGS TSEC_GIGABIT
458#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
459#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
d9b94f28
JL
460
461/* Options are: eTSEC[0-3] */
462#define CONFIG_ETHPRIME "eTSEC0"
f2cff6b1 463#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
d9b94f28
JL
464#endif /* CONFIG_TSEC_ENET */
465
466/*
467 * Environment
468 */
5a1aceb0 469#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
470#define CONFIG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
471#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
472#define CONFIG_ENV_SIZE 0x2000
d9b94f28
JL
473
474#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
475#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
476
659e2f67
JL
477/*
478 * BOOTP options
479 */
480#define CONFIG_BOOTP_BOOTFILESIZE
481#define CONFIG_BOOTP_BOOTPATH
482#define CONFIG_BOOTP_GATEWAY
483#define CONFIG_BOOTP_HOSTNAME
484
485
2835e518
JL
486/*
487 * Command line configuration.
488 */
489#include <config_cmd_default.h>
490
491#define CONFIG_CMD_PING
492#define CONFIG_CMD_I2C
493#define CONFIG_CMD_MII
82ac8c97 494#define CONFIG_CMD_ELF
2835e518 495
d9b94f28 496#if defined(CONFIG_PCI)
2835e518 497 #define CONFIG_CMD_PCI
d9b94f28 498#endif
2835e518 499
d9b94f28
JL
500
501#undef CONFIG_WATCHDOG /* watchdog disabled */
502
503/*
504 * Miscellaneous configurable options
505 */
506#define CFG_LONGHELP /* undef to save memory */
22abb2d2 507#define CONFIG_CMDLINE_EDITING /* Command-line editing */
d9b94f28
JL
508#define CFG_LOAD_ADDR 0x2000000 /* default load address */
509#define CFG_PROMPT "=> " /* Monitor Command Prompt */
2835e518 510#if defined(CONFIG_CMD_KGDB)
d9b94f28
JL
511#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
512#else
513#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
514#endif
515#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
516#define CFG_MAXARGS 16 /* max number of command args */
517#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
518#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
519
520/*
521 * For booting Linux, the board info and command line data
522 * have to be in the first 8 MB of memory, since this is
523 * the maximum mapped by the Linux kernel during initialization.
524 */
f2cff6b1 525#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
d9b94f28 526
d9b94f28
JL
527/*
528 * Internal Definitions
529 *
530 * Boot Flags
531 */
532#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
533#define BOOTFLAG_WARM 0x02 /* Software reboot */
534
2835e518 535#if defined(CONFIG_CMD_KGDB)
d9b94f28
JL
536#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
537#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
538#endif
539
540/*
541 * Environment Configuration
542 */
543
544/* The mac addresses for all ethernet interface */
545#if defined(CONFIG_TSEC_ENET)
10327dc5 546#define CONFIG_HAS_ETH0
f2cff6b1 547#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
d9b94f28 548#define CONFIG_HAS_ETH1
f2cff6b1 549#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
d9b94f28 550#define CONFIG_HAS_ETH2
f2cff6b1 551#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
09f3e09e 552#define CONFIG_HAS_ETH3
f2cff6b1 553#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
d9b94f28
JL
554#endif
555
f2cff6b1 556#define CONFIG_IPADDR 192.168.1.253
d9b94f28 557
f2cff6b1
ES
558#define CONFIG_HOSTNAME unknown
559#define CONFIG_ROOTPATH /nfsroot
560#define CONFIG_BOOTFILE 8548cds/uImage.uboot
561#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
d9b94f28 562
f2cff6b1 563#define CONFIG_SERVERIP 192.168.1.1
d9b94f28 564#define CONFIG_GATEWAYIP 192.168.1.1
f2cff6b1 565#define CONFIG_NETMASK 255.255.255.0
d9b94f28 566
f2cff6b1 567#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
d9b94f28 568
f2cff6b1
ES
569#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
570#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
d9b94f28
JL
571
572#define CONFIG_BAUDRATE 115200
573
f2cff6b1
ES
574#define CONFIG_EXTRA_ENV_SETTINGS \
575 "netdev=eth0\0" \
576 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
577 "tftpflash=tftpboot $loadaddr $uboot; " \
578 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
579 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
580 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
581 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
582 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
583 "consoledev=ttyS1\0" \
584 "ramdiskaddr=2000000\0" \
6c543597 585 "ramdiskfile=ramdisk.uboot\0" \
4bf4abb8 586 "fdtaddr=c00000\0" \
22abb2d2 587 "fdtfile=mpc8548cds.dtb\0"
f2cff6b1
ES
588
589#define CONFIG_NFSBOOTCOMMAND \
590 "setenv bootargs root=/dev/nfs rw " \
591 "nfsroot=$serverip:$rootpath " \
d9b94f28 592 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
f2cff6b1
ES
593 "console=$consoledev,$baudrate $othbootargs;" \
594 "tftp $loadaddr $bootfile;" \
4bf4abb8
ES
595 "tftp $fdtaddr $fdtfile;" \
596 "bootm $loadaddr - $fdtaddr"
8272dc2f 597
d9b94f28
JL
598
599#define CONFIG_RAMBOOTCOMMAND \
f2cff6b1
ES
600 "setenv bootargs root=/dev/ram rw " \
601 "console=$consoledev,$baudrate $othbootargs;" \
602 "tftp $ramdiskaddr $ramdiskfile;" \
603 "tftp $loadaddr $bootfile;" \
4bf4abb8
ES
604 "tftp $fdtaddr $fdtfile;" \
605 "bootm $loadaddr $ramdiskaddr $fdtaddr"
f2cff6b1
ES
606
607#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
d9b94f28
JL
608
609#endif /* __CONFIG_H */