]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8548CDS.h
Update Freescale MPC85xx ADS/CDS/MDS board config
[people/ms/u-boot.git] / include / configs / MPC8548CDS.h
CommitLineData
d9b94f28 1/*
f2cff6b1 2 * Copyright 2004, 2007 Freescale Semiconductor.
d9b94f28
JL
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
f2cff6b1 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
d9b94f28
JL
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8548cds board configuration file
25 *
26 * Please refer to doc/README.mpc85xxcds for more info.
27 *
28 */
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32/* High Level Configuration Options */
33#define CONFIG_BOOKE 1 /* BOOKE */
34#define CONFIG_E500 1 /* BOOKE e500 family */
35#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
36#define CONFIG_MPC8548 1 /* MPC8548 specific */
37#define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
38
f2cff6b1
ES
39#define CONFIG_PCI /* enable any pci type devices */
40#define CONFIG_PCI1 /* PCI controller 1 */
41#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
42#undef CONFIG_RIO
43#undef CONFIG_PCI2
44#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
45
46#define CONFIG_TSEC_ENET /* tsec ethernet support */
d9b94f28
JL
47#define CONFIG_ENV_OVERWRITE
48#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
49#define CONFIG_DDR_DLL /* possible DLL fix needed */
39b18c4f 50#undef CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
d9b94f28
JL
51
52#define CONFIG_DDR_ECC /* only for ECC DDR module */
53#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
54#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
f2cff6b1 55#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
d9b94f28
JL
56
57
58/*
59 * When initializing flash, if we cannot find the manufacturer ID,
60 * assume this is the AMD flash associated with the CDS board.
61 * This allows booting from a promjet.
62 */
63#define CONFIG_ASSUME_AMD_FLASH
64
65#define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
66
67#ifndef __ASSEMBLY__
68extern unsigned long get_clock_freq(void);
69#endif
70#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
71
72/*
73 * These can be toggled for performance analysis, otherwise use default.
74 */
f2cff6b1
ES
75#define CONFIG_L2_CACHE /* toggle L2 cache */
76#define CONFIG_BTB /* toggle branch predition */
77#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
78#define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */
d9b94f28
JL
79
80/*
81 * Only possible on E500 Version 2 or newer cores.
82 */
83#define CONFIG_ENABLE_36BIT_PHYS 1
84
d9b94f28
JL
85#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
86
87#undef CFG_DRAM_TEST /* memory test, takes time */
88#define CFG_MEMTEST_START 0x00200000 /* memtest works on */
89#define CFG_MEMTEST_END 0x00400000
90
91/*
92 * Base addresses -- Note these are effective addresses where the
93 * actual resources get mapped (not physical addresses)
94 */
f2cff6b1 95#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
d9b94f28
JL
96#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
97#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
98
f2cff6b1
ES
99#define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
100#define CFG_PCI2_ADDR (CFG_CCSRBAR+0x9000)
101#define CFG_PCIE1_ADDR (CFG_CCSRBAR+0xa000)
102
d9b94f28
JL
103/*
104 * DDR Setup
105 */
106#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
107#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
108
109#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
110
111/*
112 * Make sure required options are set
113 */
114#ifndef CONFIG_SPD_EEPROM
115#error ("CONFIG_SPD_EEPROM is required")
116#endif
117
118#undef CONFIG_CLOCKS_IN_MHZ
119
d9b94f28
JL
120/*
121 * Local Bus Definitions
122 */
123
124/*
125 * FLASH on the Local Bus
126 * Two banks, 8M each, using the CFI driver.
127 * Boot from BR0/OR0 bank at 0xff00_0000
128 * Alternate BR1/OR1 bank at 0xff80_0000
129 *
130 * BR0, BR1:
131 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
132 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
133 * Port Size = 16 bits = BRx[19:20] = 10
134 * Use GPCM = BRx[24:26] = 000
135 * Valid = BRx[31] = 1
136 *
f2cff6b1
ES
137 * 0 4 8 12 16 20 24 28
138 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
139 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
d9b94f28
JL
140 *
141 * OR0, OR1:
142 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
143 * Reserved ORx[17:18] = 11, confusion here?
144 * CSNT = ORx[20] = 1
145 * ACS = half cycle delay = ORx[21:22] = 11
146 * SCY = 6 = ORx[24:27] = 0110
147 * TRLX = use relaxed timing = ORx[29] = 1
148 * EAD = use external address latch delay = OR[31] = 1
149 *
f2cff6b1
ES
150 * 0 4 8 12 16 20 24 28
151 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
d9b94f28
JL
152 */
153
f2cff6b1
ES
154#define CFG_BOOT_BLOCK 0xff000000 /* boot TLB block */
155#define CFG_FLASH_BASE CFG_BOOT_BLOCK /* start of FLASH 16M */
d9b94f28
JL
156
157#define CFG_BR0_PRELIM 0xff801001
158#define CFG_BR1_PRELIM 0xff001001
159
160#define CFG_OR0_PRELIM 0xff806e65
161#define CFG_OR1_PRELIM 0xff806e65
162
163#define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE}
164#define CFG_MAX_FLASH_BANKS 2 /* number of banks */
165#define CFG_MAX_FLASH_SECT 128 /* sectors per device */
166#undef CFG_FLASH_CHECKSUM
167#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
168#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
169
f2cff6b1 170#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
d9b94f28
JL
171
172#define CFG_FLASH_CFI_DRIVER
173#define CFG_FLASH_CFI
174#define CFG_FLASH_EMPTY_INFO
175
176
177/*
178 * SDRAM on the Local Bus
179 */
f2cff6b1
ES
180#define CFG_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
181#define CFG_LBC_CACHE_SIZE 64
182#define CFG_LBC_NONCACHE_BASE 0xf8000000 /* Localbus non-cacheable */
183#define CFG_LBC_NONCACHE_SIZE 64
184
185#define CFG_LBC_SDRAM_BASE CFG_LBC_CACHE_BASE /* Localbus SDRAM */
d9b94f28
JL
186#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
187
188/*
189 * Base Register 2 and Option Register 2 configure SDRAM.
190 * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
191 *
192 * For BR2, need:
193 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
194 * port-size = 32-bits = BR2[19:20] = 11
195 * no parity checking = BR2[21:22] = 00
196 * SDRAM for MSEL = BR2[24:26] = 011
197 * Valid = BR[31] = 1
198 *
f2cff6b1 199 * 0 4 8 12 16 20 24 28
d9b94f28
JL
200 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
201 *
202 * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
203 * FIXME: the top 17 bits of BR2.
204 */
205
f2cff6b1 206#define CFG_BR2_PRELIM 0xf0001861
d9b94f28
JL
207
208/*
209 * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
210 *
211 * For OR2, need:
212 * 64MB mask for AM, OR2[0:7] = 1111 1100
213 * XAM, OR2[17:18] = 11
214 * 9 columns OR2[19-21] = 010
f2cff6b1 215 * 13 rows OR2[23-25] = 100
d9b94f28
JL
216 * EAD set for extra time OR[31] = 1
217 *
f2cff6b1 218 * 0 4 8 12 16 20 24 28
d9b94f28
JL
219 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
220 */
221
222#define CFG_OR2_PRELIM 0xfc006901
223
f2cff6b1
ES
224#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
225#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
226#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
227#define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
d9b94f28
JL
228
229/*
230 * LSDMR masks
231 */
232#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
233#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
234#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
235#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
236#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
237#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
238#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
239#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
240#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
241#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
242
243#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
244#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
245#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
246#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
247#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
248#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
249#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
250#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
251
252/*
253 * Common settings for all Local Bus SDRAM commands.
254 * At run time, either BSMA1516 (for CPU 1.1)
f2cff6b1 255 * or BSMA1617 (for CPU 1.0) (old)
d9b94f28
JL
256 * is OR'ed in too.
257 */
258#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \
259 | CFG_LBC_LSDMR_PRETOACT7 \
260 | CFG_LBC_LSDMR_ACTTORW7 \
261 | CFG_LBC_LSDMR_BL8 \
262 | CFG_LBC_LSDMR_WRC4 \
263 | CFG_LBC_LSDMR_CL3 \
264 | CFG_LBC_LSDMR_RFEN \
265 )
266
267/*
268 * The CADMUS registers are connected to CS3 on CDS.
269 * The new memory map places CADMUS at 0xf8000000.
270 *
271 * For BR3, need:
272 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
273 * port-size = 8-bits = BR[19:20] = 01
274 * no parity checking = BR[21:22] = 00
f2cff6b1
ES
275 * GPMC for MSEL = BR[24:26] = 000
276 * Valid = BR[31] = 1
d9b94f28 277 *
f2cff6b1 278 * 0 4 8 12 16 20 24 28
d9b94f28
JL
279 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
280 *
281 * For OR3, need:
f2cff6b1 282 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
d9b94f28 283 * disable buffer ctrl OR[19] = 0
f2cff6b1
ES
284 * CSNT OR[20] = 1
285 * ACS OR[21:22] = 11
286 * XACS OR[23] = 1
d9b94f28 287 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
f2cff6b1
ES
288 * SETA OR[28] = 0
289 * TRLX OR[29] = 1
290 * EHTR OR[30] = 1
291 * EAD extra time OR[31] = 1
d9b94f28 292 *
f2cff6b1 293 * 0 4 8 12 16 20 24 28
d9b94f28
JL
294 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
295 */
296
297#define CADMUS_BASE_ADDR 0xf8000000
f2cff6b1
ES
298#define CFG_BR3_PRELIM 0xf8000801
299#define CFG_OR3_PRELIM 0xfff00ff7
d9b94f28
JL
300
301#define CONFIG_L1_INIT_RAM
f2cff6b1 302#define CFG_INIT_RAM_LOCK 1
d9b94f28 303#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
f2cff6b1
ES
304#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
305
306#define CFG_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
d9b94f28 307
f2cff6b1 308#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
d9b94f28
JL
309#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
310#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
311
f2cff6b1
ES
312#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
313#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
d9b94f28
JL
314
315/* Serial Port */
f2cff6b1 316#define CONFIG_CONS_INDEX 2
d9b94f28
JL
317#undef CONFIG_SERIAL_SOFTWARE_FIFO
318#define CFG_NS16550
319#define CFG_NS16550_SERIAL
f2cff6b1 320#define CFG_NS16550_REG_SIZE 1
d9b94f28
JL
321#define CFG_NS16550_CLK get_bus_freq(0)
322
f2cff6b1 323#define CFG_BAUDRATE_TABLE \
d9b94f28
JL
324 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
325
f2cff6b1
ES
326#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
327#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
d9b94f28
JL
328
329/* Use the HUSH parser */
330#define CFG_HUSH_PARSER
f2cff6b1 331#ifdef CFG_HUSH_PARSER
d9b94f28
JL
332#define CFG_PROMPT_HUSH_PS2 "> "
333#endif
334
40d5fa35 335/* pass open firmware flat tree */
b90d2549
KG
336#define CONFIG_OF_LIBFDT 1
337#define CONFIG_OF_BOARD_SETUP 1
338#define CONFIG_OF_STDOUT_VIA_ALIAS 1
40d5fa35 339
20476726
JL
340/*
341 * I2C
342 */
343#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
344#define CONFIG_HARD_I2C /* I2C with hardware support*/
f2cff6b1 345#undef CONFIG_SOFT_I2C /* I2C bit-banged */
d9b94f28
JL
346#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
347#define CFG_I2C_EEPROM_ADDR 0x57
348#define CFG_I2C_SLAVE 0x7F
f2cff6b1 349#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
20476726 350#define CFG_I2C_OFFSET 0x3000
d9b94f28
JL
351
352/*
353 * General PCI
362dd830 354 * Memory space is mapped 1-1, but I/O space must start from 0.
d9b94f28 355 */
f2cff6b1
ES
356#define CFG_PCI_PHYS 0x80000000 /* 1G PCI TLB */
357
d9b94f28
JL
358#define CFG_PCI1_MEM_BASE 0x80000000
359#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
f2cff6b1 360#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
cbfc7ce7
MM
361#define CFG_PCI1_IO_BASE 0x00000000
362#define CFG_PCI1_IO_PHYS 0xe2000000
f2cff6b1 363#define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
d9b94f28 364
f2cff6b1
ES
365#ifdef CONFIG_PCI2
366#define CFG_PCI2_MEM_BASE 0xa0000000
d9b94f28 367#define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
f2cff6b1 368#define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
ffa621a0 369#define CFG_PCI2_IO_BASE 0x00000000
41fb7e0f 370#define CFG_PCI2_IO_PHYS 0xe2800000
f2cff6b1
ES
371#define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
372#endif
41fb7e0f 373
f2cff6b1
ES
374#ifdef CONFIG_PCIE1
375#define CFG_PCIE1_MEM_BASE 0xa0000000
376#define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE
377#define CFG_PCIE1_MEM_SIZE 0x20000000 /* 512M */
378#define CFG_PCIE1_IO_BASE 0x00000000
379#define CFG_PCIE1_IO_PHYS 0xe3000000
380#define CFG_PCIE1_IO_SIZE 0x00100000 /* 1M */
381#endif
d9b94f28 382
f2cff6b1 383#ifdef CONFIG_RIO
41fb7e0f
ZR
384/*
385 * RapidIO MMU
386 */
387#define CFG_RIO_MEM_BASE 0xC0000000
388#define CFG_RIO_MEM_SIZE 0x20000000 /* 512M */
f2cff6b1 389#endif
d9b94f28 390
7f3f2bd2
RV
391#ifdef CONFIG_LEGACY
392#define BRIDGE_ID 17
393#define VIA_ID 2
394#else
395#define BRIDGE_ID 28
396#define VIA_ID 4
397#endif
398
d9b94f28
JL
399#if defined(CONFIG_PCI)
400
401#define CONFIG_NET_MULTI
f2cff6b1 402#define CONFIG_PCI_PNP /* do pci plug-and-play */
d9b94f28
JL
403
404#undef CONFIG_EEPRO100
405#undef CONFIG_TULIP
406
d9b94f28 407#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
f2cff6b1
ES
408
409/* PCI view of System Memory */
410#define CFG_PCI_MEMORY_BUS 0x00000000
411#define CFG_PCI_MEMORY_PHYS 0x00000000
412#define CFG_PCI_MEMORY_SIZE 0x80000000
d9b94f28
JL
413
414#endif /* CONFIG_PCI */
415
416
417#if defined(CONFIG_TSEC_ENET)
418
419#ifndef CONFIG_NET_MULTI
f2cff6b1 420#define CONFIG_NET_MULTI 1
d9b94f28
JL
421#endif
422
423#define CONFIG_MII 1 /* MII PHY management */
255a3577
KP
424#define CONFIG_TSEC1 1
425#define CONFIG_TSEC1_NAME "eTSEC0"
426#define CONFIG_TSEC2 1
427#define CONFIG_TSEC2_NAME "eTSEC1"
428#define CONFIG_TSEC3 1
429#define CONFIG_TSEC3_NAME "eTSEC2"
f2cff6b1 430#define CONFIG_TSEC4
255a3577 431#define CONFIG_TSEC4_NAME "eTSEC3"
d9b94f28
JL
432#undef CONFIG_MPC85XX_FEC
433
434#define TSEC1_PHY_ADDR 0
435#define TSEC2_PHY_ADDR 1
436#define TSEC3_PHY_ADDR 2
437#define TSEC4_PHY_ADDR 3
d9b94f28
JL
438
439#define TSEC1_PHYIDX 0
440#define TSEC2_PHYIDX 0
441#define TSEC3_PHYIDX 0
442#define TSEC4_PHYIDX 0
3a79013e
AF
443#define TSEC1_FLAGS TSEC_GIGABIT
444#define TSEC2_FLAGS TSEC_GIGABIT
445#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
446#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
d9b94f28
JL
447
448/* Options are: eTSEC[0-3] */
449#define CONFIG_ETHPRIME "eTSEC0"
f2cff6b1 450#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
d9b94f28
JL
451#endif /* CONFIG_TSEC_ENET */
452
453/*
454 * Environment
455 */
456#define CFG_ENV_IS_IN_FLASH 1
457#define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
458#define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
459#define CFG_ENV_SIZE 0x2000
460
461#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
462#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
463
659e2f67
JL
464/*
465 * BOOTP options
466 */
467#define CONFIG_BOOTP_BOOTFILESIZE
468#define CONFIG_BOOTP_BOOTPATH
469#define CONFIG_BOOTP_GATEWAY
470#define CONFIG_BOOTP_HOSTNAME
471
472
2835e518
JL
473/*
474 * Command line configuration.
475 */
476#include <config_cmd_default.h>
477
478#define CONFIG_CMD_PING
479#define CONFIG_CMD_I2C
480#define CONFIG_CMD_MII
82ac8c97 481#define CONFIG_CMD_ELF
2835e518 482
d9b94f28 483#if defined(CONFIG_PCI)
2835e518 484 #define CONFIG_CMD_PCI
d9b94f28 485#endif
2835e518 486
d9b94f28
JL
487
488#undef CONFIG_WATCHDOG /* watchdog disabled */
489
490/*
491 * Miscellaneous configurable options
492 */
493#define CFG_LONGHELP /* undef to save memory */
22abb2d2 494#define CONFIG_CMDLINE_EDITING /* Command-line editing */
d9b94f28
JL
495#define CFG_LOAD_ADDR 0x2000000 /* default load address */
496#define CFG_PROMPT "=> " /* Monitor Command Prompt */
2835e518 497#if defined(CONFIG_CMD_KGDB)
d9b94f28
JL
498#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
499#else
500#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
501#endif
502#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
503#define CFG_MAXARGS 16 /* max number of command args */
504#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
505#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
506
507/*
508 * For booting Linux, the board info and command line data
509 * have to be in the first 8 MB of memory, since this is
510 * the maximum mapped by the Linux kernel during initialization.
511 */
f2cff6b1 512#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
d9b94f28
JL
513
514/* Cache Configuration */
515#define CFG_DCACHE_SIZE 32768
516#define CFG_CACHELINE_SIZE 32
2835e518 517#if defined(CONFIG_CMD_KGDB)
d9b94f28
JL
518#define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
519#endif
520
521/*
522 * Internal Definitions
523 *
524 * Boot Flags
525 */
526#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
527#define BOOTFLAG_WARM 0x02 /* Software reboot */
528
2835e518 529#if defined(CONFIG_CMD_KGDB)
d9b94f28
JL
530#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
531#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
532#endif
533
534/*
535 * Environment Configuration
536 */
537
538/* The mac addresses for all ethernet interface */
539#if defined(CONFIG_TSEC_ENET)
10327dc5 540#define CONFIG_HAS_ETH0
f2cff6b1 541#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
d9b94f28 542#define CONFIG_HAS_ETH1
f2cff6b1 543#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
d9b94f28 544#define CONFIG_HAS_ETH2
f2cff6b1 545#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
09f3e09e 546#define CONFIG_HAS_ETH3
f2cff6b1 547#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
d9b94f28
JL
548#endif
549
f2cff6b1 550#define CONFIG_IPADDR 192.168.1.253
d9b94f28 551
f2cff6b1
ES
552#define CONFIG_HOSTNAME unknown
553#define CONFIG_ROOTPATH /nfsroot
554#define CONFIG_BOOTFILE 8548cds/uImage.uboot
555#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
d9b94f28 556
f2cff6b1 557#define CONFIG_SERVERIP 192.168.1.1
d9b94f28 558#define CONFIG_GATEWAYIP 192.168.1.1
f2cff6b1 559#define CONFIG_NETMASK 255.255.255.0
d9b94f28 560
f2cff6b1 561#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
d9b94f28 562
f2cff6b1
ES
563#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
564#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
d9b94f28
JL
565
566#define CONFIG_BAUDRATE 115200
567
f2cff6b1
ES
568#define CONFIG_EXTRA_ENV_SETTINGS \
569 "netdev=eth0\0" \
570 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
571 "tftpflash=tftpboot $loadaddr $uboot; " \
572 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
573 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
574 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
575 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
576 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
577 "consoledev=ttyS1\0" \
578 "ramdiskaddr=2000000\0" \
6c543597 579 "ramdiskfile=ramdisk.uboot\0" \
4bf4abb8 580 "fdtaddr=c00000\0" \
22abb2d2 581 "fdtfile=mpc8548cds.dtb\0"
f2cff6b1
ES
582
583#define CONFIG_NFSBOOTCOMMAND \
584 "setenv bootargs root=/dev/nfs rw " \
585 "nfsroot=$serverip:$rootpath " \
d9b94f28 586 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
f2cff6b1
ES
587 "console=$consoledev,$baudrate $othbootargs;" \
588 "tftp $loadaddr $bootfile;" \
4bf4abb8
ES
589 "tftp $fdtaddr $fdtfile;" \
590 "bootm $loadaddr - $fdtaddr"
8272dc2f 591
d9b94f28
JL
592
593#define CONFIG_RAMBOOTCOMMAND \
f2cff6b1
ES
594 "setenv bootargs root=/dev/ram rw " \
595 "console=$consoledev,$baudrate $othbootargs;" \
596 "tftp $ramdiskaddr $ramdiskfile;" \
597 "tftp $loadaddr $bootfile;" \
4bf4abb8
ES
598 "tftp $fdtaddr $fdtfile;" \
599 "bootm $loadaddr $ramdiskaddr $fdtaddr"
f2cff6b1
ES
600
601#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
d9b94f28
JL
602
603#endif /* __CONFIG_H */