]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8610HPCD.h
sbc8641d: Fix PCI mapping concepts
[people/ms/u-boot.git] / include / configs / MPC8610HPCD.h
CommitLineData
9553df86
JL
1/*
2 * Copyright 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 */
8
9/*
10 * MPC8610HPCD board configuration file
9553df86
JL
11 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
17#define CONFIG_MPC86xx 1 /* MPC86xx */
18#define CONFIG_MPC8610 1 /* MPC8610 specific */
19#define CONFIG_MPC8610HPCD 1 /* MPC8610HPCD board specific */
20#define CONFIG_NUM_CPUS 1 /* Number of CPUs in the system */
21#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
22
a877880c 23#define CONFIG_FSL_DIU_FB 1 /* FSL DIU */
070ba561
YS
24
25/* video */
cb06eb96 26#undef CONFIG_VIDEO
070ba561
YS
27
28#if defined(CONFIG_VIDEO)
29#define CONFIG_CFB_CONSOLE
30#define CONFIG_VGA_AS_SINGLE_DEVICE
31#endif
32
9553df86 33#ifdef RUN_DIAG
6d0f6bcf 34#define CONFIG_SYS_DIAG_ADDR 0xff800000
9553df86
JL
35#endif
36
6d0f6bcf 37#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
9553df86 38
1266df88
BB
39/*
40 * virtual address to be used for temporary mappings. There
41 * should be 128k free at this VA.
42 */
43#define CONFIG_SYS_SCRATCH_VA 0xc0000000
44
9553df86
JL
45#define CONFIG_PCI 1 /* Enable PCI/PCIE*/
46#define CONFIG_PCI1 1 /* PCI controler 1 */
47#define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
48#define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
49#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
8ba93f68 50#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
031976f6 51#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
9553df86
JL
52
53#define CONFIG_ENV_OVERWRITE
9553df86
JL
54#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
55
31d82672 56#define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
9553df86
JL
57#define CONFIG_ALTIVEC 1
58
59/*
60 * L2CR setup -- make sure this is right for your board!
61 */
6d0f6bcf 62#define CONFIG_SYS_L2
9553df86 63#define L2_INIT 0
a877880c 64#define L2_ENABLE (L2CR_L2E |0x00100000 )
9553df86
JL
65
66#ifndef CONFIG_SYS_CLK_FREQ
67#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
68#endif
69
70#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
a877880c 71#define CONFIG_MISC_INIT_R 1
9553df86 72
6d0f6bcf
JCPV
73#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
74#define CONFIG_SYS_MEMTEST_END 0x00400000
9553df86
JL
75
76/*
77 * Base addresses -- Note these are effective addresses where the
78 * actual resources get mapped (not physical addresses)
79 */
6d0f6bcf
JCPV
80#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
81#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
82#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
9553df86 83
f698738e
JL
84#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
85#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
86
6d0f6bcf
JCPV
87#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
88#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
89#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
9553df86 90
6d0f6bcf 91#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR+0x2c000)
9553df86 92
39aa1a73
JL
93/* DDR Setup */
94#define CONFIG_FSL_DDR2
95#undef CONFIG_FSL_DDR_INTERACTIVE
96#define CONFIG_SPD_EEPROM /* Use SPD for DDR */
97#define CONFIG_DDR_SPD
98
99#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
100#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
101
6d0f6bcf
JCPV
102#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
103#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
1266df88 104#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
9553df86
JL
105#define CONFIG_VERY_BIG_RAM
106
107#define MPC86xx_DDR_SDRAM_CLK_CNTL
108
39aa1a73
JL
109#define CONFIG_NUM_DDR_CONTROLLERS 1
110#define CONFIG_DIMM_SLOTS_PER_CTLR 1
111#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
112
113#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
9553df86 114
39aa1a73 115/* These are used when DDR doesn't use SPD. */
6d0f6bcf 116#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
9553df86
JL
117
118#if 0 /* TODO */
6d0f6bcf
JCPV
119#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
120#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
121#define CONFIG_SYS_DDR_TIMING_3 0x00000000
122#define CONFIG_SYS_DDR_TIMING_0 0x00260802
123#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
124#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
125#define CONFIG_SYS_DDR_MODE_1 0x00480432
126#define CONFIG_SYS_DDR_MODE_2 0x00000000
127#define CONFIG_SYS_DDR_INTERVAL 0x06180100
128#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
129#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
130#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
131#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
132#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
133#define CONFIG_SYS_DDR_CONTROL2 0x04400010
134
135#define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
136#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
137#define CONFIG_SYS_DDR_SBE 0x000f0000
39aa1a73 138
9553df86 139#endif
39aa1a73 140
9553df86 141
ad8f8687 142#define CONFIG_ID_EEPROM
6d0f6bcf 143#define CONFIG_SYS_I2C_EEPROM_NXID
32628c50 144#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
145#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
146#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
9553df86
JL
147
148
6d0f6bcf
JCPV
149#define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
150#define CONFIG_SYS_FLASH_BASE2 0xf8000000
9553df86 151
6d0f6bcf 152#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
9553df86 153
6d0f6bcf
JCPV
154#define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
155#define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
9553df86 156
6d0f6bcf
JCPV
157#define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
158#define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
9553df86 159#if 0 /* TODO */
6d0f6bcf
JCPV
160#define CONFIG_SYS_BR2_PRELIM 0xf0000000
161#define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
9553df86 162#endif
6d0f6bcf
JCPV
163#define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
164#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
9553df86
JL
165
166
761421cc 167#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
9553df86
JL
168#define PIXIS_BASE 0xe8000000 /* PIXIS registers */
169#define PIXIS_ID 0x0 /* Board ID at offset 0 */
170#define PIXIS_VER 0x1 /* Board version at offset 1 */
171#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
172#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
173#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
174#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
a877880c 175#define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
9553df86
JL
176#define PIXIS_VCTL 0x10 /* VELA Control Register */
177#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
178#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
179#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
180#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
181#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
182#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
183#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
6d0f6bcf 184#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x0C /* Reset altbank mask*/
9553df86 185
6d0f6bcf
JCPV
186#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
187#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
9553df86 188
6d0f6bcf
JCPV
189#undef CONFIG_SYS_FLASH_CHECKSUM
190#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
191#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
192#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
bf9a8c34 193#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
9553df86 194
00b1883a 195#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
196#define CONFIG_SYS_FLASH_CFI
197#define CONFIG_SYS_FLASH_EMPTY_INFO
9553df86 198
6d0f6bcf
JCPV
199#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
200#define CONFIG_SYS_RAMBOOT
9553df86 201#else
6d0f6bcf 202#undef CONFIG_SYS_RAMBOOT
9553df86
JL
203#endif
204
6d0f6bcf 205#if defined(CONFIG_SYS_RAMBOOT)
9553df86 206#undef CONFIG_SPD_EEPROM
6d0f6bcf 207#define CONFIG_SYS_SDRAM_SIZE 256
9553df86
JL
208#endif
209
210#undef CONFIG_CLOCKS_IN_MHZ
211
6d0f6bcf
JCPV
212#define CONFIG_SYS_INIT_RAM_LOCK 1
213#ifndef CONFIG_SYS_INIT_RAM_LOCK
214#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
9553df86 215#else
6d0f6bcf 216#define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
9553df86 217#endif
6d0f6bcf 218#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
9553df86 219
6d0f6bcf
JCPV
220#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
221#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
222#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
9553df86 223
6d0f6bcf
JCPV
224#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
225#define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
9553df86
JL
226
227/* Serial Port */
228#define CONFIG_CONS_INDEX 1
229#undef CONFIG_SERIAL_SOFTWARE_FIFO
6d0f6bcf
JCPV
230#define CONFIG_SYS_NS16550
231#define CONFIG_SYS_NS16550_SERIAL
232#define CONFIG_SYS_NS16550_REG_SIZE 1
233#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
9553df86 234
6d0f6bcf 235#define CONFIG_SYS_BAUDRATE_TABLE \
9553df86
JL
236 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
237
6d0f6bcf
JCPV
238#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
239#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
9553df86
JL
240
241/* Use the HUSH parser */
6d0f6bcf
JCPV
242#define CONFIG_SYS_HUSH_PARSER
243#ifdef CONFIG_SYS_HUSH_PARSER
244#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
9553df86
JL
245#endif
246
247/*
248 * Pass open firmware flat tree to kernel
249 */
1df170f8
JL
250#define CONFIG_OF_LIBFDT 1
251#define CONFIG_OF_BOARD_SETUP 1
252#define CONFIG_OF_STDOUT_VIA_ALIAS 1
253
9553df86
JL
254
255/* maximum size of the flat tree (8K) */
256#define OF_FLAT_TREE_MAX_SIZE 8192
257
6d0f6bcf
JCPV
258#define CONFIG_SYS_64BIT_VSPRINTF 1
259#define CONFIG_SYS_64BIT_STRTOUL 1
9553df86
JL
260
261/*
262 * I2C
263 */
264#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
265#define CONFIG_HARD_I2C /* I2C with hardware support*/
266#undef CONFIG_SOFT_I2C /* I2C bit-banged */
6d0f6bcf
JCPV
267#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
268#define CONFIG_SYS_I2C_SLAVE 0x7F
269#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
270#define CONFIG_SYS_I2C_OFFSET 0x3000
9553df86
JL
271
272/*
273 * General PCI
274 * Addresses are mapped 1-1.
275 */
6d0f6bcf
JCPV
276#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
277#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
278#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
279#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
280#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
281#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
9553df86 282
9553df86
JL
283/* For RTL8139 */
284#define KSEG1ADDR(x) ({u32 _x = le32_to_cpu(*(u32 *)(x)); (&_x); })
285#define _IO_BASE 0x00000000
286
287/* controller 1, Base address 0xa000 */
6d0f6bcf
JCPV
288#define CONFIG_SYS_PCIE1_MEM_BASE 0xa0000000
289#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BASE
290#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
291#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
292#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
293#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
9553df86
JL
294
295/* controller 2, Base Address 0x9000 */
6d0f6bcf
JCPV
296#define CONFIG_SYS_PCIE2_MEM_BASE 0x90000000
297#define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BASE
298#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
299#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 /* reuse mem LAW */
300#define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
301#define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
9553df86
JL
302
303
304#if defined(CONFIG_PCI)
305
306#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
307
308#define CONFIG_NET_MULTI
1d8a49ec 309#define CONFIG_CMD_NET
9553df86 310#define CONFIG_PCI_PNP /* do pci plug-and-play */
4f93f8b1 311#define CONFIG_CMD_REGINFO
9553df86 312
7c2221eb
RZ
313#define CONFIG_ULI526X
314#ifdef CONFIG_ULI526X
1d8a49ec
RZ
315#define CONFIG_ETHADDR 00:E0:0C:00:00:01
316#endif
9553df86 317
9553df86
JL
318/************************************************************
319 * USB support
320 ************************************************************/
070ba561
YS
321#define CONFIG_PCI_OHCI 1
322#define CONFIG_USB_OHCI_NEW 1
9553df86 323#define CONFIG_USB_KEYBOARD 1
6d0f6bcf
JCPV
324#define CONFIG_SYS_DEVICE_DEREGISTER
325#define CONFIG_SYS_USB_EVENT_POLL 1
326#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
327#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
328#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
9553df86
JL
329
330#if !defined(CONFIG_PCI_PNP)
331#define PCI_ENET0_IOADDR 0xe0000000
332#define PCI_ENET0_MEMADDR 0xe0000000
333#define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
334#endif
335
336#define CONFIG_DOS_PARTITION
337#define CONFIG_SCSI_AHCI
338
339#ifdef CONFIG_SCSI_AHCI
340#define CONFIG_SATA_ULI5288
6d0f6bcf
JCPV
341#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
342#define CONFIG_SYS_SCSI_MAX_LUN 1
343#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
344#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
9553df86
JL
345#endif
346
347#endif /* CONFIG_PCI */
348
349/*
350 * BAT0 2G Cacheable, non-guarded
351 * 0x0000_0000 2G DDR
352 */
6d0f6bcf
JCPV
353#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
354#define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
355#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
356#define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
9553df86
JL
357
358/*
359 * BAT1 1G Cache-inhibited, guarded
360 * 0x8000_0000 256M PCI-1 Memory
361 * 0xa000_0000 256M PCI-Express 1 Memory
362 * 0x9000_0000 256M PCI-Express 2 Memory
363 */
364
6d0f6bcf 365#define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 366 | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
367#define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP)
368#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
369#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
9553df86
JL
370
371/*
f3bceaab 372 * BAT2 16M Cache-inhibited, guarded
9553df86 373 * 0xe100_0000 1M PCI-1 I/O
9553df86
JL
374 */
375
6d0f6bcf 376#define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 377 | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
378#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_PHYS | BATU_BL_16M | BATU_VS | BATU_VP)
379#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
380#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
9553df86
JL
381
382/*
104992fc
BB
383 * BAT3 4M Cache-inhibited, guarded
384 * 0xe000_0000 4M CCSR
9553df86
JL
385 */
386
104992fc 387#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 388 | BATL_GUARDEDSTORAGE)
104992fc
BB
389#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
390#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 391#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
9553df86 392
f698738e
JL
393#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
394#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
395 | BATL_PP_RW | BATL_CACHEINHIBIT \
396 | BATL_GUARDEDSTORAGE)
397#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
398 | BATU_BL_1M | BATU_VS | BATU_VP)
399#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
400 | BATL_PP_RW | BATL_CACHEINHIBIT)
401#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
402#endif
403
9553df86 404/*
104992fc
BB
405 * BAT4 32M Cache-inhibited, guarded
406 * 0xe200_0000 1M PCI-Express 2 I/O
407 * 0xe300_0000 1M PCI-Express 1 I/O
9553df86 408 */
104992fc
BB
409
410#define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 411 | BATL_GUARDEDSTORAGE)
104992fc
BB
412#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
413#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 414#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
9553df86 415
104992fc 416
9553df86
JL
417/*
418 * BAT5 128K Cacheable, non-guarded
419 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
420 */
6d0f6bcf
JCPV
421#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
422#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
423#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
424#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
9553df86
JL
425
426/*
427 * BAT6 256M Cache-inhibited, guarded
428 * 0xf000_0000 256M FLASH
429 */
6d0f6bcf 430#define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 431 | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
432#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
433#define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
434#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
9553df86 435
bf9a8c34
BB
436/* Map the last 1M of flash where we're running from reset */
437#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
438 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
439#define CONFIG_SYS_DBAT6U_EARLY (TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
440#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
441 | BATL_MEMCOHERENCE)
442#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
443
9553df86
JL
444/*
445 * BAT7 4M Cache-inhibited, guarded
446 * 0xe800_0000 4M PIXIS
447 */
6d0f6bcf 448#define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
9553df86 449 | BATL_GUARDEDSTORAGE)
6d0f6bcf
JCPV
450#define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
451#define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
452#define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
9553df86
JL
453
454
455/*
456 * Environment
457 */
6d0f6bcf 458#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 459#define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 460#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586
JCPV
461#define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
462#define CONFIG_ENV_SIZE 0x2000
9553df86 463#else
93f6d725 464#define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 465#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 466#define CONFIG_ENV_SIZE 0x2000
9553df86
JL
467#endif
468
469#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 470#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
9553df86
JL
471
472
473/*
474 * BOOTP options
475 */
476#define CONFIG_BOOTP_BOOTFILESIZE
477#define CONFIG_BOOTP_BOOTPATH
478#define CONFIG_BOOTP_GATEWAY
479#define CONFIG_BOOTP_HOSTNAME
480
481
482/*
483 * Command line configuration.
484 */
485#include <config_cmd_default.h>
486
487#define CONFIG_CMD_PING
488#define CONFIG_CMD_I2C
489#define CONFIG_CMD_MII
490
6d0f6bcf 491#if defined(CONFIG_SYS_RAMBOOT)
9553df86
JL
492#undef CONFIG_CMD_ENV
493#endif
494
495#if defined(CONFIG_PCI)
496#define CONFIG_CMD_PCI
497#define CONFIG_CMD_SCSI
498#define CONFIG_CMD_EXT2
070ba561 499#define CONFIG_CMD_USB
9553df86
JL
500#endif
501
502
3473ab73 503#define CONFIG_WATCHDOG /* watchdog enabled */
6d0f6bcf 504#define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
9553df86 505
a877880c
YS
506/*DIU Configuration*/
507#define DIU_CONNECT_TO_DVI /* DIU controller connects to DVI encoder*/
508
9553df86
JL
509/*
510 * Miscellaneous configurable options
511 */
6d0f6bcf 512#define CONFIG_SYS_LONGHELP /* undef to save memory */
6bee764b 513#define CONFIG_CMDLINE_EDITING /* Command-line editing */
6d0f6bcf
JCPV
514#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
515#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
9553df86
JL
516
517#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 518#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
9553df86 519#else
6d0f6bcf 520#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
9553df86
JL
521#endif
522
6d0f6bcf
JCPV
523#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
524#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
525#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
526#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
9553df86
JL
527
528/*
529 * For booting Linux, the board info and command line data
530 * have to be in the first 8 MB of memory, since this is
531 * the maximum mapped by the Linux kernel during initialization.
532 */
6d0f6bcf 533#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
9553df86 534
9553df86
JL
535/*
536 * Internal Definitions
537 *
538 * Boot Flags
539 */
540#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
541#define BOOTFLAG_WARM 0x02 /* Software reboot */
542
543#if defined(CONFIG_CMD_KGDB)
544#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
545#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
546#endif
547
548/*
549 * Environment Configuration
550 */
551#define CONFIG_IPADDR 192.168.1.100
552
553#define CONFIG_HOSTNAME unknown
554#define CONFIG_ROOTPATH /opt/nfsroot
555#define CONFIG_BOOTFILE uImage
556#define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
557
558#define CONFIG_SERVERIP 192.168.1.1
559#define CONFIG_GATEWAYIP 192.168.1.1
560#define CONFIG_NETMASK 255.255.255.0
561
562/* default location for tftp and bootm */
563#define CONFIG_LOADADDR 1000000
564
565#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
566#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
567
568#define CONFIG_BAUDRATE 115200
569
570#if defined(CONFIG_PCI1)
571#define PCI_ENV \
572 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
573 "echo e;md ${a}e00 9\0" \
574 "pci1regs=setenv a e0008; run pcireg\0" \
575 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
576 "pci d.w $b.0 56 1\0" \
577 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
578 "pci w.w $b.0 56 ffff\0" \
579 "pci1err=setenv a e0008; run pcierr\0" \
580 "pci1errc=setenv a e0008; run pcierrc\0"
581#else
582#define PCI_ENV ""
583#endif
584
585#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
586#define PCIE_ENV \
587 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
588 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
589 "pcie1regs=setenv a e000a; run pciereg\0" \
590 "pcie2regs=setenv a e0009; run pciereg\0" \
591 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
592 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
593 "pci d $b.0 130 1\0" \
594 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
595 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
596 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
597 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
598 "pcie1err=setenv a e000a; run pcieerr\0" \
599 "pcie2err=setenv a e0009; run pcieerr\0" \
600 "pcie1errc=setenv a e000a; run pcieerrc\0" \
601 "pcie2errc=setenv a e0009; run pcieerrc\0"
602#else
603#define PCIE_ENV ""
604#endif
605
606#define DMA_ENV \
607 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
608 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
609 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
610 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
611 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
612 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
613 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
614 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
615
1815338f 616#ifdef ENV_DEBUG
9553df86
JL
617#define CONFIG_EXTRA_ENV_SETTINGS \
618 "netdev=eth0\0" \
619 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
620 "tftpflash=tftpboot $loadaddr $uboot; " \
621 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
622 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
623 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
624 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
625 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
626 "consoledev=ttyS0\0" \
627 "ramdiskaddr=2000000\0" \
628 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
1df170f8
JL
629 "fdtaddr=c00000\0" \
630 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
9553df86
JL
631 "bdev=sda3\0" \
632 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
633 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
634 "maxcpus=1" \
635 "eoi=mw e00400b0 0\0" \
636 "iack=md e00400a0 1\0" \
637 "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
638 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
639 "md ${a}f00 5\0" \
640 "ddr1regs=setenv a e0002; run ddrreg\0" \
641 "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
642 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
643 "md ${a}e60 1; md ${a}ef0 1d\0" \
644 "guregs=setenv a e00e0; run gureg\0" \
645 "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
646 "mcmregs=setenv a e0001; run mcmreg\0" \
647 "diuregs=md e002c000 1d\0" \
648 "dium=mw e002c01c\0" \
649 "diuerr=md e002c014 1\0" \
a877880c
YS
650 "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0 debug\0" \
651 "monitor=0-DVI\0" \
9553df86
JL
652 "pmregs=md e00e1000 2b\0" \
653 "lawregs=md e0000c08 4b\0" \
654 "lbcregs=md e0005000 36\0" \
655 "dma0regs=md e0021100 12\0" \
656 "dma1regs=md e0021180 12\0" \
657 "dma2regs=md e0021200 12\0" \
658 "dma3regs=md e0021280 12\0" \
659 PCI_ENV \
660 PCIE_ENV \
661 DMA_ENV
1815338f
YS
662#else
663#define CONFIG_EXTRA_ENV_SETTINGS \
664 "netdev=eth0\0" \
665 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
666 "consoledev=ttyS0\0" \
667 "ramdiskaddr=2000000\0" \
668 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
1df170f8
JL
669 "fdtaddr=c00000\0" \
670 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
a877880c
YS
671 "bdev=sda3\0" \
672 "othbootargs=diufb=15M video=fslfb:1280x1024-32@60,monitor=0\0"\
673 "monitor=0-DVI\0"
1815338f 674#endif
9553df86
JL
675
676#define CONFIG_NFSBOOTCOMMAND \
677 "setenv bootargs root=/dev/nfs rw " \
678 "nfsroot=$serverip:$rootpath " \
679 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
680 "console=$consoledev,$baudrate $othbootargs;" \
681 "tftp $loadaddr $bootfile;" \
1df170f8
JL
682 "tftp $fdtaddr $fdtfile;" \
683 "bootm $loadaddr - $fdtaddr"
9553df86
JL
684
685#define CONFIG_RAMBOOTCOMMAND \
686 "setenv bootargs root=/dev/ram rw " \
687 "console=$consoledev,$baudrate $othbootargs;" \
688 "tftp $ramdiskaddr $ramdiskfile;" \
689 "tftp $loadaddr $bootfile;" \
1df170f8
JL
690 "tftp $fdtaddr $fdtfile;" \
691 "bootm $loadaddr $ramdiskaddr $fdtaddr"
9553df86
JL
692
693#define CONFIG_BOOTCOMMAND \
694 "setenv bootargs root=/dev/$bdev rw " \
695 "console=$consoledev,$baudrate $othbootargs;" \
696 "tftp $loadaddr $bootfile;" \
1df170f8
JL
697 "tftp $fdtaddr $fdtfile;" \
698 "bootm $loadaddr - $fdtaddr"
9553df86
JL
699
700#endif /* __CONFIG_H */