]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MigoR.h
Merge branch 'master' of git://git.denx.de/u-boot-socfpga
[people/ms/u-boot.git] / include / configs / MigoR.h
CommitLineData
c2042f59 1/*
2 * Configuation settings for the Renesas Solutions Migo-R board
3 *
4 * Copyright (C) 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
c2042f59 7 */
8
9#ifndef __MIGO_R_H
10#define __MIGO_R_H
11
12#undef DEBUG
c2042f59 13#define CONFIG_CPU_SH7722 1
14#define CONFIG_MIGO_R 1
15
c2042f59 16#define CONFIG_CMD_SDRAM
c2042f59 17
18#define CONFIG_BAUDRATE 115200
c2042f59 19#define CONFIG_BOOTARGS "console=ttySC0,115200 root=1f01"
c2042f59 20
21#define CONFIG_VERSION_VARIABLE
22#undef CONFIG_SHOW_BOOT_PROGRESS
23
24/* SMC9111 */
7194ab80 25#define CONFIG_SMC91111
c2042f59 26#define CONFIG_SMC91111_BASE (0xB0000000)
27
28/* MEMORY */
29#define MIGO_R_SDRAM_BASE (0x8C000000)
30#define MIGO_R_FLASH_BASE_1 (0xA0000000)
31#define MIGO_R_FLASH_BANK_SIZE (64 * 1024 * 1024)
32
8cd7379e 33#define CONFIG_SYS_TEXT_BASE 0x8FFC0000
6d0f6bcf 34#define CONFIG_SYS_LONGHELP /* undef to save memory */
6d0f6bcf
JCPV
35#define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */
36#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
37#define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */
38#define CONFIG_SYS_BARGSIZE 512 /* Buffer size for Boot Arguments passed to kernel */
39#define CONFIG_SYS_BAUDRATE_TABLE { 115200 } /* List of legal baudrate settings for this board */
c2042f59 40
41/* SCIF */
6c58a030 42#define CONFIG_SCIF_CONSOLE 1
c2042f59 43#define CONFIG_CONS_SCIF0 1
6d0f6bcf 44#undef CONFIG_SYS_CONSOLE_INFO_QUIET /* Suppress display of console
c2042f59 45 information at boot */
6d0f6bcf
JCPV
46#undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
47#undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
c2042f59 48
6d0f6bcf
JCPV
49#define CONFIG_SYS_MEMTEST_START (MIGO_R_SDRAM_BASE)
50#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
c2042f59 51
52/* Enable alternate, more extensive, memory test */
6d0f6bcf 53#undef CONFIG_SYS_ALT_MEMTEST
c2042f59 54/* Scratch address used by the alternate memory test */
6d0f6bcf 55#undef CONFIG_SYS_MEMTEST_SCRATCH
c2042f59 56
57/* Enable temporary baudrate change while serial download */
6d0f6bcf 58#undef CONFIG_SYS_LOADS_BAUD_CHANGE
c2042f59 59
6d0f6bcf 60#define CONFIG_SYS_SDRAM_BASE (MIGO_R_SDRAM_BASE)
c2042f59 61/* maybe more, but if so u-boot doesn't know about it... */
6d0f6bcf 62#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024)
c2042f59 63/* default load address for scripts ?!? */
6d0f6bcf 64#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
c2042f59 65
66/* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
6d0f6bcf 67#define CONFIG_SYS_MONITOR_BASE (MIGO_R_FLASH_BASE_1)
c2042f59 68/* Monitor size */
6d0f6bcf 69#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
c2042f59 70/* Size of DRAM reserved for malloc() use */
6d0f6bcf 71#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
6d0f6bcf 72#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
c2042f59 73
74/* FLASH */
6d0f6bcf 75#define CONFIG_SYS_FLASH_CFI
00b1883a 76#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf 77#undef CONFIG_SYS_FLASH_QUIET_TEST
c2042f59 78/* print 'E' for empty sector on flinfo */
6d0f6bcf 79#define CONFIG_SYS_FLASH_EMPTY_INFO
c2042f59 80/* Physical start address of Flash memory */
6d0f6bcf 81#define CONFIG_SYS_FLASH_BASE (MIGO_R_FLASH_BASE_1)
c2042f59 82/* Max number of sectors on each Flash chip */
6d0f6bcf 83#define CONFIG_SYS_MAX_FLASH_SECT 512
c2042f59 84
85/* if you use all NOR Flash , you change dip-switch. Please see MIGO_R01 Manual. */
6d0f6bcf
JCPV
86#define CONFIG_SYS_MAX_FLASH_BANKS 1
87#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + (0 * MIGO_R_FLASH_BANK_SIZE) }
c2042f59 88
89/* Timeout for Flash erase operations (in ms) */
6d0f6bcf 90#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
c2042f59 91/* Timeout for Flash write operations (in ms) */
6d0f6bcf 92#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
c2042f59 93/* Timeout for Flash set sector lock bit operations (in ms) */
6d0f6bcf 94#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
c2042f59 95/* Timeout for Flash clear lock bit operations (in ms) */
6d0f6bcf 96#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
c2042f59 97
98/* Use hardware flash sectors protection instead of U-Boot software protection */
6d0f6bcf
JCPV
99#undef CONFIG_SYS_FLASH_PROTECTION
100#undef CONFIG_SYS_DIRECT_FLASH_TFTP
c2042f59 101
102/* ENV setting */
5a1aceb0 103#define CONFIG_ENV_IS_IN_FLASH
c2042f59 104#define CONFIG_ENV_OVERWRITE 1
0e8d1586
JCPV
105#define CONFIG_ENV_SECT_SIZE (128 * 1024)
106#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
6d0f6bcf
JCPV
107#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
108/* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
109#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
0e8d1586 110#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
c2042f59 111
112/* Board Clock */
113#define CONFIG_SYS_CLK_FREQ 33333333
684a501e
NI
114#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
115#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
be45c632 116#define CONFIG_SYS_TMU_CLK_DIV (4) /* 4 (default), 16, 64, 256 or 1024 */
c2042f59 117
118#endif /* __MIGO_R_H */