]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/PLU405.h
Replace CONFIG_SYS_GBL_DATA_SIZE by auto-generated value
[people/ms/u-boot.git] / include / configs / PLU405.h
CommitLineData
13fdf8a6
SR
1/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
c837dcb1
WD
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_PLU405 1 /* ...on a PLU405 board */
13fdf8a6 39
2ae18241
WD
40#define CONFIG_SYS_TEXT_BASE 0xFFF80000
41
c837dcb1
WD
42#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
43#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
13fdf8a6 44
a20b27a3 45#define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
13fdf8a6
SR
46
47#define CONFIG_BAUDRATE 9600
13fdf8a6
SR
48
49#undef CONFIG_BOOTARGS
a20b27a3
SR
50#undef CONFIG_BOOTCOMMAND
51
52#define CONFIG_PREBOOT /* enable preboot variable */
53
6d0f6bcf 54#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
13fdf8a6 55
a20b27a3 56#define CONFIG_NET_MULTI 1
f9fc6a58 57#undef CONFIG_HAS_ETH1
a20b27a3 58
96e21f86 59#define CONFIG_PPC4xx_EMAC
13fdf8a6 60#define CONFIG_MII 1 /* MII PHY management */
c837dcb1 61#define CONFIG_PHY_ADDR 0 /* PHY address */
a20b27a3 62#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
9ec367aa 63#define CONFIG_RESET_PHY_R 1 /* use reset_phy() */
a20b27a3
SR
64
65#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
13fdf8a6 66
acf02697 67
a1aa0bb5
JL
68/*
69 * BOOTP options
70 */
71#define CONFIG_BOOTP_BOOTFILESIZE
72#define CONFIG_BOOTP_BOOTPATH
73#define CONFIG_BOOTP_GATEWAY
74#define CONFIG_BOOTP_HOSTNAME
75
76
acf02697
JL
77/*
78 * Command line configuration.
79 */
80#include <config_cmd_default.h>
81
82#define CONFIG_CMD_DHCP
83#define CONFIG_CMD_PCI
84#define CONFIG_CMD_IRQ
85#define CONFIG_CMD_IDE
86#define CONFIG_CMD_FAT
87#define CONFIG_CMD_ELF
88#define CONFIG_CMD_NAND
89#define CONFIG_CMD_DATE
90#define CONFIG_CMD_I2C
91#define CONFIG_CMD_MII
92#define CONFIG_CMD_PING
93#define CONFIG_CMD_EEPROM
17e65c21 94#define CONFIG_CMD_USB
acf02697 95
3bc1054c
MF
96#define CONFIG_OF_LIBFDT
97#define CONFIG_OF_BOARD_SETUP
13fdf8a6
SR
98
99#define CONFIG_MAC_PARTITION
100#define CONFIG_DOS_PARTITION
101
a20b27a3
SR
102#define CONFIG_SUPPORT_VFAT
103
c837dcb1 104#undef CONFIG_WATCHDOG /* watchdog disabled */
13fdf8a6 105
c837dcb1 106#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
6d0f6bcf 107#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
13fdf8a6 108
c837dcb1 109#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
13fdf8a6
SR
110
111/*
112 * Miscellaneous configurable options
113 */
6d0f6bcf
JCPV
114#define CONFIG_SYS_LONGHELP /* undef to save memory */
115#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
13fdf8a6 116
6d0f6bcf
JCPV
117#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
118#ifdef CONFIG_SYS_HUSH_PARSER
119#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
13fdf8a6
SR
120#endif
121
acf02697 122#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 123#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
13fdf8a6 124#else
6d0f6bcf 125#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
13fdf8a6 126#endif
6d0f6bcf
JCPV
127#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
128#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
129#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
13fdf8a6 130
6d0f6bcf 131#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
13fdf8a6 132
6d0f6bcf 133#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
13fdf8a6 134
a20b27a3
SR
135#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
136
6d0f6bcf
JCPV
137#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
138#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
13fdf8a6 139
550650dd
SR
140#define CONFIG_CONS_INDEX 1 /* Use UART0 */
141#define CONFIG_SYS_NS16550
142#define CONFIG_SYS_NS16550_SERIAL
143#define CONFIG_SYS_NS16550_REG_SIZE 1
144#define CONFIG_SYS_NS16550_CLK get_serial_clock()
145
6d0f6bcf 146#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 147#define CONFIG_SYS_BASE_BAUD 691200
13fdf8a6
SR
148
149/* The following table includes the supported baudrates */
6d0f6bcf 150#define CONFIG_SYS_BAUDRATE_TABLE \
13fdf8a6
SR
151 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
152 57600, 115200, 230400, 460800, 921600 }
153
6d0f6bcf
JCPV
154#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
155#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
13fdf8a6 156
6d0f6bcf 157#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
13fdf8a6 158
17e65c21 159#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
13fdf8a6 160#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
a20b27a3
SR
161#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
162
163/* Only interrupt boot if space is pressed */
164/* If a long serial cable is connected but */
165/* other end is dead, garbage will be read */
f2302d44
SR
166#define CONFIG_AUTOBOOT_KEYED 1
167#define CONFIG_AUTOBOOT_PROMPT \
168 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
a20b27a3
SR
169#undef CONFIG_AUTOBOOT_DELAY_STR
170#define CONFIG_AUTOBOOT_STOP_STR " "
13fdf8a6 171
c837dcb1 172#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
13fdf8a6 173
6d0f6bcf 174#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
13fdf8a6 175
9ec367aa 176/*
13fdf8a6 177 * NAND-FLASH stuff
13fdf8a6 178 */
6d0f6bcf 179#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
6d0f6bcf 180#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
bd84ee4c 181#define NAND_BIG_DELAY_US 25
addb2e16 182
6d0f6bcf
JCPV
183#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
184#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
185#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
186#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
13fdf8a6 187
6d0f6bcf
JCPV
188#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
189#define CONFIG_SYS_NAND_QUIET 1
a20b27a3 190
9ec367aa 191/*
13fdf8a6 192 * PCI stuff
13fdf8a6 193 */
a20b27a3
SR
194#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
195#define PCI_HOST_FORCE 1 /* configure as pci host */
196#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
197
198#define CONFIG_PCI /* include pci support */
17e65c21 199#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
a20b27a3
SR
200#define CONFIG_PCI_PNP /* do pci plug-and-play */
201 /* resource configuration */
202
203#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
204
205#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
206
6d0f6bcf
JCPV
207#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
208#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
209#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
210#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
211#define CONFIG_SYS_PCI_PTM1MS 0xf8000001 /* 128MB, enable hard-wired to 1 */
212#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
213#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
214#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
215#define CONFIG_SYS_PCI_PTM2PCI 0x08000000 /* Host: use this pci address */
13fdf8a6 216
9ec367aa 217/*
13fdf8a6 218 * IDE/ATA stuff
13fdf8a6 219 */
c837dcb1
WD
220#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
221#undef CONFIG_IDE_LED /* no led for ide supported */
13fdf8a6
SR
222#define CONFIG_IDE_RESET 1 /* reset for ide supported */
223
6d0f6bcf 224#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
9ec367aa 225/* max. 1 drives per IDE bus */
6d0f6bcf 226#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1)
13fdf8a6 227
6d0f6bcf
JCPV
228#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
229#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
13fdf8a6 230
6d0f6bcf
JCPV
231#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
232#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register access */
233#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
13fdf8a6
SR
234
235/*
236 * For booting Linux, the board info and command line data
237 * have to be in the first 8 MB of memory, since this is
238 * the maximum mapped by the Linux kernel during initialization.
239 */
6d0f6bcf 240#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
9ec367aa
MF
241
242/*
13fdf8a6
SR
243 * FLASH organization
244 */
9ec367aa 245#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
13fdf8a6 246
6d0f6bcf
JCPV
247#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
248#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
13fdf8a6 249
6d0f6bcf
JCPV
250#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
251#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
13fdf8a6 252
6d0f6bcf
JCPV
253#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
254#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st addr for flash config cycles */
255#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd addr for flash config cycles */
13fdf8a6
SR
256/*
257 * The following defines are added for buggy IOP480 byte interface.
258 * All other boards should use the standard values (CPCI405 etc.)
259 */
6d0f6bcf
JCPV
260#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
261#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
262#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
13fdf8a6 263
6d0f6bcf 264#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector */
13fdf8a6 265
9ec367aa 266/*
13fdf8a6
SR
267 * Start addresses for the final memory configuration
268 * (Set up by the startup code)
6d0f6bcf 269 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
13fdf8a6 270 */
6d0f6bcf 271#define CONFIG_SYS_SDRAM_BASE 0x00000000
985edacc 272#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
14d0a02a
WD
273#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
274#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
985edacc 275#define CONFIG_SYS_MALLOC_LEN (1024 << 10)
13fdf8a6 276
9ec367aa 277/*
13fdf8a6
SR
278 * Environment Variable setup
279 */
bb1f8b4f 280#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
281#define CONFIG_ENV_OFFSET 0x100 /* reseve 0x100 bytes for strapping */
282#define CONFIG_ENV_SIZE 0x700
13fdf8a6 283
9ec367aa
MF
284/*
285 * I2C EEPROM (24WC16) for environment
13fdf8a6
SR
286 */
287#define CONFIG_HARD_I2C /* I2c with hardware support */
d0b0dcaa 288#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
6d0f6bcf
JCPV
289#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
290#define CONFIG_SYS_I2C_SLAVE 0x7F
13fdf8a6 291
6d0f6bcf
JCPV
292#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24WC16 */
293#define CONFIG_SYS_EEPROM_WREN 1
bd84ee4c 294
9ec367aa 295/* 24WC16 */
6d0f6bcf 296#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
9ec367aa 297/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
298#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
299#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The 24WC16 has */
9ec367aa
MF
300 /* 16 byte page write mode using */
301 /* last 4 bits of the address */
6d0f6bcf 302#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
13fdf8a6 303
9ec367aa 304/*
13fdf8a6
SR
305 * External Bus Controller (EBC) Setup
306 */
be0db3e3
MF
307#define CAN0_BA 0xF0000000 /* CAN0 Base Address */
308#define CAN1_BA 0xF0000100 /* CAN1 Base Address */
9ec367aa
MF
309#define DUART0_BA 0xF0000400 /* DUART Base Address */
310#define DUART1_BA 0xF0000408 /* DUART Base Address */
311#define RTC_BA 0xF0000500 /* RTC Base Address */
312#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
6d0f6bcf 313#define CONFIG_SYS_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
9ec367aa
MF
314
315/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
316/* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
6d0f6bcf 317#define CONFIG_SYS_EBC_PB0AP 0x92015480
9ec367aa 318/* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
6d0f6bcf 319#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000
13fdf8a6 320
9ec367aa 321/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
6d0f6bcf 322#define CONFIG_SYS_EBC_PB1AP 0x92015480
9ec367aa 323/* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
6d0f6bcf 324#define CONFIG_SYS_EBC_PB1CR 0xF4018000
13fdf8a6 325
9ec367aa
MF
326/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
327/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
6d0f6bcf 328#define CONFIG_SYS_EBC_PB2AP 0x010053C0
9ec367aa 329/* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
6d0f6bcf 330#define CONFIG_SYS_EBC_PB2CR 0xF0018000
13fdf8a6 331
9ec367aa
MF
332/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
333/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
6d0f6bcf 334#define CONFIG_SYS_EBC_PB3AP 0x010053C0
9ec367aa 335/* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
6d0f6bcf 336#define CONFIG_SYS_EBC_PB3CR 0xF011A000
13fdf8a6 337
9ec367aa 338/*
13fdf8a6
SR
339 * FPGA stuff
340 */
6d0f6bcf 341#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
13fdf8a6
SR
342
343/* FPGA internal regs */
6d0f6bcf 344#define CONFIG_SYS_FPGA_CTRL 0x000
13fdf8a6
SR
345
346/* FPGA Control Reg */
6d0f6bcf
JCPV
347#define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0001
348#define CONFIG_SYS_FPGA_CTRL_WDI 0x0002
349#define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020
13fdf8a6 350
6d0f6bcf
JCPV
351#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
352#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
13fdf8a6
SR
353
354/* FPGA program pin configuration */
6d0f6bcf
JCPV
355#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
356#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
357#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
358#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
359#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
13fdf8a6 360
9ec367aa 361/*
13fdf8a6
SR
362 * Definitions for initial stack pointer and data area (in data cache)
363 */
364/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 365#define CONFIG_SYS_TEMP_STACK_OCM 1
13fdf8a6
SR
366
367/* On Chip Memory location */
6d0f6bcf
JCPV
368#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
369#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
370#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
553f0982 371#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
13fdf8a6 372
25ddd1fb 373#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 374#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
13fdf8a6 375
9ec367aa 376/*
13fdf8a6
SR
377 * Definitions for GPIO setup (PPC405EP specific)
378 *
c837dcb1
WD
379 * GPIO0[0] - External Bus Controller BLAST output
380 * GPIO0[1-9] - Instruction trace outputs -> GPIO
13fdf8a6
SR
381 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
382 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
383 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
384 * GPIO0[24-27] - UART0 control signal inputs/outputs
385 * GPIO0[28-29] - UART1 data signal input/output
386 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
387 */
afabb498
SR
388#define CONFIG_SYS_GPIO0_OSRL 0x00000550
389#define CONFIG_SYS_GPIO0_OSRH 0x00000110
390#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
391#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
6d0f6bcf 392#define CONFIG_SYS_GPIO0_TSRL 0x00000000
afabb498 393#define CONFIG_SYS_GPIO0_TSRH 0x00000000
6d0f6bcf 394#define CONFIG_SYS_GPIO0_TCR 0x77FE0014
13fdf8a6 395
6d0f6bcf
JCPV
396#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
397#define CONFIG_SYS_EEPROM_WP (0x80000000 >> 0)
13fdf8a6 398
13fdf8a6 399/*
9ec367aa 400 * Default speed selection (cpu_plb_opb_ebc) in MHz.
13fdf8a6
SR
401 * This value will be set if iic boot eprom is disabled.
402 */
17e65c21 403#if 1
c837dcb1
WD
404#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
405#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
13fdf8a6
SR
406#endif
407#if 0
c837dcb1
WD
408#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
409#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
13fdf8a6 410#endif
17e65c21 411#if 0
c837dcb1
WD
412#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
413#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
13fdf8a6
SR
414#endif
415
17e65c21
MF
416/*
417 * PCI OHCI controller
418 */
419#define CONFIG_USB_OHCI_NEW 1
420#define CONFIG_PCI_OHCI 1
6d0f6bcf
JCPV
421#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
422#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
423#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
17e65c21
MF
424#define CONFIG_USB_STORAGE 1
425
985edacc
MF
426/*
427 * UBI
428 */
429#define CONFIG_CMD_UBI
430#define CONFIG_RBTREE
431#define CONFIG_MTD_DEVICE
432#define CONFIG_MTD_PARTITIONS
433#define CONFIG_CMD_MTDPARTS
434#define CONFIG_LZO
435
13fdf8a6 436#endif /* __CONFIG_H */