]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/PMC440.h
include/asm-offsets.h: automatically generate assembler constants
[people/ms/u-boot.git] / include / configs / PMC440.h
CommitLineData
8ba132ca 1/*
76b565b6 2 * (C) Copyright 2007-2008
8ba132ca
MF
3 * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com.
4 * Based on the sequoia configuration file.
5 *
6 * (C) Copyright 2006-2007
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
9 * (C) Copyright 2006
10 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
11 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/************************************************************************
30 * PMC440.h - configuration for esd PMC440 boards
31 ***********************************************************************/
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/*-----------------------------------------------------------------------
36 * High Level Configuration Options
37 *----------------------------------------------------------------------*/
38#define CONFIG_440EPX 1 /* Specific PPC440EPx */
39#define CONFIG_440 1 /* ... PPC440 family */
40#define CONFIG_4xx 1 /* ... PPC4xx family */
41
2ae18241
WD
42#ifndef CONFIG_SYS_TEXT_BASE
43#define CONFIG_SYS_TEXT_BASE 0xFFF90000
44#endif
45
8ba132ca
MF
46#define CONFIG_SYS_CLK_FREQ 33333400
47
ff41ffc9 48#if 0 /* temporary disabled because OS/9 does not like dcache on startup */
8ba132ca 49#define CONFIG_4xx_DCACHE /* enable dcache */
ff41ffc9 50#endif
8ba132ca
MF
51
52#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
76b565b6 53#define CONFIG_MISC_INIT_F 1
8ba132ca
MF
54#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
55#define CONFIG_BOARD_TYPES 1 /* support board types */
56/*-----------------------------------------------------------------------
57 * Base addresses -- Note these are effective addresses where the
58 * actual resources get mapped (not physical addresses)
59 *----------------------------------------------------------------------*/
14d0a02a 60#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
6d0f6bcf 61#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 256 kB for malloc() */
8ba132ca
MF
62
63#define CONFIG_PRAM 0 /* use pram variable to overwrite */
64
6d0f6bcf
JCPV
65#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
66#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */
67#define CONFIG_SYS_FLASH_BASE 0xfc000000 /* start of FLASH */
14d0a02a 68#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
6d0f6bcf
JCPV
69#define CONFIG_SYS_NAND_ADDR 0xd0000000 /* NAND Flash */
70#define CONFIG_SYS_OCM_BASE 0xe0010000 /* ocm */
71#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_OCM_BASE
72#define CONFIG_SYS_PCI_BASE 0xe0000000 /* Internal PCI regs */
73#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
74#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
75#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
76#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
77#define CONFIG_SYS_PCI_MEMSIZE 0x80000000 /* 2GB! */
8ba132ca 78
6d0f6bcf
JCPV
79#define CONFIG_SYS_USB2D0_BASE 0xe0000100
80#define CONFIG_SYS_USB_DEVICE 0xe0000000
81#define CONFIG_SYS_USB_HOST 0xe0000400
82#define CONFIG_SYS_FPGA_BASE0 0xef000000 /* 32 bit */
83#define CONFIG_SYS_FPGA_BASE1 0xef100000 /* 16 bit */
76b565b6 84#define CONFIG_SYS_RESET_BASE 0xef200000
8ba132ca
MF
85
86/*-----------------------------------------------------------------------
87 * Initial RAM & stack pointer
88 *----------------------------------------------------------------------*/
89/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
6d0f6bcf 90#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
553f0982 91#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
6d0f6bcf 92#define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
553f0982 93#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_GBL_DATA_SIZE)
800eb096 94#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
8ba132ca
MF
95
96/*-----------------------------------------------------------------------
97 * Serial Port
98 *----------------------------------------------------------------------*/
550650dd
SR
99#define CONFIG_CONS_INDEX 1 /* Use UART0 */
100#define CONFIG_SYS_NS16550
101#define CONFIG_SYS_NS16550_SERIAL
102#define CONFIG_SYS_NS16550_REG_SIZE 1
103#define CONFIG_SYS_NS16550_CLK get_serial_clock()
6d0f6bcf 104#undef CONFIG_SYS_EXT_SERIAL_CLOCK
8ba132ca 105#define CONFIG_BAUDRATE 115200
550650dd 106#define CONFIG_SERIAL_MULTI 1
8ba132ca 107
6d0f6bcf 108#define CONFIG_SYS_BAUDRATE_TABLE \
8ba132ca
MF
109 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
110
111/*-----------------------------------------------------------------------
112 * Environment
113 *----------------------------------------------------------------------*/
114#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
bb1f8b4f 115#define CONFIG_ENV_IS_IN_EEPROM 1 /* use FLASH for environment vars */
8ba132ca 116#else
51bfee19 117#define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
0e8d1586 118#define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
8ba132ca
MF
119#endif
120
121/*-----------------------------------------------------------------------
122 * RTC
123 *----------------------------------------------------------------------*/
124#define CONFIG_RTC_RX8025
125
126/*-----------------------------------------------------------------------
127 * FLASH related
128 *----------------------------------------------------------------------*/
6d0f6bcf 129#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
00b1883a 130#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
8ba132ca 131
6d0f6bcf 132#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
8ba132ca 133
6d0f6bcf
JCPV
134#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
135#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
8ba132ca 136
6d0f6bcf
JCPV
137#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
138#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
8ba132ca 139
6d0f6bcf
JCPV
140#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
141#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */
8ba132ca 142
6d0f6bcf
JCPV
143#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
144#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
8ba132ca 145
5a1aceb0 146#ifdef CONFIG_ENV_IS_IN_FLASH
0e8d1586 147#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
6d0f6bcf 148#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
76b565b6 149#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
8ba132ca
MF
150
151/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
152#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
153#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
8ba132ca
MF
154#endif
155
bb1f8b4f 156#ifdef CONFIG_ENV_IS_IN_EEPROM
0e8d1586
JCPV
157#define CONFIG_ENV_OFFSET 0 /* environment starts at the beginning of the EEPROM */
158#define CONFIG_ENV_SIZE 0x1000 /* 4096 bytes may be used for env vars */
8ba132ca
MF
159#endif
160
161/*
162 * IPL (Initial Program Loader, integrated inside CPU)
163 * Will load first 4k from NAND (SPL) into cache and execute it from there.
164 *
165 * SPL (Secondary Program Loader)
166 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
167 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
168 * controller and the NAND controller so that the special U-Boot image can be
169 * loaded from NAND to SDRAM.
170 *
171 * NUB (NAND U-Boot)
172 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
173 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
174 *
175 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
176 * set up. While still running from cache, I experienced problems accessing
177 * the NAND controller. sr - 2006-08-25
178 */
7d5d7563 179#if defined (CONFIG_NAND_U_BOOT)
6d0f6bcf
JCPV
180#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
181#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
182#define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_BASE + (12 << 10)) /* Copy SPL here */
183#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
184#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr */
185#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
8ba132ca
MF
186
187/*
188 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
189 */
6d0f6bcf
JCPV
190#define CONFIG_SYS_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
191#define CONFIG_SYS_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
8ba132ca
MF
192
193/*
194 * Now the NAND chip has to be defined (no autodetection used!)
195 */
6d0f6bcf
JCPV
196#define CONFIG_SYS_NAND_PAGE_SIZE 512 /* NAND chip page size */
197#define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
198#define CONFIG_SYS_NAND_PAGE_COUNT 32 /* NAND chip page count */
199#define CONFIG_SYS_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
200#undef CONFIG_SYS_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
201
202#define CONFIG_SYS_NAND_ECCSIZE 256
203#define CONFIG_SYS_NAND_ECCBYTES 3
204#define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
205#define CONFIG_SYS_NAND_OOBSIZE 16
206#define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
207#define CONFIG_SYS_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
7d5d7563 208#endif
8ba132ca 209
51bfee19 210#ifdef CONFIG_ENV_IS_IN_NAND
8ba132ca
MF
211/*
212 * For NAND booting the environment is embedded in the U-Boot image. Please take
213 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
214 */
6d0f6bcf
JCPV
215#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
216#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
0e8d1586 217#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
8ba132ca
MF
218#endif
219
220/*-----------------------------------------------------------------------
221 * DDR SDRAM
222 *----------------------------------------------------------------------*/
8ba132ca
MF
223#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
224#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
225#endif
3aed3aa2
JCPV
226#define CONFIG_SYS_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
227 /* 440EPx errata CHIP 11 */
8ba132ca
MF
228
229/*-----------------------------------------------------------------------
230 * I2C
231 *----------------------------------------------------------------------*/
232#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
233#undef CONFIG_SOFT_I2C /* I2C bit-banged */
d0b0dcaa 234#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
76b565b6 235#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
6d0f6bcf 236#define CONFIG_SYS_I2C_SLAVE 0x7F
8ba132ca 237
8ba132ca
MF
238#define CONFIG_I2C_MULTI_BUS 1
239
6d0f6bcf 240#define CONFIG_SYS_I2C_MULTI_EEPROMS
8ba132ca 241
6d0f6bcf
JCPV
242#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
243#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
244#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
245#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
246#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
8ba132ca 247
6d0f6bcf
JCPV
248#define CONFIG_SYS_EEPROM_WREN 1
249#define CONFIG_SYS_I2C_BOOT_EEPROM_ADDR 0x52
8ba132ca
MF
250
251/*
252 * standard dtt sensor configuration - bottom bit will determine local or
253 * remote sensor of the TMP401
254 */
255#define CONFIG_DTT_SENSORS { 0, 1 }
256
257/*
258 * The PMC440 uses a TI TMP401 temperature sensor. This part
259 * is basically compatible to the ADM1021 that is supported
260 * by U-Boot.
261 *
262 * - i2c addr 0x4c
263 * - conversion rate 0x02 = 0.25 conversions/second
264 * - ALERT ouput disabled
265 * - local temp sensor enabled, min set to 0 deg, max set to 70 deg
266 * - remote temp sensor enabled, min set to 0 deg, max set to 70 deg
267 */
268#define CONFIG_DTT_ADM1021
6d0f6bcf 269#define CONFIG_SYS_DTT_ADM1021 { { 0x4c, 0x02, 0, 1, 70, 0, 1, 70, 0} }
8ba132ca 270
76b565b6
MF
271#define CONFIG_PREBOOT "echo Add \\\"run fpga\\\" and " \
272 "\\\"painit\\\" to preboot command"
8ba132ca
MF
273
274#undef CONFIG_BOOTARGS
275
276/* Setup some board specific values for the default environment variables */
277#define CONFIG_HOSTNAME pmc440
76b565b6
MF
278#define CONFIG_SYS_BOOTFILE "bootfile=/tftpboot/pmc440/uImage\0"
279#define CONFIG_SYS_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
8ba132ca
MF
280
281#define CONFIG_EXTRA_ENV_SETTINGS \
76b565b6
MF
282 CONFIG_SYS_BOOTFILE \
283 CONFIG_SYS_ROOTPATH \
284 "fdt_file=/tftpboot/pmc440/pmc440.dtb\0" \
8ba132ca 285 "netdev=eth0\0" \
ff41ffc9 286 "ethrotate=no\0" \
8ba132ca
MF
287 "nfsargs=setenv bootargs root=/dev/nfs rw " \
288 "nfsroot=${serverip}:${rootpath}\0" \
289 "ramargs=setenv bootargs root=/dev/ram rw\0" \
290 "addip=setenv bootargs ${bootargs} " \
76b565b6
MF
291 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
292 ":${hostname}:${netdev}:off panic=1\0" \
8ba132ca 293 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
76b565b6
MF
294 "addmisc=setenv bootargs ${bootargs} mem=${mem}\0" \
295 "nandargs=setenv bootargs root=/dev/mtdblock6 rootfstype=jffs2 rw\0" \
76b565b6
MF
296 "nand_boot_fdt=run nandargs addip addtty addmisc;" \
297 "bootm ${kernel_addr} - ${fdt_addr}\0" \
76b565b6
MF
298 "net_nfs_fdt=tftp ${kernel_addr_r} ${bootfile};" \
299 "tftp ${fdt_addr_r} ${fdt_file};" \
300 "run nfsargs addip addtty addmisc;" \
301 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
302 "kernel_addr=ffc00000\0" \
303 "kernel_addr_r=200000\0" \
304 "fpga_addr=fff00000\0" \
305 "fdt_addr=fff80000\0" \
306 "fdt_addr_r=800000\0" \
307 "fpga=fpga loadb 0 ${fpga_addr}\0" \
8ba132ca 308 "load=tftp 200000 /tftpboot/pmc440/u-boot.bin\0" \
5baefbba
MF
309 "update=protect off fff90000 ffffffff;era fff90000 ffffffff;" \
310 "cp.b 200000 fff90000 70000\0" \
8ba132ca
MF
311 ""
312
313#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
314
315#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 316#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
8ba132ca 317
96e21f86 318#define CONFIG_PPC4xx_EMAC
8ba132ca
MF
319#define CONFIG_IBM_EMAC4_V4 1
320#define CONFIG_MII 1 /* MII PHY management */
321#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
322
323#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
324
325#define CONFIG_HAS_ETH0
6d0f6bcf 326#define CONFIG_SYS_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
8ba132ca
MF
327
328#define CONFIG_NET_MULTI 1
329#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
330#define CONFIG_PHY1_ADDR 1
331#define CONFIG_RESET_PHY_R 1
332
333/* USB */
334#define CONFIG_USB_OHCI_NEW
335#define CONFIG_USB_STORAGE
6d0f6bcf 336#define CONFIG_SYS_OHCI_BE_CONTROLLER
8ba132ca 337
6d0f6bcf
JCPV
338#define CONFIG_SYS_USB_OHCI_BOARD_INIT 1
339#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
340#define CONFIG_SYS_USB_OHCI_REGS_BASE CONFIG_SYS_USB_HOST
341#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
342#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
8ba132ca
MF
343
344/* Comment this out to enable USB 1.1 device */
345#define USB_2_0_DEVICE
346
347/* Partitions */
348#define CONFIG_MAC_PARTITION
349#define CONFIG_DOS_PARTITION
350#define CONFIG_ISO_PARTITION
351
352#include <config_cmd_default.h>
353
354#define CONFIG_CMD_BSP
355#define CONFIG_CMD_DATE
8ba132ca
MF
356#define CONFIG_CMD_DHCP
357#define CONFIG_CMD_DTT
8ba132ca
MF
358#define CONFIG_CMD_EEPROM
359#define CONFIG_CMD_ELF
360#define CONFIG_CMD_FAT
361#define CONFIG_CMD_I2C
8ba132ca
MF
362#define CONFIG_CMD_MII
363#define CONFIG_CMD_NAND
364#define CONFIG_CMD_NET
365#define CONFIG_CMD_NFS
366#define CONFIG_CMD_PCI
367#define CONFIG_CMD_PING
368#define CONFIG_CMD_USB
369#define CONFIG_CMD_REGINFO
8ba132ca
MF
370
371/* POST support */
6d0f6bcf
JCPV
372#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
373 CONFIG_SYS_POST_CPU | \
374 CONFIG_SYS_POST_UART | \
375 CONFIG_SYS_POST_I2C | \
376 CONFIG_SYS_POST_CACHE | \
377 CONFIG_SYS_POST_FPU | \
378 CONFIG_SYS_POST_ETHER | \
379 CONFIG_SYS_POST_SPR)
8ba132ca 380
8ba132ca 381#define CONFIG_LOGBUFFER
76b565b6 382#define CONFIG_SYS_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
8ba132ca 383
6d0f6bcf 384#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
8ba132ca
MF
385
386#define CONFIG_SUPPORT_VFAT
387
388/*-----------------------------------------------------------------------
389 * Miscellaneous configurable options
390 *----------------------------------------------------------------------*/
6d0f6bcf
JCPV
391#define CONFIG_SYS_LONGHELP /* undef to save memory */
392#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
be88b169 393#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 394#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
8ba132ca 395#else
6d0f6bcf 396#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
8ba132ca 397#endif
6d0f6bcf
JCPV
398#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
399#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
400#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
8ba132ca 401
6d0f6bcf
JCPV
402#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
403#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
8ba132ca 404
6d0f6bcf
JCPV
405#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
406#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
8ba132ca 407
6d0f6bcf 408#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
8ba132ca
MF
409
410#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
411#define CONFIG_LOOPW 1 /* enable loopw command */
412#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
413#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
414#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
415
416#define CONFIG_AUTOBOOT_KEYED 1
c37207d7
WD
417#define CONFIG_AUTOBOOT_PROMPT \
418 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
8ba132ca
MF
419#undef CONFIG_AUTOBOOT_DELAY_STR
420#define CONFIG_AUTOBOOT_STOP_STR " "
421
422/*-----------------------------------------------------------------------
423 * PCI stuff
424 *----------------------------------------------------------------------*/
425/* General PCI */
426#define CONFIG_PCI /* include pci support */
427#define CONFIG_PCI_PNP /* do (not) pci plug-and-play */
6d0f6bcf 428#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
8ba132ca 429#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 430#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
8ba132ca
MF
431
432/* Board-specific PCI */
6d0f6bcf
JCPV
433#define CONFIG_SYS_PCI_TARGET_INIT
434#define CONFIG_SYS_PCI_MASTER_INIT
a760b020 435#define CONFIG_SYS_PCI_BOARD_FIXUP_IRQ
8ba132ca
MF
436
437/* PCI identification */
6d0f6bcf
JCPV
438#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
439#define CONFIG_SYS_PCI_SUBSYS_ID_NONMONARCH 0x0441 /* PCI Device ID: Non-Monarch */
440#define CONFIG_SYS_PCI_SUBSYS_ID_MONARCH 0x0440 /* PCI Device ID: Monarch */
1095493a
SR
441/* for weak __pci_target_init() */
442#define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_ID_MONARCH
6d0f6bcf
JCPV
443#define CONFIG_SYS_PCI_CLASSCODE_NONMONARCH PCI_CLASS_PROCESSOR_POWERPC
444#define CONFIG_SYS_PCI_CLASSCODE_MONARCH PCI_CLASS_BRIDGE_HOST
8ba132ca
MF
445
446/*
447 * For booting Linux, the board info and command line data
448 * have to be in the first 8 MB of memory, since this is
449 * the maximum mapped by the Linux kernel during initialization.
450 */
6d0f6bcf 451#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
8ba132ca
MF
452
453/*-----------------------------------------------------------------------
454 * FPGA stuff
455 *----------------------------------------------------------------------*/
456#define CONFIG_FPGA
457#define CONFIG_FPGA_XILINX
458#define CONFIG_FPGA_SPARTAN2
459#define CONFIG_FPGA_SPARTAN3
460
461#define CONFIG_FPGA_COUNT 2
462/*-----------------------------------------------------------------------
463 * External Bus Controller (EBC) Setup
464 *----------------------------------------------------------------------*/
465
466/*
467 * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
468 */
469#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
6d0f6bcf 470#define CONFIG_SYS_NAND_CS 2 /* NAND chip connected to CSx */
8ba132ca
MF
471
472/* Memory Bank 0 (NOR-FLASH) initialization */
6d0f6bcf
JCPV
473#define CONFIG_SYS_EBC_PB0AP 0x03017200
474#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
8ba132ca
MF
475
476/* Memory Bank 2 (NAND-FLASH) initialization */
6d0f6bcf
JCPV
477#define CONFIG_SYS_EBC_PB2AP 0x018003c0
478#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
8ba132ca 479#else
6d0f6bcf 480#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
8ba132ca 481/* Memory Bank 2 (NOR-FLASH) initialization */
6d0f6bcf
JCPV
482#define CONFIG_SYS_EBC_PB2AP 0x03017200
483#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FLASH_BASE | 0xda000)
8ba132ca
MF
484
485/* Memory Bank 0 (NAND-FLASH) initialization */
6d0f6bcf
JCPV
486#define CONFIG_SYS_EBC_PB0AP 0x018003c0
487#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1c000)
8ba132ca
MF
488#endif
489
76b565b6 490/* Memory Bank 1 (RESET) initialization */
455ae7e8 491#define CONFIG_SYS_EBC_PB1AP 0x7f817200 /* 0x03017200 */
3aed3aa2 492#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_RESET_BASE | 0x1c000)
76b565b6 493
8ba132ca 494/* Memory Bank 4 (FPGA / 32Bit) initialization */
6d0f6bcf
JCPV
495#define CONFIG_SYS_EBC_PB4AP 0x03840f40 /* BME=0,TWT=7,CSN=1,TH=7,RE=1,SOR=0,BEM=1 */
496#define CONFIG_SYS_EBC_PB4CR (CONFIG_SYS_FPGA_BASE0 | 0x1c000) /* BS=1M,BU=R/W,BW=32bit */
8ba132ca
MF
497
498/* Memory Bank 5 (FPGA / 16Bit) initialization */
6d0f6bcf
JCPV
499#define CONFIG_SYS_EBC_PB5AP 0x03840f40 /* BME=0,TWT=3,CSN=1,TH=0,RE=1,SOR=0,BEM=1 */
500#define CONFIG_SYS_EBC_PB5CR (CONFIG_SYS_FPGA_BASE1 | 0x1a000) /* BS=1M,BU=R/W,BW=16bit */
8ba132ca
MF
501
502/*-----------------------------------------------------------------------
503 * NAND FLASH
504 *----------------------------------------------------------------------*/
6d0f6bcf 505#define CONFIG_SYS_MAX_NAND_DEVICE 1
6d0f6bcf
JCPV
506#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
507#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
508#define CONFIG_SYS_NAND_QUIET_TEST 1
8ba132ca 509
be88b169 510#if defined(CONFIG_CMD_KGDB)
8ba132ca
MF
511#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
512#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
513#endif
514
515/* pass open firmware flat tree */
516#define CONFIG_OF_LIBFDT 1
517#define CONFIG_OF_BOARD_SETUP 1
518
76b565b6
MF
519#define CONFIG_API 1
520
8ba132ca 521#endif /* __CONFIG_H */