]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM823L.h
FIT: Fix handling of images without ramdisks
[people/ms/u-boot.git] / include / configs / TQM823L.h
CommitLineData
f4675560 1/*
414eec35 2 * (C) Copyright 2000-2005
f4675560
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
37#define CONFIG_TQM823L 1 /* ...on a TQM8xxL module */
38
39#ifdef CONFIG_LCD /* with LCD controller ? */
21f971ec
WD
40#define CONFIG_LCD_LOGO 1 /* print our logo on the LCD */
41#define CONFIG_LCD_INFO 1 /* ... and some board info */
27b207fd 42#define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
f4675560
WD
43#endif
44
45#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
46#undef CONFIG_8xx_CONS_SMC2
47#undef CONFIG_8xx_CONS_NONE
48#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
f4675560 49
ae3af05e
WD
50#define CONFIG_BOOTCOUNT_LIMIT
51
52#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
f4675560
WD
53
54#define CONFIG_BOARD_TYPES 1 /* support board types */
55
32bf3d14 56#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
f4675560
WD
57
58#undef CONFIG_BOOTARGS
6aff3115
WD
59
60#define CONFIG_EXTRA_ENV_SETTINGS \
ae3af05e 61 "netdev=eth0\0" \
6aff3115 62 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 63 "nfsroot=${serverip}:${rootpath}\0" \
6aff3115 64 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
65 "addip=setenv bootargs ${bootargs} " \
66 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
67 ":${hostname}:${netdev}:off panic=1\0" \
6aff3115 68 "flash_nfs=run nfsargs addip;" \
fe126d8b 69 "bootm ${kernel_addr}\0" \
6aff3115 70 "flash_self=run ramargs addip;" \
fe126d8b
WD
71 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
72 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
6aff3115 73 "rootpath=/opt/eldk/ppc_8xx\0" \
5e4be00f 74 "bootfile=/tftpboot/TQM823L/uImage\0" \
eb6da805
WD
75 "fdt_addr=40040000\0" \
76 "kernel_addr=40060000\0" \
77 "ramdisk_addr=40200000\0" \
6aff3115
WD
78 ""
79#define CONFIG_BOOTCOMMAND "run flash_self"
f4675560
WD
80
81#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
82#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
83
84#undef CONFIG_WATCHDOG /* watchdog disabled */
85
a522fa0e 86#if defined(CONFIG_LCD)
f4675560
WD
87# undef CONFIG_STATUS_LED /* disturbs display */
88#else
89# define CONFIG_STATUS_LED 1 /* Status LED enabled */
90#endif /* CONFIG_LCD */
91
a522fa0e 92#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
f4675560 93
37d4bb70
JL
94/*
95 * BOOTP options
96 */
97#define CONFIG_BOOTP_SUBNETMASK
98#define CONFIG_BOOTP_GATEWAY
99#define CONFIG_BOOTP_HOSTNAME
100#define CONFIG_BOOTP_BOOTPATH
101#define CONFIG_BOOTP_BOOTFILESIZE
102
f4675560
WD
103
104#define CONFIG_MAC_PARTITION
105#define CONFIG_DOS_PARTITION
106
107#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
108
2694690e
JL
109
110/*
111 * Command line configuration.
112 */
113#include <config_cmd_default.h>
114
115#define CONFIG_CMD_ASKENV
116#define CONFIG_CMD_DATE
117#define CONFIG_CMD_DHCP
118#define CONFIG_CMD_IDE
119#define CONFIG_CMD_NFS
120#define CONFIG_CMD_SNTP
121
27b207fd 122#ifdef CONFIG_SPLASH_SCREEN
2694690e 123 #define CONFIG_CMD_BMP
27b207fd 124#endif
f4675560 125
f4675560
WD
126
127/*
128 * Miscellaneous configurable options
129 */
130#define CFG_LONGHELP /* undef to save memory */
6aff3115
WD
131#define CFG_PROMPT "=> " /* Monitor Command Prompt */
132
2751a95a
WD
133#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
134#define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
6aff3115
WD
135#ifdef CFG_HUSH_PARSER
136#define CFG_PROMPT_HUSH_PS2 "> "
137#endif
138
2694690e 139#if defined(CONFIG_CMD_KGDB)
6aff3115 140#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
f4675560 141#else
6aff3115 142#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
f4675560
WD
143#endif
144#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
6aff3115 145#define CFG_MAXARGS 16 /* max number of command args */
f4675560
WD
146#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
147
148#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
149#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
150
151#define CFG_LOAD_ADDR 0x100000 /* default load address */
152
6aff3115 153#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
f4675560
WD
154
155#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
156
157/*
158 * Low Level Configuration Settings
159 * (address mappings, register initial values, etc.)
160 * You should know what you are doing if you make changes here.
161 */
162/*-----------------------------------------------------------------------
163 * Internal Memory Mapped Register
164 */
165#define CFG_IMMR 0xFFF00000
166
167/*-----------------------------------------------------------------------
168 * Definitions for initial stack pointer and data area (in DPRAM)
169 */
170#define CFG_INIT_RAM_ADDR CFG_IMMR
171#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
172#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
173#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
174#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
175
176/*-----------------------------------------------------------------------
177 * Start addresses for the final memory configuration
178 * (Set up by the startup code)
179 * Please note that CFG_SDRAM_BASE _must_ start at 0
180 */
181#define CFG_SDRAM_BASE 0x00000000
182#define CFG_FLASH_BASE 0x40000000
183#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
184#define CFG_MONITOR_BASE CFG_FLASH_BASE
185#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
186
187/*
188 * For booting Linux, the board info and command line data
189 * have to be in the first 8 MB of memory, since this is
190 * the maximum mapped by the Linux kernel during initialization.
191 */
192#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
193
194/*-----------------------------------------------------------------------
195 * FLASH organization
196 */
f4675560 197
e318d9e9
MK
198/* use CFI flash driver */
199#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
200#define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
3b8d17f0 201#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, CFG_FLASH_BASE+flash_info[0].size }
e318d9e9
MK
202#define CFG_FLASH_EMPTY_INFO
203#define CFG_FLASH_USE_BUFFER_WRITE 1
204#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
205#define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
f4675560
WD
206
207#define CFG_ENV_IS_IN_FLASH 1
208#define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
209#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
210
211/* Address and size of Redundant Environment Sector */
212#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
213#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
214
67c31036
WD
215#define CFG_USE_PPCENV /* Environment embedded in sect .ppcenv */
216
f4675560
WD
217/*-----------------------------------------------------------------------
218 * Hardware Information Block
219 */
220#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
221#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
222#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
223
224/*-----------------------------------------------------------------------
225 * Cache Configuration
226 */
227#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
2694690e 228#if defined(CONFIG_CMD_KGDB)
f4675560
WD
229#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
230#endif
231
232/*-----------------------------------------------------------------------
233 * SYPCR - System Protection Control 11-9
234 * SYPCR can only be written once after reset!
235 *-----------------------------------------------------------------------
236 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
237 */
238#if defined(CONFIG_WATCHDOG)
239#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
240 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
241#else
242#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
243#endif
244
245/*-----------------------------------------------------------------------
246 * SIUMCR - SIU Module Configuration 11-6
247 *-----------------------------------------------------------------------
248 * PCMCIA config., multi-function pin tri-state
249 */
250#ifndef CONFIG_CAN_DRIVER
251#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
252#else /* we must activate GPL5 in the SIUMCR for CAN */
253#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
254#endif /* CONFIG_CAN_DRIVER */
255
256/*-----------------------------------------------------------------------
257 * TBSCR - Time Base Status and Control 11-26
258 *-----------------------------------------------------------------------
259 * Clear Reference Interrupt Status, Timebase freezing enabled
260 */
261#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
262
263/*-----------------------------------------------------------------------
264 * RTCSC - Real-Time Clock Status and Control Register 11-27
265 *-----------------------------------------------------------------------
266 */
267#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
268
269/*-----------------------------------------------------------------------
270 * PISCR - Periodic Interrupt Status and Control 11-31
271 *-----------------------------------------------------------------------
272 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
273 */
274#define CFG_PISCR (PISCR_PS | PISCR_PITF)
275
276/*-----------------------------------------------------------------------
277 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
278 *-----------------------------------------------------------------------
279 * Reset PLL lock status sticky bit, timer expired status bit and timer
280 * interrupt status bit
f4675560 281 */
f4675560 282#define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
f4675560
WD
283
284/*-----------------------------------------------------------------------
285 * SCCR - System Clock and reset Control Register 15-27
286 *-----------------------------------------------------------------------
287 * Set clock output, timebase and RTC source and divider,
288 * power management and some other internal clocks
289 */
290#define SCCR_MASK SCCR_EBDF11
e9132ea9 291#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
f4675560
WD
292 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
293 SCCR_DFALCD00)
f4675560
WD
294
295/*-----------------------------------------------------------------------
296 * PCMCIA stuff
297 *-----------------------------------------------------------------------
298 *
299 */
300#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
301#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
302#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
303#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
304#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
305#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
306#define CFG_PCMCIA_IO_ADDR (0xEC000000)
307#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
308
309/*-----------------------------------------------------------------------
310 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
311 *-----------------------------------------------------------------------
312 */
313
314#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
315
316#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
317#undef CONFIG_IDE_LED /* LED for ide not supported */
318#undef CONFIG_IDE_RESET /* reset for ide not supported */
319
320#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
321#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
322
323#define CFG_ATA_IDE0_OFFSET 0x0000
324
325#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
326
327/* Offset for data I/O */
328#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
329
330/* Offset for normal register accesses */
331#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
332
333/* Offset for alternate registers */
334#define CFG_ATA_ALT_OFFSET 0x0100
335
336/*-----------------------------------------------------------------------
337 *
338 *-----------------------------------------------------------------------
339 *
340 */
f4675560
WD
341#define CFG_DER 0
342
343/*
344 * Init Memory Controller:
345 *
346 * BR0/1 and OR0/1 (FLASH)
347 */
348
349#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
350#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
351
352/* used to re-map FLASH both when starting from SRAM or FLASH:
353 * restrict access enough to keep SRAM working (if any)
354 * but not too much to meddle with FLASH accesses
355 */
356#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
357#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
358
359/*
360 * FLASH timing:
361 */
f4675560
WD
362#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
363 OR_SCY_3_CLK | OR_EHTR | OR_BI)
f4675560
WD
364
365#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
366#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
367#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
368
369#define CFG_OR1_REMAP CFG_OR0_REMAP
370#define CFG_OR1_PRELIM CFG_OR0_PRELIM
371#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
372
373/*
374 * BR2/3 and OR2/3 (SDRAM)
375 *
376 */
377#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
378#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
379#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
380
381/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
382#define CFG_OR_TIMING_SDRAM 0x00000A00
383
384#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
385#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
386
387#ifndef CONFIG_CAN_DRIVER
388#define CFG_OR3_PRELIM CFG_OR2_PRELIM
389#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
390#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
391#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
392#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
393#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
394#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
395 BR_PS_8 | BR_MS_UPMB | BR_V )
396#endif /* CONFIG_CAN_DRIVER */
397
398/*
399 * Memory Periodic Timer Prescaler
400 *
401 * The Divider for PTA (refresh timer) configuration is based on an
402 * example SDRAM configuration (64 MBit, one bank). The adjustment to
403 * the number of chip selects (NCS) and the actually needed refresh
404 * rate is done by setting MPTPR.
405 *
406 * PTA is calculated from
407 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
408 *
409 * gclk CPU clock (not bus clock!)
410 * Trefresh Refresh cycle * 4 (four word bursts used)
411 *
412 * 4096 Rows from SDRAM example configuration
413 * 1000 factor s -> ms
414 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
415 * 4 Number of refresh cycles per period
416 * 64 Refresh cycle in ms per number of rows
417 * --------------------------------------------
418 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
419 *
420 * 50 MHz => 50.000.000 / Divider = 98
421 * 66 Mhz => 66.000.000 / Divider = 129
422 * 80 Mhz => 80.000.000 / Divider = 156
423 */
e9132ea9
WD
424
425#define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
426#define CFG_MAMR_PTA 98
f4675560
WD
427
428/*
429 * For 16 MBit, refresh rates could be 31.3 us
430 * (= 64 ms / 2K = 125 / quad bursts).
431 * For a simpler initialization, 15.6 us is used instead.
432 *
433 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
434 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
435 */
436#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
437#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
438
439/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
440#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
441#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
442
443/*
444 * MAMR settings for SDRAM
445 */
446
447/* 8 column SDRAM */
448#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
449 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
450 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
451/* 9 column SDRAM */
452#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
453 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
454 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
455
456
457/*
458 * Internal Definitions
459 *
460 * Boot Flags
461 */
462#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
463#define BOOTFLAG_WARM 0x02 /* Software reboot */
464
465#endif /* __CONFIG_H */