]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM823L.h
Merge branch 'testing' into working
[people/ms/u-boot.git] / include / configs / TQM823L.h
CommitLineData
f4675560 1/*
414eec35 2 * (C) Copyright 2000-2005
f4675560
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
37#define CONFIG_TQM823L 1 /* ...on a TQM8xxL module */
38
39#ifdef CONFIG_LCD /* with LCD controller ? */
27b207fd 40#define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
f4675560
WD
41#endif
42
43#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
44#undef CONFIG_8xx_CONS_SMC2
45#undef CONFIG_8xx_CONS_NONE
46#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
f4675560 47
ae3af05e
WD
48#define CONFIG_BOOTCOUNT_LIMIT
49
50#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
f4675560
WD
51
52#define CONFIG_BOARD_TYPES 1 /* support board types */
53
54#define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
55
56#undef CONFIG_BOOTARGS
6aff3115
WD
57
58#define CONFIG_EXTRA_ENV_SETTINGS \
ae3af05e 59 "netdev=eth0\0" \
6aff3115 60 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 61 "nfsroot=${serverip}:${rootpath}\0" \
6aff3115 62 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
63 "addip=setenv bootargs ${bootargs} " \
64 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
65 ":${hostname}:${netdev}:off panic=1\0" \
6aff3115 66 "flash_nfs=run nfsargs addip;" \
fe126d8b 67 "bootm ${kernel_addr}\0" \
6aff3115 68 "flash_self=run ramargs addip;" \
fe126d8b
WD
69 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
70 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
6aff3115 71 "rootpath=/opt/eldk/ppc_8xx\0" \
5e4be00f 72 "bootfile=/tftpboot/TQM823L/uImage\0" \
6aff3115
WD
73 "kernel_addr=40040000\0" \
74 "ramdisk_addr=40100000\0" \
75 ""
76#define CONFIG_BOOTCOMMAND "run flash_self"
f4675560
WD
77
78#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
79#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
80
81#undef CONFIG_WATCHDOG /* watchdog disabled */
82
a522fa0e 83#if defined(CONFIG_LCD)
f4675560
WD
84# undef CONFIG_STATUS_LED /* disturbs display */
85#else
86# define CONFIG_STATUS_LED 1 /* Status LED enabled */
87#endif /* CONFIG_LCD */
88
a522fa0e 89#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
f4675560 90
37d4bb70
JL
91/*
92 * BOOTP options
93 */
94#define CONFIG_BOOTP_SUBNETMASK
95#define CONFIG_BOOTP_GATEWAY
96#define CONFIG_BOOTP_HOSTNAME
97#define CONFIG_BOOTP_BOOTPATH
98#define CONFIG_BOOTP_BOOTFILESIZE
99
f4675560
WD
100
101#define CONFIG_MAC_PARTITION
102#define CONFIG_DOS_PARTITION
103
104#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
105
2694690e
JL
106
107/*
108 * Command line configuration.
109 */
110#include <config_cmd_default.h>
111
112#define CONFIG_CMD_ASKENV
113#define CONFIG_CMD_DATE
114#define CONFIG_CMD_DHCP
115#define CONFIG_CMD_IDE
116#define CONFIG_CMD_NFS
117#define CONFIG_CMD_SNTP
118
27b207fd 119#ifdef CONFIG_SPLASH_SCREEN
2694690e 120 #define CONFIG_CMD_BMP
27b207fd 121#endif
f4675560 122
f4675560
WD
123
124/*
125 * Miscellaneous configurable options
126 */
127#define CFG_LONGHELP /* undef to save memory */
6aff3115
WD
128#define CFG_PROMPT "=> " /* Monitor Command Prompt */
129
2751a95a
WD
130#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
131#define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
6aff3115
WD
132#ifdef CFG_HUSH_PARSER
133#define CFG_PROMPT_HUSH_PS2 "> "
134#endif
135
2694690e 136#if defined(CONFIG_CMD_KGDB)
6aff3115 137#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
f4675560 138#else
6aff3115 139#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
f4675560
WD
140#endif
141#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
6aff3115 142#define CFG_MAXARGS 16 /* max number of command args */
f4675560
WD
143#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
144
145#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
146#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
147
148#define CFG_LOAD_ADDR 0x100000 /* default load address */
149
6aff3115 150#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
f4675560
WD
151
152#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
153
154/*
155 * Low Level Configuration Settings
156 * (address mappings, register initial values, etc.)
157 * You should know what you are doing if you make changes here.
158 */
159/*-----------------------------------------------------------------------
160 * Internal Memory Mapped Register
161 */
162#define CFG_IMMR 0xFFF00000
163
164/*-----------------------------------------------------------------------
165 * Definitions for initial stack pointer and data area (in DPRAM)
166 */
167#define CFG_INIT_RAM_ADDR CFG_IMMR
168#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
169#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
170#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
171#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
172
173/*-----------------------------------------------------------------------
174 * Start addresses for the final memory configuration
175 * (Set up by the startup code)
176 * Please note that CFG_SDRAM_BASE _must_ start at 0
177 */
178#define CFG_SDRAM_BASE 0x00000000
179#define CFG_FLASH_BASE 0x40000000
180#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
181#define CFG_MONITOR_BASE CFG_FLASH_BASE
182#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
183
184/*
185 * For booting Linux, the board info and command line data
186 * have to be in the first 8 MB of memory, since this is
187 * the maximum mapped by the Linux kernel during initialization.
188 */
189#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
190
191/*-----------------------------------------------------------------------
192 * FLASH organization
193 */
194#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
aacf9a49 195#define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
f4675560
WD
196
197#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
198#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
199
200#define CFG_ENV_IS_IN_FLASH 1
201#define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
202#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
203
204/* Address and size of Redundant Environment Sector */
205#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
206#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
207
208/*-----------------------------------------------------------------------
209 * Hardware Information Block
210 */
211#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
212#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
213#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
214
215/*-----------------------------------------------------------------------
216 * Cache Configuration
217 */
218#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
2694690e 219#if defined(CONFIG_CMD_KGDB)
f4675560
WD
220#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
221#endif
222
223/*-----------------------------------------------------------------------
224 * SYPCR - System Protection Control 11-9
225 * SYPCR can only be written once after reset!
226 *-----------------------------------------------------------------------
227 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
228 */
229#if defined(CONFIG_WATCHDOG)
230#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
231 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
232#else
233#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
234#endif
235
236/*-----------------------------------------------------------------------
237 * SIUMCR - SIU Module Configuration 11-6
238 *-----------------------------------------------------------------------
239 * PCMCIA config., multi-function pin tri-state
240 */
241#ifndef CONFIG_CAN_DRIVER
242#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
243#else /* we must activate GPL5 in the SIUMCR for CAN */
244#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
245#endif /* CONFIG_CAN_DRIVER */
246
247/*-----------------------------------------------------------------------
248 * TBSCR - Time Base Status and Control 11-26
249 *-----------------------------------------------------------------------
250 * Clear Reference Interrupt Status, Timebase freezing enabled
251 */
252#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
253
254/*-----------------------------------------------------------------------
255 * RTCSC - Real-Time Clock Status and Control Register 11-27
256 *-----------------------------------------------------------------------
257 */
258#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
259
260/*-----------------------------------------------------------------------
261 * PISCR - Periodic Interrupt Status and Control 11-31
262 *-----------------------------------------------------------------------
263 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
264 */
265#define CFG_PISCR (PISCR_PS | PISCR_PITF)
266
267/*-----------------------------------------------------------------------
268 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
269 *-----------------------------------------------------------------------
270 * Reset PLL lock status sticky bit, timer expired status bit and timer
271 * interrupt status bit
f4675560 272 */
f4675560 273#define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
f4675560
WD
274
275/*-----------------------------------------------------------------------
276 * SCCR - System Clock and reset Control Register 15-27
277 *-----------------------------------------------------------------------
278 * Set clock output, timebase and RTC source and divider,
279 * power management and some other internal clocks
280 */
281#define SCCR_MASK SCCR_EBDF11
e9132ea9 282#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
f4675560
WD
283 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
284 SCCR_DFALCD00)
f4675560
WD
285
286/*-----------------------------------------------------------------------
287 * PCMCIA stuff
288 *-----------------------------------------------------------------------
289 *
290 */
291#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
292#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
293#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
294#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
295#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
296#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
297#define CFG_PCMCIA_IO_ADDR (0xEC000000)
298#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
299
300/*-----------------------------------------------------------------------
301 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
302 *-----------------------------------------------------------------------
303 */
304
305#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
306
307#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
308#undef CONFIG_IDE_LED /* LED for ide not supported */
309#undef CONFIG_IDE_RESET /* reset for ide not supported */
310
311#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
312#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
313
314#define CFG_ATA_IDE0_OFFSET 0x0000
315
316#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
317
318/* Offset for data I/O */
319#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
320
321/* Offset for normal register accesses */
322#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
323
324/* Offset for alternate registers */
325#define CFG_ATA_ALT_OFFSET 0x0100
326
327/*-----------------------------------------------------------------------
328 *
329 *-----------------------------------------------------------------------
330 *
331 */
f4675560
WD
332#define CFG_DER 0
333
334/*
335 * Init Memory Controller:
336 *
337 * BR0/1 and OR0/1 (FLASH)
338 */
339
340#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
341#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
342
343/* used to re-map FLASH both when starting from SRAM or FLASH:
344 * restrict access enough to keep SRAM working (if any)
345 * but not too much to meddle with FLASH accesses
346 */
347#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
348#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
349
350/*
351 * FLASH timing:
352 */
f4675560
WD
353#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
354 OR_SCY_3_CLK | OR_EHTR | OR_BI)
f4675560
WD
355
356#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
357#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
358#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
359
360#define CFG_OR1_REMAP CFG_OR0_REMAP
361#define CFG_OR1_PRELIM CFG_OR0_PRELIM
362#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
363
364/*
365 * BR2/3 and OR2/3 (SDRAM)
366 *
367 */
368#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
369#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
370#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
371
372/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
373#define CFG_OR_TIMING_SDRAM 0x00000A00
374
375#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
376#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
377
378#ifndef CONFIG_CAN_DRIVER
379#define CFG_OR3_PRELIM CFG_OR2_PRELIM
380#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
381#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
382#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
383#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
384#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
385#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
386 BR_PS_8 | BR_MS_UPMB | BR_V )
387#endif /* CONFIG_CAN_DRIVER */
388
389/*
390 * Memory Periodic Timer Prescaler
391 *
392 * The Divider for PTA (refresh timer) configuration is based on an
393 * example SDRAM configuration (64 MBit, one bank). The adjustment to
394 * the number of chip selects (NCS) and the actually needed refresh
395 * rate is done by setting MPTPR.
396 *
397 * PTA is calculated from
398 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
399 *
400 * gclk CPU clock (not bus clock!)
401 * Trefresh Refresh cycle * 4 (four word bursts used)
402 *
403 * 4096 Rows from SDRAM example configuration
404 * 1000 factor s -> ms
405 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
406 * 4 Number of refresh cycles per period
407 * 64 Refresh cycle in ms per number of rows
408 * --------------------------------------------
409 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
410 *
411 * 50 MHz => 50.000.000 / Divider = 98
412 * 66 Mhz => 66.000.000 / Divider = 129
413 * 80 Mhz => 80.000.000 / Divider = 156
414 */
e9132ea9
WD
415
416#define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
417#define CFG_MAMR_PTA 98
f4675560
WD
418
419/*
420 * For 16 MBit, refresh rates could be 31.3 us
421 * (= 64 ms / 2K = 125 / quad bursts).
422 * For a simpler initialization, 15.6 us is used instead.
423 *
424 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
425 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
426 */
427#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
428#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
429
430/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
431#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
432#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
433
434/*
435 * MAMR settings for SDRAM
436 */
437
438/* 8 column SDRAM */
439#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
440 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
441 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
442/* 9 column SDRAM */
443#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
444 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
445 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
446
447
448/*
449 * Internal Definitions
450 *
451 * Boot Flags
452 */
453#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
454#define BOOTFLAG_WARM 0x02 /* Software reboot */
455
456#endif /* __CONFIG_H */