]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM834x.h
common: Add DISPLAY_BOARDINFO
[people/ms/u-boot.git] / include / configs / TQM834x.h
CommitLineData
e6f2e902
MB
1/*
2 * (C) Copyright 2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
e6f2e902
MB
6 */
7
8/*
9 * TQM8349 board configuration file
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
e6f2e902
MB
15/*
16 * High Level Configuration Options
17 */
18#define CONFIG_E300 1 /* E300 Family */
2c7920af 19#define CONFIG_MPC834x 1 /* MPC834x specific */
9ca880a2 20#define CONFIG_MPC8349 1 /* MPC8349 specific */
e6f2e902
MB
21#define CONFIG_TQM834X 1 /* TQM834X board specific */
22
2ae18241
WD
23#define CONFIG_SYS_TEXT_BASE 0x80000000
24
16263087 25/* IMMR Base Address Register, use Freescale default: 0xff400000 */
6d0f6bcf 26#define CONFIG_SYS_IMMR 0xff400000
e6f2e902
MB
27
28/* System clock. Primary input clock when in PCI host mode */
29#define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */
30
31/*
32 * Local Bus LCRR
33 * LCRR: DLL bypass, Clock divider is 8
34 *
35 * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
36 *
37 * External Local Bus rate is
38 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
39 */
c7190f02
KP
40#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
41#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
e6f2e902
MB
42
43/* board pre init: do not call, nothing to do */
44#undef CONFIG_BOARD_EARLY_INIT_F
45
46/* detect the number of flash banks */
47#define CONFIG_BOARD_EARLY_INIT_R
48
49/*
50 * DDR Setup
51 */
df939e16
JH
52 /* DDR is system memory*/
53#define CONFIG_SYS_DDR_BASE 0x00000000
54#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
6d0f6bcf 55#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
df939e16
JH
56#define DDR_CASLAT_25 /* CASLAT set to 2.5 */
57#undef CONFIG_DDR_ECC /* only for ECC DDR module */
58#undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
e6f2e902 59
df939e16 60#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
6d0f6bcf
JCPV
61#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
62#define CONFIG_SYS_MEMTEST_END 0x00100000
e6f2e902
MB
63
64/*
65 * FLASH on the Local Bus
66 */
df939e16
JH
67#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
68#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
6d0f6bcf
JCPV
69#undef CONFIG_SYS_FLASH_CHECKSUM
70#define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */
71#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */
df939e16 72#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sectors */
a3455c00 73#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
e6f2e902
MB
74
75/*
76 * FLASH bank number detection
77 */
78
79/*
df939e16
JH
80 * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of
81 * Flash banks has to be determined at runtime and stored in a gloabl variable
82 * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is
83 * only used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array
84 * flash_info, and should be made sufficiently large to accomodate the number
85 * of banks that might actually be detected. Since most (all?) Flash related
86 * functions use CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on
87 * the board, it is defined as tqm834x_num_flash_banks.
e6f2e902 88 */
6d0f6bcf 89#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
e6f2e902 90
df939e16 91#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
e6f2e902
MB
92
93/* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
df939e16
JH
94#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA) \
95 | BR_MS_GPCM \
96 | BR_PS_32 \
97 | BR_V)
e6f2e902
MB
98
99/* FLASH timing (0x0000_0c54) */
df939e16
JH
100#define CONFIG_SYS_OR_TIMING_FLASH (OR_GPCM_CSNT \
101 | OR_GPCM_ACS_DIV4 \
102 | OR_GPCM_SCY_5 \
103 | OR_GPCM_TRLX)
e6f2e902 104
7d6a0982 105#define CONFIG_SYS_PRELIM_OR_AM OR_AM_1GB /* OR addr mask: 1 GiB */
e6f2e902 106
df939e16
JH
107#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM \
108 | CONFIG_SYS_OR_TIMING_FLASH)
e6f2e902 109
7d6a0982 110#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_1GB)
6902df56 111
df939e16
JH
112 /* Window base at flash base */
113#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
e6f2e902
MB
114
115/* disable remaining mappings */
6d0f6bcf
JCPV
116#define CONFIG_SYS_BR1_PRELIM 0x00000000
117#define CONFIG_SYS_OR1_PRELIM 0x00000000
118#define CONFIG_SYS_LBLAWBAR1_PRELIM 0x00000000
119#define CONFIG_SYS_LBLAWAR1_PRELIM 0x00000000
120
121#define CONFIG_SYS_BR2_PRELIM 0x00000000
122#define CONFIG_SYS_OR2_PRELIM 0x00000000
123#define CONFIG_SYS_LBLAWBAR2_PRELIM 0x00000000
124#define CONFIG_SYS_LBLAWAR2_PRELIM 0x00000000
125
126#define CONFIG_SYS_BR3_PRELIM 0x00000000
127#define CONFIG_SYS_OR3_PRELIM 0x00000000
128#define CONFIG_SYS_LBLAWBAR3_PRELIM 0x00000000
129#define CONFIG_SYS_LBLAWAR3_PRELIM 0x00000000
e6f2e902
MB
130
131/*
132 * Monitor config
133 */
14d0a02a 134#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
e6f2e902 135
6d0f6bcf 136#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
4681e673 137# define CONFIG_SYS_RAMBOOT
e6f2e902 138#else
4681e673 139# undef CONFIG_SYS_RAMBOOT
e6f2e902
MB
140#endif
141
6d0f6bcf 142#define CONFIG_SYS_INIT_RAM_LOCK 1
df939e16
JH
143#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
144#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
e6f2e902 145
df939e16
JH
146#define CONFIG_SYS_GBL_DATA_OFFSET \
147 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 148#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
e6f2e902 149
df939e16
JH
150 /* Reserve 384 kB = 3 sect. for Mon */
151#define CONFIG_SYS_MONITOR_LEN (384 * 1024)
152 /* Reserve 512 kB for malloc */
153#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
e6f2e902
MB
154
155/*
156 * Serial Port
157 */
158#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
159#define CONFIG_SYS_NS16550_SERIAL
160#define CONFIG_SYS_NS16550_REG_SIZE 1
161#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
e6f2e902 162
6d0f6bcf 163#define CONFIG_SYS_BAUDRATE_TABLE \
df939e16 164 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
e6f2e902 165
6d0f6bcf
JCPV
166#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
167#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
e6f2e902
MB
168
169/*
170 * I2C
171 */
00f792e0
HS
172#define CONFIG_SYS_I2C
173#define CONFIG_SYS_I2C_FSL
174#define CONFIG_SYS_FSL_I2C_SPEED 400000
175#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
176#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
e6f2e902
MB
177
178/* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
df939e16
JH
179#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
180#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
181#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes/write */
182#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
e6f2e902
MB
183
184/* I2C RTC */
df939e16
JH
185#define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
186#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
e6f2e902
MB
187
188/* I2C SYSMON (LM75) */
df939e16
JH
189#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
190#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
6d0f6bcf
JCPV
191#define CONFIG_SYS_DTT_MAX_TEMP 70
192#define CONFIG_SYS_DTT_LOW_TEMP -30
df939e16 193#define CONFIG_SYS_DTT_HYSTERESIS 3
e6f2e902
MB
194
195/*
196 * TSEC
197 */
53677ef1 198#define CONFIG_TSEC_ENET /* tsec ethernet support */
e6f2e902
MB
199#define CONFIG_MII
200
6d0f6bcf 201#define CONFIG_SYS_TSEC1_OFFSET 0x24000
df939e16 202#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
6d0f6bcf 203#define CONFIG_SYS_TSEC2_OFFSET 0x25000
df939e16 204#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
e6f2e902
MB
205
206#if defined(CONFIG_TSEC_ENET)
207
255a3577
KP
208#define CONFIG_TSEC1 1
209#define CONFIG_TSEC1_NAME "TSEC0"
210#define CONFIG_TSEC2 1
211#define CONFIG_TSEC2_NAME "TSEC1"
df939e16
JH
212#define TSEC1_PHY_ADDR 2
213#define TSEC2_PHY_ADDR 1
214#define TSEC1_PHYIDX 0
215#define TSEC2_PHYIDX 0
3a79013e
AF
216#define TSEC1_FLAGS TSEC_GIGABIT
217#define TSEC2_FLAGS TSEC_GIGABIT
e6f2e902
MB
218
219/* Options are: TSEC[0-1] */
df939e16 220#define CONFIG_ETHPRIME "TSEC0"
e6f2e902
MB
221
222#endif /* CONFIG_TSEC_ENET */
223
224/*
225 * General PCI
226 * Addresses are mapped 1-1.
227 */
6902df56
RJ
228#define CONFIG_PCI
229
e6f2e902
MB
230#if defined(CONFIG_PCI)
231
df939e16
JH
232#define CONFIG_PCI_PNP /* do pci plug-and-play */
233#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6902df56
RJ
234
235/* PCI1 host bridge */
df939e16
JH
236#define CONFIG_SYS_PCI1_MEM_BASE 0x90000000
237#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
238#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
239#define CONFIG_SYS_PCI1_MMIO_BASE \
240 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
241#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
242#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
243#define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
244#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
245#define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
e6f2e902 246
e6f2e902 247#undef CONFIG_EEPRO100
63ff004c 248#define CONFIG_EEPRO100
e6f2e902
MB
249#undef CONFIG_TULIP
250
251#if !defined(CONFIG_PCI_PNP)
6d0f6bcf
JCPV
252 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
253 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE
6902df56 254 #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
e6f2e902
MB
255#endif
256
6d0f6bcf 257#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
e6f2e902
MB
258
259#endif /* CONFIG_PCI */
260
261/*
262 * Environment
263 */
df939e16
JH
264#define CONFIG_ENV_IS_IN_FLASH 1
265#define CONFIG_ENV_ADDR \
266 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
267#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
268#define CONFIG_ENV_SIZE 0x8000 /* 32K max size */
929b79a0
WD
269#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
270#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
271
df939e16
JH
272#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
273#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
e6f2e902 274
a1aa0bb5
JL
275/*
276 * BOOTP options
277 */
278#define CONFIG_BOOTP_BOOTFILESIZE
279#define CONFIG_BOOTP_BOOTPATH
280#define CONFIG_BOOTP_GATEWAY
281#define CONFIG_BOOTP_HOSTNAME
282
2694690e
JL
283/*
284 * Command line configuration.
285 */
2694690e
JL
286#define CONFIG_CMD_DATE
287#define CONFIG_CMD_DTT
288#define CONFIG_CMD_EEPROM
2694690e 289#define CONFIG_CMD_JFFS2
4681e673 290#define CONFIG_CMD_REGINFO
e6f2e902
MB
291
292#if defined(CONFIG_PCI)
2694690e 293 #define CONFIG_CMD_PCI
e6f2e902
MB
294#endif
295
e6f2e902
MB
296/*
297 * Miscellaneous configurable options
298 */
df939e16
JH
299#define CONFIG_SYS_LONGHELP /* undef to save memory */
300#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
e6f2e902 301
df939e16
JH
302#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
303#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
a059e90e 304
2694690e 305#if defined(CONFIG_CMD_KGDB)
df939e16 306 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
e6f2e902 307#else
df939e16 308 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
e6f2e902
MB
309#endif
310
df939e16
JH
311 /* Print Buffer Size */
312#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
313#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
314 /* Boot Argument Buffer Size */
315#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
e6f2e902 316
df939e16 317#undef CONFIG_WATCHDOG /* watchdog disabled */
e6f2e902
MB
318
319/*
320 * For booting Linux, the board info and command line data
9f530d59 321 * have to be in the first 256 MB of memory, since this is
e6f2e902
MB
322 * the maximum mapped by the Linux kernel during initialization.
323 */
df939e16
JH
324 /* Initial Memory map for Linux */
325#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
e6f2e902 326
6d0f6bcf 327#define CONFIG_SYS_HRCW_LOW (\
e6f2e902
MB
328 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
329 HRCWL_DDR_TO_SCB_CLK_1X1 |\
330 HRCWL_CSB_TO_CLKIN_4X1 |\
331 HRCWL_VCO_1X2 |\
332 HRCWL_CORE_TO_CSB_2X1)
333
334#if defined(PCI_64BIT)
6d0f6bcf 335#define CONFIG_SYS_HRCW_HIGH (\
e6f2e902
MB
336 HRCWH_PCI_HOST |\
337 HRCWH_64_BIT_PCI |\
338 HRCWH_PCI1_ARBITER_ENABLE |\
339 HRCWH_PCI2_ARBITER_DISABLE |\
340 HRCWH_CORE_ENABLE |\
341 HRCWH_FROM_0X00000100 |\
342 HRCWH_BOOTSEQ_DISABLE |\
343 HRCWH_SW_WATCHDOG_DISABLE |\
344 HRCWH_ROM_LOC_LOCAL_16BIT |\
345 HRCWH_TSEC1M_IN_GMII |\
df939e16 346 HRCWH_TSEC2M_IN_GMII)
e6f2e902 347#else
6d0f6bcf 348#define CONFIG_SYS_HRCW_HIGH (\
e6f2e902
MB
349 HRCWH_PCI_HOST |\
350 HRCWH_32_BIT_PCI |\
351 HRCWH_PCI1_ARBITER_ENABLE |\
6902df56 352 HRCWH_PCI2_ARBITER_DISABLE |\
e6f2e902
MB
353 HRCWH_CORE_ENABLE |\
354 HRCWH_FROM_0X00000100 |\
355 HRCWH_BOOTSEQ_DISABLE |\
356 HRCWH_SW_WATCHDOG_DISABLE |\
357 HRCWH_ROM_LOC_LOCAL_16BIT |\
358 HRCWH_TSEC1M_IN_GMII |\
df939e16 359 HRCWH_TSEC2M_IN_GMII)
e6f2e902
MB
360#endif
361
9260a561 362/* System IO Config */
3c9b1ee1 363#define CONFIG_SYS_SICRH 0
6d0f6bcf 364#define CONFIG_SYS_SICRL SICRL_LDP_A
9260a561 365
e6f2e902 366/* i-cache and d-cache disabled */
6d0f6bcf 367#define CONFIG_SYS_HID0_INIT 0x000000000
1a2e203b
KP
368#define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
369 HID0_ENABLE_INSTRUCTION_CACHE)
6d0f6bcf 370#define CONFIG_SYS_HID2 HID2_HBE
e6f2e902 371
31d82672
BB
372#define CONFIG_HIGH_BATS 1 /* High BATs supported */
373
2688e2f9 374/* DDR 0 - 512M */
df939e16 375#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
72cd4087 376 | BATL_PP_RW \
df939e16
JH
377 | BATL_MEMCOHERENCE)
378#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
379 | BATU_BL_256M \
380 | BATU_VS \
381 | BATU_VP)
382#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
72cd4087 383 | BATL_PP_RW \
df939e16
JH
384 | BATL_MEMCOHERENCE)
385#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
386 | BATU_BL_256M \
387 | BATU_VS \
388 | BATU_VP)
2688e2f9
KG
389
390/* stack in DCACHE @ 512M (no backing mem) */
df939e16 391#define CONFIG_SYS_IBAT2L (CONFIG_SYS_INIT_RAM_ADDR \
72cd4087 392 | BATL_PP_RW \
df939e16
JH
393 | BATL_MEMCOHERENCE)
394#define CONFIG_SYS_IBAT2U (CONFIG_SYS_INIT_RAM_ADDR \
395 | BATU_BL_128K \
396 | BATU_VS \
397 | BATU_VP)
2688e2f9
KG
398
399/* PCI */
6fe16a87 400#ifdef CONFIG_PCI
842033e6 401#define CONFIG_PCI_INDIRECT_BRIDGE
df939e16 402#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MEM_BASE \
72cd4087 403 | BATL_PP_RW \
df939e16
JH
404 | BATL_MEMCOHERENCE)
405#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MEM_BASE \
406 | BATU_BL_256M \
407 | BATU_VS \
408 | BATU_VP)
409#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_MMIO_BASE \
72cd4087 410 | BATL_PP_RW \
df939e16
JH
411 | BATL_MEMCOHERENCE \
412 | BATL_GUARDEDSTORAGE)
413#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI1_MMIO_BASE \
414 | BATU_BL_256M \
415 | BATU_VS \
416 | BATU_VP)
417#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_IO_BASE \
72cd4087 418 | BATL_PP_RW \
df939e16
JH
419 | BATL_CACHEINHIBIT \
420 | BATL_GUARDEDSTORAGE)
421#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_IO_BASE \
422 | BATU_BL_16M \
423 | BATU_VS \
424 | BATU_VP)
6fe16a87 425#else
6d0f6bcf
JCPV
426#define CONFIG_SYS_IBAT3L (0)
427#define CONFIG_SYS_IBAT3U (0)
428#define CONFIG_SYS_IBAT4L (0)
429#define CONFIG_SYS_IBAT4U (0)
430#define CONFIG_SYS_IBAT5L (0)
431#define CONFIG_SYS_IBAT5U (0)
6fe16a87 432#endif
2688e2f9
KG
433
434/* IMMRBAR */
df939e16 435#define CONFIG_SYS_IBAT6L (CONFIG_SYS_IMMR \
72cd4087 436 | BATL_PP_RW \
df939e16
JH
437 | BATL_CACHEINHIBIT \
438 | BATL_GUARDEDSTORAGE)
439#define CONFIG_SYS_IBAT6U (CONFIG_SYS_IMMR \
440 | BATU_BL_1M \
441 | BATU_VS \
442 | BATU_VP)
2688e2f9
KG
443
444/* FLASH */
df939e16 445#define CONFIG_SYS_IBAT7L (CONFIG_SYS_FLASH_BASE \
72cd4087 446 | BATL_PP_RW \
df939e16
JH
447 | BATL_CACHEINHIBIT \
448 | BATL_GUARDEDSTORAGE)
449#define CONFIG_SYS_IBAT7U (CONFIG_SYS_FLASH_BASE \
450 | BATU_BL_256M \
451 | BATU_VS \
452 | BATU_VP)
6d0f6bcf
JCPV
453
454#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
455#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
456#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
457#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
458#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
459#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
460#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
461#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
462#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
463#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
464#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
465#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
466#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
467#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
468#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
469#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
2688e2f9 470
2694690e 471#if defined(CONFIG_CMD_KGDB)
e6f2e902 472#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
e6f2e902
MB
473#endif
474
475/*
476 * Environment Configuration
477 */
478
df939e16
JH
479 /* default location for tftp and bootm */
480#define CONFIG_LOADADDR 400000
e6f2e902 481
df939e16 482#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
e6f2e902
MB
483
484#define CONFIG_BAUDRATE 115200
485
486#define CONFIG_PREBOOT "echo;" \
32bf3d14 487 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
e6f2e902
MB
488 "echo"
489
490#undef CONFIG_BOOTARGS
491
492#define CONFIG_EXTRA_ENV_SETTINGS \
493 "netdev=eth0\0" \
b931b3a9 494 "hostname=tqm834x\0" \
e6f2e902 495 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 496 "nfsroot=${serverip}:${rootpath}\0" \
e6f2e902 497 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
498 "addip=setenv bootargs ${bootargs} " \
499 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
500 ":${hostname}:${netdev}:off panic=1\0" \
df939e16 501 "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
4681e673 502 "flash_nfs_old=run nfsargs addip addcons;" \
fe126d8b 503 "bootm ${kernel_addr}\0" \
4681e673
WD
504 "flash_nfs=run nfsargs addip addcons;" \
505 "bootm ${kernel_addr} - ${fdt_addr}\0" \
506 "flash_self_old=run ramargs addip addcons;" \
fe126d8b 507 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
4681e673
WD
508 "flash_self=run ramargs addip addcons;" \
509 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
510 "net_nfs_old=tftp 400000 ${bootfile};" \
511 "run nfsargs addip addcons;bootm\0" \
512 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
513 "tftp ${fdt_addr_r} ${fdt_file}; " \
514 "run nfsargs addip addcons; " \
515 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
e6f2e902 516 "rootpath=/opt/eldk/ppc_6xx\0" \
4681e673
WD
517 "bootfile=tqm834x/uImage\0" \
518 "fdtfile=tqm834x/tqm834x.dtb\0" \
519 "kernel_addr_r=400000\0" \
520 "fdt_addr_r=600000\0" \
521 "ramdisk_addr_r=800000\0" \
522 "kernel_addr=800C0000\0" \
523 "fdt_addr=800A0000\0" \
524 "ramdisk_addr=80300000\0" \
525 "u-boot=tqm834x/u-boot.bin\0" \
526 "load=tftp 200000 ${u-boot}\0" \
527 "update=protect off 80000000 +${filesize};" \
528 "era 80000000 +${filesize};" \
529 "cp.b 200000 80000000 ${filesize}\0" \
d8ab58b2 530 "upd=run load update\0" \
e6f2e902
MB
531 ""
532
533#define CONFIG_BOOTCOMMAND "run flash_self"
534
535/*
536 * JFFS2 partitions
537 */
538/* mtdparts command line support */
68d7d651 539#define CONFIG_CMD_MTDPARTS
942556a9
SR
540#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
541#define CONFIG_FLASH_CFI_MTD
e6f2e902
MB
542#define MTDIDS_DEFAULT "nor0=TQM834x-0"
543
544/* default mtd partition table */
df939e16
JH
545#define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),256k(env)," \
546 "1m(kernel),2m(initrd)," \
547 "-(user);" \
e6f2e902
MB
548
549#endif /* __CONFIG_H */