]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM855M.h
rename CFG_ macros to CONFIG_SYS
[people/ms/u-boot.git] / include / configs / TQM855M.h
CommitLineData
f12e568c 1/*
29f8f58f 2 * (C) Copyright 2000-2008
f12e568c
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC855 1 /* This is a MPC855 CPU */
37#define CONFIG_TQM855M 1 /* ...on a TQM8xxM module */
38
39#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40#undef CONFIG_8xx_CONS_SMC2
41#undef CONFIG_8xx_CONS_NONE
42
43#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
44
ae3af05e 45#define CONFIG_BOOTCOUNT_LIMIT
f12e568c 46
ae3af05e 47#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
f12e568c
WD
48
49#define CONFIG_BOARD_TYPES 1 /* support board types */
50
51#define CONFIG_PREBOOT "echo;" \
32bf3d14 52 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
f12e568c
WD
53 "echo"
54
55#undef CONFIG_BOOTARGS
56
57#define CONFIG_EXTRA_ENV_SETTINGS \
58 "netdev=eth0\0" \
59 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 60 "nfsroot=${serverip}:${rootpath}\0" \
f12e568c 61 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
62 "addip=setenv bootargs ${bootargs} " \
63 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
64 ":${hostname}:${netdev}:off panic=1\0" \
f12e568c 65 "flash_nfs=run nfsargs addip;" \
fe126d8b 66 "bootm ${kernel_addr}\0" \
f12e568c 67 "flash_self=run ramargs addip;" \
fe126d8b
WD
68 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
69 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
f12e568c 70 "rootpath=/opt/eldk/ppc_8xx\0" \
29f8f58f
WD
71 "hostname=TQM855M\0" \
72 "bootfile=TQM855M/uImage\0" \
eb6da805
WD
73 "fdt_addr=40080000\0" \
74 "kernel_addr=400A0000\0" \
75 "ramdisk_addr=40280000\0" \
29f8f58f
WD
76 "u-boot=TQM855M/u-image.bin\0" \
77 "load=tftp 200000 ${u-boot}\0" \
78 "update=prot off 40000000 +${filesize};" \
79 "era 40000000 +${filesize};" \
80 "cp.b 200000 40000000 ${filesize};" \
81 "sete filesize;save\0" \
f12e568c
WD
82 ""
83#define CONFIG_BOOTCOMMAND "run flash_self"
84
85#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 86#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
f12e568c
WD
87
88#undef CONFIG_WATCHDOG /* watchdog disabled */
89
90#define CONFIG_STATUS_LED 1 /* Status LED enabled */
91
92#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
93
d4ca31c4
WD
94/* enable I2C and select the hardware/software driver */
95#undef CONFIG_HARD_I2C /* I2C with hardware support */
96#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
97
6d0f6bcf
JCPV
98#define CONFIG_SYS_I2C_SPEED 93000 /* 93 kHz is supposed to work */
99#define CONFIG_SYS_I2C_SLAVE 0xFE
d4ca31c4
WD
100
101#ifdef CONFIG_SOFT_I2C
102/*
103 * Software (bit-bang) I2C driver configuration
104 */
105#define PB_SCL 0x00000020 /* PB 26 */
106#define PB_SDA 0x00000010 /* PB 27 */
107
108#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
109#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
110#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
111#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
112#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
113 else immr->im_cpm.cp_pbdat &= ~PB_SDA
114#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
115 else immr->im_cpm.cp_pbdat &= ~PB_SCL
116#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
117#endif /* CONFIG_SOFT_I2C */
118
6d0f6bcf
JCPV
119#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C64 */
120#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
d4ca31c4 121#if 0
6d0f6bcf
JCPV
122#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
123#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x01
124#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
d4ca31c4
WD
125#endif
126
37d4bb70
JL
127/*
128 * BOOTP options
129 */
130#define CONFIG_BOOTP_SUBNETMASK
131#define CONFIG_BOOTP_GATEWAY
132#define CONFIG_BOOTP_HOSTNAME
133#define CONFIG_BOOTP_BOOTPATH
134#define CONFIG_BOOTP_BOOTFILESIZE
135
f12e568c
WD
136
137#define CONFIG_MAC_PARTITION
138#define CONFIG_DOS_PARTITION
139
140#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
141
2694690e
JL
142
143/*
144 * Command line configuration.
145 */
146#include <config_cmd_default.h>
147
148#define CONFIG_CMD_ASKENV
149#define CONFIG_CMD_DATE
150#define CONFIG_CMD_DHCP
29f8f58f 151#define CONFIG_CMD_ELF
2694690e
JL
152#define CONFIG_CMD_EEPROM
153#define CONFIG_CMD_IDE
29f8f58f 154#define CONFIG_CMD_JFFS2
2694690e
JL
155#define CONFIG_CMD_NFS
156#define CONFIG_CMD_SNTP
157
f12e568c 158
29f8f58f
WD
159#define CONFIG_NETCONSOLE
160
161
f12e568c
WD
162/*
163 * Miscellaneous configurable options
164 */
6d0f6bcf
JCPV
165#define CONFIG_SYS_LONGHELP /* undef to save memory */
166#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
f12e568c 167
2751a95a 168#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
6d0f6bcf
JCPV
169#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
170#ifdef CONFIG_SYS_HUSH_PARSER
171#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
f12e568c
WD
172#endif
173
2694690e 174#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 175#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
f12e568c 176#else
6d0f6bcf 177#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
f12e568c 178#endif
6d0f6bcf
JCPV
179#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
180#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
181#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
f12e568c 182
6d0f6bcf
JCPV
183#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
184#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
f12e568c 185
6d0f6bcf 186#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
f12e568c 187
6d0f6bcf 188#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
f12e568c 189
6d0f6bcf 190#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
f12e568c
WD
191
192/*
193 * Low Level Configuration Settings
194 * (address mappings, register initial values, etc.)
195 * You should know what you are doing if you make changes here.
196 */
197/*-----------------------------------------------------------------------
198 * Internal Memory Mapped Register
199 */
6d0f6bcf 200#define CONFIG_SYS_IMMR 0xFFF00000
f12e568c
WD
201
202/*-----------------------------------------------------------------------
203 * Definitions for initial stack pointer and data area (in DPRAM)
204 */
6d0f6bcf
JCPV
205#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
206#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
207#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
208#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
209#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
f12e568c
WD
210
211/*-----------------------------------------------------------------------
212 * Start addresses for the final memory configuration
213 * (Set up by the startup code)
6d0f6bcf 214 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
f12e568c 215 */
6d0f6bcf
JCPV
216#define CONFIG_SYS_SDRAM_BASE 0x00000000
217#define CONFIG_SYS_FLASH_BASE 0x40000000
218#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
219#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
220#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
f12e568c
WD
221
222/*
223 * For booting Linux, the board info and command line data
224 * have to be in the first 8 MB of memory, since this is
225 * the maximum mapped by the Linux kernel during initialization.
226 */
6d0f6bcf 227#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
f12e568c
WD
228
229/*-----------------------------------------------------------------------
230 * FLASH organization
231 */
f12e568c 232
e318d9e9 233/* use CFI flash driver */
6d0f6bcf 234#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 235#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
6d0f6bcf
JCPV
236#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
237#define CONFIG_SYS_FLASH_EMPTY_INFO
238#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
239#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
240#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
f12e568c 241
5a1aceb0 242#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
243#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
244#define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment */
245#define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
f12e568c
WD
246
247/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
248#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
249#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
f12e568c 250
6d0f6bcf 251#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
67c31036 252
7c803be2
WD
253#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
254
29f8f58f
WD
255/*-----------------------------------------------------------------------
256 * Dynamic MTD partition support
257 */
258#define CONFIG_JFFS2_CMDLINE
259#define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
260
261#define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
262 "128k(dtb)," \
263 "1920k(kernel)," \
264 "5632(rootfs)," \
cd82919e 265 "4m(data)"
29f8f58f 266
f12e568c
WD
267/*-----------------------------------------------------------------------
268 * Hardware Information Block
269 */
6d0f6bcf
JCPV
270#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
271#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
272#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
f12e568c
WD
273
274/*-----------------------------------------------------------------------
275 * Cache Configuration
276 */
6d0f6bcf 277#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
2694690e 278#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 279#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
f12e568c
WD
280#endif
281
282/*-----------------------------------------------------------------------
283 * SYPCR - System Protection Control 11-9
284 * SYPCR can only be written once after reset!
285 *-----------------------------------------------------------------------
286 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
287 */
288#if defined(CONFIG_WATCHDOG)
6d0f6bcf 289#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
f12e568c
WD
290 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
291#else
6d0f6bcf 292#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
f12e568c
WD
293#endif
294
295/*-----------------------------------------------------------------------
296 * SIUMCR - SIU Module Configuration 11-6
297 *-----------------------------------------------------------------------
298 * PCMCIA config., multi-function pin tri-state
299 */
300#ifndef CONFIG_CAN_DRIVER
6d0f6bcf 301#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f12e568c 302#else /* we must activate GPL5 in the SIUMCR for CAN */
6d0f6bcf 303#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f12e568c
WD
304#endif /* CONFIG_CAN_DRIVER */
305
306/*-----------------------------------------------------------------------
307 * TBSCR - Time Base Status and Control 11-26
308 *-----------------------------------------------------------------------
309 * Clear Reference Interrupt Status, Timebase freezing enabled
310 */
6d0f6bcf 311#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
f12e568c
WD
312
313/*-----------------------------------------------------------------------
314 * RTCSC - Real-Time Clock Status and Control Register 11-27
315 *-----------------------------------------------------------------------
316 */
6d0f6bcf 317#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
f12e568c
WD
318
319/*-----------------------------------------------------------------------
320 * PISCR - Periodic Interrupt Status and Control 11-31
321 *-----------------------------------------------------------------------
322 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
323 */
6d0f6bcf 324#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
f12e568c
WD
325
326/*-----------------------------------------------------------------------
327 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
328 *-----------------------------------------------------------------------
329 * Reset PLL lock status sticky bit, timer expired status bit and timer
330 * interrupt status bit
f12e568c 331 */
6d0f6bcf 332#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
f12e568c
WD
333
334/*-----------------------------------------------------------------------
335 * SCCR - System Clock and reset Control Register 15-27
336 *-----------------------------------------------------------------------
337 * Set clock output, timebase and RTC source and divider,
338 * power management and some other internal clocks
339 */
340#define SCCR_MASK SCCR_EBDF11
6d0f6bcf 341#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
f12e568c
WD
342 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
343 SCCR_DFALCD00)
f12e568c
WD
344
345/*-----------------------------------------------------------------------
346 * PCMCIA stuff
347 *-----------------------------------------------------------------------
348 *
349 */
6d0f6bcf
JCPV
350#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
351#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
352#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
353#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
354#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
355#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
356#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
357#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
f12e568c
WD
358
359/*-----------------------------------------------------------------------
360 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
361 *-----------------------------------------------------------------------
362 */
363
364#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
365
366#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
367#undef CONFIG_IDE_LED /* LED for ide not supported */
368#undef CONFIG_IDE_RESET /* reset for ide not supported */
369
6d0f6bcf
JCPV
370#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
371#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
f12e568c 372
6d0f6bcf 373#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
f12e568c 374
6d0f6bcf 375#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
f12e568c
WD
376
377/* Offset for data I/O */
6d0f6bcf 378#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f12e568c
WD
379
380/* Offset for normal register accesses */
6d0f6bcf 381#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f12e568c
WD
382
383/* Offset for alternate registers */
6d0f6bcf 384#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
f12e568c
WD
385
386/*-----------------------------------------------------------------------
387 *
388 *-----------------------------------------------------------------------
389 *
390 */
6d0f6bcf 391#define CONFIG_SYS_DER 0
f12e568c
WD
392
393/*
394 * Init Memory Controller:
395 *
396 * BR0/1 and OR0/1 (FLASH)
397 */
398
399#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
400#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
401
402/* used to re-map FLASH both when starting from SRAM or FLASH:
403 * restrict access enough to keep SRAM working (if any)
404 * but not too much to meddle with FLASH accesses
405 */
6d0f6bcf
JCPV
406#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
407#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
f12e568c
WD
408
409/*
410 * FLASH timing:
411 */
6d0f6bcf 412#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
f12e568c 413 OR_SCY_3_CLK | OR_EHTR | OR_BI)
f12e568c 414
6d0f6bcf
JCPV
415#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
416#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
417#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
f12e568c 418
6d0f6bcf
JCPV
419#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
420#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
421#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
f12e568c
WD
422
423/*
424 * BR2/3 and OR2/3 (SDRAM)
425 *
426 */
427#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
428#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
429#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
430
431/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
6d0f6bcf 432#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
f12e568c 433
6d0f6bcf
JCPV
434#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
435#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f12e568c
WD
436
437#ifndef CONFIG_CAN_DRIVER
6d0f6bcf
JCPV
438#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
439#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f12e568c 440#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
6d0f6bcf
JCPV
441#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
442#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
443#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
444#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
f12e568c
WD
445 BR_PS_8 | BR_MS_UPMB | BR_V )
446#endif /* CONFIG_CAN_DRIVER */
447
448/*
449 * Memory Periodic Timer Prescaler
450 *
451 * The Divider for PTA (refresh timer) configuration is based on an
452 * example SDRAM configuration (64 MBit, one bank). The adjustment to
453 * the number of chip selects (NCS) and the actually needed refresh
454 * rate is done by setting MPTPR.
455 *
456 * PTA is calculated from
457 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
458 *
459 * gclk CPU clock (not bus clock!)
460 * Trefresh Refresh cycle * 4 (four word bursts used)
461 *
462 * 4096 Rows from SDRAM example configuration
463 * 1000 factor s -> ms
464 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
465 * 4 Number of refresh cycles per period
466 * 64 Refresh cycle in ms per number of rows
467 * --------------------------------------------
468 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
469 *
470 * 50 MHz => 50.000.000 / Divider = 98
471 * 66 Mhz => 66.000.000 / Divider = 129
472 * 80 Mhz => 80.000.000 / Divider = 156
473 */
e9132ea9 474
6d0f6bcf
JCPV
475#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
476#define CONFIG_SYS_MAMR_PTA 98
f12e568c
WD
477
478/*
479 * For 16 MBit, refresh rates could be 31.3 us
480 * (= 64 ms / 2K = 125 / quad bursts).
481 * For a simpler initialization, 15.6 us is used instead.
482 *
6d0f6bcf
JCPV
483 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
484 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
f12e568c 485 */
6d0f6bcf
JCPV
486#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
487#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
f12e568c
WD
488
489/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
6d0f6bcf
JCPV
490#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
491#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
f12e568c
WD
492
493/*
494 * MAMR settings for SDRAM
495 */
496
497/* 8 column SDRAM */
6d0f6bcf 498#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f12e568c
WD
499 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
500 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
501/* 9 column SDRAM */
6d0f6bcf 502#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f12e568c
WD
503 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
504 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
505
506
507/*
508 * Internal Definitions
509 *
510 * Boot Flags
511 */
512#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
513#define BOOTFLAG_WARM 0x02 /* Software reboot */
514
515#define CONFIG_SCC1_ENET
516#define CONFIG_FEC_ENET
517#define CONFIG_ETHPRIME "SCC ETHERNET"
518
519#endif /* __CONFIG_H */