]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/Total5200.h
rename CFG_ macros to CONFIG_SYS
[people/ms/u-boot.git] / include / configs / Total5200.h
CommitLineData
6c7a1408
WD
1/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2004
6 * Mark Jonas, Freescale Semiconductor, mark.jonas@freescale.com.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*
31 * Check valid setting of revision define.
32 * Total5100 and Total5200 Rev.1 are identical except for the processor.
33 */
34#if (CONFIG_TOTAL5200_REV!=1 && CONFIG_TOTAL5200_REV!=2)
35#error CONFIG_TOTAL5200_REV must be 1 or 2
36#endif
37
38/*
39 * High Level Configuration Options
40 * (easy to change)
41 */
42
43#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
44#define CONFIG_TOTAL5200 1 /* ... on Total5200 board */
45
6d0f6bcf 46#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
6c7a1408
WD
47
48#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
49#define BOOTFLAG_WARM 0x02 /* Software reboot */
50
31d82672
BB
51#define CONFIG_HIGH_BATS 1 /* High BATs supported */
52
6c7a1408
WD
53/*
54 * Serial console configuration
55 */
56#define CONFIG_PSC_CONSOLE 3 /* console is on PSC3 */
57#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
6d0f6bcf 58#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
6c7a1408 59
81050926
WD
60/*
61 * Video console
62 */
281e00a3 63#define CONFIG_VIDEO
81050926
WD
64#define CONFIG_VIDEO_SED13806
65#define CONFIG_VIDEO_SED13806_16BPP
66
67#define CONFIG_CFB_CONSOLE
68#define CONFIG_VIDEO_LOGO
69/* #define CONFIG_VIDEO_BMP_LOGO */
70#define CONFIG_CONSOLE_EXTRA_INFO
71#define CONFIG_VGA_AS_SINGLE_DEVICE
72#define CONFIG_VIDEO_SW_CURSOR
73#define CONFIG_SPLASH_SCREEN
74
6c7a1408
WD
75
76#ifdef CONFIG_MPC5200 /* MGT5100 PCI is not supported yet. */
77/*
78 * PCI Mapping:
79 * 0x40000000 - 0x4fffffff - PCI Memory
80 * 0x50000000 - 0x50ffffff - PCI IO Space
81 */
82#define CONFIG_PCI 1
83#define CONFIG_PCI_PNP 1
84#define CONFIG_PCI_SCAN_SHOW 1
f33fca22 85#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
6c7a1408
WD
86
87#define CONFIG_PCI_MEM_BUS 0x40000000
88#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
89#define CONFIG_PCI_MEM_SIZE 0x10000000
90
91#define CONFIG_PCI_IO_BUS 0x50000000
92#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
93#define CONFIG_PCI_IO_SIZE 0x01000000
94
95#define CONFIG_NET_MULTI 1
63ff004c 96#define CONFIG_MII 1
6c7a1408 97#define CONFIG_EEPRO100 1
6d0f6bcf 98#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
6c7a1408
WD
99#define CONFIG_NS8382X 1
100
6c7a1408
WD
101#else /* MGT5100 */
102
63ff004c 103#define CONFIG_MII 1
6c7a1408
WD
104
105#endif
106
107/* Partitions */
108#define CONFIG_MAC_PARTITION
109#define CONFIG_DOS_PARTITION
110
111/* USB */
6c7a1408 112#define CONFIG_USB_OHCI
6c7a1408 113#define CONFIG_USB_STORAGE
d794cfef 114
6c7a1408 115
a1aa0bb5
JL
116/*
117 * BOOTP options
118 */
119#define CONFIG_BOOTP_BOOTFILESIZE
120#define CONFIG_BOOTP_BOOTPATH
121#define CONFIG_BOOTP_GATEWAY
122#define CONFIG_BOOTP_HOSTNAME
123
124
6c7a1408 125/*
d794cfef 126 * Command line configuration.
6c7a1408 127 */
d794cfef
JL
128#include <config_cmd_default.h>
129
e4dbe1b2 130#if defined(CONFIG_MPC5200)
d794cfef
JL
131 #define CONFIG_CMD_PCI
132#endif
133
134#define CONFIG_CMD_BMP
135#define CONFIG_CMD_EEPROM
136#define CONFIG_CMD_FAT
137#define CONFIG_CMD_I2C
138#define CONFIG_CMD_IDE
139#define CONFIG_CMD_PING
140#define CONFIG_CMD_USB
141
6c7a1408
WD
142
143#if (TEXT_BASE == 0xFE000000) /* Boot low */
6d0f6bcf 144# define CONFIG_SYS_LOWBOOT 1
6c7a1408
WD
145#endif
146
147/*
148 * Autobooting
149 */
150#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
151
81050926
WD
152#define CONFIG_PREBOOT \
153 "setenv stdout serial;setenv stderr serial;" \
154 "echo;" \
32bf3d14 155 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
6c7a1408
WD
156 "echo"
157
158#undef CONFIG_BOOTARGS
159
160#define CONFIG_EXTRA_ENV_SETTINGS \
161 "netdev=eth0\0" \
162 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 163 "nfsroot=${serverip}:${rootpath}\0" \
6c7a1408 164 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
165 "addip=setenv bootargs ${bootargs} " \
166 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
167 ":${hostname}:${netdev}:off panic=1\0" \
6c7a1408 168 "flash_nfs=run nfsargs addip;" \
fe126d8b 169 "bootm ${kernel_addr}\0" \
6c7a1408 170 "flash_self=run ramargs addip;" \
fe126d8b
WD
171 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
172 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
6c7a1408
WD
173 "rootpath=/opt/eldk/ppc_82xx\0" \
174 "bootfile=/tftpboot/MPC5200/uImage\0" \
175 ""
176
177#define CONFIG_BOOTCOMMAND "run flash_self"
178
179#if defined(CONFIG_MPC5200)
180/*
181 * IPB Bus clocking configuration.
182 */
6d0f6bcf 183#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
6c7a1408
WD
184#endif
185
186/*
187 * I2C configuration
188 */
189#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
6d0f6bcf 190#define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 or #2 */
6c7a1408 191
6d0f6bcf
JCPV
192#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
193#define CONFIG_SYS_I2C_SLAVE 0x7F
6c7a1408
WD
194
195/*
196 * EEPROM configuration
197 */
6d0f6bcf
JCPV
198#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
199#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
200#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
201#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
6c7a1408
WD
202
203/*
204 * Flash configuration
205 */
6d0f6bcf 206#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 207#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
6c7a1408 208#if CONFIG_TOTAL5200_REV==2
6d0f6bcf
JCPV
209# define CONFIG_SYS_MAX_FLASH_BANKS 3 /* max num of flash banks */
210# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS5_START, CONFIG_SYS_CS4_START, CONFIG_SYS_BOOTCS_START }
6c7a1408 211#else
6d0f6bcf
JCPV
212# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
213# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
6c7a1408 214#endif
6d0f6bcf
JCPV
215#define CONFIG_SYS_FLASH_EMPTY_INFO
216#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
6c7a1408
WD
217
218#if CONFIG_TOTAL5200_REV==1
6d0f6bcf
JCPV
219# define CONFIG_SYS_FLASH_BASE 0xFE000000
220# define CONFIG_SYS_FLASH_SIZE 0x02000000
6c7a1408 221#elif CONFIG_TOTAL5200_REV==2
6d0f6bcf
JCPV
222# define CONFIG_SYS_FLASH_BASE 0xFA000000
223# define CONFIG_SYS_FLASH_SIZE 0x06000000
6c7a1408
WD
224#endif /* CONFIG_TOTAL5200_REV */
225
6d0f6bcf 226#if defined(CONFIG_SYS_LOWBOOT)
0e8d1586 227# define CONFIG_ENV_ADDR 0xFE040000
6d0f6bcf 228#else /* CONFIG_SYS_LOWBOOT */
0e8d1586 229# define CONFIG_ENV_ADDR 0xFFF40000
6d0f6bcf 230#endif /* CONFIG_SYS_LOWBOOT */
6c7a1408
WD
231
232/*
233 * Environment settings
234 */
5a1aceb0 235#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
236#define CONFIG_ENV_SIZE 0x40000
237#define CONFIG_ENV_SECT_SIZE 0x40000
6c7a1408
WD
238#define CONFIG_ENV_OVERWRITE 1
239
240/*
241 * Memory map
242 */
6d0f6bcf
JCPV
243#define CONFIG_SYS_SDRAM_BASE 0x00000000
244#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
245#define CONFIG_SYS_MBAR 0xF0000000 /* 64 kB */
246#define CONFIG_SYS_FPGA_BASE 0xF0010000 /* 64 kB */
247#define CONFIG_SYS_CPLD_BASE 0xF0020000 /* 64 kB */
248#define CONFIG_SYS_LCD_BASE 0xF1000000 /* 4096 kB */
6c7a1408
WD
249
250/* Use SRAM until RAM will be available */
6d0f6bcf
JCPV
251#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
252#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
6c7a1408 253
6d0f6bcf
JCPV
254#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
255#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
256#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
6c7a1408 257
6d0f6bcf
JCPV
258#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
259#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
260# define CONFIG_SYS_RAMBOOT 1
6c7a1408
WD
261#endif
262
6d0f6bcf
JCPV
263#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
264#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
265#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
6c7a1408
WD
266
267/*
268 * Ethernet configuration
269 */
270#define CONFIG_MPC5xxx_FEC 1
271/* dummy, 7-wire FEC does not have phy address */
272#define CONFIG_PHY_ADDR 0x00
273
274/*
275 * GPIO configuration
276 *
277 * CS1: SDRAM CS1 disabled, gpio_wkup_6 enabled 0
278 * Reserved 0
279 * ALTs: CAN1/2 on PSC2, SPI on PSC3 00
280 * CS7: Interrupt GPIO on PSC3_5 0
281 * CS8: Interrupt GPIO on PSC3_4 0
282 * ATA: reset default, changed in ATA driver 00
283 * IR_USB_CLK: IrDA/USB 48MHz clock gen. int., pin is GPIO 0
284 * IRDA: reset default, changed in IrDA driver 000
285 * ETHER: reset default, changed in Ethernet driver 0000
286 * PCI_DIS: reset default, changed in PCI driver 0
287 * USB_SE: reset default, changed in USB driver 0
288 * USB: reset default, changed in USB driver 00
289 * PSC3: SPI and UART functionality without CD 1100
290 * Reserved 0
291 * PSC2: CAN1/2 001
292 * Reserved 0
293 * PSC1: reset default, changed in AC'97 driver 000
294 *
295 */
6d0f6bcf 296#define CONFIG_SYS_GPS_PORT_CONFIG 0x00000C10
6c7a1408
WD
297
298/*
299 * Miscellaneous configurable options
300 */
6d0f6bcf
JCPV
301#define CONFIG_SYS_LONGHELP /* undef to save memory */
302#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
d794cfef 303#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 304#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
6c7a1408 305#else
6d0f6bcf 306#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
6c7a1408 307#endif
6d0f6bcf
JCPV
308#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
309#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
310#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
6c7a1408 311
6d0f6bcf
JCPV
312#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
313#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
6c7a1408 314
6d0f6bcf 315#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
6c7a1408 316
6d0f6bcf 317#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
6c7a1408 318
6d0f6bcf 319#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
d794cfef 320#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 321# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
d794cfef
JL
322#endif
323
324
6c7a1408
WD
325/*
326 * Various low-level settings
327 */
328#if defined(CONFIG_MPC5200)
6d0f6bcf
JCPV
329#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
330#define CONFIG_SYS_HID0_FINAL HID0_ICE
6c7a1408 331#else
6d0f6bcf
JCPV
332#define CONFIG_SYS_HID0_INIT 0
333#define CONFIG_SYS_HID0_FINAL 0
6c7a1408
WD
334#endif
335
336#if defined (CONFIG_MGT5100)
337# define CONFIG_BOARD_EARLY_INIT_R /* switch from CS_BOOT to CS0 */
338#endif
339
340#if CONFIG_TOTAL5200_REV==1
6d0f6bcf
JCPV
341# define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
342# define CONFIG_SYS_BOOTCS_SIZE 0x02000000 /* 32 MB */
343# define CONFIG_SYS_BOOTCS_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
344# define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
345# define CONFIG_SYS_CS0_SIZE 0x02000000 /* 32 MB */
6c7a1408 346#else
6d0f6bcf
JCPV
347# define CONFIG_SYS_BOOTCS_START (CONFIG_SYS_CS4_START + CONFIG_SYS_CS4_SIZE)
348# define CONFIG_SYS_BOOTCS_SIZE 0x02000000 /* 32 MB */
349# define CONFIG_SYS_BOOTCS_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
350# define CONFIG_SYS_CS4_START (CONFIG_SYS_CS5_START + CONFIG_SYS_CS5_SIZE)
351# define CONFIG_SYS_CS4_SIZE 0x02000000 /* 32 MB */
352# define CONFIG_SYS_CS4_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
353# define CONFIG_SYS_CS5_START CONFIG_SYS_FLASH_BASE
354# define CONFIG_SYS_CS5_SIZE 0x02000000 /* 32 MB */
355# define CONFIG_SYS_CS5_CFG 0x0004DF00 /* 4WS, MX, AL, CE, AS_25, DS_32 */
6c7a1408
WD
356#endif
357
6d0f6bcf
JCPV
358#define CONFIG_SYS_CS1_START CONFIG_SYS_FPGA_BASE
359#define CONFIG_SYS_CS1_SIZE 0x00010000 /* 64 kB */
360#define CONFIG_SYS_CS1_CFG 0x0019FF00 /* 25WS, MX, AL, AA, CE, AS_25, DS_32 */
6c7a1408 361
6d0f6bcf
JCPV
362#define CONFIG_SYS_CS2_START CONFIG_SYS_LCD_BASE
363#define CONFIG_SYS_CS2_SIZE 0x00400000 /* 4096 kB */
364#define CONFIG_SYS_CS2_CFG 0x0032FD0C /* 50WS, MX, AL, AA, CE, AS_25, DS_16, endian swapping */
6c7a1408
WD
365
366#if CONFIG_TOTAL5200_REV==1
6d0f6bcf
JCPV
367# define CONFIG_SYS_CS3_START CONFIG_SYS_CPLD_BASE
368# define CONFIG_SYS_CS3_SIZE 0x00010000 /* 64 kB */
369# define CONFIG_SYS_CS3_CFG 0x000ADF00 /* 10WS, MX, AL, CE, AS_25, DS_32 */
6c7a1408 370#else
6d0f6bcf
JCPV
371# define CONFIG_SYS_CS3_START CONFIG_SYS_CPLD_BASE
372# define CONFIG_SYS_CS3_SIZE 0x00010000 /* 64 kB */
373# define CONFIG_SYS_CS3_CFG 0x000AD800 /* 10WS, MX, AL, CE, AS_24, DS_8 */
6c7a1408
WD
374#endif
375
6d0f6bcf
JCPV
376#define CONFIG_SYS_CS_BURST 0x00000000
377#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
6c7a1408
WD
378
379/*-----------------------------------------------------------------------
380 * USB stuff
381 *-----------------------------------------------------------------------
382 */
383#define CONFIG_USB_CLOCK 0x0001BBBB
384#define CONFIG_USB_CONFIG 0x00001000
385
386/*-----------------------------------------------------------------------
387 * IDE/ATA stuff Supports IDE harddisk
388 *-----------------------------------------------------------------------
389 */
390
391#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
392
393#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
394#undef CONFIG_IDE_LED /* LED for ide not supported */
395
396#define CONFIG_IDE_RESET /* reset for ide supported */
397#define CONFIG_IDE_PREINIT
398
6d0f6bcf
JCPV
399#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
400#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
6c7a1408 401
6d0f6bcf 402#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
6c7a1408 403
6d0f6bcf 404#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
6c7a1408
WD
405
406/* Offset for data I/O */
6d0f6bcf 407#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
6c7a1408
WD
408
409/* Offset for normal register accesses */
6d0f6bcf 410#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
6c7a1408
WD
411
412/* Offset for alternate registers */
6d0f6bcf 413#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
6c7a1408
WD
414
415/* Interval between registers */
6d0f6bcf 416#define CONFIG_SYS_ATA_STRIDE 4
6c7a1408
WD
417
418#endif /* __CONFIG_H */