]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/VCMA9.h
MIP405: convert to generic board
[people/ms/u-boot.git] / include / configs / VCMA9.h
CommitLineData
1cb8e980 1/*
531716e1 2 * (C) Copyright 2002, 2003
1cb8e980
WD
3 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Marius Groeger <mgroeger@sysgo.de>
792a09eb 5 * Gary Jennejohn <garyj@denx.de>
1cb8e980
WD
6 * David Mueller <d.mueller@elsoft.ch>
7 *
8 * Configuation settings for the MPL VCMA9 board.
9 *
1a459660 10 * SPDX-License-Identifier: GPL-2.0+
1cb8e980
WD
11 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
c686537f
DMEA
16
17#define MACH_TYPE_MPL_VCMA9 227
18
1cb8e980
WD
19/*
20 * High Level Configuration Options
21 * (easy to change)
22 */
f3108304
DMEA
23#define CONFIG_ARM920T /* This is an ARM920T Core */
24#define CONFIG_S3C24X0 /* in a SAMSUNG S3C24x0-type SoC */
25#define CONFIG_S3C2410 /* specifically a SAMSUNG S3C2410 SoC */
26#define CONFIG_VCMA9 /* on a MPL VCMA9 Board */
c686537f 27#define CONFIG_MACH_TYPE MACH_TYPE_MPL_VCMA9 /* Machine type */
1cb8e980 28
0bf42fec
DMEA
29#define CONFIG_SYS_TEXT_BASE 0x0
30
f3108304 31#define CONFIG_SYS_ARM_CACHE_WRITETHROUGH
1cb8e980 32
f3108304
DMEA
33/* input clock of PLL (VCMA9 has 12MHz input clock) */
34#define CONFIG_SYS_CLK_FREQ 12000000
1cb8e980 35
f3108304
DMEA
36#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
37#define CONFIG_SETUP_MEMORY_TAGS
38#define CONFIG_INITRD_TAG
a5562901 39
a1aa0bb5
JL
40/*
41 * BOOTP options
42 */
43#define CONFIG_BOOTP_BOOTFILESIZE
44#define CONFIG_BOOTP_BOOTPATH
45#define CONFIG_BOOTP_GATEWAY
46#define CONFIG_BOOTP_HOSTNAME
47
a5562901
JL
48/*
49 * Command line configuration.
50 */
51#include <config_cmd_default.h>
52
53#define CONFIG_CMD_CACHE
54#define CONFIG_CMD_EEPROM
55#define CONFIG_CMD_I2C
56#define CONFIG_CMD_USB
57#define CONFIG_CMD_REGINFO
a5562901
JL
58#define CONFIG_CMD_DATE
59#define CONFIG_CMD_ELF
60#define CONFIG_CMD_DHCP
61#define CONFIG_CMD_PING
62#define CONFIG_CMD_BSP
f3108304 63#define CONFIG_CMD_NAND
b930a3e6 64#define CONFIG_CMD_NAND_YAFFS
a5562901 65
9660e442 66#define CONFIG_BOARD_LATE_INIT
1cb8e980 67
6d0f6bcf 68#define CONFIG_SYS_HUSH_PARSER
f3108304
DMEA
69#define CONFIG_CMDLINE_EDITING
70
71/*
1cb8e980
WD
72 * I2C stuff:
73 * the MPL VCMA9 is equipped with an ATMEL 24C256 EEPROM at
74 * address 0x50 with 16bit addressing
f3108304 75 */
2d8f1e27 76#define CONFIG_SYS_I2C
1cb8e980 77
f3108304 78/* we use the built-in I2C controller */
2d8f1e27
PW
79#define CONFIG_SYS_I2C_S3C24X0
80#define CONFIG_SYS_I2C_S3C24X0_SPEED 100000 /* I2C speed */
81#define CONFIG_SYS_I2C_S3C24X0_SLAVE 0x7F /* I2C slave addr */
f3108304 82
6d0f6bcf
JCPV
83#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
84#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
f3108304
DMEA
85/* use EEPROM for environment vars */
86#define CONFIG_ENV_IS_IN_EEPROM 1
87/* environment starts at offset 0 */
88#define CONFIG_ENV_OFFSET 0x000
89/* 2KB should be more than enough */
90#define CONFIG_ENV_SIZE 0x800
1cb8e980 91
6d0f6bcf 92#undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
f3108304
DMEA
93/* 64 bytes page write mode on 24C256 */
94#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
6d0f6bcf 95#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
1cb8e980 96
1cb8e980
WD
97/*
98 * Hardware drivers
99 */
f3108304
DMEA
100#define CONFIG_CS8900 /* we have a CS8900 on-board */
101#define CONFIG_CS8900_BASE 0x20000300
102#define CONFIG_CS8900_BUS16
1cb8e980
WD
103
104/*
105 * select serial console configuration
106 */
300f99f4 107#define CONFIG_S3C24X0_SERIAL
f3108304 108#define CONFIG_SERIAL1 1 /* we use SERIAL 1 on VCMA9 */
1cb8e980 109
f3108304
DMEA
110/* USB support (currently only works with D-cache off) */
111#define CONFIG_USB_OHCI
fb24ffc0 112#define CONFIG_USB_OHCI_S3C24XX
f3108304
DMEA
113#define CONFIG_USB_KEYBOARD
114#define CONFIG_USB_STORAGE
115#define CONFIG_DOS_PARTITION
48b42616
WD
116
117/* Enable needed helper functions */
f3108304 118#define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
48b42616 119
f3108304
DMEA
120/* RTC */
121#define CONFIG_RTC_S3C24X0
48b42616
WD
122
123
1cb8e980
WD
124/* allow to overwrite serial and ethaddr */
125#define CONFIG_ENV_OVERWRITE
126
f3108304 127#define CONFIG_BAUDRATE 9600
1cb8e980 128
f3108304
DMEA
129#define CONFIG_BOOTDELAY 5
130#define CONFIG_BOOT_RETRY_TIME -1
131#define CONFIG_RESET_TO_RETRY
132#define CONFIG_ZERO_BOOTDELAY_CHECK
a2663ea4 133
f3108304
DMEA
134#define CONFIG_NETMASK 255.255.255.0
135#define CONFIG_IPADDR 10.0.0.110
136#define CONFIG_SERVERIP 10.0.0.1
1cb8e980 137
a5562901 138#if defined(CONFIG_CMD_KGDB)
f3108304
DMEA
139/* speed to run kgdb serial port */
140#define CONFIG_KGDB_BAUDRATE 115200
1cb8e980
WD
141#endif
142
f3108304
DMEA
143/* Miscellaneous configurable options */
144#define CONFIG_SYS_LONGHELP /* undef to save memory */
145#define CONFIG_SYS_PROMPT "VCMA9 # "
146#define CONFIG_SYS_CBSIZE 256
147/* Print Buffer Size */
148#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
149#define CONFIG_SYS_MAXARGS 16
150/* Boot Argument Buffer Size */
151#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
152
3d3206f1 153#define CONFIG_DISPLAY_CPUINFO /* Display cpu info */
f3108304 154#define CONFIG_DISPLAY_BOARDINFO /* Display board info */
1cb8e980 155
f3108304
DMEA
156#define CONFIG_SYS_MEMTEST_START 0x30000000 /* memtest works on */
157#define CONFIG_SYS_MEMTEST_END 0x31FFFFFF /* 32 MB in DRAM */
531716e1 158
6d0f6bcf 159#define CONFIG_SYS_ALT_MEMTEST
f3108304 160#define CONFIG_SYS_LOAD_ADDR 0x30800000
1cb8e980 161
f3108304 162/* we configure PWM Timer 4 to 1ms 1000Hz */
1cb8e980 163
f3108304
DMEA
164/* support additional compression methods */
165#define CONFIG_BZIP2
166#define CONFIG_LZO
167#define CONFIG_LZMA
a2663ea4 168
f3108304 169/* Ident */
48b42616
WD
170/*#define VERSION_TAG "released"*/
171#define VERSION_TAG "unstable"
f3108304
DMEA
172#define CONFIG_IDENT_STRING "\n(c) 2003 - 2011 by MPL AG Switzerland, " \
173 "MEV-10080-001 " VERSION_TAG
48b42616 174
f3108304
DMEA
175/* Physical Memory Map */
176#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
177#define PHYS_SDRAM_1 0x30000000 /* SDRAM Bank #1 */
178#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
1cb8e980 179
6d754843 180#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
1cb8e980 181
f3108304 182/* FLASH and environment organization */
1cb8e980 183
6d754843
DMEA
184#define CONFIG_SYS_FLASH_CFI
185#define CONFIG_FLASH_CFI_DRIVER
186#define CONFIG_FLASH_CFI_LEGACY
187#define CONFIG_SYS_FLASH_LEGACY_512Kx16
188#define CONFIG_FLASH_SHOW_PROGRESS 45
6d0f6bcf 189#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
f3108304 190#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
6d754843 191#define CONFIG_SYS_MAX_FLASH_SECT (19)
1cb8e980 192
f3108304
DMEA
193/*
194 * Size of malloc() pool
195 * BZIP2 / LZO / LZMA need a lot of RAM
196 */
197#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
198#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
199#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
1cb8e980 200
f3108304
DMEA
201/* NAND configuration */
202#ifdef CONFIG_CMD_NAND
203#define CONFIG_NAND_S3C2410
204#define CONFIG_SYS_S3C2410_NAND_HWECC
205#define CONFIG_SYS_MAX_NAND_DEVICE 1
f3108304
DMEA
206#define CONFIG_SYS_NAND_BASE 0x4E000000
207#define CONFIG_S3C24XX_CUSTOM_NAND_TIMING
208#define CONFIG_S3C24XX_TACLS 1
209#define CONFIG_S3C24XX_TWRPH0 5
210#define CONFIG_S3C24XX_TWRPH1 3
211#endif
48b42616 212
f3108304 213#define MULTI_PURPOSE_SOCKET_ADDR 0x08000000
48b42616 214
f3108304
DMEA
215/* File system */
216#define CONFIG_CMD_FAT
217#define CONFIG_CMD_EXT2
218#define CONFIG_CMD_UBI
219#define CONFIG_CMD_UBIFS
220#define CONFIG_CMD_JFFS2
221#define CONFIG_YAFFS2
222#define CONFIG_RBTREE
223#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
224#define CONFIG_MTD_PARTITIONS
225#define CONFIG_CMD_MTDPARTS
226#define CONFIG_LZO
48b42616 227
d2d94571
DMEA
228#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
229#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
230 GENERATED_GBL_DATA_SIZE)
231
f3108304 232#define CONFIG_BOARD_EARLY_INIT_F
d2d94571 233
f3108304 234#endif /* __CONFIG_H */