]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/VOM405.h
tegra: i2c: Enable new CONFIG_SYS_I2C framework
[people/ms/u-boot.git] / include / configs / VOM405.h
CommitLineData
a20b27a3
SR
1/*
2 * (C) Copyright 2001-2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
a20b27a3
SR
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
a20b27a3
SR
34#define CONFIG_405EP 1 /* This is a PPC405 CPU */
35#define CONFIG_4xx 1 /* ...member of PPC4xx family */
36#define CONFIG_VOM405 1 /* ...on a VOM405 board */
37
2ae18241
WD
38#define CONFIG_SYS_TEXT_BASE 0xFFFC8000
39
a20b27a3
SR
40#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
42
43#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
44
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
49#undef CONFIG_BOOTCOMMAND
50
51#define CONFIG_PREBOOT /* enable preboot variable */
52
6d0f6bcf 53#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
a20b27a3 54
feaedfcf
SR
55#undef CONFIG_HAS_ETH1
56
96e21f86 57#define CONFIG_PPC4xx_EMAC
a20b27a3
SR
58#define CONFIG_MII 1 /* MII PHY management */
59#define CONFIG_PHY_ADDR 0 /* PHY address */
60#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
feaedfcf 61#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
a20b27a3 62
37d4bb70
JL
63/*
64 * BOOTP options
65 */
66#define CONFIG_BOOTP_SUBNETMASK
67#define CONFIG_BOOTP_GATEWAY
68#define CONFIG_BOOTP_HOSTNAME
69#define CONFIG_BOOTP_BOOTPATH
70#define CONFIG_BOOTP_DNS
71#define CONFIG_BOOTP_DNS2
72#define CONFIG_BOOTP_SEND_HOSTNAME
a20b27a3 73
a5562901
JL
74/*
75 * Command line configuration.
76 */
77#include <config_cmd_default.h>
78
79#define CONFIG_CMD_DHCP
80#define CONFIG_CMD_BSP
a5562901
JL
81#define CONFIG_CMD_IRQ
82#define CONFIG_CMD_ELF
83#define CONFIG_CMD_I2C
84#define CONFIG_CMD_MII
85#define CONFIG_CMD_PING
86#define CONFIG_CMD_EEPROM
87
fcaffd59
MF
88#define CONFIG_OF_LIBFDT
89#define CONFIG_OF_BOARD_SETUP
a20b27a3
SR
90
91#undef CONFIG_WATCHDOG /* watchdog disabled */
92
93#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
94
95#undef CONFIG_PRAM /* no "protected RAM" */
96
97/*
98 * Miscellaneous configurable options
99 */
6d0f6bcf
JCPV
100#define CONFIG_SYS_LONGHELP /* undef to save memory */
101#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
a20b27a3 102
6d0f6bcf 103#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
a20b27a3 104
a5562901 105#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 106#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
a20b27a3 107#else
6d0f6bcf 108#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
a20b27a3 109#endif
6d0f6bcf
JCPV
110#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
111#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
112#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
a20b27a3 113
6d0f6bcf 114#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
a20b27a3 115
6d0f6bcf 116#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
a20b27a3 117
6d0f6bcf
JCPV
118#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
119#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
a20b27a3 120
550650dd
SR
121#define CONFIG_CONS_INDEX 1 /* Use UART0 */
122#define CONFIG_SYS_NS16550
123#define CONFIG_SYS_NS16550_SERIAL
124#define CONFIG_SYS_NS16550_REG_SIZE 1
125#define CONFIG_SYS_NS16550_CLK get_serial_clock()
126
6d0f6bcf 127#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 128#define CONFIG_SYS_BASE_BAUD 691200
a20b27a3
SR
129
130/* The following table includes the supported baudrates */
6d0f6bcf 131#define CONFIG_SYS_BAUDRATE_TABLE \
a20b27a3
SR
132 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
133 57600, 115200, 230400, 460800, 921600 }
134
6d0f6bcf
JCPV
135#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
136#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
a20b27a3 137
6d0f6bcf 138#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
a20b27a3 139
1092ce21 140#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
a20b27a3
SR
141#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
142
143#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
144
6d0f6bcf 145#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
a20b27a3 146
a20b27a3
SR
147/*
148 * For booting Linux, the board info and command line data
149 * have to be in the first 8 MB of memory, since this is
150 * the maximum mapped by the Linux kernel during initialization.
151 */
6d0f6bcf 152#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
1092ce21 153/*
a20b27a3
SR
154 * FLASH organization
155 */
156#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
157
6d0f6bcf
JCPV
158#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
159#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
a20b27a3 160
6d0f6bcf
JCPV
161#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
162#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
a20b27a3 163
6d0f6bcf
JCPV
164#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
165#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
166#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
a20b27a3
SR
167/*
168 * The following defines are added for buggy IOP480 byte interface.
169 * All other boards should use the standard values (CPCI405 etc.)
170 */
6d0f6bcf
JCPV
171#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
172#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
173#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
a20b27a3 174
6d0f6bcf 175#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
a20b27a3 176
1092ce21 177/*
a20b27a3
SR
178 * Start addresses for the final memory configuration
179 * (Set up by the startup code)
6d0f6bcf 180 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
a20b27a3 181 */
6d0f6bcf 182#define CONFIG_SYS_SDRAM_BASE 0x00000000
700d553f 183#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
14d0a02a
WD
184#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
185#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
700d553f 186#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
6d0f6bcf
JCPV
187
188#if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
189# define CONFIG_SYS_RAMBOOT 1
a20b27a3 190#else
6d0f6bcf 191# undef CONFIG_SYS_RAMBOOT
a20b27a3
SR
192#endif
193
1092ce21 194/*
a20b27a3
SR
195 * Environment Variable setup
196 */
bb1f8b4f 197#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
198#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
199#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
a20b27a3
SR
200 /* total size of a CAT24WC16 is 2048 bytes */
201
6d0f6bcf
JCPV
202#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
203#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
a20b27a3 204
1092ce21 205/*
a20b27a3
SR
206 * I2C EEPROM (CAT24WC16) for environment
207 */
208#define CONFIG_HARD_I2C /* I2c with hardware support */
d0b0dcaa 209#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
6d0f6bcf
JCPV
210#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
211#define CONFIG_SYS_I2C_SLAVE 0x7F
a20b27a3 212
6d0f6bcf
JCPV
213#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
214#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
a20b27a3 215/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
216#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
217#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
a20b27a3
SR
218 /* 16 byte page write mode using*/
219 /* last 4 bits of the address */
6d0f6bcf 220#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
a20b27a3 221
1092ce21 222/*
a20b27a3
SR
223 * External Bus Controller (EBC) Setup
224 */
a20b27a3
SR
225#define CAN_BA 0xF0000000 /* CAN Base Address */
226
227/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
6d0f6bcf
JCPV
228#define CONFIG_SYS_EBC_PB0AP 0x92015480
229#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
a20b27a3
SR
230
231/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
6d0f6bcf
JCPV
232#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
233#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
a20b27a3 234
1092ce21 235/*
a20b27a3
SR
236 * FPGA stuff
237 */
700d553f 238#define CONFIG_SYS_XSVF_DEFAULT_ADDR 0xfffc0000
a20b27a3
SR
239
240/* FPGA program pin configuration */
6d0f6bcf
JCPV
241#define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
242#define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
243#define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
244#define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
245#define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
a20b27a3 246
1092ce21 247/*
a20b27a3
SR
248 * Definitions for initial stack pointer and data area (in data cache)
249 */
250/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 251#define CONFIG_SYS_TEMP_STACK_OCM 1
a20b27a3
SR
252
253/* On Chip Memory location */
6d0f6bcf
JCPV
254#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
255#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
256#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
553f0982 257#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
a20b27a3 258
25ddd1fb 259#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 260#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
a20b27a3 261
1092ce21 262/*
a20b27a3
SR
263 * Definitions for GPIO setup (PPC405EP specific)
264 *
265 * GPIO0[0] - External Bus Controller BLAST output
266 * GPIO0[1-9] - Instruction trace outputs -> GPIO
267 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
268 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
269 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
270 * GPIO0[24-27] - UART0 control signal inputs/outputs
271 * GPIO0[28-29] - UART1 data signal input/output
272 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
273 */
274/* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
275/* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
276/* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
277/* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
afabb498
SR
278#define CONFIG_SYS_GPIO0_OSRL 0x40000500 /* 0 ... 15 */
279#define CONFIG_SYS_GPIO0_OSRH 0x00000110 /* 16 ... 31 */
280#define CONFIG_SYS_GPIO0_ISR1L 0x00000000 /* 0 ... 15 */
281#define CONFIG_SYS_GPIO0_ISR1H 0x14000045 /* 16 ... 31 */
282#define CONFIG_SYS_GPIO0_TSRL 0x00000000 /* 0 ... 15 */
283#define CONFIG_SYS_GPIO0_TSRH 0x00000000 /* 16 ... 31 */
6d0f6bcf 284#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */
a20b27a3 285
a20b27a3
SR
286/*
287 * Default speed selection (cpu_plb_opb_ebc) in mhz.
288 * This value will be set if iic boot eprom is disabled.
289 */
a20b27a3
SR
290#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
291#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
a20b27a3
SR
292
293#endif /* __CONFIG_H */