]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/at91sam9261ek.h
at91: move dataflash spi driver to drivers/spi
[people/ms/u-boot.git] / include / configs / at91sam9261ek.h
CommitLineData
d99a8ff6
SP
1/*
2 * (C) Copyright 2007-2008
3 * Stelian Pop <stelian.pop@leadtechdesign.com>
4 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9261EK board.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/* ARM asynchronous clock */
820f2a95 31#define AT91_CPU_NAME "AT91SAM9261"
ad229a44
SP
32#define AT91_MAIN_CLOCK 18432000 /* 18.432 MHz crystal */
33#define AT91_MASTER_CLOCK 100000000 /* peripheral */
34#define AT91_CPU_CLOCK 200000000 /* cpu */
35#define CONFIG_SYS_HZ 1000000 /* 1us resolution */
d99a8ff6
SP
36
37#define AT91_SLOW_CLOCK 32768 /* slow clock */
38
39#define CONFIG_ARM926EJS 1 /* This is an ARM926EJS Core */
40#define CONFIG_AT91SAM9261 1 /* It's an Atmel AT91SAM9261 SoC*/
41#define CONFIG_AT91SAM9261EK 1 /* on an AT91SAM9261EK Board */
42#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
43
44#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
45#define CONFIG_SETUP_MEMORY_TAGS 1
46#define CONFIG_INITRD_TAG 1
47
48#define CONFIG_SKIP_LOWLEVEL_INIT
49#define CONFIG_SKIP_RELOCATE_UBOOT
50
51/*
52 * Hardware drivers
53 */
54#define CONFIG_ATMEL_USART 1
55#undef CONFIG_USART0
56#undef CONFIG_USART1
57#undef CONFIG_USART2
58#define CONFIG_USART3 1 /* USART 3 is DBGU */
59
820f2a95
SP
60/* LCD */
61#define CONFIG_LCD 1
62#define LCD_BPP LCD_COLOR8
63#define CONFIG_LCD_LOGO 1
64#undef LCD_TEST_PATTERN
65#define CONFIG_LCD_INFO 1
66#define CONFIG_LCD_INFO_BELOW_LOGO 1
6d0f6bcf 67#define CONFIG_SYS_WHITE_ON_BLACK 1
820f2a95
SP
68#define CONFIG_ATMEL_LCD 1
69#define CONFIG_ATMEL_LCD_BGR555 1
6d0f6bcf 70#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
820f2a95 71
a484b00b
JCPV
72/* LED */
73#define CONFIG_AT91_LED
74#define CONFIG_RED_LED AT91_PIN_PA23 /* this is the power led */
75#define CONFIG_GREEN_LED AT91_PIN_PA13 /* this is the user1 led */
76#define CONFIG_YELLOW_LED AT91_PIN_PA14 /* this is the user2 led */
77
d99a8ff6
SP
78#define CONFIG_BOOTDELAY 3
79
d99a8ff6
SP
80/*
81 * BOOTP options
82 */
83#define CONFIG_BOOTP_BOOTFILESIZE 1
84#define CONFIG_BOOTP_BOOTPATH 1
85#define CONFIG_BOOTP_GATEWAY 1
86#define CONFIG_BOOTP_HOSTNAME 1
87
88/*
89 * Command line configuration.
90 */
91#include <config_cmd_default.h>
92#undef CONFIG_CMD_BDI
d99a8ff6 93#undef CONFIG_CMD_FPGA
74de7aef 94#undef CONFIG_CMD_IMI
d99a8ff6 95#undef CONFIG_CMD_IMLS
74de7aef
WD
96#undef CONFIG_CMD_LOADS
97#undef CONFIG_CMD_SOURCE
d99a8ff6
SP
98
99#define CONFIG_CMD_PING 1
100#define CONFIG_CMD_DHCP 1
101#define CONFIG_CMD_NAND 1
102#define CONFIG_CMD_USB 1
103
104/* SDRAM */
105#define CONFIG_NR_DRAM_BANKS 1
106#define PHYS_SDRAM 0x20000000
107#define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
108
109/* DataFlash */
4758ebdd 110#define CONFIG_ATMEL_DATAFLASH_SPI
d99a8ff6 111#define CONFIG_HAS_DATAFLASH 1
6d0f6bcf
JCPV
112#define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ)
113#define CONFIG_SYS_MAX_DATAFLASH_BANKS 2
114#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
115#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000 /* CS3 */
d99a8ff6
SP
116#define AT91_SPI_CLK 15000000
117#define DATAFLASH_TCSS (0x1a << 16)
118#define DATAFLASH_TCHS (0x1 << 24)
119
120/* NAND flash */
74c076d6
JCPV
121#ifdef CONFIG_CMD_NAND
122#define CONFIG_NAND_ATMEL
6d0f6bcf
JCPV
123#define CONFIG_SYS_MAX_NAND_DEVICE 1
124#define CONFIG_SYS_NAND_BASE 0x40000000
125#define CONFIG_SYS_NAND_DBW_8 1
74c076d6
JCPV
126/* our ALE is AD22 */
127#define CONFIG_SYS_NAND_MASK_ALE (1 << 22)
128/* our CLE is AD21 */
129#define CONFIG_SYS_NAND_MASK_CLE (1 << 21)
130#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
131#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC15
132#endif
d99a8ff6
SP
133
134/* NOR flash - no real flash on this board */
6d0f6bcf 135#define CONFIG_SYS_NO_FLASH 1
d99a8ff6
SP
136
137/* Ethernet */
138#define CONFIG_DRIVER_DM9000 1
139#define CONFIG_DM9000_BASE 0x30000000
140#define DM9000_IO CONFIG_DM9000_BASE
141#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
142#define CONFIG_DM9000_USE_16BIT 1
143#define CONFIG_NET_RETRY_COUNT 20
144#define CONFIG_RESET_PHY_R 1
145
146/* USB */
2b7178af 147#define CONFIG_USB_ATMEL
d99a8ff6 148#define CONFIG_USB_OHCI_NEW 1
d99a8ff6 149#define CONFIG_DOS_PARTITION 1
6d0f6bcf
JCPV
150#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
151#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000 /* AT91SAM9261_UHP_BASE */
152#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9261"
153#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
d99a8ff6 154#define CONFIG_USB_STORAGE 1
3e0cda07 155#define CONFIG_CMD_FAT 1
d99a8ff6 156
6d0f6bcf 157#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
d99a8ff6 158
6d0f6bcf
JCPV
159#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
160#define CONFIG_SYS_MEMTEST_END 0x23e00000
d99a8ff6 161
6d0f6bcf 162#ifdef CONFIG_SYS_USE_DATAFLASH_CS0
d99a8ff6
SP
163
164/* bootstrap + u-boot + env + linux in dataflash on CS0 */
057c849c 165#define CONFIG_ENV_IS_IN_DATAFLASH 1
6d0f6bcf 166#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
89a7a87f 167#define CONFIG_ENV_OFFSET 0x4200
6d0f6bcf 168#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
0e8d1586 169#define CONFIG_ENV_SIZE 0x4200
d99a8ff6
SP
170#define CONFIG_BOOTCOMMAND "cp.b 0xC0042000 0x22000000 0x210000; bootm"
171#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
172 "root=/dev/mtdblock0 " \
173 "mtdparts=at91_nand:-(root) " \
174 "rw rootfstype=jffs2"
175
89a7a87f
NF
176#elif CONFIG_SYS_USE_DATAFLASH_CS3
177
178/* bootstrap + u-boot + env + linux in dataflash on CS3 */
179#define CONFIG_ENV_IS_IN_DATAFLASH 1
180#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 + 0x8400)
181#define CONFIG_ENV_OFFSET 0x4200
182#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 + CONFIG_ENV_OFFSET)
183#define CONFIG_ENV_SIZE 0x4200
184#define CONFIG_BOOTCOMMAND "cp.b 0xD0042000 0x22000000 0x210000; bootm"
185#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
186 "root=/dev/mtdblock0 " \
187 "mtdparts=at91_nand:-(root) " \
188 "rw rootfstype=jffs2"
189
6d0f6bcf 190#else /* CONFIG_SYS_USE_NANDFLASH */
d99a8ff6
SP
191
192/* bootstrap + u-boot + env + linux in nandflash */
51bfee19 193#define CONFIG_ENV_IS_IN_NAND 1
0e8d1586
JCPV
194#define CONFIG_ENV_OFFSET 0x60000
195#define CONFIG_ENV_OFFSET_REDUND 0x80000
196#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
d99a8ff6
SP
197#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm"
198#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
199 "root=/dev/mtdblock5 " \
200 "mtdparts=at91_nand:128k(bootstrap)ro," \
201 "256k(uboot)ro,128k(env1)ro," \
202 "128k(env2)ro,2M(linux),-(root) " \
203 "rw rootfstype=jffs2"
204
205#endif
206
207#define CONFIG_BAUDRATE 115200
6d0f6bcf 208#define CONFIG_SYS_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
d99a8ff6 209
6d0f6bcf
JCPV
210#define CONFIG_SYS_PROMPT "U-Boot> "
211#define CONFIG_SYS_CBSIZE 256
212#define CONFIG_SYS_MAXARGS 16
213#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
214#define CONFIG_SYS_LONGHELP 1
d99a8ff6
SP
215#define CONFIG_CMDLINE_EDITING 1
216
217#define ROUND(A, B) (((A) + (B)) & ~((B) - 1))
218/*
219 * Size of malloc() pool
220 */
6d0f6bcf
JCPV
221#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
222#define CONFIG_SYS_GBL_DATA_SIZE 128 /* 128 bytes for initial data */
d99a8ff6
SP
223
224#define CONFIG_STACKSIZE (32*1024) /* regular stack */
225
226#ifdef CONFIG_USE_IRQ
227#error CONFIG_USE_IRQ not supported
228#endif
229
230#endif