]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/gr_cpci_ax2000.h
Drop references to CONFIG_SYS_GENERIC_BOARD in config files
[people/ms/u-boot.git] / include / configs / gr_cpci_ax2000.h
CommitLineData
6ed8a43a
DH
1/* Configuration header file for Gaisler GR-CPCI-AX2000
2 * AX board. Note that since the AX is removable the configuration
3 * for this board must be edited below.
4 *
5 * (C) Copyright 2003-2005
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
8 * (C) Copyright 2008
9 * Daniel Hellstrom, Gaisler Research, daniel@gaisler.com.
10 *
3765b3e7 11 * SPDX-License-Identifier: GPL-2.0+
6ed8a43a
DH
12 */
13
14#ifndef __CONFIG_H__
15#define __CONFIG_H__
16
4c547754 17#define CONFIG_DISPLAY_BOARDINFO
a62bba15 18
6ed8a43a
DH
19/*
20 * High Level Configuration Options
21 * (easy to change)
22 */
23
6ed8a43a
DH
24#define CONFIG_CPCI_AX2000 1 /* ... on GR-CPCI-AX2000 board */
25
26#define CONFIG_LEON_RAM_SRAM 1
27#define CONFIG_LEON_RAM_SDRAM 2
28#define CONFIG_LEON_RAM_SDRAM_NOSRAM 3
29
30/* Select Memory to run from
31 *
32 * SRAM - UBoot is run in SRAM, SRAM-0x40000000, SDRAM-0x60000000
33 * SDRAM - UBoot is run in SDRAM, SRAM-0x40000000 and SDRAM-0x60000000
34 * SDRAM_NOSRAM - UBoot is run in SDRAM, SRAM not available, SDRAM at 0x40000000
35 *
36 * Note, if Linux is to be used, SDRAM or SDRAM_NOSRAM is required since
37 * it doesn't fit into the 4Mb SRAM.
38 *
39 * SRAM is default since it will work for all systems, however will not
40 * be able to boot linux.
41 */
42#define CONFIG_LEON_RAM_SELECT CONFIG_LEON_RAM_SRAM
43
44/* CPU / AMBA BUS configuration */
53677ef1 45#define CONFIG_SYS_CLK_FREQ 20000000 /* 20MHz */
6ed8a43a 46
6ed8a43a
DH
47/*
48 * Serial console configuration
49 */
50#define CONFIG_BAUDRATE 38400 /* ... at 38400 bps */
6d0f6bcf 51#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
6ed8a43a
DH
52
53/* Partitions */
54#define CONFIG_DOS_PARTITION
55#define CONFIG_MAC_PARTITION
56#define CONFIG_ISO_PARTITION
57
58/*
59 * Supported commands
60 */
6ed8a43a 61#define CONFIG_CMD_REGINFO
6ed8a43a
DH
62#define CONFIG_CMD_DIAG
63#define CONFIG_CMD_IRQ
64
65/*
66 * Autobooting
67 */
68#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
69
70#define CONFIG_PREBOOT "echo;" \
71 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
72 "echo"
73
74#undef CONFIG_BOOTARGS
75
76#define CONFIG_EXTRA_ENV_SETTINGS_BASE \
77 "netdev=eth0\0" \
78 "nfsargs=setenv bootargs console=ttyS0,38400 root=/dev/nfs rw " \
79 "nfsroot=${serverip}:${rootpath}\0" \
80 "ramargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/ram rw\0" \
81 "addip=setenv bootargs ${bootargs} " \
82 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
83 ":${hostname}:${netdev}:off panic=1\0" \
84 "flash_nfs=run nfsargs addip;" \
85 "bootm ${kernel_addr}\0" \
86 "flash_self=run ramargs addip;" \
87 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
3a2b9f28 88 "getkernel=tftpboot $(scratch) $(bootfile)\0" \
6ed8a43a
DH
89 "bootargs=console=ttyS0,38400 root=/dev/nfs rw nfsroot=192.168.0.20:/export/rootfs ip=192.168.0.206:192.168.0.20:192.168.0.1:255.255.255.0:ax2000:eth0\0"
90
91#if CONFIG_LEON_RAM_SELECT == CONFIG_LEON_RAM_SRAM
92#define CONFIG_EXTRA_ENV_SETTINGS_SELECT \
93 "net_nfs=tftp 40000000 ${bootfile};run nfsargs addip;bootm\0" \
94 "scratch=40200000\0" \
95 ""
96#elif CONFIG_LEON_RAM_SELECT == CONFIG_LEON_RAM_SDRAM
97#define CONFIG_EXTRA_ENV_SETTINGS_SELECT \
98 "net_nfs=tftp 60000000 ${bootfile};run nfsargs addip;bootm\0" \
99 "scratch=60800000\0" \
100 ""
101#else
102/* More than 4Mb is assumed when running from SDRAM */
103#define CONFIG_EXTRA_ENV_SETTINGS_SELECT \
104 "net_nfs=tftp 40000000 ${bootfile};run nfsargs addip;bootm\0" \
105 "scratch=40800000\0" \
106 ""
107#endif
108
109#define CONFIG_EXTRA_ENV_SETTINGS CONFIG_EXTRA_ENV_SETTINGS_BASE CONFIG_EXTRA_ENV_SETTINGS_SELECT
110
111#define CONFIG_NETMASK 255.255.255.0
112#define CONFIG_GATEWAYIP 192.168.0.1
113#define CONFIG_SERVERIP 192.168.0.20
114#define CONFIG_IPADDR 192.168.0.206
8b3637c6 115#define CONFIG_ROOTPATH "/export/rootfs"
6ed8a43a 116#define CONFIG_HOSTNAME ax2000
b3f44c21 117#define CONFIG_BOOTFILE "/uImage"
6ed8a43a
DH
118
119#define CONFIG_BOOTCOMMAND "run flash_self"
120
121/* Memory MAP
122 *
123 * Flash:
124 * |--------------------------------|
125 * | 0x00000000 Text & Data & BSS | *
126 * | for Monitor | *
127 * | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~| *
128 * | UNUSED / Growth | * 256kb
129 * |--------------------------------|
130 * | 0x00050000 Base custom area | *
131 * | kernel / FS | *
132 * | | * Rest of Flash
133 * |~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~|
134 * | END-0x00008000 Environment | * 32kb
135 * |--------------------------------|
136 *
137 *
138 *
139 * Main Memory (4Mb SRAM or XMb SDRAM):
140 * |--------------------------------|
141 * | UNUSED / scratch area |
142 * | |
143 * | |
144 * | |
145 * | |
146 * |--------------------------------|
147 * | Monitor .Text / .DATA / .BSS | * 256kb
148 * | Relocated! | *
149 * |--------------------------------|
150 * | Monitor Malloc | * 128kb (contains relocated environment)
151 * |--------------------------------|
152 * | Monitor/kernel STACK | * 64kb
153 * |--------------------------------|
154 * | Page Table for MMU systems | * 2k
155 * |--------------------------------|
156 * | PROM Code accessed from Linux | * 6kb-128b
157 * |--------------------------------|
158 * | Global data (avail from kernel)| * 128b
159 * |--------------------------------|
160 *
161 */
162
163/*
164 * Flash configuration (8,16 or 32 MB)
165 * TEXT base always at 0xFFF00000
166 * ENV_ADDR always at 0xFFF40000
167 * FLASH_BASE at 0xFC000000 for 64 MB
168 * 0xFE000000 for 32 MB
169 * 0xFF000000 for 16 MB
170 * 0xFF800000 for 8 MB
171 */
6d0f6bcf
JCPV
172/*#define CONFIG_SYS_NO_FLASH 1*/
173#define CONFIG_SYS_FLASH_BASE 0x00000000
174#define CONFIG_SYS_FLASH_SIZE 0x00800000
6ed8a43a
DH
175
176#define PHYS_FLASH_SECT_SIZE 0x00020000 /* 128 KB sectors */
6d0f6bcf
JCPV
177#define CONFIG_SYS_MAX_FLASH_SECT 64 /* max num of sects on one chip */
178#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
6ed8a43a 179
6d0f6bcf
JCPV
180#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
181#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
182#define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
183#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
184#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
6ed8a43a
DH
185
186/*** CFI CONFIG ***/
6d0f6bcf 187#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
00b1883a 188#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf 189#define CONFIG_SYS_FLASH_CFI
6ed8a43a 190/* Bypass cache when reading regs from flash memory */
6d0f6bcf 191#define CONFIG_SYS_FLASH_CFI_BYPASS_READ
6ed8a43a 192/* Buffered writes (32byte/go) instead of single accesses */
6d0f6bcf 193#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
6ed8a43a
DH
194
195/*
196 * Environment settings
197 */
93f6d725 198/*#define CONFIG_ENV_IS_NOWHERE 1*/
5a1aceb0 199#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
200/* CONFIG_ENV_ADDR need to be at sector boundary */
201#define CONFIG_ENV_SIZE 0x8000
202#define CONFIG_ENV_SECT_SIZE 0x20000
6d0f6bcf 203#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+CONFIG_SYS_FLASH_SIZE-CONFIG_ENV_SECT_SIZE)
6ed8a43a
DH
204#define CONFIG_ENV_OVERWRITE 1
205
206/*
207 * Memory map
208 *
209 * Always 4Mb SRAM available
210 * SDRAM module may be available on 0x60000000, SDRAM
211 * is configured as if a 128Mb SDRAM module is available.
212 */
213
214#if CONFIG_LEON_RAM_SELECT == CONFIG_LEON_RAM_SDRAM_NOSRAM
6d0f6bcf 215#define CONFIG_SYS_SDRAM_BASE 0x40000000
6ed8a43a 216#else
6d0f6bcf 217#define CONFIG_SYS_SDRAM_BASE 0x60000000
6ed8a43a
DH
218#endif
219
6d0f6bcf
JCPV
220#define CONFIG_SYS_SDRAM_SIZE 0x08000000
221#define CONFIG_SYS_SDRAM_END (CONFIG_SYS_SDRAM_BASE+CONFIG_SYS_SDRAM_SIZE)
6ed8a43a
DH
222
223/* 4Mb SRAM available */
224#if CONFIG_LEON_RAM_SELECT != CONFIG_LEON_RAM_SDRAM_NOSRAM
6d0f6bcf
JCPV
225#define CONFIG_SYS_SRAM_BASE 0x40000000
226#define CONFIG_SYS_SRAM_SIZE 0x400000
227#define CONFIG_SYS_SRAM_END (CONFIG_SYS_SRAM_BASE+CONFIG_SYS_SRAM_SIZE)
6ed8a43a
DH
228#endif
229
230/* Select RAM used to run U-BOOT from... */
231#if CONFIG_LEON_RAM_SELECT == CONFIG_LEON_RAM_SRAM
6d0f6bcf
JCPV
232#define CONFIG_SYS_RAM_BASE CONFIG_SYS_SRAM_BASE
233#define CONFIG_SYS_RAM_SIZE CONFIG_SYS_SRAM_SIZE
234#define CONFIG_SYS_RAM_END CONFIG_SYS_SRAM_END
6ed8a43a 235#else
6d0f6bcf
JCPV
236#define CONFIG_SYS_RAM_BASE CONFIG_SYS_SDRAM_BASE
237#define CONFIG_SYS_RAM_SIZE CONFIG_SYS_SDRAM_SIZE
238#define CONFIG_SYS_RAM_END CONFIG_SYS_SDRAM_END
6ed8a43a
DH
239#endif
240
25ddd1fb 241#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_RAM_END - GENERATED_GBL_DATA_SIZE)
6ed8a43a 242
25ddd1fb 243#define CONFIG_SYS_PROM_SIZE (8192-GENERATED_GBL_DATA_SIZE)
6d0f6bcf 244#define CONFIG_SYS_PROM_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET-CONFIG_SYS_PROM_SIZE)
6ed8a43a 245
6d0f6bcf
JCPV
246#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_PROM_OFFSET-32)
247#define CONFIG_SYS_STACK_SIZE (0x10000-32)
6ed8a43a 248
14d0a02a 249#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
6d0f6bcf
JCPV
250#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
251# define CONFIG_SYS_RAMBOOT 1
6ed8a43a
DH
252#endif
253
6d0f6bcf
JCPV
254#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
255#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
256#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
6ed8a43a 257
6d0f6bcf
JCPV
258#define CONFIG_SYS_MALLOC_END (CONFIG_SYS_INIT_SP_OFFSET-CONFIG_SYS_STACK_SIZE)
259#define CONFIG_SYS_MALLOC_BASE (CONFIG_SYS_MALLOC_END-CONFIG_SYS_MALLOC_LEN)
6ed8a43a
DH
260
261/* relocated monitor area */
6d0f6bcf
JCPV
262#define CONFIG_SYS_RELOC_MONITOR_MAX_END CONFIG_SYS_MALLOC_BASE
263#define CONFIG_SYS_RELOC_MONITOR_BASE (CONFIG_SYS_RELOC_MONITOR_MAX_END-CONFIG_SYS_MONITOR_LEN)
6ed8a43a
DH
264
265/* make un relocated address from relocated address */
14d0a02a 266#define UN_RELOC(address) (address-(CONFIG_SYS_RELOC_MONITOR_BASE-CONFIG_SYS_TEXT_BASE))
6ed8a43a
DH
267
268/*
269 * Ethernet configuration uses on board SMC91C111
270 */
7194ab80 271#define CONFIG_SMC91111 1
6ed8a43a
DH
272#define CONFIG_SMC91111_BASE 0x20000300 /* chip select 3 */
273#define CONFIG_SMC_USE_32_BIT 1 /* 32 bit bus */
274#undef CONFIG_SMC_91111_EXT_PHY /* we use internal phy */
275/*#define CONFIG_SHOW_ACTIVITY*/
276#define CONFIG_NET_RETRY_COUNT 10 /* # of retries */
277
6ed8a43a
DH
278#define CONFIG_PHY_ADDR 0x00
279
280/*
281 * Miscellaneous configurable options
282 */
6d0f6bcf 283#define CONFIG_SYS_LONGHELP /* undef to save memory */
6ed8a43a 284#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 285#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
6ed8a43a 286#else
6d0f6bcf 287#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
6ed8a43a 288#endif
6d0f6bcf
JCPV
289#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
290#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
291#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
6ed8a43a 292
6d0f6bcf
JCPV
293#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
294#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
6ed8a43a 295
6d0f6bcf 296#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
6ed8a43a 297
6ed8a43a
DH
298/*
299 * Various low-level settings
300 */
301
302/*-----------------------------------------------------------------------
303 * USB stuff
304 *-----------------------------------------------------------------------
305 */
306#define CONFIG_USB_CLOCK 0x0001BBBB
307#define CONFIG_USB_CONFIG 0x00005000
308
309/***** Gaisler GRLIB IP-Cores Config ********/
310
6d0f6bcf 311#define CONFIG_SYS_GRLIB_SDRAM 0
6ed8a43a 312
cff009ed
DH
313/* No SDRAM Configuration */
314#undef CONFIG_SYS_GRLIB_GAISLER_SDCTRL1
315
6ed8a43a
DH
316/* See, GRLIB Docs (grip.pdf) on how to set up
317 * These the memory controller registers.
318 */
cff009ed
DH
319#define CONFIG_SYS_GRLIB_ESA_MCTRL1
320#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG1 (0x10f800ff | (1<<11))
6ed8a43a 321#if CONFIG_LEON_RAM_SELECT == CONFIG_LEON_RAM_SDRAM_NOSRAM
cff009ed 322#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG2 0x82206000
6ed8a43a 323#else
cff009ed 324#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG2 0x82205260
6ed8a43a 325#endif
cff009ed 326#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG3 0x0809a000
6ed8a43a 327
cff009ed
DH
328/* GRLIB FT-MCTRL configuration */
329#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1
330#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG1 (0x10f800ff | (1<<11))
6ed8a43a 331#if CONFIG_LEON_RAM_SELECT == CONFIG_LEON_RAM_SDRAM_NOSRAM
cff009ed 332#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG2 0x82206000
6ed8a43a 333#else
cff009ed 334#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG2 0x82205260
6ed8a43a 335#endif
cff009ed 336#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG3 0x0809a000
6ed8a43a
DH
337
338/* no DDR controller */
cff009ed 339#undef CONFIG_SYS_GRLIB_GAISLER_DDRSPA1
6ed8a43a
DH
340
341/* no DDR2 Controller */
cff009ed 342#undef CONFIG_SYS_GRLIB_GAISLER_DDR2SPA1
6ed8a43a 343
6ed8a43a 344/* Identification string */
4c547754 345#define CONFIG_IDENT_STRING " Gaisler LEON3 GR-CPCI-AX2000"
6ed8a43a
DH
346
347/* default kernel command line */
348#define CONFIG_DEFAULT_KERNEL_COMMAND_LINE "console=ttyS0,38400\0\0"
349
350#endif /* __CONFIG_H */