]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/gr_xc3s_1500.h
disk: convert CONFIG_ISO_PARTITION to Kconfig
[people/ms/u-boot.git] / include / configs / gr_xc3s_1500.h
CommitLineData
71d7e4c0
DH
1/* Configuration header file for Gaisler GR-XC3S-1500
2 * spartan board.
3 *
4 * (C) Copyright 2003-2005
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * (C) Copyright 2007
8 * Daniel Hellstrom, Gaisler Research, daniel@gaisler.com.
9 *
3765b3e7 10 * SPDX-License-Identifier: GPL-2.0+
71d7e4c0
DH
11 */
12
13#ifndef __CONFIG_H__
14#define __CONFIG_H__
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
20
71d7e4c0
DH
21#define CONFIG_GRXC3S1500 1 /* ... on GR-XC3S-1500 board */
22
23/* CPU / AMBA BUS configuration */
53677ef1 24#define CONFIG_SYS_CLK_FREQ 40000000 /* 40MHz */
71d7e4c0 25
71d7e4c0
DH
26/*
27 * Serial console configuration
28 */
29#define CONFIG_BAUDRATE 38400 /* ... at 38400 bps */
6d0f6bcf 30#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
71d7e4c0
DH
31
32/* Partitions */
71d7e4c0
DH
33
34/*
35 * Supported commands
36 */
71d7e4c0 37#define CONFIG_CMD_REGINFO
71d7e4c0
DH
38#define CONFIG_CMD_DIAG
39#define CONFIG_CMD_IRQ
40
41/*
42 * Autobooting
43 */
71d7e4c0
DH
44
45#define CONFIG_PREBOOT "echo;" \
46 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
47 "echo"
48
49#undef CONFIG_BOOTARGS
50
51#define CONFIG_EXTRA_ENV_SETTINGS \
52 "netdev=eth0\0" \
53 "nfsargs=setenv bootargs console=ttyS0,38400 root=/dev/nfs rw " \
54 "nfsroot=${serverip}:${rootpath}\0" \
55 "ramargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/ram rw\0" \
56 "addip=setenv bootargs ${bootargs} " \
57 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
58 ":${hostname}:${netdev}:off panic=1\0" \
59 "flash_nfs=run nfsargs addip;" \
60 "bootm ${kernel_addr}\0" \
61 "flash_self=run ramargs addip;" \
62 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
63 "net_nfs=tftp 40000000 ${bootfile};run nfsargs addip;bootm\0" \
64 "scratch=40200000\0" \
3a2b9f28 65 "getkernel=tftpboot $(scratch) $(bootfile)\0" \
71d7e4c0
DH
66 "bootargs=console=ttyS0,38400 root=/dev/nfs rw nfsroot=192.168.0.20:/export/rootfs ip=192.168.0.206:192.168.0.20:192.168.0.1:255.255.255.0:grxc3s1500_daniel:eth0\0" \
67 ""
68
69#define CONFIG_NETMASK 255.255.255.0
70#define CONFIG_GATEWAYIP 192.168.0.1
71#define CONFIG_SERVERIP 192.168.0.20
72#define CONFIG_IPADDR 192.168.0.206
8b3637c6 73#define CONFIG_ROOTPATH "/export/rootfs"
71d7e4c0 74#define CONFIG_HOSTNAME grxc3s1500
b3f44c21 75#define CONFIG_BOOTFILE "/uImage"
71d7e4c0
DH
76
77#define CONFIG_BOOTCOMMAND "run flash_self"
78
79/* Memory MAP
80 *
81 * Flash:
82 * |--------------------------------|
83 * | 0x00000000 Text & Data & BSS | *
84 * | for Monitor | *
85 * | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~| *
86 * | UNUSED / Growth | * 256kb
87 * |--------------------------------|
88 * | 0x00050000 Base custom area | *
89 * | kernel / FS | *
90 * | | * Rest of Flash
91 * |~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~|
92 * | END-0x00008000 Environment | * 32kb
93 * |--------------------------------|
94 *
95 *
96 *
97 * Main Memory:
98 * |--------------------------------|
99 * | UNUSED / scratch area |
100 * | |
101 * | |
102 * | |
103 * | |
104 * |--------------------------------|
105 * | Monitor .Text / .DATA / .BSS | * 256kb
106 * | Relocated! | *
107 * |--------------------------------|
108 * | Monitor Malloc | * 128kb (contains relocated environment)
109 * |--------------------------------|
110 * | Monitor/kernel STACK | * 64kb
111 * |--------------------------------|
112 * | Page Table for MMU systems | * 2k
113 * |--------------------------------|
114 * | PROM Code accessed from Linux | * 6kb-128b
115 * |--------------------------------|
116 * | Global data (avail from kernel)| * 128b
117 * |--------------------------------|
118 *
119 */
120
121/*
122 * Flash configuration (8,16 or 32 MB)
123 * TEXT base always at 0xFFF00000
124 * ENV_ADDR always at 0xFFF40000
125 * FLASH_BASE at 0xFC000000 for 64 MB
126 * 0xFE000000 for 32 MB
127 * 0xFF000000 for 16 MB
128 * 0xFF800000 for 8 MB
129 */
6d0f6bcf
JCPV
130/*#define CONFIG_SYS_NO_FLASH 1*/
131#define CONFIG_SYS_FLASH_BASE 0x00000000
132#define CONFIG_SYS_FLASH_SIZE 0x00800000
71d7e4c0
DH
133
134#define PHYS_FLASH_SECT_SIZE 0x00020000 /* 128 KB sectors */
6d0f6bcf
JCPV
135#define CONFIG_SYS_MAX_FLASH_SECT 64 /* max num of sects on one chip */
136#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
71d7e4c0 137
6d0f6bcf
JCPV
138#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
139#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
140#define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
141#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
142#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
71d7e4c0
DH
143
144/*** CFI CONFIG ***/
6d0f6bcf 145#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
00b1883a 146#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf 147#define CONFIG_SYS_FLASH_CFI
71d7e4c0 148/* Bypass cache when reading regs from flash memory */
6d0f6bcf 149#define CONFIG_SYS_FLASH_CFI_BYPASS_READ
71d7e4c0 150/* Buffered writes (32byte/go) instead of single accesses */
6d0f6bcf 151#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
71d7e4c0
DH
152
153/*
154 * Environment settings
155 */
93f6d725 156/*#define CONFIG_ENV_IS_NOWHERE 1*/
5a1aceb0 157#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
158/* CONFIG_ENV_ADDR need to be at sector boundary */
159#define CONFIG_ENV_SIZE 0x8000
160#define CONFIG_ENV_SECT_SIZE 0x20000
6d0f6bcf 161#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+CONFIG_SYS_FLASH_SIZE-CONFIG_ENV_SECT_SIZE)
71d7e4c0
DH
162#define CONFIG_ENV_OVERWRITE 1
163
164/*
165 * Memory map
166 */
6d0f6bcf
JCPV
167#define CONFIG_SYS_SDRAM_BASE 0x40000000
168#define CONFIG_SYS_SDRAM_SIZE 0x4000000
169#define CONFIG_SYS_SDRAM_END (CONFIG_SYS_SDRAM_BASE+CONFIG_SYS_SDRAM_SIZE)
71d7e4c0
DH
170
171/* no SRAM available */
6d0f6bcf
JCPV
172#undef CONFIG_SYS_SRAM_BASE
173#undef CONFIG_SYS_SRAM_SIZE
71d7e4c0
DH
174
175/* Always Run U-Boot from SDRAM */
6d0f6bcf
JCPV
176#define CONFIG_SYS_RAM_BASE CONFIG_SYS_SDRAM_BASE
177#define CONFIG_SYS_RAM_SIZE CONFIG_SYS_SDRAM_SIZE
178#define CONFIG_SYS_RAM_END CONFIG_SYS_SDRAM_END
71d7e4c0 179
25ddd1fb 180#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_RAM_END - GENERATED_GBL_DATA_SIZE)
71d7e4c0 181
25ddd1fb 182#define CONFIG_SYS_PROM_SIZE (8192-GENERATED_GBL_DATA_SIZE)
6d0f6bcf 183#define CONFIG_SYS_PROM_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET-CONFIG_SYS_PROM_SIZE)
71d7e4c0 184
6d0f6bcf
JCPV
185#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_PROM_OFFSET-32)
186#define CONFIG_SYS_STACK_SIZE (0x10000-32)
71d7e4c0 187
14d0a02a 188#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
6d0f6bcf
JCPV
189#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
190# define CONFIG_SYS_RAMBOOT 1
71d7e4c0
DH
191#endif
192
6d0f6bcf
JCPV
193#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
194#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
195#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
71d7e4c0 196
6d0f6bcf
JCPV
197#define CONFIG_SYS_MALLOC_END (CONFIG_SYS_INIT_SP_OFFSET-CONFIG_SYS_STACK_SIZE)
198#define CONFIG_SYS_MALLOC_BASE (CONFIG_SYS_MALLOC_END-CONFIG_SYS_MALLOC_LEN)
71d7e4c0
DH
199
200/* relocated monitor area */
6d0f6bcf
JCPV
201#define CONFIG_SYS_RELOC_MONITOR_MAX_END CONFIG_SYS_MALLOC_BASE
202#define CONFIG_SYS_RELOC_MONITOR_BASE (CONFIG_SYS_RELOC_MONITOR_MAX_END-CONFIG_SYS_MONITOR_LEN)
71d7e4c0
DH
203
204/* make un relocated address from relocated address */
14d0a02a 205#define UN_RELOC(address) (address-(CONFIG_SYS_RELOC_MONITOR_BASE-CONFIG_SYS_TEXT_BASE))
71d7e4c0
DH
206
207/*
208 * Ethernet configuration
209 */
210#define CONFIG_GRETH 1
71d7e4c0 211
71d7e4c0
DH
212#define CONFIG_PHY_ADDR 0x00
213
214/*
215 * Miscellaneous configurable options
216 */
6d0f6bcf 217#define CONFIG_SYS_LONGHELP /* undef to save memory */
71d7e4c0 218#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 219#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
71d7e4c0 220#else
6d0f6bcf 221#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
71d7e4c0 222#endif
6d0f6bcf
JCPV
223#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
224#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
225#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
71d7e4c0 226
6d0f6bcf
JCPV
227#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
228#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
71d7e4c0 229
6d0f6bcf 230#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
71d7e4c0 231
71d7e4c0
DH
232/*
233 * Various low-level settings
234 */
235
236/*-----------------------------------------------------------------------
237 * USB stuff
238 *-----------------------------------------------------------------------
239 */
240#define CONFIG_USB_CLOCK 0x0001BBBB
241#define CONFIG_USB_CONFIG 0x00005000
242
243/***** Gaisler GRLIB IP-Cores Config ********/
244
6d0f6bcf 245#define CONFIG_SYS_GRLIB_SDRAM 0
71d7e4c0 246
cff009ed
DH
247/* No SDRAM Configuration */
248#undef CONFIG_SYS_GRLIB_GAISLER_SDCTRL1
249
71d7e4c0
DH
250/* See, GRLIB Docs (grip.pdf) on how to set up
251 * These the memory controller registers.
252 */
cff009ed
DH
253#define CONFIG_SYS_GRLIB_ESA_MCTRL1
254#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG1 (0x000000ff | (1<<11))
255#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG2 0x82206000
256#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG3 0x00136000
71d7e4c0 257
cff009ed
DH
258/* GRLIB FT-MCTRL configuration */
259#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1
260#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG1 (0x000000ff | (1<<11))
261#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG2 0x82206000
262#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG3 0x00136000
71d7e4c0
DH
263
264/* no DDR controller */
cff009ed 265#undef CONFIG_SYS_GRLIB_GAISLER_DDRSPA1
71d7e4c0
DH
266
267/* no DDR2 Controller */
cff009ed 268#undef CONFIG_SYS_GRLIB_GAISLER_DDR2SPA1
71d7e4c0 269
71d7e4c0
DH
270/* default kernel command line */
271#define CONFIG_DEFAULT_KERNEL_COMMAND_LINE "console=ttyS0,38400\0\0"
272
273#endif /* __CONFIG_H */